drm/radeon/kms: enable writeback (v2)
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
771fe6b9
JG
95
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 102/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
f657c2a7 106#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 107
771fe6b9
JG
108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
6a9ee8af
DA
124#define ATRM_BIOS_PAGE 4096
125
8edb381d 126#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
771fe6b9
JG
139bool radeon_get_bios(struct radeon_device *rdev);
140
3ce0a23d 141
771fe6b9 142/*
3ce0a23d 143 * Dummy page
771fe6b9 144 */
3ce0a23d
JG
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
771fe6b9 152
3ce0a23d
JG
153/*
154 * Clocks
155 */
771fe6b9
JG
156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
bcc1c2a1 159 struct radeon_pll dcpll;
771fe6b9
JG
160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
bcc1c2a1
AD
165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
771fe6b9
JG
167};
168
7433874e
RM
169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 173void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 174void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
7ac9aa5a 179void radeon_atom_set_voltage(struct radeon_device *rdev, u16 level);
f892034a 180void rs690_pm_info(struct radeon_device *rdev);
21a8122a
AD
181extern u32 rv6xx_get_temp(struct radeon_device *rdev);
182extern u32 rv770_get_temp(struct radeon_device *rdev);
183extern u32 evergreen_get_temp(struct radeon_device *rdev);
3ce0a23d 184
771fe6b9
JG
185/*
186 * Fences.
187 */
188struct radeon_fence_driver {
189 uint32_t scratch_reg;
190 atomic_t seq;
191 uint32_t last_seq;
225758d8
JG
192 unsigned long last_jiffies;
193 unsigned long last_timeout;
771fe6b9
JG
194 wait_queue_head_t queue;
195 rwlock_t lock;
196 struct list_head created;
197 struct list_head emited;
198 struct list_head signaled;
0a0c7596 199 bool initialized;
771fe6b9
JG
200};
201
202struct radeon_fence {
203 struct radeon_device *rdev;
204 struct kref kref;
205 struct list_head list;
206 /* protected by radeon_fence.lock */
207 uint32_t seq;
771fe6b9
JG
208 bool emited;
209 bool signaled;
210};
211
212int radeon_fence_driver_init(struct radeon_device *rdev);
213void radeon_fence_driver_fini(struct radeon_device *rdev);
214int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
215int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
216void radeon_fence_process(struct radeon_device *rdev);
217bool radeon_fence_signaled(struct radeon_fence *fence);
218int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
219int radeon_fence_wait_next(struct radeon_device *rdev);
220int radeon_fence_wait_last(struct radeon_device *rdev);
221struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
222void radeon_fence_unref(struct radeon_fence **fence);
223
e024e110
DA
224/*
225 * Tiling registers
226 */
227struct radeon_surface_reg {
4c788679 228 struct radeon_bo *bo;
e024e110
DA
229};
230
231#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
232
233/*
4c788679 234 * TTM.
771fe6b9 235 */
4c788679
JG
236struct radeon_mman {
237 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 238 struct drm_global_reference mem_global_ref;
4c788679 239 struct ttm_bo_device bdev;
0a0c7596
JG
240 bool mem_global_referenced;
241 bool initialized;
4c788679
JG
242};
243
244struct radeon_bo {
245 /* Protected by gem.mutex */
246 struct list_head list;
247 /* Protected by tbo.reserved */
312ea8da
JG
248 u32 placements[3];
249 struct ttm_placement placement;
4c788679
JG
250 struct ttm_buffer_object tbo;
251 struct ttm_bo_kmap_obj kmap;
252 unsigned pin_count;
253 void *kptr;
254 u32 tiling_flags;
255 u32 pitch;
256 int surface_reg;
257 /* Constant after initialization */
258 struct radeon_device *rdev;
259 struct drm_gem_object *gobj;
260};
771fe6b9 261
4c788679 262struct radeon_bo_list {
771fe6b9 263 struct list_head list;
4c788679 264 struct radeon_bo *bo;
771fe6b9
JG
265 uint64_t gpu_offset;
266 unsigned rdomain;
267 unsigned wdomain;
4c788679 268 u32 tiling_flags;
e8652753 269 bool reserved;
771fe6b9
JG
270};
271
771fe6b9
JG
272/*
273 * GEM objects.
274 */
275struct radeon_gem {
4c788679 276 struct mutex mutex;
771fe6b9
JG
277 struct list_head objects;
278};
279
280int radeon_gem_init(struct radeon_device *rdev);
281void radeon_gem_fini(struct radeon_device *rdev);
282int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
283 int alignment, int initial_domain,
284 bool discardable, bool kernel,
285 struct drm_gem_object **obj);
771fe6b9
JG
286int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
287 uint64_t *gpu_addr);
288void radeon_gem_object_unpin(struct drm_gem_object *obj);
289
290
291/*
292 * GART structures, functions & helpers
293 */
294struct radeon_mc;
295
296struct radeon_gart_table_ram {
297 volatile uint32_t *ptr;
298};
299
300struct radeon_gart_table_vram {
4c788679 301 struct radeon_bo *robj;
771fe6b9
JG
302 volatile uint32_t *ptr;
303};
304
305union radeon_gart_table {
306 struct radeon_gart_table_ram ram;
307 struct radeon_gart_table_vram vram;
308};
309
a77f1718 310#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 311#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 312
771fe6b9
JG
313struct radeon_gart {
314 dma_addr_t table_addr;
315 unsigned num_gpu_pages;
316 unsigned num_cpu_pages;
317 unsigned table_size;
318 union radeon_gart_table table;
319 struct page **pages;
320 dma_addr_t *pages_addr;
321 bool ready;
322};
323
324int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
325void radeon_gart_table_ram_free(struct radeon_device *rdev);
326int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
327void radeon_gart_table_vram_free(struct radeon_device *rdev);
328int radeon_gart_init(struct radeon_device *rdev);
329void radeon_gart_fini(struct radeon_device *rdev);
330void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
331 int pages);
332int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
333 int pages, struct page **pagelist);
334
335
336/*
337 * GPU MC structures, functions & helpers
338 */
339struct radeon_mc {
340 resource_size_t aper_size;
341 resource_size_t aper_base;
342 resource_size_t agp_base;
7a50f01a
DA
343 /* for some chips with <= 32MB we need to lie
344 * about vram size near mc fb location */
3ce0a23d 345 u64 mc_vram_size;
d594e46a 346 u64 visible_vram_size;
3ce0a23d
JG
347 u64 gtt_size;
348 u64 gtt_start;
349 u64 gtt_end;
3ce0a23d
JG
350 u64 vram_start;
351 u64 vram_end;
771fe6b9 352 unsigned vram_width;
3ce0a23d 353 u64 real_vram_size;
771fe6b9
JG
354 int vram_mtrr;
355 bool vram_is_ddr;
d594e46a 356 bool igp_sideport_enabled;
8d369bb1 357 u64 gtt_base_align;
771fe6b9
JG
358};
359
06b6476d
AD
360bool radeon_combios_sideport_present(struct radeon_device *rdev);
361bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
362
363/*
364 * GPU scratch registers structures, functions & helpers
365 */
366struct radeon_scratch {
367 unsigned num_reg;
724c80e1 368 uint32_t reg_base;
771fe6b9
JG
369 bool free[32];
370 uint32_t reg[32];
371};
372
373int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
374void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
375
376
377/*
378 * IRQS.
379 */
380struct radeon_irq {
381 bool installed;
382 bool sw_int;
383 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 384 bool crtc_vblank_int[6];
73a6d3fc 385 wait_queue_head_t vblank_queue;
b500f680
AD
386 /* FIXME: use defines for max hpd/dacs */
387 bool hpd[6];
2031f77c
AD
388 bool gui_idle;
389 bool gui_idle_acked;
390 wait_queue_head_t idle_queue;
f2594933
CK
391 /* FIXME: use defines for max HDMI blocks */
392 bool hdmi[2];
1614f8b1
DA
393 spinlock_t sw_lock;
394 int sw_refcount;
771fe6b9
JG
395};
396
397int radeon_irq_kms_init(struct radeon_device *rdev);
398void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
399void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
400void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
401
402/*
403 * CP & ring.
404 */
405struct radeon_ib {
406 struct list_head list;
e821767b 407 unsigned idx;
771fe6b9
JG
408 uint64_t gpu_addr;
409 struct radeon_fence *fence;
e821767b 410 uint32_t *ptr;
771fe6b9 411 uint32_t length_dw;
e821767b 412 bool free;
771fe6b9
JG
413};
414
ecb114a1
DA
415/*
416 * locking -
417 * mutex protects scheduled_ibs, ready, alloc_bm
418 */
771fe6b9
JG
419struct radeon_ib_pool {
420 struct mutex mutex;
4c788679 421 struct radeon_bo *robj;
9f93ed39 422 struct list_head bogus_ib;
771fe6b9
JG
423 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
424 bool ready;
e821767b 425 unsigned head_id;
771fe6b9
JG
426};
427
428struct radeon_cp {
4c788679 429 struct radeon_bo *ring_obj;
771fe6b9
JG
430 volatile uint32_t *ring;
431 unsigned rptr;
432 unsigned wptr;
433 unsigned wptr_old;
434 unsigned ring_size;
435 unsigned ring_free_dw;
436 int count_dw;
437 uint64_t gpu_addr;
438 uint32_t align_mask;
439 uint32_t ptr_mask;
440 struct mutex mutex;
441 bool ready;
442};
443
d8f60cfc
AD
444/*
445 * R6xx+ IH ring
446 */
447struct r600_ih {
4c788679 448 struct radeon_bo *ring_obj;
d8f60cfc
AD
449 volatile uint32_t *ring;
450 unsigned rptr;
451 unsigned wptr;
452 unsigned wptr_old;
453 unsigned ring_size;
454 uint64_t gpu_addr;
d8f60cfc
AD
455 uint32_t ptr_mask;
456 spinlock_t lock;
457 bool enabled;
458};
459
3ce0a23d 460struct r600_blit {
ff82f052 461 struct mutex mutex;
4c788679 462 struct radeon_bo *shader_obj;
3ce0a23d
JG
463 u64 shader_gpu_addr;
464 u32 vs_offset, ps_offset;
465 u32 state_offset;
466 u32 state_len;
467 u32 vb_used, vb_total;
468 struct radeon_ib *vb_ib;
469};
470
771fe6b9
JG
471int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
472void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
473int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
474int radeon_ib_pool_init(struct radeon_device *rdev);
475void radeon_ib_pool_fini(struct radeon_device *rdev);
476int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 477extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
478/* Ring access between begin & end cannot sleep */
479void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 480int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 481int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 482void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
483void radeon_ring_unlock_commit(struct radeon_device *rdev);
484void radeon_ring_unlock_undo(struct radeon_device *rdev);
485int radeon_ring_test(struct radeon_device *rdev);
486int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
487void radeon_ring_fini(struct radeon_device *rdev);
488
489
490/*
491 * CS.
492 */
493struct radeon_cs_reloc {
494 struct drm_gem_object *gobj;
4c788679
JG
495 struct radeon_bo *robj;
496 struct radeon_bo_list lobj;
771fe6b9
JG
497 uint32_t handle;
498 uint32_t flags;
499};
500
501struct radeon_cs_chunk {
502 uint32_t chunk_id;
503 uint32_t length_dw;
513bcb46
DA
504 int kpage_idx[2];
505 uint32_t *kpage[2];
771fe6b9 506 uint32_t *kdata;
513bcb46
DA
507 void __user *user_ptr;
508 int last_copied_page;
509 int last_page_index;
771fe6b9
JG
510};
511
512struct radeon_cs_parser {
c8c15ff1 513 struct device *dev;
771fe6b9
JG
514 struct radeon_device *rdev;
515 struct drm_file *filp;
516 /* chunks */
517 unsigned nchunks;
518 struct radeon_cs_chunk *chunks;
519 uint64_t *chunks_array;
520 /* IB */
521 unsigned idx;
522 /* relocations */
523 unsigned nrelocs;
524 struct radeon_cs_reloc *relocs;
525 struct radeon_cs_reloc **relocs_ptr;
526 struct list_head validated;
527 /* indices of various chunks */
528 int chunk_ib_idx;
529 int chunk_relocs_idx;
530 struct radeon_ib *ib;
531 void *track;
3ce0a23d 532 unsigned family;
513bcb46 533 int parser_error;
771fe6b9
JG
534};
535
513bcb46
DA
536extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
537extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
538
539
540static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
541{
542 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
543 u32 pg_idx, pg_offset;
544 u32 idx_value = 0;
545 int new_page;
546
547 pg_idx = (idx * 4) / PAGE_SIZE;
548 pg_offset = (idx * 4) % PAGE_SIZE;
549
550 if (ibc->kpage_idx[0] == pg_idx)
551 return ibc->kpage[0][pg_offset/4];
552 if (ibc->kpage_idx[1] == pg_idx)
553 return ibc->kpage[1][pg_offset/4];
554
555 new_page = radeon_cs_update_pages(p, pg_idx);
556 if (new_page < 0) {
557 p->parser_error = new_page;
558 return 0;
559 }
560
561 idx_value = ibc->kpage[new_page][pg_offset/4];
562 return idx_value;
563}
564
771fe6b9
JG
565struct radeon_cs_packet {
566 unsigned idx;
567 unsigned type;
568 unsigned reg;
569 unsigned opcode;
570 int count;
571 unsigned one_reg_wr;
572};
573
574typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
575 struct radeon_cs_packet *pkt,
576 unsigned idx, unsigned reg);
577typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
578 struct radeon_cs_packet *pkt);
579
580
581/*
582 * AGP
583 */
584int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 585void radeon_agp_resume(struct radeon_device *rdev);
10b06122 586void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
587void radeon_agp_fini(struct radeon_device *rdev);
588
589
590/*
591 * Writeback
592 */
593struct radeon_wb {
4c788679 594 struct radeon_bo *wb_obj;
771fe6b9
JG
595 volatile uint32_t *wb;
596 uint64_t gpu_addr;
724c80e1 597 bool enabled;
771fe6b9
JG
598};
599
724c80e1
AD
600#define RADEON_WB_SCRATCH_OFFSET 0
601#define RADEON_WB_CP_RPTR_OFFSET 1024
602#define R600_WB_IH_WPTR_OFFSET 2048
603
c93bb85b
JG
604/**
605 * struct radeon_pm - power management datas
606 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
607 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
608 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
609 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
610 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
611 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
612 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
613 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
614 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
615 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
616 * @needed_bandwidth: current bandwidth needs
617 *
618 * It keeps track of various data needed to take powermanagement decision.
619 * Bandwith need is used to determine minimun clock of the GPU and memory.
620 * Equation between gpu/memory clock and available bandwidth is hw dependent
621 * (type of memory, bus size, efficiency, ...)
622 */
ce8f5370
AD
623
624enum radeon_pm_method {
625 PM_METHOD_PROFILE,
626 PM_METHOD_DYNPM,
627};
628
629enum radeon_dynpm_state {
630 DYNPM_STATE_DISABLED,
631 DYNPM_STATE_MINIMUM,
632 DYNPM_STATE_PAUSED,
3f53eb6f
RW
633 DYNPM_STATE_ACTIVE,
634 DYNPM_STATE_SUSPENDED,
c913e23a 635};
ce8f5370
AD
636enum radeon_dynpm_action {
637 DYNPM_ACTION_NONE,
638 DYNPM_ACTION_MINIMUM,
639 DYNPM_ACTION_DOWNCLOCK,
640 DYNPM_ACTION_UPCLOCK,
641 DYNPM_ACTION_DEFAULT
c913e23a 642};
56278a8e
AD
643
644enum radeon_voltage_type {
645 VOLTAGE_NONE = 0,
646 VOLTAGE_GPIO,
647 VOLTAGE_VDDC,
648 VOLTAGE_SW
649};
650
0ec0e74f
AD
651enum radeon_pm_state_type {
652 POWER_STATE_TYPE_DEFAULT,
653 POWER_STATE_TYPE_POWERSAVE,
654 POWER_STATE_TYPE_BATTERY,
655 POWER_STATE_TYPE_BALANCED,
656 POWER_STATE_TYPE_PERFORMANCE,
657};
658
ce8f5370
AD
659enum radeon_pm_profile_type {
660 PM_PROFILE_DEFAULT,
661 PM_PROFILE_AUTO,
662 PM_PROFILE_LOW,
c9e75b21 663 PM_PROFILE_MID,
ce8f5370
AD
664 PM_PROFILE_HIGH,
665};
666
667#define PM_PROFILE_DEFAULT_IDX 0
668#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
669#define PM_PROFILE_MID_SH_IDX 2
670#define PM_PROFILE_HIGH_SH_IDX 3
671#define PM_PROFILE_LOW_MH_IDX 4
672#define PM_PROFILE_MID_MH_IDX 5
673#define PM_PROFILE_HIGH_MH_IDX 6
674#define PM_PROFILE_MAX 7
ce8f5370
AD
675
676struct radeon_pm_profile {
677 int dpms_off_ps_idx;
678 int dpms_on_ps_idx;
679 int dpms_off_cm_idx;
680 int dpms_on_cm_idx;
516d0e46
AD
681};
682
21a8122a
AD
683enum radeon_int_thermal_type {
684 THERMAL_TYPE_NONE,
685 THERMAL_TYPE_RV6XX,
686 THERMAL_TYPE_RV770,
687 THERMAL_TYPE_EVERGREEN,
688};
689
56278a8e
AD
690struct radeon_voltage {
691 enum radeon_voltage_type type;
692 /* gpio voltage */
693 struct radeon_gpio_rec gpio;
694 u32 delay; /* delay in usec from voltage drop to sclk change */
695 bool active_high; /* voltage drop is active when bit is high */
696 /* VDDC voltage */
697 u8 vddc_id; /* index into vddc voltage table */
698 u8 vddci_id; /* index into vddci voltage table */
699 bool vddci_enabled;
700 /* r6xx+ sw */
701 u32 voltage;
702};
703
d7311171
AD
704/* clock mode flags */
705#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
706
56278a8e
AD
707struct radeon_pm_clock_info {
708 /* memory clock */
709 u32 mclk;
710 /* engine clock */
711 u32 sclk;
712 /* voltage info */
713 struct radeon_voltage voltage;
d7311171 714 /* standardized clock flags */
56278a8e
AD
715 u32 flags;
716};
717
a48b9b4e 718/* state flags */
d7311171 719#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 720
56278a8e 721struct radeon_power_state {
0ec0e74f 722 enum radeon_pm_state_type type;
56278a8e
AD
723 /* XXX: use a define for num clock modes */
724 struct radeon_pm_clock_info clock_info[8];
725 /* number of valid clock modes in this power state */
726 int num_clock_modes;
56278a8e 727 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
728 /* standardized state flags */
729 u32 flags;
79daedc9
AD
730 u32 misc; /* vbios specific flags */
731 u32 misc2; /* vbios specific flags */
732 int pcie_lanes; /* pcie lanes */
56278a8e
AD
733};
734
27459324
RM
735/*
736 * Some modes are overclocked by very low value, accept them
737 */
738#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
739
c93bb85b 740struct radeon_pm {
c913e23a 741 struct mutex mutex;
a48b9b4e
AD
742 u32 active_crtcs;
743 int active_crtc_count;
c913e23a 744 int req_vblank;
839461d3 745 bool vblank_sync;
2031f77c 746 bool gui_idle;
c93bb85b
JG
747 fixed20_12 max_bandwidth;
748 fixed20_12 igp_sideport_mclk;
749 fixed20_12 igp_system_mclk;
750 fixed20_12 igp_ht_link_clk;
751 fixed20_12 igp_ht_link_width;
752 fixed20_12 k8_bandwidth;
753 fixed20_12 sideport_bandwidth;
754 fixed20_12 ht_bandwidth;
755 fixed20_12 core_bandwidth;
756 fixed20_12 sclk;
f47299c5 757 fixed20_12 mclk;
c93bb85b 758 fixed20_12 needed_bandwidth;
56278a8e
AD
759 /* XXX: use a define for num power modes */
760 struct radeon_power_state power_state[8];
761 /* number of valid power states */
762 int num_power_states;
a48b9b4e
AD
763 int current_power_state_index;
764 int current_clock_mode_index;
765 int requested_power_state_index;
766 int requested_clock_mode_index;
767 int default_power_state_index;
768 u32 current_sclk;
769 u32 current_mclk;
4d60173f 770 u32 current_vddc;
29fb52ca 771 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
772 /* selected pm method */
773 enum radeon_pm_method pm_method;
774 /* dynpm power management */
775 struct delayed_work dynpm_idle_work;
776 enum radeon_dynpm_state dynpm_state;
777 enum radeon_dynpm_action dynpm_planned_action;
778 unsigned long dynpm_action_timeout;
779 bool dynpm_can_upclock;
780 bool dynpm_can_downclock;
781 /* profile-based power management */
782 enum radeon_pm_profile_type profile;
783 int profile_index;
784 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
785 /* internal thermal controller on rv6xx+ */
786 enum radeon_int_thermal_type int_thermal_type;
787 struct device *int_hwmon_dev;
c93bb85b
JG
788};
789
771fe6b9
JG
790
791/*
792 * Benchmarking
793 */
794void radeon_benchmark(struct radeon_device *rdev);
795
796
ecc0b326
MD
797/*
798 * Testing
799 */
800void radeon_test_moves(struct radeon_device *rdev);
801
802
771fe6b9
JG
803/*
804 * Debugfs
805 */
806int radeon_debugfs_add_files(struct radeon_device *rdev,
807 struct drm_info_list *files,
808 unsigned nfiles);
809int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
810
811
812/*
813 * ASIC specific functions.
814 */
815struct radeon_asic {
068a117c 816 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
817 void (*fini)(struct radeon_device *rdev);
818 int (*resume)(struct radeon_device *rdev);
819 int (*suspend)(struct radeon_device *rdev);
28d52043 820 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 821 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 822 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
823 void (*gart_tlb_flush)(struct radeon_device *rdev);
824 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
825 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
826 void (*cp_fini)(struct radeon_device *rdev);
827 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 828 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 829 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
830 int (*ring_test)(struct radeon_device *rdev);
831 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
832 int (*irq_set)(struct radeon_device *rdev);
833 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 834 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
835 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
836 int (*cs_parse)(struct radeon_cs_parser *p);
837 int (*copy_blit)(struct radeon_device *rdev,
838 uint64_t src_offset,
839 uint64_t dst_offset,
840 unsigned num_pages,
841 struct radeon_fence *fence);
842 int (*copy_dma)(struct radeon_device *rdev,
843 uint64_t src_offset,
844 uint64_t dst_offset,
845 unsigned num_pages,
846 struct radeon_fence *fence);
847 int (*copy)(struct radeon_device *rdev,
848 uint64_t src_offset,
849 uint64_t dst_offset,
850 unsigned num_pages,
851 struct radeon_fence *fence);
7433874e 852 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 853 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 854 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 855 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 856 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
857 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
858 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
859 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
860 uint32_t tiling_flags, uint32_t pitch,
861 uint32_t offset, uint32_t obj_size);
9479c54f 862 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 863 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
864 void (*hpd_init)(struct radeon_device *rdev);
865 void (*hpd_fini)(struct radeon_device *rdev);
866 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
867 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
868 /* ioctl hw specific callback. Some hw might want to perform special
869 * operation on specific ioctl. For instance on wait idle some hw
870 * might want to perform and HDP flush through MMIO as it seems that
871 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
872 * through ring.
873 */
874 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 875 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 876 /* power management */
49e02b73
AD
877 void (*pm_misc)(struct radeon_device *rdev);
878 void (*pm_prepare)(struct radeon_device *rdev);
879 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
880 void (*pm_init_profile)(struct radeon_device *rdev);
881 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
771fe6b9
JG
882};
883
21f9a437
JG
884/*
885 * Asic structures
886 */
225758d8
JG
887struct r100_gpu_lockup {
888 unsigned long last_jiffies;
889 u32 last_cp_rptr;
890};
891
551ebd83 892struct r100_asic {
225758d8
JG
893 const unsigned *reg_safe_bm;
894 unsigned reg_safe_bm_size;
895 u32 hdp_cntl;
896 struct r100_gpu_lockup lockup;
551ebd83
DA
897};
898
21f9a437 899struct r300_asic {
225758d8
JG
900 const unsigned *reg_safe_bm;
901 unsigned reg_safe_bm_size;
902 u32 resync_scratch;
903 u32 hdp_cntl;
904 struct r100_gpu_lockup lockup;
21f9a437
JG
905};
906
907struct r600_asic {
225758d8
JG
908 unsigned max_pipes;
909 unsigned max_tile_pipes;
910 unsigned max_simds;
911 unsigned max_backends;
912 unsigned max_gprs;
913 unsigned max_threads;
914 unsigned max_stack_entries;
915 unsigned max_hw_contexts;
916 unsigned max_gs_threads;
917 unsigned sx_max_export_size;
918 unsigned sx_max_export_pos_size;
919 unsigned sx_max_export_smx_size;
920 unsigned sq_num_cf_insts;
921 unsigned tiling_nbanks;
922 unsigned tiling_npipes;
923 unsigned tiling_group_size;
e7aeeba6 924 unsigned tile_config;
225758d8 925 struct r100_gpu_lockup lockup;
21f9a437
JG
926};
927
928struct rv770_asic {
225758d8
JG
929 unsigned max_pipes;
930 unsigned max_tile_pipes;
931 unsigned max_simds;
932 unsigned max_backends;
933 unsigned max_gprs;
934 unsigned max_threads;
935 unsigned max_stack_entries;
936 unsigned max_hw_contexts;
937 unsigned max_gs_threads;
938 unsigned sx_max_export_size;
939 unsigned sx_max_export_pos_size;
940 unsigned sx_max_export_smx_size;
941 unsigned sq_num_cf_insts;
942 unsigned sx_num_of_sets;
943 unsigned sc_prim_fifo_size;
944 unsigned sc_hiz_tile_fifo_size;
945 unsigned sc_earlyz_tile_fifo_fize;
946 unsigned tiling_nbanks;
947 unsigned tiling_npipes;
948 unsigned tiling_group_size;
e7aeeba6 949 unsigned tile_config;
225758d8 950 struct r100_gpu_lockup lockup;
21f9a437
JG
951};
952
32fcdbf4
AD
953struct evergreen_asic {
954 unsigned num_ses;
955 unsigned max_pipes;
956 unsigned max_tile_pipes;
957 unsigned max_simds;
958 unsigned max_backends;
959 unsigned max_gprs;
960 unsigned max_threads;
961 unsigned max_stack_entries;
962 unsigned max_hw_contexts;
963 unsigned max_gs_threads;
964 unsigned sx_max_export_size;
965 unsigned sx_max_export_pos_size;
966 unsigned sx_max_export_smx_size;
967 unsigned sq_num_cf_insts;
968 unsigned sx_num_of_sets;
969 unsigned sc_prim_fifo_size;
970 unsigned sc_hiz_tile_fifo_size;
971 unsigned sc_earlyz_tile_fifo_size;
972 unsigned tiling_nbanks;
973 unsigned tiling_npipes;
974 unsigned tiling_group_size;
e7aeeba6 975 unsigned tile_config;
32fcdbf4
AD
976};
977
068a117c
JG
978union radeon_asic_config {
979 struct r300_asic r300;
551ebd83 980 struct r100_asic r100;
3ce0a23d
JG
981 struct r600_asic r600;
982 struct rv770_asic rv770;
32fcdbf4 983 struct evergreen_asic evergreen;
068a117c
JG
984};
985
0a10c851
DV
986/*
987 * asic initizalization from radeon_asic.c
988 */
989void radeon_agp_disable(struct radeon_device *rdev);
990int radeon_asic_init(struct radeon_device *rdev);
991
771fe6b9
JG
992
993/*
994 * IOCTL.
995 */
996int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
997 struct drm_file *filp);
998int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
999 struct drm_file *filp);
1000int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
1002int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1003 struct drm_file *file_priv);
1004int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1005 struct drm_file *file_priv);
1006int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv);
1008int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1009 struct drm_file *filp);
1010int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1011 struct drm_file *filp);
1012int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1013 struct drm_file *filp);
1014int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1015 struct drm_file *filp);
1016int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1017int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1018 struct drm_file *filp);
1019int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1020 struct drm_file *filp);
771fe6b9 1021
87cbf8f2
AD
1022/* VRAM scratch page for HDP bug */
1023struct r700_vram_scratch {
1024 struct radeon_bo *robj;
1025 volatile uint32_t *ptr;
1026};
771fe6b9
JG
1027
1028/*
1029 * Core structure, functions and helpers.
1030 */
1031typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1032typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1033
1034struct radeon_device {
9f022ddf 1035 struct device *dev;
771fe6b9
JG
1036 struct drm_device *ddev;
1037 struct pci_dev *pdev;
1038 /* ASIC */
068a117c 1039 union radeon_asic_config config;
771fe6b9
JG
1040 enum radeon_family family;
1041 unsigned long flags;
1042 int usec_timeout;
1043 enum radeon_pll_errata pll_errata;
1044 int num_gb_pipes;
f779b3e5 1045 int num_z_pipes;
771fe6b9
JG
1046 int disp_priority;
1047 /* BIOS */
1048 uint8_t *bios;
1049 bool is_atom_bios;
1050 uint16_t bios_header_start;
4c788679 1051 struct radeon_bo *stollen_vga_memory;
771fe6b9 1052 /* Register mmio */
4c9bc75c
DA
1053 resource_size_t rmmio_base;
1054 resource_size_t rmmio_size;
771fe6b9 1055 void *rmmio;
771fe6b9
JG
1056 radeon_rreg_t mc_rreg;
1057 radeon_wreg_t mc_wreg;
1058 radeon_rreg_t pll_rreg;
1059 radeon_wreg_t pll_wreg;
de1b2898 1060 uint32_t pcie_reg_mask;
771fe6b9
JG
1061 radeon_rreg_t pciep_rreg;
1062 radeon_wreg_t pciep_wreg;
351a52a2
AD
1063 /* io port */
1064 void __iomem *rio_mem;
1065 resource_size_t rio_mem_size;
771fe6b9
JG
1066 struct radeon_clock clock;
1067 struct radeon_mc mc;
1068 struct radeon_gart gart;
1069 struct radeon_mode_info mode_info;
1070 struct radeon_scratch scratch;
1071 struct radeon_mman mman;
1072 struct radeon_fence_driver fence_drv;
1073 struct radeon_cp cp;
1074 struct radeon_ib_pool ib_pool;
1075 struct radeon_irq irq;
1076 struct radeon_asic *asic;
1077 struct radeon_gem gem;
c93bb85b 1078 struct radeon_pm pm;
f657c2a7 1079 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1080 struct mutex cs_mutex;
1081 struct radeon_wb wb;
3ce0a23d 1082 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1083 bool gpu_lockup;
1084 bool shutdown;
1085 bool suspend;
ad49f501 1086 bool need_dma32;
733289c2 1087 bool accel_working;
e024e110 1088 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1089 const struct firmware *me_fw; /* all family ME firmware */
1090 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1091 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1092 struct r600_blit r600_blit;
87cbf8f2 1093 struct r700_vram_scratch vram_scratch;
3e5cb98d 1094 int msi_enabled; /* msi enabled */
d8f60cfc 1095 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1096 struct workqueue_struct *wq;
1097 struct work_struct hotplug_work;
18917b60 1098 int num_crtc; /* number of crtcs */
40bacf16 1099 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1100 struct mutex vram_mutex;
dafc3bd5
CK
1101
1102 /* audio stuff */
7eea7e9e 1103 bool audio_enabled;
dafc3bd5
CK
1104 struct timer_list audio_timer;
1105 int audio_channels;
1106 int audio_rate;
1107 int audio_bits_per_sample;
1108 uint8_t audio_status_bits;
1109 uint8_t audio_category_code;
6a9ee8af
DA
1110
1111 bool powered_down;
ce8f5370 1112 struct notifier_block acpi_nb;
ab9e1f59
DA
1113 /* only one userspace can use Hyperz features at a time */
1114 struct drm_file *hyperz_filp;
f376b94f
AD
1115 /* i2c buses */
1116 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
771fe6b9
JG
1117};
1118
1119int radeon_device_init(struct radeon_device *rdev,
1120 struct drm_device *ddev,
1121 struct pci_dev *pdev,
1122 uint32_t flags);
1123void radeon_device_fini(struct radeon_device *rdev);
1124int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1125
3ce0a23d
JG
1126/* r600 blit */
1127int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1128void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1129void r600_kms_blit_copy(struct radeon_device *rdev,
1130 u64 src_gpu_addr, u64 dst_gpu_addr,
1131 int size_bytes);
1132
de1b2898
DA
1133static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1134{
07bec2df 1135 if (reg < rdev->rmmio_size)
de1b2898
DA
1136 return readl(((void __iomem *)rdev->rmmio) + reg);
1137 else {
1138 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1139 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1140 }
1141}
1142
1143static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1144{
07bec2df 1145 if (reg < rdev->rmmio_size)
de1b2898
DA
1146 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1147 else {
1148 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1149 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1150 }
1151}
1152
351a52a2
AD
1153static inline u32 r100_io_rreg(struct radeon_device *rdev, u32 reg)
1154{
1155 if (reg < rdev->rio_mem_size)
1156 return ioread32(rdev->rio_mem + reg);
1157 else {
1158 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1159 return ioread32(rdev->rio_mem + RADEON_MM_DATA);
1160 }
1161}
1162
1163static inline void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v)
1164{
1165 if (reg < rdev->rio_mem_size)
1166 iowrite32(v, rdev->rio_mem + reg);
1167 else {
1168 iowrite32(reg, rdev->rio_mem + RADEON_MM_INDEX);
1169 iowrite32(v, rdev->rio_mem + RADEON_MM_DATA);
1170 }
1171}
1172
4c788679
JG
1173/*
1174 * Cast helper
1175 */
1176#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1177
1178/*
1179 * Registers read & write functions.
1180 */
1181#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1182#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1183#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1184#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1185#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1186#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1187#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1188#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1189#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1190#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1191#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1192#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1193#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1194#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1195#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1196#define WREG32_P(reg, val, mask) \
1197 do { \
1198 uint32_t tmp_ = RREG32(reg); \
1199 tmp_ &= (mask); \
1200 tmp_ |= ((val) & ~(mask)); \
1201 WREG32(reg, tmp_); \
1202 } while (0)
1203#define WREG32_PLL_P(reg, val, mask) \
1204 do { \
1205 uint32_t tmp_ = RREG32_PLL(reg); \
1206 tmp_ &= (mask); \
1207 tmp_ |= ((val) & ~(mask)); \
1208 WREG32_PLL(reg, tmp_); \
1209 } while (0)
3ce0a23d 1210#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1211#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1212#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1213
de1b2898
DA
1214/*
1215 * Indirect registers accessor
1216 */
1217static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1218{
1219 uint32_t r;
1220
1221 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1222 r = RREG32(RADEON_PCIE_DATA);
1223 return r;
1224}
1225
1226static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1227{
1228 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1229 WREG32(RADEON_PCIE_DATA, (v));
1230}
1231
771fe6b9
JG
1232void r100_pll_errata_after_index(struct radeon_device *rdev);
1233
1234
1235/*
1236 * ASICs helpers.
1237 */
b995e433
DA
1238#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1239 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1240#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1241 (rdev->family == CHIP_RV200) || \
1242 (rdev->family == CHIP_RS100) || \
1243 (rdev->family == CHIP_RS200) || \
1244 (rdev->family == CHIP_RV250) || \
1245 (rdev->family == CHIP_RV280) || \
1246 (rdev->family == CHIP_RS300))
1247#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1248 (rdev->family == CHIP_RV350) || \
1249 (rdev->family == CHIP_R350) || \
1250 (rdev->family == CHIP_RV380) || \
1251 (rdev->family == CHIP_R420) || \
1252 (rdev->family == CHIP_R423) || \
1253 (rdev->family == CHIP_RV410) || \
1254 (rdev->family == CHIP_RS400) || \
1255 (rdev->family == CHIP_RS480))
1256#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1257#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1258#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1259#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1260
1261/*
1262 * BIOS helpers.
1263 */
1264#define RBIOS8(i) (rdev->bios[i])
1265#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1266#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1267
1268int radeon_combios_init(struct radeon_device *rdev);
1269void radeon_combios_fini(struct radeon_device *rdev);
1270int radeon_atombios_init(struct radeon_device *rdev);
1271void radeon_atombios_fini(struct radeon_device *rdev);
1272
1273
1274/*
1275 * RING helpers.
1276 */
771fe6b9
JG
1277static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1278{
1279#if DRM_DEBUG_CODE
1280 if (rdev->cp.count_dw <= 0) {
1281 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1282 }
1283#endif
1284 rdev->cp.ring[rdev->cp.wptr++] = v;
1285 rdev->cp.wptr &= rdev->cp.ptr_mask;
1286 rdev->cp.count_dw--;
1287 rdev->cp.ring_free_dw--;
1288}
1289
1290
1291/*
1292 * ASICs macro.
1293 */
068a117c 1294#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1295#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1296#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1297#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1298#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1299#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1300#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1301#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1302#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1303#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1304#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1305#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1306#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1307#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1308#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1309#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1310#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1311#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1312#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1313#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1314#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1315#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1316#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1317#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1318#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1319#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1320#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1321#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1322#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1323#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1324#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1325#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1326#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1327#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1328#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1329#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1330#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1331#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1332#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1333#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1334#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
771fe6b9 1335
6cf8a3f5 1336/* Common functions */
700a0cc0 1337/* AGP */
90aca4d2 1338extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1339extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1340extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1341extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1342extern int radeon_modeset_init(struct radeon_device *rdev);
1343extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1344extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1345extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1346extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1347extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1348extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1349extern void radeon_wb_fini(struct radeon_device *rdev);
1350extern int radeon_wb_init(struct radeon_device *rdev);
1351extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1352extern void radeon_surface_init(struct radeon_device *rdev);
1353extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1354extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1355extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1356extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1357extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1358extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1359extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1360extern int radeon_resume_kms(struct drm_device *dev);
1361extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1362
a18d7ea1 1363/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1364extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1365extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1366
d4550907
JG
1367/* rv200,rv250,rv280 */
1368extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1369
1370/* r300,r350,rv350,rv370,rv380 */
1371extern void r300_set_reg_safe(struct radeon_device *rdev);
1372extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1373extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1374extern void r300_clock_startup(struct radeon_device *rdev);
1375extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1376extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1377extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1378extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1379extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1380
905b6822 1381/* r420,r423,rv410 */
21f9a437
JG
1382extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1383extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1384extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1385extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1386
21f9a437 1387/* rv515 */
d39c3b89
JG
1388struct rv515_mc_save {
1389 u32 d1vga_control;
1390 u32 d2vga_control;
1391 u32 vga_render_control;
1392 u32 vga_hdp_control;
1393 u32 d1crtc_control;
1394 u32 d2crtc_control;
1395};
21f9a437 1396extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1397extern void rv515_vga_render_disable(struct radeon_device *rdev);
1398extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1399extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1400extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1401extern void rv515_clock_startup(struct radeon_device *rdev);
1402extern void rv515_debugfs(struct radeon_device *rdev);
1403extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1404
3bc68535
JG
1405/* rs400 */
1406extern int rs400_gart_init(struct radeon_device *rdev);
1407extern int rs400_gart_enable(struct radeon_device *rdev);
1408extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1409extern void rs400_gart_disable(struct radeon_device *rdev);
1410extern void rs400_gart_fini(struct radeon_device *rdev);
1411
1412/* rs600 */
1413extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1414extern int rs600_irq_set(struct radeon_device *rdev);
1415extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1416
21f9a437
JG
1417/* rs690, rs740 */
1418extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1419 struct drm_display_mode *mode1,
1420 struct drm_display_mode *mode2);
1421
1422/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1423extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1424extern bool r600_card_posted(struct radeon_device *rdev);
1425extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1426extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1427extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1428extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1429extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1430extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1431extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1432extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1433extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1434extern int r600_ib_test(struct radeon_device *rdev);
1435extern int r600_ring_test(struct radeon_device *rdev);
21f9a437
JG
1436extern void r600_scratch_init(struct radeon_device *rdev);
1437extern int r600_blit_init(struct radeon_device *rdev);
1438extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1439extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1440extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1441/* r600 irq */
1442extern int r600_irq_init(struct radeon_device *rdev);
1443extern void r600_irq_fini(struct radeon_device *rdev);
1444extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1445extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1446extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1447extern void r600_disable_interrupts(struct radeon_device *rdev);
1448extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1449/* r600 audio */
dafc3bd5
CK
1450extern int r600_audio_init(struct radeon_device *rdev);
1451extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1452extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1453extern int r600_audio_channels(struct radeon_device *rdev);
1454extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1455extern int r600_audio_rate(struct radeon_device *rdev);
1456extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1457extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1458extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1459extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1460extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1461extern void r600_audio_fini(struct radeon_device *rdev);
1462extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1463extern void r600_hdmi_enable(struct drm_encoder *encoder);
1464extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1465extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1466extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1467extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1468
fe251e2f
AD
1469extern void r700_cp_stop(struct radeon_device *rdev);
1470extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1471extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1472extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1473
d7a2952f
AM
1474/* radeon_acpi.c */
1475#if defined(CONFIG_ACPI)
1476extern int radeon_acpi_init(struct radeon_device *rdev);
1477#else
1478static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1479#endif
1480
bcc1c2a1
AD
1481/* evergreen */
1482struct evergreen_mc_save {
1483 u32 vga_control[6];
1484 u32 vga_render_control;
1485 u32 vga_hdp_control;
1486 u32 crtc_control[6];
1487};
1488
4c788679
JG
1489#include "radeon_object.h"
1490
771fe6b9 1491#endif
This page took 0.172811 seconds and 5 git commands to generate.