drm/radeon/kms: use wait queue (events) for VBLANK sync
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
c913e23a 92extern int radeon_dynpm;
dafc3bd5 93extern int radeon_audio;
771fe6b9
JG
94
95/*
96 * Copy from radeon_drv.h so we don't have to include both and have conflicting
97 * symbol;
98 */
99#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
100#define RADEON_IB_POOL_SIZE 16
101#define RADEON_DEBUGFS_MAX_NUM_FILES 32
102#define RADEONFB_CONN_LIMIT 4
f657c2a7 103#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 104
771fe6b9
JG
105/*
106 * Errata workarounds.
107 */
108enum radeon_pll_errata {
109 CHIP_ERRATA_R300_CG = 0x00000001,
110 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
111 CHIP_ERRATA_PLL_DELAY = 0x00000004
112};
113
114
115struct radeon_device;
116
117
118/*
119 * BIOS.
120 */
121bool radeon_get_bios(struct radeon_device *rdev);
122
3ce0a23d 123
771fe6b9 124/*
3ce0a23d 125 * Dummy page
771fe6b9 126 */
3ce0a23d
JG
127struct radeon_dummy_page {
128 struct page *page;
129 dma_addr_t addr;
130};
131int radeon_dummy_page_init(struct radeon_device *rdev);
132void radeon_dummy_page_fini(struct radeon_device *rdev);
133
771fe6b9 134
3ce0a23d
JG
135/*
136 * Clocks
137 */
771fe6b9
JG
138struct radeon_clock {
139 struct radeon_pll p1pll;
140 struct radeon_pll p2pll;
141 struct radeon_pll spll;
142 struct radeon_pll mpll;
143 /* 10 Khz units */
144 uint32_t default_mclk;
145 uint32_t default_sclk;
146};
147
7433874e
RM
148/*
149 * Power management
150 */
151int radeon_pm_init(struct radeon_device *rdev);
c913e23a 152void radeon_pm_compute_clocks(struct radeon_device *rdev);
56278a8e
AD
153void radeon_combios_get_power_modes(struct radeon_device *rdev);
154void radeon_atombios_get_power_modes(struct radeon_device *rdev);
3ce0a23d 155
771fe6b9
JG
156/*
157 * Fences.
158 */
159struct radeon_fence_driver {
160 uint32_t scratch_reg;
161 atomic_t seq;
162 uint32_t last_seq;
163 unsigned long count_timeout;
164 wait_queue_head_t queue;
165 rwlock_t lock;
166 struct list_head created;
167 struct list_head emited;
168 struct list_head signaled;
0a0c7596 169 bool initialized;
771fe6b9
JG
170};
171
172struct radeon_fence {
173 struct radeon_device *rdev;
174 struct kref kref;
175 struct list_head list;
176 /* protected by radeon_fence.lock */
177 uint32_t seq;
178 unsigned long timeout;
179 bool emited;
180 bool signaled;
181};
182
183int radeon_fence_driver_init(struct radeon_device *rdev);
184void radeon_fence_driver_fini(struct radeon_device *rdev);
185int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
186int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
187void radeon_fence_process(struct radeon_device *rdev);
188bool radeon_fence_signaled(struct radeon_fence *fence);
189int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
190int radeon_fence_wait_next(struct radeon_device *rdev);
191int radeon_fence_wait_last(struct radeon_device *rdev);
192struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
193void radeon_fence_unref(struct radeon_fence **fence);
194
e024e110
DA
195/*
196 * Tiling registers
197 */
198struct radeon_surface_reg {
4c788679 199 struct radeon_bo *bo;
e024e110
DA
200};
201
202#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
203
204/*
4c788679 205 * TTM.
771fe6b9 206 */
4c788679
JG
207struct radeon_mman {
208 struct ttm_bo_global_ref bo_global_ref;
209 struct ttm_global_reference mem_global_ref;
4c788679 210 struct ttm_bo_device bdev;
0a0c7596
JG
211 bool mem_global_referenced;
212 bool initialized;
4c788679
JG
213};
214
215struct radeon_bo {
216 /* Protected by gem.mutex */
217 struct list_head list;
218 /* Protected by tbo.reserved */
312ea8da
JG
219 u32 placements[3];
220 struct ttm_placement placement;
4c788679
JG
221 struct ttm_buffer_object tbo;
222 struct ttm_bo_kmap_obj kmap;
223 unsigned pin_count;
224 void *kptr;
225 u32 tiling_flags;
226 u32 pitch;
227 int surface_reg;
228 /* Constant after initialization */
229 struct radeon_device *rdev;
230 struct drm_gem_object *gobj;
231};
771fe6b9 232
4c788679 233struct radeon_bo_list {
771fe6b9 234 struct list_head list;
4c788679 235 struct radeon_bo *bo;
771fe6b9
JG
236 uint64_t gpu_offset;
237 unsigned rdomain;
238 unsigned wdomain;
4c788679 239 u32 tiling_flags;
771fe6b9
JG
240};
241
771fe6b9
JG
242/*
243 * GEM objects.
244 */
245struct radeon_gem {
4c788679 246 struct mutex mutex;
771fe6b9
JG
247 struct list_head objects;
248};
249
250int radeon_gem_init(struct radeon_device *rdev);
251void radeon_gem_fini(struct radeon_device *rdev);
252int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
253 int alignment, int initial_domain,
254 bool discardable, bool kernel,
255 struct drm_gem_object **obj);
771fe6b9
JG
256int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
257 uint64_t *gpu_addr);
258void radeon_gem_object_unpin(struct drm_gem_object *obj);
259
260
261/*
262 * GART structures, functions & helpers
263 */
264struct radeon_mc;
265
266struct radeon_gart_table_ram {
267 volatile uint32_t *ptr;
268};
269
270struct radeon_gart_table_vram {
4c788679 271 struct radeon_bo *robj;
771fe6b9
JG
272 volatile uint32_t *ptr;
273};
274
275union radeon_gart_table {
276 struct radeon_gart_table_ram ram;
277 struct radeon_gart_table_vram vram;
278};
279
a77f1718
MT
280#define RADEON_GPU_PAGE_SIZE 4096
281
771fe6b9
JG
282struct radeon_gart {
283 dma_addr_t table_addr;
284 unsigned num_gpu_pages;
285 unsigned num_cpu_pages;
286 unsigned table_size;
287 union radeon_gart_table table;
288 struct page **pages;
289 dma_addr_t *pages_addr;
290 bool ready;
291};
292
293int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
294void radeon_gart_table_ram_free(struct radeon_device *rdev);
295int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
296void radeon_gart_table_vram_free(struct radeon_device *rdev);
297int radeon_gart_init(struct radeon_device *rdev);
298void radeon_gart_fini(struct radeon_device *rdev);
299void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
300 int pages);
301int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
302 int pages, struct page **pagelist);
303
304
305/*
306 * GPU MC structures, functions & helpers
307 */
308struct radeon_mc {
309 resource_size_t aper_size;
310 resource_size_t aper_base;
311 resource_size_t agp_base;
7a50f01a
DA
312 /* for some chips with <= 32MB we need to lie
313 * about vram size near mc fb location */
3ce0a23d
JG
314 u64 mc_vram_size;
315 u64 gtt_location;
316 u64 gtt_size;
317 u64 gtt_start;
318 u64 gtt_end;
319 u64 vram_location;
320 u64 vram_start;
321 u64 vram_end;
771fe6b9 322 unsigned vram_width;
3ce0a23d 323 u64 real_vram_size;
771fe6b9
JG
324 int vram_mtrr;
325 bool vram_is_ddr;
06b6476d 326 bool igp_sideport_enabled;
771fe6b9
JG
327};
328
329int radeon_mc_setup(struct radeon_device *rdev);
06b6476d
AD
330bool radeon_combios_sideport_present(struct radeon_device *rdev);
331bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
332
333/*
334 * GPU scratch registers structures, functions & helpers
335 */
336struct radeon_scratch {
337 unsigned num_reg;
338 bool free[32];
339 uint32_t reg[32];
340};
341
342int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
343void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
344
345
346/*
347 * IRQS.
348 */
349struct radeon_irq {
350 bool installed;
351 bool sw_int;
352 /* FIXME: use a define max crtc rather than hardcode it */
353 bool crtc_vblank_int[2];
73a6d3fc 354 wait_queue_head_t vblank_queue;
b500f680
AD
355 /* FIXME: use defines for max hpd/dacs */
356 bool hpd[6];
1614f8b1
DA
357 spinlock_t sw_lock;
358 int sw_refcount;
771fe6b9
JG
359};
360
361int radeon_irq_kms_init(struct radeon_device *rdev);
362void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
363void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
364void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
365
366/*
367 * CP & ring.
368 */
369struct radeon_ib {
370 struct list_head list;
371 unsigned long idx;
372 uint64_t gpu_addr;
373 struct radeon_fence *fence;
513bcb46 374 uint32_t *ptr;
771fe6b9
JG
375 uint32_t length_dw;
376};
377
ecb114a1
DA
378/*
379 * locking -
380 * mutex protects scheduled_ibs, ready, alloc_bm
381 */
771fe6b9
JG
382struct radeon_ib_pool {
383 struct mutex mutex;
4c788679 384 struct radeon_bo *robj;
771fe6b9
JG
385 struct list_head scheduled_ibs;
386 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
387 bool ready;
388 DECLARE_BITMAP(alloc_bm, RADEON_IB_POOL_SIZE);
389};
390
391struct radeon_cp {
4c788679 392 struct radeon_bo *ring_obj;
771fe6b9
JG
393 volatile uint32_t *ring;
394 unsigned rptr;
395 unsigned wptr;
396 unsigned wptr_old;
397 unsigned ring_size;
398 unsigned ring_free_dw;
399 int count_dw;
400 uint64_t gpu_addr;
401 uint32_t align_mask;
402 uint32_t ptr_mask;
403 struct mutex mutex;
404 bool ready;
405};
406
d8f60cfc
AD
407/*
408 * R6xx+ IH ring
409 */
410struct r600_ih {
4c788679 411 struct radeon_bo *ring_obj;
d8f60cfc
AD
412 volatile uint32_t *ring;
413 unsigned rptr;
414 unsigned wptr;
415 unsigned wptr_old;
416 unsigned ring_size;
417 uint64_t gpu_addr;
d8f60cfc
AD
418 uint32_t ptr_mask;
419 spinlock_t lock;
420 bool enabled;
421};
422
3ce0a23d 423struct r600_blit {
ff82f052 424 struct mutex mutex;
4c788679 425 struct radeon_bo *shader_obj;
3ce0a23d
JG
426 u64 shader_gpu_addr;
427 u32 vs_offset, ps_offset;
428 u32 state_offset;
429 u32 state_len;
430 u32 vb_used, vb_total;
431 struct radeon_ib *vb_ib;
432};
433
771fe6b9
JG
434int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
435void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
436int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
437int radeon_ib_pool_init(struct radeon_device *rdev);
438void radeon_ib_pool_fini(struct radeon_device *rdev);
439int radeon_ib_test(struct radeon_device *rdev);
440/* Ring access between begin & end cannot sleep */
441void radeon_ring_free_size(struct radeon_device *rdev);
442int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
443void radeon_ring_unlock_commit(struct radeon_device *rdev);
444void radeon_ring_unlock_undo(struct radeon_device *rdev);
445int radeon_ring_test(struct radeon_device *rdev);
446int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
447void radeon_ring_fini(struct radeon_device *rdev);
448
449
450/*
451 * CS.
452 */
453struct radeon_cs_reloc {
454 struct drm_gem_object *gobj;
4c788679
JG
455 struct radeon_bo *robj;
456 struct radeon_bo_list lobj;
771fe6b9
JG
457 uint32_t handle;
458 uint32_t flags;
459};
460
461struct radeon_cs_chunk {
462 uint32_t chunk_id;
463 uint32_t length_dw;
513bcb46
DA
464 int kpage_idx[2];
465 uint32_t *kpage[2];
771fe6b9 466 uint32_t *kdata;
513bcb46
DA
467 void __user *user_ptr;
468 int last_copied_page;
469 int last_page_index;
771fe6b9
JG
470};
471
472struct radeon_cs_parser {
c8c15ff1 473 struct device *dev;
771fe6b9
JG
474 struct radeon_device *rdev;
475 struct drm_file *filp;
476 /* chunks */
477 unsigned nchunks;
478 struct radeon_cs_chunk *chunks;
479 uint64_t *chunks_array;
480 /* IB */
481 unsigned idx;
482 /* relocations */
483 unsigned nrelocs;
484 struct radeon_cs_reloc *relocs;
485 struct radeon_cs_reloc **relocs_ptr;
486 struct list_head validated;
487 /* indices of various chunks */
488 int chunk_ib_idx;
489 int chunk_relocs_idx;
490 struct radeon_ib *ib;
491 void *track;
3ce0a23d 492 unsigned family;
513bcb46 493 int parser_error;
771fe6b9
JG
494};
495
513bcb46
DA
496extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
497extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
498
499
500static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
501{
502 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
503 u32 pg_idx, pg_offset;
504 u32 idx_value = 0;
505 int new_page;
506
507 pg_idx = (idx * 4) / PAGE_SIZE;
508 pg_offset = (idx * 4) % PAGE_SIZE;
509
510 if (ibc->kpage_idx[0] == pg_idx)
511 return ibc->kpage[0][pg_offset/4];
512 if (ibc->kpage_idx[1] == pg_idx)
513 return ibc->kpage[1][pg_offset/4];
514
515 new_page = radeon_cs_update_pages(p, pg_idx);
516 if (new_page < 0) {
517 p->parser_error = new_page;
518 return 0;
519 }
520
521 idx_value = ibc->kpage[new_page][pg_offset/4];
522 return idx_value;
523}
524
771fe6b9
JG
525struct radeon_cs_packet {
526 unsigned idx;
527 unsigned type;
528 unsigned reg;
529 unsigned opcode;
530 int count;
531 unsigned one_reg_wr;
532};
533
534typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
535 struct radeon_cs_packet *pkt,
536 unsigned idx, unsigned reg);
537typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
538 struct radeon_cs_packet *pkt);
539
540
541/*
542 * AGP
543 */
544int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 545void radeon_agp_resume(struct radeon_device *rdev);
771fe6b9
JG
546void radeon_agp_fini(struct radeon_device *rdev);
547
548
549/*
550 * Writeback
551 */
552struct radeon_wb {
4c788679 553 struct radeon_bo *wb_obj;
771fe6b9
JG
554 volatile uint32_t *wb;
555 uint64_t gpu_addr;
556};
557
c93bb85b
JG
558/**
559 * struct radeon_pm - power management datas
560 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
561 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
562 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
563 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
564 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
565 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
566 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
567 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
568 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
569 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
570 * @needed_bandwidth: current bandwidth needs
571 *
572 * It keeps track of various data needed to take powermanagement decision.
573 * Bandwith need is used to determine minimun clock of the GPU and memory.
574 * Equation between gpu/memory clock and available bandwidth is hw dependent
575 * (type of memory, bus size, efficiency, ...)
576 */
c913e23a
RM
577enum radeon_pm_state {
578 PM_STATE_DISABLED,
579 PM_STATE_MINIMUM,
580 PM_STATE_PAUSED,
581 PM_STATE_ACTIVE
582};
583enum radeon_pm_action {
584 PM_ACTION_NONE,
585 PM_ACTION_MINIMUM,
586 PM_ACTION_DOWNCLOCK,
587 PM_ACTION_UPCLOCK
588};
56278a8e
AD
589
590enum radeon_voltage_type {
591 VOLTAGE_NONE = 0,
592 VOLTAGE_GPIO,
593 VOLTAGE_VDDC,
594 VOLTAGE_SW
595};
596
0ec0e74f
AD
597enum radeon_pm_state_type {
598 POWER_STATE_TYPE_DEFAULT,
599 POWER_STATE_TYPE_POWERSAVE,
600 POWER_STATE_TYPE_BATTERY,
601 POWER_STATE_TYPE_BALANCED,
602 POWER_STATE_TYPE_PERFORMANCE,
603};
604
516d0e46
AD
605enum radeon_pm_clock_mode_type {
606 POWER_MODE_TYPE_DEFAULT,
607 POWER_MODE_TYPE_LOW,
608 POWER_MODE_TYPE_MID,
609 POWER_MODE_TYPE_HIGH,
610};
611
56278a8e
AD
612struct radeon_voltage {
613 enum radeon_voltage_type type;
614 /* gpio voltage */
615 struct radeon_gpio_rec gpio;
616 u32 delay; /* delay in usec from voltage drop to sclk change */
617 bool active_high; /* voltage drop is active when bit is high */
618 /* VDDC voltage */
619 u8 vddc_id; /* index into vddc voltage table */
620 u8 vddci_id; /* index into vddci voltage table */
621 bool vddci_enabled;
622 /* r6xx+ sw */
623 u32 voltage;
624};
625
626struct radeon_pm_non_clock_info {
627 /* pcie lanes */
628 int pcie_lanes;
629 /* standardized non-clock flags */
630 u32 flags;
631};
632
633struct radeon_pm_clock_info {
634 /* memory clock */
635 u32 mclk;
636 /* engine clock */
637 u32 sclk;
638 /* voltage info */
639 struct radeon_voltage voltage;
640 /* standardized clock flags - not sure we'll need these */
641 u32 flags;
642};
643
644struct radeon_power_state {
0ec0e74f 645 enum radeon_pm_state_type type;
56278a8e
AD
646 /* XXX: use a define for num clock modes */
647 struct radeon_pm_clock_info clock_info[8];
648 /* number of valid clock modes in this power state */
649 int num_clock_modes;
650 /* currently selected clock mode */
651 struct radeon_pm_clock_info *current_clock_mode;
516d0e46 652 struct radeon_pm_clock_info *requested_clock_mode;
56278a8e
AD
653 struct radeon_pm_clock_info *default_clock_mode;
654 /* non clock info about this state */
655 struct radeon_pm_non_clock_info non_clock_info;
656 bool voltage_drop_active;
657};
658
c93bb85b 659struct radeon_pm {
c913e23a 660 struct mutex mutex;
c913e23a
RM
661 struct delayed_work idle_work;
662 enum radeon_pm_state state;
663 enum radeon_pm_action planned_action;
664 unsigned long action_timeout;
665 bool downclocked;
c913e23a
RM
666 int active_crtcs;
667 int req_vblank;
c93bb85b
JG
668 fixed20_12 max_bandwidth;
669 fixed20_12 igp_sideport_mclk;
670 fixed20_12 igp_system_mclk;
671 fixed20_12 igp_ht_link_clk;
672 fixed20_12 igp_ht_link_width;
673 fixed20_12 k8_bandwidth;
674 fixed20_12 sideport_bandwidth;
675 fixed20_12 ht_bandwidth;
676 fixed20_12 core_bandwidth;
677 fixed20_12 sclk;
678 fixed20_12 needed_bandwidth;
56278a8e
AD
679 /* XXX: use a define for num power modes */
680 struct radeon_power_state power_state[8];
681 /* number of valid power states */
682 int num_power_states;
683 struct radeon_power_state *current_power_state;
516d0e46 684 struct radeon_power_state *requested_power_state;
56278a8e 685 struct radeon_power_state *default_power_state;
c93bb85b
JG
686};
687
771fe6b9
JG
688
689/*
690 * Benchmarking
691 */
692void radeon_benchmark(struct radeon_device *rdev);
693
694
ecc0b326
MD
695/*
696 * Testing
697 */
698void radeon_test_moves(struct radeon_device *rdev);
699
700
771fe6b9
JG
701/*
702 * Debugfs
703 */
704int radeon_debugfs_add_files(struct radeon_device *rdev,
705 struct drm_info_list *files,
706 unsigned nfiles);
707int radeon_debugfs_fence_init(struct radeon_device *rdev);
708int r100_debugfs_rbbm_init(struct radeon_device *rdev);
709int r100_debugfs_cp_init(struct radeon_device *rdev);
710
711
712/*
713 * ASIC specific functions.
714 */
715struct radeon_asic {
068a117c 716 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
717 void (*fini)(struct radeon_device *rdev);
718 int (*resume)(struct radeon_device *rdev);
719 int (*suspend)(struct radeon_device *rdev);
28d52043 720 void (*vga_set_state)(struct radeon_device *rdev, bool state);
771fe6b9 721 int (*gpu_reset)(struct radeon_device *rdev);
771fe6b9
JG
722 void (*gart_tlb_flush)(struct radeon_device *rdev);
723 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
724 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
725 void (*cp_fini)(struct radeon_device *rdev);
726 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 727 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 728 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
729 int (*ring_test)(struct radeon_device *rdev);
730 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
731 int (*irq_set)(struct radeon_device *rdev);
732 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 733 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
734 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
735 int (*cs_parse)(struct radeon_cs_parser *p);
736 int (*copy_blit)(struct radeon_device *rdev,
737 uint64_t src_offset,
738 uint64_t dst_offset,
739 unsigned num_pages,
740 struct radeon_fence *fence);
741 int (*copy_dma)(struct radeon_device *rdev,
742 uint64_t src_offset,
743 uint64_t dst_offset,
744 unsigned num_pages,
745 struct radeon_fence *fence);
746 int (*copy)(struct radeon_device *rdev,
747 uint64_t src_offset,
748 uint64_t dst_offset,
749 unsigned num_pages,
750 struct radeon_fence *fence);
7433874e 751 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 752 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 753 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 754 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 755 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
756 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
757 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
758 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
759 uint32_t tiling_flags, uint32_t pitch,
760 uint32_t offset, uint32_t obj_size);
761 int (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 762 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
763 void (*hpd_init)(struct radeon_device *rdev);
764 void (*hpd_fini)(struct radeon_device *rdev);
765 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
766 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
767 /* ioctl hw specific callback. Some hw might want to perform special
768 * operation on specific ioctl. For instance on wait idle some hw
769 * might want to perform and HDP flush through MMIO as it seems that
770 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
771 * through ring.
772 */
773 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
771fe6b9
JG
774};
775
21f9a437
JG
776/*
777 * Asic structures
778 */
551ebd83
DA
779struct r100_asic {
780 const unsigned *reg_safe_bm;
781 unsigned reg_safe_bm_size;
cafe6609 782 u32 hdp_cntl;
551ebd83
DA
783};
784
21f9a437
JG
785struct r300_asic {
786 const unsigned *reg_safe_bm;
787 unsigned reg_safe_bm_size;
62cdc0c2 788 u32 resync_scratch;
cafe6609 789 u32 hdp_cntl;
21f9a437
JG
790};
791
792struct r600_asic {
793 unsigned max_pipes;
794 unsigned max_tile_pipes;
795 unsigned max_simds;
796 unsigned max_backends;
797 unsigned max_gprs;
798 unsigned max_threads;
799 unsigned max_stack_entries;
800 unsigned max_hw_contexts;
801 unsigned max_gs_threads;
802 unsigned sx_max_export_size;
803 unsigned sx_max_export_pos_size;
804 unsigned sx_max_export_smx_size;
805 unsigned sq_num_cf_insts;
806};
807
808struct rv770_asic {
809 unsigned max_pipes;
810 unsigned max_tile_pipes;
811 unsigned max_simds;
812 unsigned max_backends;
813 unsigned max_gprs;
814 unsigned max_threads;
815 unsigned max_stack_entries;
816 unsigned max_hw_contexts;
817 unsigned max_gs_threads;
818 unsigned sx_max_export_size;
819 unsigned sx_max_export_pos_size;
820 unsigned sx_max_export_smx_size;
821 unsigned sq_num_cf_insts;
822 unsigned sx_num_of_sets;
823 unsigned sc_prim_fifo_size;
824 unsigned sc_hiz_tile_fifo_size;
825 unsigned sc_earlyz_tile_fifo_fize;
826};
827
068a117c
JG
828union radeon_asic_config {
829 struct r300_asic r300;
551ebd83 830 struct r100_asic r100;
3ce0a23d
JG
831 struct r600_asic r600;
832 struct rv770_asic rv770;
068a117c
JG
833};
834
771fe6b9
JG
835
836/*
837 * IOCTL.
838 */
839int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
840 struct drm_file *filp);
841int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
842 struct drm_file *filp);
843int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
844 struct drm_file *file_priv);
845int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
846 struct drm_file *file_priv);
847int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
848 struct drm_file *file_priv);
849int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
850 struct drm_file *file_priv);
851int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
852 struct drm_file *filp);
853int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
854 struct drm_file *filp);
855int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
856 struct drm_file *filp);
857int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
858 struct drm_file *filp);
859int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
860int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
861 struct drm_file *filp);
862int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
863 struct drm_file *filp);
771fe6b9
JG
864
865
866/*
867 * Core structure, functions and helpers.
868 */
869typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
870typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
871
872struct radeon_device {
9f022ddf 873 struct device *dev;
771fe6b9
JG
874 struct drm_device *ddev;
875 struct pci_dev *pdev;
876 /* ASIC */
068a117c 877 union radeon_asic_config config;
771fe6b9
JG
878 enum radeon_family family;
879 unsigned long flags;
880 int usec_timeout;
881 enum radeon_pll_errata pll_errata;
882 int num_gb_pipes;
f779b3e5 883 int num_z_pipes;
771fe6b9
JG
884 int disp_priority;
885 /* BIOS */
886 uint8_t *bios;
887 bool is_atom_bios;
888 uint16_t bios_header_start;
4c788679 889 struct radeon_bo *stollen_vga_memory;
771fe6b9 890 struct fb_info *fbdev_info;
4c788679 891 struct radeon_bo *fbdev_rbo;
771fe6b9
JG
892 struct radeon_framebuffer *fbdev_rfb;
893 /* Register mmio */
4c9bc75c
DA
894 resource_size_t rmmio_base;
895 resource_size_t rmmio_size;
771fe6b9 896 void *rmmio;
771fe6b9
JG
897 radeon_rreg_t mc_rreg;
898 radeon_wreg_t mc_wreg;
899 radeon_rreg_t pll_rreg;
900 radeon_wreg_t pll_wreg;
de1b2898 901 uint32_t pcie_reg_mask;
771fe6b9
JG
902 radeon_rreg_t pciep_rreg;
903 radeon_wreg_t pciep_wreg;
904 struct radeon_clock clock;
905 struct radeon_mc mc;
906 struct radeon_gart gart;
907 struct radeon_mode_info mode_info;
908 struct radeon_scratch scratch;
909 struct radeon_mman mman;
910 struct radeon_fence_driver fence_drv;
911 struct radeon_cp cp;
912 struct radeon_ib_pool ib_pool;
913 struct radeon_irq irq;
914 struct radeon_asic *asic;
915 struct radeon_gem gem;
c93bb85b 916 struct radeon_pm pm;
f657c2a7 917 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
918 struct mutex cs_mutex;
919 struct radeon_wb wb;
3ce0a23d 920 struct radeon_dummy_page dummy_page;
771fe6b9
JG
921 bool gpu_lockup;
922 bool shutdown;
923 bool suspend;
ad49f501 924 bool need_dma32;
733289c2 925 bool accel_working;
e024e110 926 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
927 const struct firmware *me_fw; /* all family ME firmware */
928 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 929 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 930 struct r600_blit r600_blit;
3e5cb98d 931 int msi_enabled; /* msi enabled */
d8f60cfc 932 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
933 struct workqueue_struct *wq;
934 struct work_struct hotplug_work;
18917b60 935 int num_crtc; /* number of crtcs */
40bacf16 936 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
dafc3bd5
CK
937
938 /* audio stuff */
939 struct timer_list audio_timer;
940 int audio_channels;
941 int audio_rate;
942 int audio_bits_per_sample;
943 uint8_t audio_status_bits;
944 uint8_t audio_category_code;
771fe6b9
JG
945};
946
947int radeon_device_init(struct radeon_device *rdev,
948 struct drm_device *ddev,
949 struct pci_dev *pdev,
950 uint32_t flags);
951void radeon_device_fini(struct radeon_device *rdev);
952int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
953
3ce0a23d
JG
954/* r600 blit */
955int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
956void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
957void r600_kms_blit_copy(struct radeon_device *rdev,
958 u64 src_gpu_addr, u64 dst_gpu_addr,
959 int size_bytes);
960
de1b2898
DA
961static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
962{
07bec2df 963 if (reg < rdev->rmmio_size)
de1b2898
DA
964 return readl(((void __iomem *)rdev->rmmio) + reg);
965 else {
966 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
967 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
968 }
969}
970
971static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
972{
07bec2df 973 if (reg < rdev->rmmio_size)
de1b2898
DA
974 writel(v, ((void __iomem *)rdev->rmmio) + reg);
975 else {
976 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
977 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
978 }
979}
980
4c788679
JG
981/*
982 * Cast helper
983 */
984#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
985
986/*
987 * Registers read & write functions.
988 */
989#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
990#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 991#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 992#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 993#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
994#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
995#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
996#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
997#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
998#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
999#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1000#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1001#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
771fe6b9
JG
1002#define WREG32_P(reg, val, mask) \
1003 do { \
1004 uint32_t tmp_ = RREG32(reg); \
1005 tmp_ &= (mask); \
1006 tmp_ |= ((val) & ~(mask)); \
1007 WREG32(reg, tmp_); \
1008 } while (0)
1009#define WREG32_PLL_P(reg, val, mask) \
1010 do { \
1011 uint32_t tmp_ = RREG32_PLL(reg); \
1012 tmp_ &= (mask); \
1013 tmp_ |= ((val) & ~(mask)); \
1014 WREG32_PLL(reg, tmp_); \
1015 } while (0)
3ce0a23d 1016#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
771fe6b9 1017
de1b2898
DA
1018/*
1019 * Indirect registers accessor
1020 */
1021static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1022{
1023 uint32_t r;
1024
1025 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1026 r = RREG32(RADEON_PCIE_DATA);
1027 return r;
1028}
1029
1030static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1031{
1032 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1033 WREG32(RADEON_PCIE_DATA, (v));
1034}
1035
771fe6b9
JG
1036void r100_pll_errata_after_index(struct radeon_device *rdev);
1037
1038
1039/*
1040 * ASICs helpers.
1041 */
b995e433
DA
1042#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1043 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1044#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1045 (rdev->family == CHIP_RV200) || \
1046 (rdev->family == CHIP_RS100) || \
1047 (rdev->family == CHIP_RS200) || \
1048 (rdev->family == CHIP_RV250) || \
1049 (rdev->family == CHIP_RV280) || \
1050 (rdev->family == CHIP_RS300))
1051#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1052 (rdev->family == CHIP_RV350) || \
1053 (rdev->family == CHIP_R350) || \
1054 (rdev->family == CHIP_RV380) || \
1055 (rdev->family == CHIP_R420) || \
1056 (rdev->family == CHIP_R423) || \
1057 (rdev->family == CHIP_RV410) || \
1058 (rdev->family == CHIP_RS400) || \
1059 (rdev->family == CHIP_RS480))
1060#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1061#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1062#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
1063
1064
1065/*
1066 * BIOS helpers.
1067 */
1068#define RBIOS8(i) (rdev->bios[i])
1069#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1070#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1071
1072int radeon_combios_init(struct radeon_device *rdev);
1073void radeon_combios_fini(struct radeon_device *rdev);
1074int radeon_atombios_init(struct radeon_device *rdev);
1075void radeon_atombios_fini(struct radeon_device *rdev);
1076
1077
1078/*
1079 * RING helpers.
1080 */
771fe6b9
JG
1081static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1082{
1083#if DRM_DEBUG_CODE
1084 if (rdev->cp.count_dw <= 0) {
1085 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1086 }
1087#endif
1088 rdev->cp.ring[rdev->cp.wptr++] = v;
1089 rdev->cp.wptr &= rdev->cp.ptr_mask;
1090 rdev->cp.count_dw--;
1091 rdev->cp.ring_free_dw--;
1092}
1093
1094
1095/*
1096 * ASICs macro.
1097 */
068a117c 1098#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1099#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1100#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1101#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1102#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1103#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
771fe6b9 1104#define radeon_gpu_reset(rdev) (rdev)->asic->gpu_reset((rdev))
771fe6b9
JG
1105#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1106#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1107#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1108#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1109#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1110#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1111#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1112#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1113#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1114#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1115#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1116#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1117#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1118#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1119#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1120#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1121#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1122#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1123#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1124#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1125#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1126#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1127#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1128#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1129#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1130#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1131#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
771fe6b9 1132
6cf8a3f5 1133/* Common functions */
700a0cc0
JG
1134/* AGP */
1135extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1136extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
21f9a437
JG
1137extern int radeon_modeset_init(struct radeon_device *rdev);
1138extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1139extern bool radeon_card_posted(struct radeon_device *rdev);
72542d77 1140extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1141extern int radeon_clocks_init(struct radeon_device *rdev);
1142extern void radeon_clocks_fini(struct radeon_device *rdev);
1143extern void radeon_scratch_init(struct radeon_device *rdev);
1144extern void radeon_surface_init(struct radeon_device *rdev);
1145extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1146extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1147extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1148extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1149extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
6cf8a3f5 1150
a18d7ea1 1151/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
9f022ddf
JG
1152struct r100_mc_save {
1153 u32 GENMO_WT;
1154 u32 CRTC_EXT_CNTL;
1155 u32 CRTC_GEN_CNTL;
1156 u32 CRTC2_GEN_CNTL;
1157 u32 CUR_OFFSET;
1158 u32 CUR2_OFFSET;
1159};
1160extern void r100_cp_disable(struct radeon_device *rdev);
1161extern int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
1162extern void r100_cp_fini(struct radeon_device *rdev);
21f9a437 1163extern void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
4aac0473
JG
1164extern int r100_pci_gart_init(struct radeon_device *rdev);
1165extern void r100_pci_gart_fini(struct radeon_device *rdev);
21f9a437
JG
1166extern int r100_pci_gart_enable(struct radeon_device *rdev);
1167extern void r100_pci_gart_disable(struct radeon_device *rdev);
1168extern int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
9f022ddf
JG
1169extern int r100_debugfs_mc_info_init(struct radeon_device *rdev);
1170extern int r100_gui_wait_for_idle(struct radeon_device *rdev);
1171extern void r100_ib_fini(struct radeon_device *rdev);
1172extern int r100_ib_init(struct radeon_device *rdev);
1173extern void r100_irq_disable(struct radeon_device *rdev);
1174extern int r100_irq_set(struct radeon_device *rdev);
1175extern void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
1176extern void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
21f9a437 1177extern void r100_vram_init_sizes(struct radeon_device *rdev);
9f022ddf
JG
1178extern void r100_wb_disable(struct radeon_device *rdev);
1179extern void r100_wb_fini(struct radeon_device *rdev);
1180extern int r100_wb_init(struct radeon_device *rdev);
d39c3b89
JG
1181extern void r100_hdp_reset(struct radeon_device *rdev);
1182extern int r100_rb2d_reset(struct radeon_device *rdev);
1183extern int r100_cp_reset(struct radeon_device *rdev);
ca6ffc64 1184extern void r100_vga_render_disable(struct radeon_device *rdev);
207bf9e9
JG
1185extern int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
1186 struct radeon_cs_packet *pkt,
4c788679 1187 struct radeon_bo *robj);
207bf9e9
JG
1188extern int r100_cs_parse_packet0(struct radeon_cs_parser *p,
1189 struct radeon_cs_packet *pkt,
1190 const unsigned *auth, unsigned n,
1191 radeon_packet0_check_t check);
1192extern int r100_cs_packet_parse(struct radeon_cs_parser *p,
1193 struct radeon_cs_packet *pkt,
1194 unsigned idx);
17e15b0c 1195extern void r100_enable_bm(struct radeon_device *rdev);
92cde00c 1196extern void r100_set_common_regs(struct radeon_device *rdev);
9f022ddf 1197
d4550907
JG
1198/* rv200,rv250,rv280 */
1199extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1200
1201/* r300,r350,rv350,rv370,rv380 */
1202extern void r300_set_reg_safe(struct radeon_device *rdev);
1203extern void r300_mc_program(struct radeon_device *rdev);
1204extern void r300_vram_info(struct radeon_device *rdev);
ca6ffc64
JG
1205extern void r300_clock_startup(struct radeon_device *rdev);
1206extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1207extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1208extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1209extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1210extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1211
905b6822 1212/* r420,r423,rv410 */
d39c3b89 1213extern int r420_mc_init(struct radeon_device *rdev);
21f9a437
JG
1214extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1215extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1216extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1217extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1218
21f9a437 1219/* rv515 */
d39c3b89
JG
1220struct rv515_mc_save {
1221 u32 d1vga_control;
1222 u32 d2vga_control;
1223 u32 vga_render_control;
1224 u32 vga_hdp_control;
1225 u32 d1crtc_control;
1226 u32 d2crtc_control;
1227};
21f9a437 1228extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1229extern void rv515_vga_render_disable(struct radeon_device *rdev);
1230extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1231extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1232extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1233extern void rv515_clock_startup(struct radeon_device *rdev);
1234extern void rv515_debugfs(struct radeon_device *rdev);
1235extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1236
3bc68535
JG
1237/* rs400 */
1238extern int rs400_gart_init(struct radeon_device *rdev);
1239extern int rs400_gart_enable(struct radeon_device *rdev);
1240extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1241extern void rs400_gart_disable(struct radeon_device *rdev);
1242extern void rs400_gart_fini(struct radeon_device *rdev);
1243
1244/* rs600 */
1245extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1246extern int rs600_irq_set(struct radeon_device *rdev);
1247extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1248
21f9a437
JG
1249/* rs690, rs740 */
1250extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1251 struct drm_display_mode *mode1,
1252 struct drm_display_mode *mode2);
1253
1254/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
1255extern bool r600_card_posted(struct radeon_device *rdev);
1256extern void r600_cp_stop(struct radeon_device *rdev);
1257extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1258extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1259extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437
JG
1260extern int r600_count_pipe_bits(uint32_t val);
1261extern int r600_gart_clear_page(struct radeon_device *rdev, int i);
1262extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1263extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1264extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1265extern int r600_ib_test(struct radeon_device *rdev);
1266extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1267extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1268extern int r600_wb_enable(struct radeon_device *rdev);
1269extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1270extern void r600_scratch_init(struct radeon_device *rdev);
1271extern int r600_blit_init(struct radeon_device *rdev);
1272extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1273extern int r600_init_microcode(struct radeon_device *rdev);
fe62e1a4 1274extern int r600_gpu_reset(struct radeon_device *rdev);
d8f60cfc
AD
1275/* r600 irq */
1276extern int r600_irq_init(struct radeon_device *rdev);
1277extern void r600_irq_fini(struct radeon_device *rdev);
1278extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1279extern int r600_irq_set(struct radeon_device *rdev);
0c45249f
JG
1280extern void r600_irq_suspend(struct radeon_device *rdev);
1281/* r600 audio */
dafc3bd5
CK
1282extern int r600_audio_init(struct radeon_device *rdev);
1283extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1284extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
1285extern void r600_audio_fini(struct radeon_device *rdev);
1286extern void r600_hdmi_init(struct drm_encoder *encoder);
1287extern void r600_hdmi_enable(struct drm_encoder *encoder, int enable);
1288extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1289extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
1290extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder,
1291 int channels,
1292 int rate,
1293 int bps,
1294 uint8_t status_bits,
1295 uint8_t category_code);
1296
4c788679
JG
1297#include "radeon_object.h"
1298
771fe6b9 1299#endif
This page took 0.13432 seconds and 5 git commands to generate.