Merge branch 'for-3.7' of git://linux-nfs.org/~bfields/linux
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
771fe6b9
JG
98
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
bb635567
JG
103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 105/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 110
1b37078b 111/* max number of rings */
bb635567
JG
112#define RADEON_NUM_RINGS 3
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
bb635567 119#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
120
121/* cayman has 2 compute CP rings */
bb635567
JG
122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 124
721604a1 125/* hardcode those limit for now */
ca19f21e 126#define RADEON_VA_IB_OFFSET (1 << 20)
bb635567
JG
127#define RADEON_VA_RESERVED_SIZE (8 << 20)
128#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 129
771fe6b9
JG
130/*
131 * Errata workarounds.
132 */
133enum radeon_pll_errata {
134 CHIP_ERRATA_R300_CG = 0x00000001,
135 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
136 CHIP_ERRATA_PLL_DELAY = 0x00000004
137};
138
139
140struct radeon_device;
141
142
143/*
144 * BIOS.
145 */
146bool radeon_get_bios(struct radeon_device *rdev);
147
148/*
3ce0a23d 149 * Dummy page
771fe6b9 150 */
3ce0a23d
JG
151struct radeon_dummy_page {
152 struct page *page;
153 dma_addr_t addr;
154};
155int radeon_dummy_page_init(struct radeon_device *rdev);
156void radeon_dummy_page_fini(struct radeon_device *rdev);
157
771fe6b9 158
3ce0a23d
JG
159/*
160 * Clocks
161 */
771fe6b9
JG
162struct radeon_clock {
163 struct radeon_pll p1pll;
164 struct radeon_pll p2pll;
bcc1c2a1 165 struct radeon_pll dcpll;
771fe6b9
JG
166 struct radeon_pll spll;
167 struct radeon_pll mpll;
168 /* 10 Khz units */
169 uint32_t default_mclk;
170 uint32_t default_sclk;
bcc1c2a1
AD
171 uint32_t default_dispclk;
172 uint32_t dp_extclk;
b20f9bef 173 uint32_t max_pixel_clock;
771fe6b9
JG
174};
175
7433874e
RM
176/*
177 * Power management
178 */
179int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 180void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 181void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
182void radeon_pm_suspend(struct radeon_device *rdev);
183void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
184void radeon_combios_get_power_modes(struct radeon_device *rdev);
185void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 186void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 187void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
188extern int rv6xx_get_temp(struct radeon_device *rdev);
189extern int rv770_get_temp(struct radeon_device *rdev);
190extern int evergreen_get_temp(struct radeon_device *rdev);
191extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 192extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
193extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
194 unsigned *bankh, unsigned *mtaspect,
195 unsigned *tile_split);
3ce0a23d 196
771fe6b9
JG
197/*
198 * Fences.
199 */
200struct radeon_fence_driver {
201 uint32_t scratch_reg;
30eb77f4
JG
202 uint64_t gpu_addr;
203 volatile uint32_t *cpu_addr;
68e250b7
CK
204 /* sync_seq is protected by ring emission lock */
205 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 206 atomic64_t last_seq;
36abacae 207 unsigned long last_activity;
0a0c7596 208 bool initialized;
771fe6b9
JG
209};
210
211struct radeon_fence {
212 struct radeon_device *rdev;
213 struct kref kref;
771fe6b9 214 /* protected by radeon_fence.lock */
bb635567 215 uint64_t seq;
7465280c 216 /* RB, DMA, etc. */
bb635567 217 unsigned ring;
771fe6b9
JG
218};
219
30eb77f4
JG
220int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
221int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 222void radeon_fence_driver_fini(struct radeon_device *rdev);
876dc9f3 223int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 224void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
225bool radeon_fence_signaled(struct radeon_fence *fence);
226int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e 227int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
7ecc45e3 228void radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
229int radeon_fence_wait_any(struct radeon_device *rdev,
230 struct radeon_fence **fences,
231 bool intr);
771fe6b9
JG
232struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
233void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 234unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
235bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
236void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
237static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
238 struct radeon_fence *b)
239{
240 if (!a) {
241 return b;
242 }
243
244 if (!b) {
245 return a;
246 }
247
248 BUG_ON(a->ring != b->ring);
249
250 if (a->seq > b->seq) {
251 return a;
252 } else {
253 return b;
254 }
255}
771fe6b9 256
ee60e29f
CK
257static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
258 struct radeon_fence *b)
259{
260 if (!a) {
261 return false;
262 }
263
264 if (!b) {
265 return true;
266 }
267
268 BUG_ON(a->ring != b->ring);
269
270 return a->seq < b->seq;
271}
272
e024e110
DA
273/*
274 * Tiling registers
275 */
276struct radeon_surface_reg {
4c788679 277 struct radeon_bo *bo;
e024e110
DA
278};
279
280#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
281
282/*
4c788679 283 * TTM.
771fe6b9 284 */
4c788679
JG
285struct radeon_mman {
286 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 287 struct drm_global_reference mem_global_ref;
4c788679 288 struct ttm_bo_device bdev;
0a0c7596
JG
289 bool mem_global_referenced;
290 bool initialized;
4c788679
JG
291};
292
721604a1
JG
293/* bo virtual address in a specific vm */
294struct radeon_bo_va {
e971bd5e 295 /* protected by bo being reserved */
721604a1 296 struct list_head bo_list;
721604a1
JG
297 uint64_t soffset;
298 uint64_t eoffset;
299 uint32_t flags;
300 bool valid;
e971bd5e
CK
301 unsigned ref_count;
302
303 /* protected by vm mutex */
304 struct list_head vm_list;
305
306 /* constant after initialization */
307 struct radeon_vm *vm;
308 struct radeon_bo *bo;
721604a1
JG
309};
310
4c788679
JG
311struct radeon_bo {
312 /* Protected by gem.mutex */
313 struct list_head list;
314 /* Protected by tbo.reserved */
312ea8da
JG
315 u32 placements[3];
316 struct ttm_placement placement;
4c788679
JG
317 struct ttm_buffer_object tbo;
318 struct ttm_bo_kmap_obj kmap;
319 unsigned pin_count;
320 void *kptr;
321 u32 tiling_flags;
322 u32 pitch;
323 int surface_reg;
721604a1
JG
324 /* list of all virtual address to which this bo
325 * is associated to
326 */
327 struct list_head va;
4c788679
JG
328 /* Constant after initialization */
329 struct radeon_device *rdev;
441921d5 330 struct drm_gem_object gem_base;
63bc620b
DA
331
332 struct ttm_bo_kmap_obj dma_buf_vmap;
333 int vmapping_count;
4c788679 334};
7e4d15d9 335#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 336
4c788679 337struct radeon_bo_list {
147666fb 338 struct ttm_validate_buffer tv;
4c788679 339 struct radeon_bo *bo;
771fe6b9
JG
340 uint64_t gpu_offset;
341 unsigned rdomain;
342 unsigned wdomain;
4c788679 343 u32 tiling_flags;
771fe6b9
JG
344};
345
b15ba512
JG
346/* sub-allocation manager, it has to be protected by another lock.
347 * By conception this is an helper for other part of the driver
348 * like the indirect buffer or semaphore, which both have their
349 * locking.
350 *
351 * Principe is simple, we keep a list of sub allocation in offset
352 * order (first entry has offset == 0, last entry has the highest
353 * offset).
354 *
355 * When allocating new object we first check if there is room at
356 * the end total_size - (last_object_offset + last_object_size) >=
357 * alloc_size. If so we allocate new object there.
358 *
359 * When there is not enough room at the end, we start waiting for
360 * each sub object until we reach object_offset+object_size >=
361 * alloc_size, this object then become the sub object we return.
362 *
363 * Alignment can't be bigger than page size.
364 *
365 * Hole are not considered for allocation to keep things simple.
366 * Assumption is that there won't be hole (all object on same
367 * alignment).
368 */
369struct radeon_sa_manager {
bfb38d35 370 wait_queue_head_t wq;
b15ba512 371 struct radeon_bo *bo;
c3b7fe8b
CK
372 struct list_head *hole;
373 struct list_head flist[RADEON_NUM_RINGS];
374 struct list_head olist;
b15ba512
JG
375 unsigned size;
376 uint64_t gpu_addr;
377 void *cpu_ptr;
378 uint32_t domain;
379};
380
381struct radeon_sa_bo;
382
383/* sub-allocation buffer */
384struct radeon_sa_bo {
c3b7fe8b
CK
385 struct list_head olist;
386 struct list_head flist;
b15ba512 387 struct radeon_sa_manager *manager;
e6661a96
CK
388 unsigned soffset;
389 unsigned eoffset;
557017a0 390 struct radeon_fence *fence;
b15ba512
JG
391};
392
771fe6b9
JG
393/*
394 * GEM objects.
395 */
396struct radeon_gem {
4c788679 397 struct mutex mutex;
771fe6b9
JG
398 struct list_head objects;
399};
400
401int radeon_gem_init(struct radeon_device *rdev);
402void radeon_gem_fini(struct radeon_device *rdev);
403int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
404 int alignment, int initial_domain,
405 bool discardable, bool kernel,
406 struct drm_gem_object **obj);
771fe6b9 407
ff72145b
DA
408int radeon_mode_dumb_create(struct drm_file *file_priv,
409 struct drm_device *dev,
410 struct drm_mode_create_dumb *args);
411int radeon_mode_dumb_mmap(struct drm_file *filp,
412 struct drm_device *dev,
413 uint32_t handle, uint64_t *offset_p);
414int radeon_mode_dumb_destroy(struct drm_file *file_priv,
415 struct drm_device *dev,
416 uint32_t handle);
771fe6b9 417
c1341e52
JG
418/*
419 * Semaphores.
420 */
c1341e52
JG
421/* everything here is constant */
422struct radeon_semaphore {
a8c05940
JG
423 struct radeon_sa_bo *sa_bo;
424 signed waiters;
c1341e52 425 uint64_t gpu_addr;
c1341e52
JG
426};
427
c1341e52
JG
428int radeon_semaphore_create(struct radeon_device *rdev,
429 struct radeon_semaphore **semaphore);
430void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
431 struct radeon_semaphore *semaphore);
432void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
433 struct radeon_semaphore *semaphore);
8f676c4c
CK
434int radeon_semaphore_sync_rings(struct radeon_device *rdev,
435 struct radeon_semaphore *semaphore,
220907d9 436 int signaler, int waiter);
c1341e52 437void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 438 struct radeon_semaphore **semaphore,
a8c05940 439 struct radeon_fence *fence);
c1341e52 440
771fe6b9
JG
441/*
442 * GART structures, functions & helpers
443 */
444struct radeon_mc;
445
a77f1718 446#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 447#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 448#define RADEON_GPU_PAGE_SHIFT 12
721604a1 449#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 450
771fe6b9
JG
451struct radeon_gart {
452 dma_addr_t table_addr;
c9a1be96
JG
453 struct radeon_bo *robj;
454 void *ptr;
771fe6b9
JG
455 unsigned num_gpu_pages;
456 unsigned num_cpu_pages;
457 unsigned table_size;
771fe6b9
JG
458 struct page **pages;
459 dma_addr_t *pages_addr;
460 bool ready;
461};
462
463int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
464void radeon_gart_table_ram_free(struct radeon_device *rdev);
465int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
466void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
467int radeon_gart_table_vram_pin(struct radeon_device *rdev);
468void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
469int radeon_gart_init(struct radeon_device *rdev);
470void radeon_gart_fini(struct radeon_device *rdev);
471void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
472 int pages);
473int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
474 int pages, struct page **pagelist,
475 dma_addr_t *dma_addr);
c9a1be96 476void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
477
478
479/*
480 * GPU MC structures, functions & helpers
481 */
482struct radeon_mc {
483 resource_size_t aper_size;
484 resource_size_t aper_base;
485 resource_size_t agp_base;
7a50f01a
DA
486 /* for some chips with <= 32MB we need to lie
487 * about vram size near mc fb location */
3ce0a23d 488 u64 mc_vram_size;
d594e46a 489 u64 visible_vram_size;
3ce0a23d
JG
490 u64 gtt_size;
491 u64 gtt_start;
492 u64 gtt_end;
3ce0a23d
JG
493 u64 vram_start;
494 u64 vram_end;
771fe6b9 495 unsigned vram_width;
3ce0a23d 496 u64 real_vram_size;
771fe6b9
JG
497 int vram_mtrr;
498 bool vram_is_ddr;
d594e46a 499 bool igp_sideport_enabled;
8d369bb1 500 u64 gtt_base_align;
771fe6b9
JG
501};
502
06b6476d
AD
503bool radeon_combios_sideport_present(struct radeon_device *rdev);
504bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
505
506/*
507 * GPU scratch registers structures, functions & helpers
508 */
509struct radeon_scratch {
510 unsigned num_reg;
724c80e1 511 uint32_t reg_base;
771fe6b9
JG
512 bool free[32];
513 uint32_t reg[32];
514};
515
516int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
517void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
518
519
520/*
521 * IRQS.
522 */
6f34be50
AD
523
524struct radeon_unpin_work {
525 struct work_struct work;
526 struct radeon_device *rdev;
527 int crtc_id;
528 struct radeon_fence *fence;
529 struct drm_pending_vblank_event *event;
530 struct radeon_bo *old_rbo;
531 u64 new_crtc_base;
532};
533
534struct r500_irq_stat_regs {
535 u32 disp_int;
f122c610 536 u32 hdmi0_status;
6f34be50
AD
537};
538
539struct r600_irq_stat_regs {
540 u32 disp_int;
541 u32 disp_int_cont;
542 u32 disp_int_cont2;
543 u32 d1grph_int;
544 u32 d2grph_int;
f122c610
AD
545 u32 hdmi0_status;
546 u32 hdmi1_status;
6f34be50
AD
547};
548
549struct evergreen_irq_stat_regs {
550 u32 disp_int;
551 u32 disp_int_cont;
552 u32 disp_int_cont2;
553 u32 disp_int_cont3;
554 u32 disp_int_cont4;
555 u32 disp_int_cont5;
556 u32 d1grph_int;
557 u32 d2grph_int;
558 u32 d3grph_int;
559 u32 d4grph_int;
560 u32 d5grph_int;
561 u32 d6grph_int;
f122c610
AD
562 u32 afmt_status1;
563 u32 afmt_status2;
564 u32 afmt_status3;
565 u32 afmt_status4;
566 u32 afmt_status5;
567 u32 afmt_status6;
6f34be50
AD
568};
569
570union radeon_irq_stat_regs {
571 struct r500_irq_stat_regs r500;
572 struct r600_irq_stat_regs r600;
573 struct evergreen_irq_stat_regs evergreen;
574};
575
54bd5206
IH
576#define RADEON_MAX_HPD_PINS 6
577#define RADEON_MAX_CRTCS 6
f122c610 578#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 579
771fe6b9 580struct radeon_irq {
fb98257a
CK
581 bool installed;
582 spinlock_t lock;
736fc37f 583 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 584 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 585 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
586 wait_queue_head_t vblank_queue;
587 bool hpd[RADEON_MAX_HPD_PINS];
fb98257a
CK
588 bool afmt[RADEON_MAX_AFMT_BLOCKS];
589 union radeon_irq_stat_regs stat_regs;
771fe6b9
JG
590};
591
592int radeon_irq_kms_init(struct radeon_device *rdev);
593void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
594void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
595void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
596void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
597void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
598void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
599void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
600void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
601void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
771fe6b9
JG
602
603/*
e32eb50d 604 * CP & rings.
771fe6b9 605 */
7465280c 606
771fe6b9 607struct radeon_ib {
68470ae7
JG
608 struct radeon_sa_bo *sa_bo;
609 uint32_t length_dw;
610 uint64_t gpu_addr;
611 uint32_t *ptr;
876dc9f3 612 int ring;
68470ae7 613 struct radeon_fence *fence;
4bf3dd92 614 struct radeon_vm *vm;
68470ae7 615 bool is_const_ib;
220907d9 616 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
68470ae7 617 struct radeon_semaphore *semaphore;
771fe6b9
JG
618};
619
e32eb50d 620struct radeon_ring {
4c788679 621 struct radeon_bo *ring_obj;
771fe6b9
JG
622 volatile uint32_t *ring;
623 unsigned rptr;
5596a9db
CK
624 unsigned rptr_offs;
625 unsigned rptr_reg;
45df6803 626 unsigned rptr_save_reg;
89d35807
AD
627 u64 next_rptr_gpu_addr;
628 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
629 unsigned wptr;
630 unsigned wptr_old;
5596a9db 631 unsigned wptr_reg;
771fe6b9
JG
632 unsigned ring_size;
633 unsigned ring_free_dw;
634 int count_dw;
069211e5
CK
635 unsigned long last_activity;
636 unsigned last_rptr;
771fe6b9
JG
637 uint64_t gpu_addr;
638 uint32_t align_mask;
639 uint32_t ptr_mask;
771fe6b9 640 bool ready;
78c5560a
AD
641 u32 ptr_reg_shift;
642 u32 ptr_reg_mask;
643 u32 nop;
8b25ed34 644 u32 idx;
771fe6b9
JG
645};
646
721604a1
JG
647/*
648 * VM
649 */
ee60e29f 650
fa87e62d 651/* maximum number of VMIDs */
ee60e29f
CK
652#define RADEON_NUM_VM 16
653
fa87e62d
DC
654/* defines number of bits in page table versus page directory,
655 * a page is 4KB so we have 12 bits offset, 9 bits in the page
656 * table and the remaining 19 bits are in the page directory */
657#define RADEON_VM_BLOCK_SIZE 9
658
659/* number of entries in page table */
660#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
661
721604a1
JG
662struct radeon_vm {
663 struct list_head list;
664 struct list_head va;
ee60e29f 665 unsigned id;
90a51a32
CK
666
667 /* contains the page directory */
668 struct radeon_sa_bo *page_directory;
669 uint64_t pd_gpu_addr;
670
671 /* array of page tables, one for each page directory entry */
672 struct radeon_sa_bo **page_tables;
673
721604a1
JG
674 struct mutex mutex;
675 /* last fence for cs using this vm */
676 struct radeon_fence *fence;
9b40e5d8
CK
677 /* last flush or NULL if we still need to flush */
678 struct radeon_fence *last_flush;
721604a1
JG
679};
680
721604a1 681struct radeon_vm_manager {
36ff39c4 682 struct mutex lock;
721604a1 683 struct list_head lru_vm;
ee60e29f 684 struct radeon_fence *active[RADEON_NUM_VM];
721604a1
JG
685 struct radeon_sa_manager sa_manager;
686 uint32_t max_pfn;
721604a1
JG
687 /* number of VMIDs */
688 unsigned nvm;
689 /* vram base address for page table entry */
690 u64 vram_base_offset;
67e915e4
AD
691 /* is vm enabled? */
692 bool enabled;
721604a1
JG
693};
694
695/*
696 * file private structure
697 */
698struct radeon_fpriv {
699 struct radeon_vm vm;
700};
701
d8f60cfc
AD
702/*
703 * R6xx+ IH ring
704 */
705struct r600_ih {
4c788679 706 struct radeon_bo *ring_obj;
d8f60cfc
AD
707 volatile uint32_t *ring;
708 unsigned rptr;
d8f60cfc
AD
709 unsigned ring_size;
710 uint64_t gpu_addr;
d8f60cfc 711 uint32_t ptr_mask;
c20dc369 712 atomic_t lock;
d8f60cfc
AD
713 bool enabled;
714};
715
8eec9d6f
IH
716struct r600_blit_cp_primitives {
717 void (*set_render_target)(struct radeon_device *rdev, int format,
718 int w, int h, u64 gpu_addr);
719 void (*cp_set_surface_sync)(struct radeon_device *rdev,
720 u32 sync_type, u32 size,
721 u64 mc_addr);
722 void (*set_shaders)(struct radeon_device *rdev);
723 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
724 void (*set_tex_resource)(struct radeon_device *rdev,
725 int format, int w, int h, int pitch,
9bb7703c 726 u64 gpu_addr, u32 size);
8eec9d6f
IH
727 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
728 int x2, int y2);
729 void (*draw_auto)(struct radeon_device *rdev);
730 void (*set_default_state)(struct radeon_device *rdev);
731};
732
3ce0a23d 733struct r600_blit {
4c788679 734 struct radeon_bo *shader_obj;
8eec9d6f
IH
735 struct r600_blit_cp_primitives primitives;
736 int max_dim;
737 int ring_size_common;
738 int ring_size_per_loop;
3ce0a23d
JG
739 u64 shader_gpu_addr;
740 u32 vs_offset, ps_offset;
741 u32 state_offset;
742 u32 state_len;
3ce0a23d
JG
743};
744
347e7592
AD
745/*
746 * SI RLC stuff
747 */
748struct si_rlc {
749 /* for power gating */
750 struct radeon_bo *save_restore_obj;
751 uint64_t save_restore_gpu_addr;
752 /* for clear state */
753 struct radeon_bo *clear_state_obj;
754 uint64_t clear_state_gpu_addr;
755};
756
69e130a6 757int radeon_ib_get(struct radeon_device *rdev, int ring,
4bf3dd92
CK
758 struct radeon_ib *ib, struct radeon_vm *vm,
759 unsigned size);
f2e39221 760void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
4ef72566
CK
761int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
762 struct radeon_ib *const_ib);
771fe6b9
JG
763int radeon_ib_pool_init(struct radeon_device *rdev);
764void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 765int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 766/* Ring access between begin & end cannot sleep */
89d35807
AD
767bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
768 struct radeon_ring *ring);
e32eb50d
CK
769void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
770int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
771int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
772void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
773void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 774void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
775void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
776int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 777void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
778void radeon_ring_lockup_update(struct radeon_ring *ring);
779bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
780unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
781 uint32_t **data);
782int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
783 unsigned size, uint32_t *data);
e32eb50d 784int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
785 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
786 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 787void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
788
789
790/*
791 * CS.
792 */
793struct radeon_cs_reloc {
794 struct drm_gem_object *gobj;
4c788679
JG
795 struct radeon_bo *robj;
796 struct radeon_bo_list lobj;
771fe6b9
JG
797 uint32_t handle;
798 uint32_t flags;
799};
800
801struct radeon_cs_chunk {
802 uint32_t chunk_id;
803 uint32_t length_dw;
721604a1
JG
804 int kpage_idx[2];
805 uint32_t *kpage[2];
771fe6b9 806 uint32_t *kdata;
721604a1
JG
807 void __user *user_ptr;
808 int last_copied_page;
809 int last_page_index;
771fe6b9
JG
810};
811
812struct radeon_cs_parser {
c8c15ff1 813 struct device *dev;
771fe6b9
JG
814 struct radeon_device *rdev;
815 struct drm_file *filp;
816 /* chunks */
817 unsigned nchunks;
818 struct radeon_cs_chunk *chunks;
819 uint64_t *chunks_array;
820 /* IB */
821 unsigned idx;
822 /* relocations */
823 unsigned nrelocs;
824 struct radeon_cs_reloc *relocs;
825 struct radeon_cs_reloc **relocs_ptr;
826 struct list_head validated;
827 /* indices of various chunks */
828 int chunk_ib_idx;
829 int chunk_relocs_idx;
721604a1 830 int chunk_flags_idx;
dfcf5f36 831 int chunk_const_ib_idx;
f2e39221
JG
832 struct radeon_ib ib;
833 struct radeon_ib const_ib;
771fe6b9 834 void *track;
3ce0a23d 835 unsigned family;
e70f224c 836 int parser_error;
721604a1
JG
837 u32 cs_flags;
838 u32 ring;
839 s32 priority;
771fe6b9
JG
840};
841
513bcb46 842extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 843extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 844
771fe6b9
JG
845struct radeon_cs_packet {
846 unsigned idx;
847 unsigned type;
848 unsigned reg;
849 unsigned opcode;
850 int count;
851 unsigned one_reg_wr;
852};
853
854typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
855 struct radeon_cs_packet *pkt,
856 unsigned idx, unsigned reg);
857typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
858 struct radeon_cs_packet *pkt);
859
860
861/*
862 * AGP
863 */
864int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 865void radeon_agp_resume(struct radeon_device *rdev);
10b06122 866void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
867void radeon_agp_fini(struct radeon_device *rdev);
868
869
870/*
871 * Writeback
872 */
873struct radeon_wb {
4c788679 874 struct radeon_bo *wb_obj;
771fe6b9
JG
875 volatile uint32_t *wb;
876 uint64_t gpu_addr;
724c80e1 877 bool enabled;
d0f8a854 878 bool use_event;
771fe6b9
JG
879};
880
724c80e1 881#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 882#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 883#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
884#define RADEON_WB_CP1_RPTR_OFFSET 1280
885#define RADEON_WB_CP2_RPTR_OFFSET 1536
724c80e1 886#define R600_WB_IH_WPTR_OFFSET 2048
d0f8a854 887#define R600_WB_EVENT_OFFSET 3072
724c80e1 888
c93bb85b
JG
889/**
890 * struct radeon_pm - power management datas
891 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
892 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
893 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
894 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
895 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
896 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
897 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
898 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
899 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 900 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
901 * @needed_bandwidth: current bandwidth needs
902 *
903 * It keeps track of various data needed to take powermanagement decision.
25985edc 904 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
905 * Equation between gpu/memory clock and available bandwidth is hw dependent
906 * (type of memory, bus size, efficiency, ...)
907 */
ce8f5370
AD
908
909enum radeon_pm_method {
910 PM_METHOD_PROFILE,
911 PM_METHOD_DYNPM,
912};
913
914enum radeon_dynpm_state {
915 DYNPM_STATE_DISABLED,
916 DYNPM_STATE_MINIMUM,
917 DYNPM_STATE_PAUSED,
3f53eb6f
RW
918 DYNPM_STATE_ACTIVE,
919 DYNPM_STATE_SUSPENDED,
c913e23a 920};
ce8f5370
AD
921enum radeon_dynpm_action {
922 DYNPM_ACTION_NONE,
923 DYNPM_ACTION_MINIMUM,
924 DYNPM_ACTION_DOWNCLOCK,
925 DYNPM_ACTION_UPCLOCK,
926 DYNPM_ACTION_DEFAULT
c913e23a 927};
56278a8e
AD
928
929enum radeon_voltage_type {
930 VOLTAGE_NONE = 0,
931 VOLTAGE_GPIO,
932 VOLTAGE_VDDC,
933 VOLTAGE_SW
934};
935
0ec0e74f
AD
936enum radeon_pm_state_type {
937 POWER_STATE_TYPE_DEFAULT,
938 POWER_STATE_TYPE_POWERSAVE,
939 POWER_STATE_TYPE_BATTERY,
940 POWER_STATE_TYPE_BALANCED,
941 POWER_STATE_TYPE_PERFORMANCE,
942};
943
ce8f5370
AD
944enum radeon_pm_profile_type {
945 PM_PROFILE_DEFAULT,
946 PM_PROFILE_AUTO,
947 PM_PROFILE_LOW,
c9e75b21 948 PM_PROFILE_MID,
ce8f5370
AD
949 PM_PROFILE_HIGH,
950};
951
952#define PM_PROFILE_DEFAULT_IDX 0
953#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
954#define PM_PROFILE_MID_SH_IDX 2
955#define PM_PROFILE_HIGH_SH_IDX 3
956#define PM_PROFILE_LOW_MH_IDX 4
957#define PM_PROFILE_MID_MH_IDX 5
958#define PM_PROFILE_HIGH_MH_IDX 6
959#define PM_PROFILE_MAX 7
ce8f5370
AD
960
961struct radeon_pm_profile {
962 int dpms_off_ps_idx;
963 int dpms_on_ps_idx;
964 int dpms_off_cm_idx;
965 int dpms_on_cm_idx;
516d0e46
AD
966};
967
21a8122a
AD
968enum radeon_int_thermal_type {
969 THERMAL_TYPE_NONE,
970 THERMAL_TYPE_RV6XX,
971 THERMAL_TYPE_RV770,
972 THERMAL_TYPE_EVERGREEN,
e33df25f 973 THERMAL_TYPE_SUMO,
4fddba1f 974 THERMAL_TYPE_NI,
14607d08 975 THERMAL_TYPE_SI,
21a8122a
AD
976};
977
56278a8e
AD
978struct radeon_voltage {
979 enum radeon_voltage_type type;
980 /* gpio voltage */
981 struct radeon_gpio_rec gpio;
982 u32 delay; /* delay in usec from voltage drop to sclk change */
983 bool active_high; /* voltage drop is active when bit is high */
984 /* VDDC voltage */
985 u8 vddc_id; /* index into vddc voltage table */
986 u8 vddci_id; /* index into vddci voltage table */
987 bool vddci_enabled;
988 /* r6xx+ sw */
2feea49a
AD
989 u16 voltage;
990 /* evergreen+ vddci */
991 u16 vddci;
56278a8e
AD
992};
993
d7311171
AD
994/* clock mode flags */
995#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
996
56278a8e
AD
997struct radeon_pm_clock_info {
998 /* memory clock */
999 u32 mclk;
1000 /* engine clock */
1001 u32 sclk;
1002 /* voltage info */
1003 struct radeon_voltage voltage;
d7311171 1004 /* standardized clock flags */
56278a8e
AD
1005 u32 flags;
1006};
1007
a48b9b4e 1008/* state flags */
d7311171 1009#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1010
56278a8e 1011struct radeon_power_state {
0ec0e74f 1012 enum radeon_pm_state_type type;
8f3f1c9a 1013 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1014 /* number of valid clock modes in this power state */
1015 int num_clock_modes;
56278a8e 1016 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1017 /* standardized state flags */
1018 u32 flags;
79daedc9
AD
1019 u32 misc; /* vbios specific flags */
1020 u32 misc2; /* vbios specific flags */
1021 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1022};
1023
27459324
RM
1024/*
1025 * Some modes are overclocked by very low value, accept them
1026 */
1027#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1028
c93bb85b 1029struct radeon_pm {
c913e23a 1030 struct mutex mutex;
db7fce39
CK
1031 /* write locked while reprogramming mclk */
1032 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1033 u32 active_crtcs;
1034 int active_crtc_count;
c913e23a 1035 int req_vblank;
839461d3 1036 bool vblank_sync;
c93bb85b
JG
1037 fixed20_12 max_bandwidth;
1038 fixed20_12 igp_sideport_mclk;
1039 fixed20_12 igp_system_mclk;
1040 fixed20_12 igp_ht_link_clk;
1041 fixed20_12 igp_ht_link_width;
1042 fixed20_12 k8_bandwidth;
1043 fixed20_12 sideport_bandwidth;
1044 fixed20_12 ht_bandwidth;
1045 fixed20_12 core_bandwidth;
1046 fixed20_12 sclk;
f47299c5 1047 fixed20_12 mclk;
c93bb85b 1048 fixed20_12 needed_bandwidth;
0975b162 1049 struct radeon_power_state *power_state;
56278a8e
AD
1050 /* number of valid power states */
1051 int num_power_states;
a48b9b4e
AD
1052 int current_power_state_index;
1053 int current_clock_mode_index;
1054 int requested_power_state_index;
1055 int requested_clock_mode_index;
1056 int default_power_state_index;
1057 u32 current_sclk;
1058 u32 current_mclk;
2feea49a
AD
1059 u16 current_vddc;
1060 u16 current_vddci;
9ace9f7b
AD
1061 u32 default_sclk;
1062 u32 default_mclk;
2feea49a
AD
1063 u16 default_vddc;
1064 u16 default_vddci;
29fb52ca 1065 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1066 /* selected pm method */
1067 enum radeon_pm_method pm_method;
1068 /* dynpm power management */
1069 struct delayed_work dynpm_idle_work;
1070 enum radeon_dynpm_state dynpm_state;
1071 enum radeon_dynpm_action dynpm_planned_action;
1072 unsigned long dynpm_action_timeout;
1073 bool dynpm_can_upclock;
1074 bool dynpm_can_downclock;
1075 /* profile-based power management */
1076 enum radeon_pm_profile_type profile;
1077 int profile_index;
1078 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1079 /* internal thermal controller on rv6xx+ */
1080 enum radeon_int_thermal_type int_thermal_type;
1081 struct device *int_hwmon_dev;
c93bb85b
JG
1082};
1083
a4c9e2ee
AD
1084int radeon_pm_get_type_index(struct radeon_device *rdev,
1085 enum radeon_pm_state_type ps_type,
1086 int instance);
771fe6b9 1087
a92553ab 1088struct r600_audio {
a92553ab
RM
1089 int channels;
1090 int rate;
1091 int bits_per_sample;
1092 u8 status_bits;
1093 u8 category_code;
1094};
1095
771fe6b9
JG
1096/*
1097 * Benchmarking
1098 */
638dd7db 1099void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1100
1101
ecc0b326
MD
1102/*
1103 * Testing
1104 */
1105void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1106void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1107 struct radeon_ring *cpA,
1108 struct radeon_ring *cpB);
60a7e396 1109void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1110
1111
771fe6b9
JG
1112/*
1113 * Debugfs
1114 */
4d8bf9ae
CK
1115struct radeon_debugfs {
1116 struct drm_info_list *files;
1117 unsigned num_files;
1118};
1119
771fe6b9
JG
1120int radeon_debugfs_add_files(struct radeon_device *rdev,
1121 struct drm_info_list *files,
1122 unsigned nfiles);
1123int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1124
1125
1126/*
1127 * ASIC specific functions.
1128 */
1129struct radeon_asic {
068a117c 1130 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1131 void (*fini)(struct radeon_device *rdev);
1132 int (*resume)(struct radeon_device *rdev);
1133 int (*suspend)(struct radeon_device *rdev);
28d52043 1134 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1135 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1136 /* ioctl hw specific callback. Some hw might want to perform special
1137 * operation on specific ioctl. For instance on wait idle some hw
1138 * might want to perform and HDP flush through MMIO as it seems that
1139 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1140 * through ring.
1141 */
1142 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1143 /* check if 3D engine is idle */
1144 bool (*gui_idle)(struct radeon_device *rdev);
1145 /* wait for mc_idle */
1146 int (*mc_wait_for_idle)(struct radeon_device *rdev);
1147 /* gart */
c5b3b850
AD
1148 struct {
1149 void (*tlb_flush)(struct radeon_device *rdev);
1150 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1151 } gart;
05b07147
CK
1152 struct {
1153 int (*init)(struct radeon_device *rdev);
1154 void (*fini)(struct radeon_device *rdev);
2a6f1abb
CK
1155
1156 u32 pt_ring_index;
dce34bfd
CK
1157 void (*set_page)(struct radeon_device *rdev, uint64_t pe,
1158 uint64_t addr, unsigned count,
1159 uint32_t incr, uint32_t flags);
05b07147 1160 } vm;
54e88e06 1161 /* ring specific callbacks */
4c87bc26
CK
1162 struct {
1163 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1164 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1165 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1166 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1167 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1168 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1169 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1170 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1171 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1172 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
498522b4 1173 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
4c87bc26 1174 } ring[RADEON_NUM_RINGS];
54e88e06 1175 /* irqs */
b35ea4ab
AD
1176 struct {
1177 int (*set)(struct radeon_device *rdev);
1178 int (*process)(struct radeon_device *rdev);
1179 } irq;
54e88e06 1180 /* displays */
c79a49ca
AD
1181 struct {
1182 /* display watermarks */
1183 void (*bandwidth_update)(struct radeon_device *rdev);
1184 /* get frame count */
1185 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1186 /* wait for vblank */
1187 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
37e9b6a6
AD
1188 /* set backlight level */
1189 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d
AD
1190 /* get backlight level */
1191 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
c79a49ca 1192 } display;
54e88e06 1193 /* copy functions for bo handling */
27cd7769
AD
1194 struct {
1195 int (*blit)(struct radeon_device *rdev,
1196 uint64_t src_offset,
1197 uint64_t dst_offset,
1198 unsigned num_gpu_pages,
876dc9f3 1199 struct radeon_fence **fence);
27cd7769
AD
1200 u32 blit_ring_index;
1201 int (*dma)(struct radeon_device *rdev,
1202 uint64_t src_offset,
1203 uint64_t dst_offset,
1204 unsigned num_gpu_pages,
876dc9f3 1205 struct radeon_fence **fence);
27cd7769
AD
1206 u32 dma_ring_index;
1207 /* method used for bo copy */
1208 int (*copy)(struct radeon_device *rdev,
1209 uint64_t src_offset,
1210 uint64_t dst_offset,
1211 unsigned num_gpu_pages,
876dc9f3 1212 struct radeon_fence **fence);
27cd7769
AD
1213 /* ring used for bo copies */
1214 u32 copy_ring_index;
1215 } copy;
54e88e06 1216 /* surfaces */
9e6f3d02
AD
1217 struct {
1218 int (*set_reg)(struct radeon_device *rdev, int reg,
1219 uint32_t tiling_flags, uint32_t pitch,
1220 uint32_t offset, uint32_t obj_size);
1221 void (*clear_reg)(struct radeon_device *rdev, int reg);
1222 } surface;
54e88e06 1223 /* hotplug detect */
901ea57d
AD
1224 struct {
1225 void (*init)(struct radeon_device *rdev);
1226 void (*fini)(struct radeon_device *rdev);
1227 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1228 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1229 } hpd;
ce8f5370 1230 /* power management */
a02fa397
AD
1231 struct {
1232 void (*misc)(struct radeon_device *rdev);
1233 void (*prepare)(struct radeon_device *rdev);
1234 void (*finish)(struct radeon_device *rdev);
1235 void (*init_profile)(struct radeon_device *rdev);
1236 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1237 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1238 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1239 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1240 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1241 int (*get_pcie_lanes)(struct radeon_device *rdev);
1242 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1243 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
a02fa397 1244 } pm;
6f34be50 1245 /* pageflipping */
0f9e006c
AD
1246 struct {
1247 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1248 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1249 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1250 } pflip;
771fe6b9
JG
1251};
1252
21f9a437
JG
1253/*
1254 * Asic structures
1255 */
551ebd83 1256struct r100_asic {
225758d8
JG
1257 const unsigned *reg_safe_bm;
1258 unsigned reg_safe_bm_size;
1259 u32 hdp_cntl;
551ebd83
DA
1260};
1261
21f9a437 1262struct r300_asic {
225758d8
JG
1263 const unsigned *reg_safe_bm;
1264 unsigned reg_safe_bm_size;
1265 u32 resync_scratch;
1266 u32 hdp_cntl;
21f9a437
JG
1267};
1268
1269struct r600_asic {
225758d8
JG
1270 unsigned max_pipes;
1271 unsigned max_tile_pipes;
1272 unsigned max_simds;
1273 unsigned max_backends;
1274 unsigned max_gprs;
1275 unsigned max_threads;
1276 unsigned max_stack_entries;
1277 unsigned max_hw_contexts;
1278 unsigned max_gs_threads;
1279 unsigned sx_max_export_size;
1280 unsigned sx_max_export_pos_size;
1281 unsigned sx_max_export_smx_size;
1282 unsigned sq_num_cf_insts;
1283 unsigned tiling_nbanks;
1284 unsigned tiling_npipes;
1285 unsigned tiling_group_size;
e7aeeba6 1286 unsigned tile_config;
e55b9422 1287 unsigned backend_map;
21f9a437
JG
1288};
1289
1290struct rv770_asic {
225758d8
JG
1291 unsigned max_pipes;
1292 unsigned max_tile_pipes;
1293 unsigned max_simds;
1294 unsigned max_backends;
1295 unsigned max_gprs;
1296 unsigned max_threads;
1297 unsigned max_stack_entries;
1298 unsigned max_hw_contexts;
1299 unsigned max_gs_threads;
1300 unsigned sx_max_export_size;
1301 unsigned sx_max_export_pos_size;
1302 unsigned sx_max_export_smx_size;
1303 unsigned sq_num_cf_insts;
1304 unsigned sx_num_of_sets;
1305 unsigned sc_prim_fifo_size;
1306 unsigned sc_hiz_tile_fifo_size;
1307 unsigned sc_earlyz_tile_fifo_fize;
1308 unsigned tiling_nbanks;
1309 unsigned tiling_npipes;
1310 unsigned tiling_group_size;
e7aeeba6 1311 unsigned tile_config;
e55b9422 1312 unsigned backend_map;
21f9a437
JG
1313};
1314
32fcdbf4
AD
1315struct evergreen_asic {
1316 unsigned num_ses;
1317 unsigned max_pipes;
1318 unsigned max_tile_pipes;
1319 unsigned max_simds;
1320 unsigned max_backends;
1321 unsigned max_gprs;
1322 unsigned max_threads;
1323 unsigned max_stack_entries;
1324 unsigned max_hw_contexts;
1325 unsigned max_gs_threads;
1326 unsigned sx_max_export_size;
1327 unsigned sx_max_export_pos_size;
1328 unsigned sx_max_export_smx_size;
1329 unsigned sq_num_cf_insts;
1330 unsigned sx_num_of_sets;
1331 unsigned sc_prim_fifo_size;
1332 unsigned sc_hiz_tile_fifo_size;
1333 unsigned sc_earlyz_tile_fifo_size;
1334 unsigned tiling_nbanks;
1335 unsigned tiling_npipes;
1336 unsigned tiling_group_size;
e7aeeba6 1337 unsigned tile_config;
e55b9422 1338 unsigned backend_map;
32fcdbf4
AD
1339};
1340
fecf1d07
AD
1341struct cayman_asic {
1342 unsigned max_shader_engines;
1343 unsigned max_pipes_per_simd;
1344 unsigned max_tile_pipes;
1345 unsigned max_simds_per_se;
1346 unsigned max_backends_per_se;
1347 unsigned max_texture_channel_caches;
1348 unsigned max_gprs;
1349 unsigned max_threads;
1350 unsigned max_gs_threads;
1351 unsigned max_stack_entries;
1352 unsigned sx_num_of_sets;
1353 unsigned sx_max_export_size;
1354 unsigned sx_max_export_pos_size;
1355 unsigned sx_max_export_smx_size;
1356 unsigned max_hw_contexts;
1357 unsigned sq_num_cf_insts;
1358 unsigned sc_prim_fifo_size;
1359 unsigned sc_hiz_tile_fifo_size;
1360 unsigned sc_earlyz_tile_fifo_size;
1361
1362 unsigned num_shader_engines;
1363 unsigned num_shader_pipes_per_simd;
1364 unsigned num_tile_pipes;
1365 unsigned num_simds_per_se;
1366 unsigned num_backends_per_se;
1367 unsigned backend_disable_mask_per_asic;
1368 unsigned backend_map;
1369 unsigned num_texture_channel_caches;
1370 unsigned mem_max_burst_length_bytes;
1371 unsigned mem_row_size_in_kb;
1372 unsigned shader_engine_tile_size;
1373 unsigned num_gpus;
1374 unsigned multi_gpu_tile_size;
1375
1376 unsigned tile_config;
fecf1d07
AD
1377};
1378
0a96d72b
AD
1379struct si_asic {
1380 unsigned max_shader_engines;
0a96d72b 1381 unsigned max_tile_pipes;
1a8ca750
AD
1382 unsigned max_cu_per_sh;
1383 unsigned max_sh_per_se;
0a96d72b
AD
1384 unsigned max_backends_per_se;
1385 unsigned max_texture_channel_caches;
1386 unsigned max_gprs;
1387 unsigned max_gs_threads;
1388 unsigned max_hw_contexts;
1389 unsigned sc_prim_fifo_size_frontend;
1390 unsigned sc_prim_fifo_size_backend;
1391 unsigned sc_hiz_tile_fifo_size;
1392 unsigned sc_earlyz_tile_fifo_size;
1393
0a96d72b
AD
1394 unsigned num_tile_pipes;
1395 unsigned num_backends_per_se;
1396 unsigned backend_disable_mask_per_asic;
1397 unsigned backend_map;
1398 unsigned num_texture_channel_caches;
1399 unsigned mem_max_burst_length_bytes;
1400 unsigned mem_row_size_in_kb;
1401 unsigned shader_engine_tile_size;
1402 unsigned num_gpus;
1403 unsigned multi_gpu_tile_size;
1404
1405 unsigned tile_config;
0a96d72b
AD
1406};
1407
068a117c
JG
1408union radeon_asic_config {
1409 struct r300_asic r300;
551ebd83 1410 struct r100_asic r100;
3ce0a23d
JG
1411 struct r600_asic r600;
1412 struct rv770_asic rv770;
32fcdbf4 1413 struct evergreen_asic evergreen;
fecf1d07 1414 struct cayman_asic cayman;
0a96d72b 1415 struct si_asic si;
068a117c
JG
1416};
1417
0a10c851
DV
1418/*
1419 * asic initizalization from radeon_asic.c
1420 */
1421void radeon_agp_disable(struct radeon_device *rdev);
1422int radeon_asic_init(struct radeon_device *rdev);
1423
771fe6b9
JG
1424
1425/*
1426 * IOCTL.
1427 */
1428int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1429 struct drm_file *filp);
1430int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1431 struct drm_file *filp);
1432int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1433 struct drm_file *file_priv);
1434int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1435 struct drm_file *file_priv);
1436int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1437 struct drm_file *file_priv);
1438int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1439 struct drm_file *file_priv);
1440int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1441 struct drm_file *filp);
1442int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1443 struct drm_file *filp);
1444int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1445 struct drm_file *filp);
1446int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1447 struct drm_file *filp);
721604a1
JG
1448int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1449 struct drm_file *filp);
771fe6b9 1450int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1451int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1452 struct drm_file *filp);
1453int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1454 struct drm_file *filp);
771fe6b9 1455
16cdf04d
AD
1456/* VRAM scratch page for HDP bug, default vram page */
1457struct r600_vram_scratch {
87cbf8f2
AD
1458 struct radeon_bo *robj;
1459 volatile uint32_t *ptr;
16cdf04d 1460 u64 gpu_addr;
87cbf8f2 1461};
771fe6b9 1462
fd64ca8a
LT
1463/*
1464 * ACPI
1465 */
1466struct radeon_atif_notification_cfg {
1467 bool enabled;
1468 int command_code;
1469};
1470
1471struct radeon_atif_notifications {
1472 bool display_switch;
1473 bool expansion_mode_change;
1474 bool thermal_state;
1475 bool forced_power_state;
1476 bool system_power_state;
1477 bool display_conf_change;
1478 bool px_gfx_switch;
1479 bool brightness_change;
1480 bool dgpu_display_event;
1481};
1482
1483struct radeon_atif_functions {
1484 bool system_params;
1485 bool sbios_requests;
1486 bool select_active_disp;
1487 bool lid_state;
1488 bool get_tv_standard;
1489 bool set_tv_standard;
1490 bool get_panel_expansion_mode;
1491 bool set_panel_expansion_mode;
1492 bool temperature_change;
1493 bool graphics_device_types;
1494};
1495
1496struct radeon_atif {
1497 struct radeon_atif_notifications notifications;
1498 struct radeon_atif_functions functions;
1499 struct radeon_atif_notification_cfg notification_cfg;
37e9b6a6 1500 struct radeon_encoder *encoder_for_bl;
fd64ca8a 1501};
7a1619b9 1502
e3a15920
AD
1503struct radeon_atcs_functions {
1504 bool get_ext_state;
1505 bool pcie_perf_req;
1506 bool pcie_dev_rdy;
1507 bool pcie_bus_width;
1508};
1509
1510struct radeon_atcs {
1511 struct radeon_atcs_functions functions;
1512};
1513
771fe6b9
JG
1514/*
1515 * Core structure, functions and helpers.
1516 */
1517typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1518typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1519
1520struct radeon_device {
9f022ddf 1521 struct device *dev;
771fe6b9
JG
1522 struct drm_device *ddev;
1523 struct pci_dev *pdev;
dee53e7f 1524 struct rw_semaphore exclusive_lock;
771fe6b9 1525 /* ASIC */
068a117c 1526 union radeon_asic_config config;
771fe6b9
JG
1527 enum radeon_family family;
1528 unsigned long flags;
1529 int usec_timeout;
1530 enum radeon_pll_errata pll_errata;
1531 int num_gb_pipes;
f779b3e5 1532 int num_z_pipes;
771fe6b9
JG
1533 int disp_priority;
1534 /* BIOS */
1535 uint8_t *bios;
1536 bool is_atom_bios;
1537 uint16_t bios_header_start;
4c788679 1538 struct radeon_bo *stollen_vga_memory;
771fe6b9 1539 /* Register mmio */
4c9bc75c
DA
1540 resource_size_t rmmio_base;
1541 resource_size_t rmmio_size;
a0533fbf 1542 void __iomem *rmmio;
771fe6b9
JG
1543 radeon_rreg_t mc_rreg;
1544 radeon_wreg_t mc_wreg;
1545 radeon_rreg_t pll_rreg;
1546 radeon_wreg_t pll_wreg;
de1b2898 1547 uint32_t pcie_reg_mask;
771fe6b9
JG
1548 radeon_rreg_t pciep_rreg;
1549 radeon_wreg_t pciep_wreg;
351a52a2
AD
1550 /* io port */
1551 void __iomem *rio_mem;
1552 resource_size_t rio_mem_size;
771fe6b9
JG
1553 struct radeon_clock clock;
1554 struct radeon_mc mc;
1555 struct radeon_gart gart;
1556 struct radeon_mode_info mode_info;
1557 struct radeon_scratch scratch;
1558 struct radeon_mman mman;
7465280c 1559 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1560 wait_queue_head_t fence_queue;
d6999bc7 1561 struct mutex ring_lock;
e32eb50d 1562 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1563 bool ib_pool_ready;
1564 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1565 struct radeon_irq irq;
1566 struct radeon_asic *asic;
1567 struct radeon_gem gem;
c93bb85b 1568 struct radeon_pm pm;
f657c2a7 1569 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 1570 struct radeon_wb wb;
3ce0a23d 1571 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1572 bool shutdown;
1573 bool suspend;
ad49f501 1574 bool need_dma32;
733289c2 1575 bool accel_working;
e024e110 1576 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1577 const struct firmware *me_fw; /* all family ME firmware */
1578 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1579 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1580 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1581 const struct firmware *ce_fw; /* SI CE firmware */
3ce0a23d 1582 struct r600_blit r600_blit;
16cdf04d 1583 struct r600_vram_scratch vram_scratch;
3e5cb98d 1584 int msi_enabled; /* msi enabled */
d8f60cfc 1585 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1586 struct si_rlc rlc;
d4877cf2 1587 struct work_struct hotplug_work;
f122c610 1588 struct work_struct audio_work;
18917b60 1589 int num_crtc; /* number of crtcs */
40bacf16 1590 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
3299de95
RM
1591 bool audio_enabled;
1592 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1593 struct notifier_block acpi_nb;
9eba4a93 1594 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1595 struct drm_file *hyperz_filp;
9eba4a93 1596 struct drm_file *cmask_filp;
f376b94f
AD
1597 /* i2c buses */
1598 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1599 /* debugfs */
1600 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1601 unsigned debugfs_count;
721604a1
JG
1602 /* virtual memory */
1603 struct radeon_vm_manager vm_manager;
6759a0a7 1604 struct mutex gpu_clock_mutex;
fd64ca8a
LT
1605 /* ACPI interface */
1606 struct radeon_atif atif;
e3a15920 1607 struct radeon_atcs atcs;
771fe6b9
JG
1608};
1609
1610int radeon_device_init(struct radeon_device *rdev,
1611 struct drm_device *ddev,
1612 struct pci_dev *pdev,
1613 uint32_t flags);
1614void radeon_device_fini(struct radeon_device *rdev);
1615int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1616
6fcbef7a
AK
1617uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
1618void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
1619u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1620void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1621
4c788679
JG
1622/*
1623 * Cast helper
1624 */
1625#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1626
1627/*
1628 * Registers read & write functions.
1629 */
a0533fbf
BH
1630#define RREG8(reg) readb((rdev->rmmio) + (reg))
1631#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1632#define RREG16(reg) readw((rdev->rmmio) + (reg))
1633#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
de1b2898 1634#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1635#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1636#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1637#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1638#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1639#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1640#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1641#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1642#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1643#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1644#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1645#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1646#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1647#define WREG32_P(reg, val, mask) \
1648 do { \
1649 uint32_t tmp_ = RREG32(reg); \
1650 tmp_ &= (mask); \
1651 tmp_ |= ((val) & ~(mask)); \
1652 WREG32(reg, tmp_); \
1653 } while (0)
1654#define WREG32_PLL_P(reg, val, mask) \
1655 do { \
1656 uint32_t tmp_ = RREG32_PLL(reg); \
1657 tmp_ &= (mask); \
1658 tmp_ |= ((val) & ~(mask)); \
1659 WREG32_PLL(reg, tmp_); \
1660 } while (0)
3ce0a23d 1661#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
351a52a2
AD
1662#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1663#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1664
de1b2898
DA
1665/*
1666 * Indirect registers accessor
1667 */
1668static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1669{
1670 uint32_t r;
1671
1672 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1673 r = RREG32(RADEON_PCIE_DATA);
1674 return r;
1675}
1676
1677static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1678{
1679 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1680 WREG32(RADEON_PCIE_DATA, (v));
1681}
1682
771fe6b9
JG
1683void r100_pll_errata_after_index(struct radeon_device *rdev);
1684
1685
1686/*
1687 * ASICs helpers.
1688 */
b995e433
DA
1689#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1690 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1691#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1692 (rdev->family == CHIP_RV200) || \
1693 (rdev->family == CHIP_RS100) || \
1694 (rdev->family == CHIP_RS200) || \
1695 (rdev->family == CHIP_RV250) || \
1696 (rdev->family == CHIP_RV280) || \
1697 (rdev->family == CHIP_RS300))
1698#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1699 (rdev->family == CHIP_RV350) || \
1700 (rdev->family == CHIP_R350) || \
1701 (rdev->family == CHIP_RV380) || \
1702 (rdev->family == CHIP_R420) || \
1703 (rdev->family == CHIP_R423) || \
1704 (rdev->family == CHIP_RV410) || \
1705 (rdev->family == CHIP_RS400) || \
1706 (rdev->family == CHIP_RS480))
3313e3d4
AD
1707#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1708 (rdev->ddev->pdev->device == 0x9443) || \
1709 (rdev->ddev->pdev->device == 0x944B) || \
1710 (rdev->ddev->pdev->device == 0x9506) || \
1711 (rdev->ddev->pdev->device == 0x9509) || \
1712 (rdev->ddev->pdev->device == 0x950F) || \
1713 (rdev->ddev->pdev->device == 0x689C) || \
1714 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1715#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1716#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1717 (rdev->family == CHIP_RS690) || \
1718 (rdev->family == CHIP_RS740) || \
1719 (rdev->family >= CHIP_R600))
771fe6b9
JG
1720#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1721#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1722#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1723#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1724 (rdev->flags & RADEON_IS_IGP))
1fe18305 1725#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1726#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1727#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1728 (rdev->flags & RADEON_IS_IGP))
771fe6b9
JG
1729
1730/*
1731 * BIOS helpers.
1732 */
1733#define RBIOS8(i) (rdev->bios[i])
1734#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1735#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1736
1737int radeon_combios_init(struct radeon_device *rdev);
1738void radeon_combios_fini(struct radeon_device *rdev);
1739int radeon_atombios_init(struct radeon_device *rdev);
1740void radeon_atombios_fini(struct radeon_device *rdev);
1741
1742
1743/*
1744 * RING helpers.
1745 */
ce580fab 1746#if DRM_DEBUG_CODE == 0
e32eb50d 1747static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1748{
e32eb50d
CK
1749 ring->ring[ring->wptr++] = v;
1750 ring->wptr &= ring->ptr_mask;
1751 ring->count_dw--;
1752 ring->ring_free_dw--;
771fe6b9 1753}
ce580fab
AK
1754#else
1755/* With debugging this is just too big to inline */
e32eb50d 1756void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1757#endif
771fe6b9
JG
1758
1759/*
1760 * ASICs macro.
1761 */
068a117c 1762#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1763#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1764#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1765#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1766#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1767#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1768#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1769#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1770#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
05b07147
CK
1771#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1772#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
dce34bfd 1773#define radeon_asic_vm_set_page(rdev, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (pe), (addr), (count), (incr), (flags)))
f712812e
AD
1774#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1775#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1776#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1777#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1778#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1779#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
498522b4 1780#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
b35ea4ab
AD
1781#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1782#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1783#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
37e9b6a6 1784#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
6d92f81d 1785#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
4c87bc26
CK
1786#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1787#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1788#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1789#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1790#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1791#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1792#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1793#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1794#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1795#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1796#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1797#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1798#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1799#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1800#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
9e6f3d02
AD
1801#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1802#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1803#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1804#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1805#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1806#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1807#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1808#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1809#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1810#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1811#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1812#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1813#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
69b62ad8
AD
1814#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1815#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1816#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1817#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1818#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
771fe6b9 1819
6cf8a3f5 1820/* Common functions */
700a0cc0 1821/* AGP */
90aca4d2 1822extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1823extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1824extern int radeon_modeset_init(struct radeon_device *rdev);
1825extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1826extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1827extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1828extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1829extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1830extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1831extern void radeon_wb_fini(struct radeon_device *rdev);
1832extern int radeon_wb_init(struct radeon_device *rdev);
1833extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1834extern void radeon_surface_init(struct radeon_device *rdev);
1835extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1836extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1837extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1838extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1839extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1840extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1841extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1842extern int radeon_resume_kms(struct drm_device *dev);
1843extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1844extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1845
721604a1
JG
1846/*
1847 * vm
1848 */
1849int radeon_vm_manager_init(struct radeon_device *rdev);
1850void radeon_vm_manager_fini(struct radeon_device *rdev);
d72d43cf 1851void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
721604a1 1852void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
ddf03f5c 1853int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
13e55c38 1854void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
ee60e29f
CK
1855struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1856 struct radeon_vm *vm, int ring);
1857void radeon_vm_fence(struct radeon_device *rdev,
1858 struct radeon_vm *vm,
1859 struct radeon_fence *fence);
dce34bfd 1860uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
721604a1
JG
1861int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1862 struct radeon_vm *vm,
1863 struct radeon_bo *bo,
1864 struct ttm_mem_reg *mem);
1865void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1866 struct radeon_bo *bo);
421ca7ab
CK
1867struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1868 struct radeon_bo *bo);
e971bd5e
CK
1869struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1870 struct radeon_vm *vm,
1871 struct radeon_bo *bo);
1872int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1873 struct radeon_bo_va *bo_va,
1874 uint64_t offset,
1875 uint32_t flags);
721604a1 1876int radeon_vm_bo_rmv(struct radeon_device *rdev,
e971bd5e 1877 struct radeon_bo_va *bo_va);
721604a1 1878
f122c610
AD
1879/* audio */
1880void r600_audio_update_hdmi(struct work_struct *work);
721604a1 1881
16cdf04d
AD
1882/*
1883 * R600 vram scratch functions
1884 */
1885int r600_vram_scratch_init(struct radeon_device *rdev);
1886void r600_vram_scratch_fini(struct radeon_device *rdev);
1887
285484e2
JG
1888/*
1889 * r600 cs checking helper
1890 */
1891unsigned r600_mip_minify(unsigned size, unsigned level);
1892bool r600_fmt_is_valid_color(u32 format);
1893bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1894int r600_fmt_get_blocksize(u32 format);
1895int r600_fmt_get_nblocksx(u32 format, u32 w);
1896int r600_fmt_get_nblocksy(u32 format, u32 h);
1897
3574dda4
DV
1898/*
1899 * r600 functions used by radeon_encoder.c
1900 */
1b688d08
RM
1901struct radeon_hdmi_acr {
1902 u32 clock;
1903
1904 int n_32khz;
1905 int cts_32khz;
1906
1907 int n_44_1khz;
1908 int cts_44_1khz;
1909
1910 int n_48khz;
1911 int cts_48khz;
1912
1913};
1914
e55d3e6c
RM
1915extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1916
2cd6218c
RM
1917extern void r600_hdmi_enable(struct drm_encoder *encoder);
1918extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1919extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
416a2bd2
AD
1920extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1921 u32 tiling_pipe_num,
1922 u32 max_rb_num,
1923 u32 total_max_rb_num,
1924 u32 enabled_rb_mask);
fe251e2f 1925
e55d3e6c
RM
1926/*
1927 * evergreen functions used by radeon_encoder.c
1928 */
1929
1930extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1931
0af62b01 1932extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1933extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1934
c4917074
AD
1935/* radeon_acpi.c */
1936#if defined(CONFIG_ACPI)
1937extern int radeon_acpi_init(struct radeon_device *rdev);
1938extern void radeon_acpi_fini(struct radeon_device *rdev);
1939#else
1940static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1941static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1942#endif
d7a2952f 1943
4c788679
JG
1944#include "radeon_object.h"
1945
771fe6b9 1946#endif
This page took 0.354148 seconds and 5 git commands to generate.