drm/radeon/kms/pm/r600: select the mid clock mode for single head low profile
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
771fe6b9
JG
63#include <asm/atomic.h>
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
72
c2142715 73#include "radeon_family.h"
771fe6b9
JG
74#include "radeon_mode.h"
75#include "radeon_reg.h"
771fe6b9
JG
76
77/*
78 * Modules parameters.
79 */
80extern int radeon_no_wb;
81extern int radeon_modeset;
82extern int radeon_dynclks;
83extern int radeon_r4xx_atom;
84extern int radeon_agpmode;
85extern int radeon_vram_limit;
86extern int radeon_gart_size;
87extern int radeon_benchmarking;
ecc0b326 88extern int radeon_testing;
771fe6b9 89extern int radeon_connector_table;
4ce001ab 90extern int radeon_tv;
b27b6375 91extern int radeon_new_pll;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
771fe6b9
JG
95
96/*
97 * Copy from radeon_drv.h so we don't have to include both and have conflicting
98 * symbol;
99 */
100#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
225758d8 101#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 102/* RADEON_IB_POOL_SIZE must be a power of 2 */
771fe6b9
JG
103#define RADEON_IB_POOL_SIZE 16
104#define RADEON_DEBUGFS_MAX_NUM_FILES 32
105#define RADEONFB_CONN_LIMIT 4
f657c2a7 106#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 107
771fe6b9
JG
108/*
109 * Errata workarounds.
110 */
111enum radeon_pll_errata {
112 CHIP_ERRATA_R300_CG = 0x00000001,
113 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
114 CHIP_ERRATA_PLL_DELAY = 0x00000004
115};
116
117
118struct radeon_device;
119
120
121/*
122 * BIOS.
123 */
6a9ee8af
DA
124#define ATRM_BIOS_PAGE 4096
125
8edb381d 126#if defined(CONFIG_VGA_SWITCHEROO)
6a9ee8af
DA
127bool radeon_atrm_supported(struct pci_dev *pdev);
128int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
8edb381d
DA
129#else
130static inline bool radeon_atrm_supported(struct pci_dev *pdev)
131{
132 return false;
133}
134
135static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
136 return -EINVAL;
137}
138#endif
771fe6b9
JG
139bool radeon_get_bios(struct radeon_device *rdev);
140
3ce0a23d 141
771fe6b9 142/*
3ce0a23d 143 * Dummy page
771fe6b9 144 */
3ce0a23d
JG
145struct radeon_dummy_page {
146 struct page *page;
147 dma_addr_t addr;
148};
149int radeon_dummy_page_init(struct radeon_device *rdev);
150void radeon_dummy_page_fini(struct radeon_device *rdev);
151
771fe6b9 152
3ce0a23d
JG
153/*
154 * Clocks
155 */
771fe6b9
JG
156struct radeon_clock {
157 struct radeon_pll p1pll;
158 struct radeon_pll p2pll;
bcc1c2a1 159 struct radeon_pll dcpll;
771fe6b9
JG
160 struct radeon_pll spll;
161 struct radeon_pll mpll;
162 /* 10 Khz units */
163 uint32_t default_mclk;
164 uint32_t default_sclk;
bcc1c2a1
AD
165 uint32_t default_dispclk;
166 uint32_t dp_extclk;
771fe6b9
JG
167};
168
7433874e
RM
169/*
170 * Power management
171 */
172int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 173void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 174void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
175void radeon_pm_suspend(struct radeon_device *rdev);
176void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
177void radeon_combios_get_power_modes(struct radeon_device *rdev);
178void radeon_atombios_get_power_modes(struct radeon_device *rdev);
3ce0a23d 179
771fe6b9
JG
180/*
181 * Fences.
182 */
183struct radeon_fence_driver {
184 uint32_t scratch_reg;
185 atomic_t seq;
186 uint32_t last_seq;
225758d8
JG
187 unsigned long last_jiffies;
188 unsigned long last_timeout;
771fe6b9
JG
189 wait_queue_head_t queue;
190 rwlock_t lock;
191 struct list_head created;
192 struct list_head emited;
193 struct list_head signaled;
0a0c7596 194 bool initialized;
771fe6b9
JG
195};
196
197struct radeon_fence {
198 struct radeon_device *rdev;
199 struct kref kref;
200 struct list_head list;
201 /* protected by radeon_fence.lock */
202 uint32_t seq;
771fe6b9
JG
203 bool emited;
204 bool signaled;
205};
206
207int radeon_fence_driver_init(struct radeon_device *rdev);
208void radeon_fence_driver_fini(struct radeon_device *rdev);
209int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
210int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
211void radeon_fence_process(struct radeon_device *rdev);
212bool radeon_fence_signaled(struct radeon_fence *fence);
213int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
214int radeon_fence_wait_next(struct radeon_device *rdev);
215int radeon_fence_wait_last(struct radeon_device *rdev);
216struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
217void radeon_fence_unref(struct radeon_fence **fence);
218
e024e110
DA
219/*
220 * Tiling registers
221 */
222struct radeon_surface_reg {
4c788679 223 struct radeon_bo *bo;
e024e110
DA
224};
225
226#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
227
228/*
4c788679 229 * TTM.
771fe6b9 230 */
4c788679
JG
231struct radeon_mman {
232 struct ttm_bo_global_ref bo_global_ref;
233 struct ttm_global_reference mem_global_ref;
4c788679 234 struct ttm_bo_device bdev;
0a0c7596
JG
235 bool mem_global_referenced;
236 bool initialized;
4c788679
JG
237};
238
239struct radeon_bo {
240 /* Protected by gem.mutex */
241 struct list_head list;
242 /* Protected by tbo.reserved */
312ea8da
JG
243 u32 placements[3];
244 struct ttm_placement placement;
4c788679
JG
245 struct ttm_buffer_object tbo;
246 struct ttm_bo_kmap_obj kmap;
247 unsigned pin_count;
248 void *kptr;
249 u32 tiling_flags;
250 u32 pitch;
251 int surface_reg;
252 /* Constant after initialization */
253 struct radeon_device *rdev;
254 struct drm_gem_object *gobj;
255};
771fe6b9 256
4c788679 257struct radeon_bo_list {
771fe6b9 258 struct list_head list;
4c788679 259 struct radeon_bo *bo;
771fe6b9
JG
260 uint64_t gpu_offset;
261 unsigned rdomain;
262 unsigned wdomain;
4c788679 263 u32 tiling_flags;
e8652753 264 bool reserved;
771fe6b9
JG
265};
266
771fe6b9
JG
267/*
268 * GEM objects.
269 */
270struct radeon_gem {
4c788679 271 struct mutex mutex;
771fe6b9
JG
272 struct list_head objects;
273};
274
275int radeon_gem_init(struct radeon_device *rdev);
276void radeon_gem_fini(struct radeon_device *rdev);
277int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
278 int alignment, int initial_domain,
279 bool discardable, bool kernel,
280 struct drm_gem_object **obj);
771fe6b9
JG
281int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
282 uint64_t *gpu_addr);
283void radeon_gem_object_unpin(struct drm_gem_object *obj);
284
285
286/*
287 * GART structures, functions & helpers
288 */
289struct radeon_mc;
290
291struct radeon_gart_table_ram {
292 volatile uint32_t *ptr;
293};
294
295struct radeon_gart_table_vram {
4c788679 296 struct radeon_bo *robj;
771fe6b9
JG
297 volatile uint32_t *ptr;
298};
299
300union radeon_gart_table {
301 struct radeon_gart_table_ram ram;
302 struct radeon_gart_table_vram vram;
303};
304
a77f1718 305#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 306#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
a77f1718 307
771fe6b9
JG
308struct radeon_gart {
309 dma_addr_t table_addr;
310 unsigned num_gpu_pages;
311 unsigned num_cpu_pages;
312 unsigned table_size;
313 union radeon_gart_table table;
314 struct page **pages;
315 dma_addr_t *pages_addr;
316 bool ready;
317};
318
319int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
320void radeon_gart_table_ram_free(struct radeon_device *rdev);
321int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
322void radeon_gart_table_vram_free(struct radeon_device *rdev);
323int radeon_gart_init(struct radeon_device *rdev);
324void radeon_gart_fini(struct radeon_device *rdev);
325void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
326 int pages);
327int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
328 int pages, struct page **pagelist);
329
330
331/*
332 * GPU MC structures, functions & helpers
333 */
334struct radeon_mc {
335 resource_size_t aper_size;
336 resource_size_t aper_base;
337 resource_size_t agp_base;
7a50f01a
DA
338 /* for some chips with <= 32MB we need to lie
339 * about vram size near mc fb location */
3ce0a23d 340 u64 mc_vram_size;
d594e46a 341 u64 visible_vram_size;
3ce0a23d
JG
342 u64 gtt_size;
343 u64 gtt_start;
344 u64 gtt_end;
3ce0a23d
JG
345 u64 vram_start;
346 u64 vram_end;
771fe6b9 347 unsigned vram_width;
3ce0a23d 348 u64 real_vram_size;
771fe6b9
JG
349 int vram_mtrr;
350 bool vram_is_ddr;
d594e46a 351 bool igp_sideport_enabled;
771fe6b9
JG
352};
353
06b6476d
AD
354bool radeon_combios_sideport_present(struct radeon_device *rdev);
355bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
356
357/*
358 * GPU scratch registers structures, functions & helpers
359 */
360struct radeon_scratch {
361 unsigned num_reg;
362 bool free[32];
363 uint32_t reg[32];
364};
365
366int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
367void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
368
369
370/*
371 * IRQS.
372 */
373struct radeon_irq {
374 bool installed;
375 bool sw_int;
376 /* FIXME: use a define max crtc rather than hardcode it */
45f9a39b 377 bool crtc_vblank_int[6];
73a6d3fc 378 wait_queue_head_t vblank_queue;
b500f680
AD
379 /* FIXME: use defines for max hpd/dacs */
380 bool hpd[6];
2031f77c
AD
381 bool gui_idle;
382 bool gui_idle_acked;
383 wait_queue_head_t idle_queue;
f2594933
CK
384 /* FIXME: use defines for max HDMI blocks */
385 bool hdmi[2];
1614f8b1
DA
386 spinlock_t sw_lock;
387 int sw_refcount;
771fe6b9
JG
388};
389
390int radeon_irq_kms_init(struct radeon_device *rdev);
391void radeon_irq_kms_fini(struct radeon_device *rdev);
1614f8b1
DA
392void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
393void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
771fe6b9
JG
394
395/*
396 * CP & ring.
397 */
398struct radeon_ib {
399 struct list_head list;
e821767b 400 unsigned idx;
771fe6b9
JG
401 uint64_t gpu_addr;
402 struct radeon_fence *fence;
e821767b 403 uint32_t *ptr;
771fe6b9 404 uint32_t length_dw;
e821767b 405 bool free;
771fe6b9
JG
406};
407
ecb114a1
DA
408/*
409 * locking -
410 * mutex protects scheduled_ibs, ready, alloc_bm
411 */
771fe6b9
JG
412struct radeon_ib_pool {
413 struct mutex mutex;
4c788679 414 struct radeon_bo *robj;
9f93ed39 415 struct list_head bogus_ib;
771fe6b9
JG
416 struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
417 bool ready;
e821767b 418 unsigned head_id;
771fe6b9
JG
419};
420
421struct radeon_cp {
4c788679 422 struct radeon_bo *ring_obj;
771fe6b9
JG
423 volatile uint32_t *ring;
424 unsigned rptr;
425 unsigned wptr;
426 unsigned wptr_old;
427 unsigned ring_size;
428 unsigned ring_free_dw;
429 int count_dw;
430 uint64_t gpu_addr;
431 uint32_t align_mask;
432 uint32_t ptr_mask;
433 struct mutex mutex;
434 bool ready;
435};
436
d8f60cfc
AD
437/*
438 * R6xx+ IH ring
439 */
440struct r600_ih {
4c788679 441 struct radeon_bo *ring_obj;
d8f60cfc
AD
442 volatile uint32_t *ring;
443 unsigned rptr;
444 unsigned wptr;
445 unsigned wptr_old;
446 unsigned ring_size;
447 uint64_t gpu_addr;
d8f60cfc
AD
448 uint32_t ptr_mask;
449 spinlock_t lock;
450 bool enabled;
451};
452
3ce0a23d 453struct r600_blit {
ff82f052 454 struct mutex mutex;
4c788679 455 struct radeon_bo *shader_obj;
3ce0a23d
JG
456 u64 shader_gpu_addr;
457 u32 vs_offset, ps_offset;
458 u32 state_offset;
459 u32 state_len;
460 u32 vb_used, vb_total;
461 struct radeon_ib *vb_ib;
462};
463
771fe6b9
JG
464int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
465void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
466int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
467int radeon_ib_pool_init(struct radeon_device *rdev);
468void radeon_ib_pool_fini(struct radeon_device *rdev);
469int radeon_ib_test(struct radeon_device *rdev);
9f93ed39 470extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
471/* Ring access between begin & end cannot sleep */
472void radeon_ring_free_size(struct radeon_device *rdev);
91700f3c 473int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
771fe6b9 474int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
91700f3c 475void radeon_ring_commit(struct radeon_device *rdev);
771fe6b9
JG
476void radeon_ring_unlock_commit(struct radeon_device *rdev);
477void radeon_ring_unlock_undo(struct radeon_device *rdev);
478int radeon_ring_test(struct radeon_device *rdev);
479int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
480void radeon_ring_fini(struct radeon_device *rdev);
481
482
483/*
484 * CS.
485 */
486struct radeon_cs_reloc {
487 struct drm_gem_object *gobj;
4c788679
JG
488 struct radeon_bo *robj;
489 struct radeon_bo_list lobj;
771fe6b9
JG
490 uint32_t handle;
491 uint32_t flags;
492};
493
494struct radeon_cs_chunk {
495 uint32_t chunk_id;
496 uint32_t length_dw;
513bcb46
DA
497 int kpage_idx[2];
498 uint32_t *kpage[2];
771fe6b9 499 uint32_t *kdata;
513bcb46
DA
500 void __user *user_ptr;
501 int last_copied_page;
502 int last_page_index;
771fe6b9
JG
503};
504
505struct radeon_cs_parser {
c8c15ff1 506 struct device *dev;
771fe6b9
JG
507 struct radeon_device *rdev;
508 struct drm_file *filp;
509 /* chunks */
510 unsigned nchunks;
511 struct radeon_cs_chunk *chunks;
512 uint64_t *chunks_array;
513 /* IB */
514 unsigned idx;
515 /* relocations */
516 unsigned nrelocs;
517 struct radeon_cs_reloc *relocs;
518 struct radeon_cs_reloc **relocs_ptr;
519 struct list_head validated;
520 /* indices of various chunks */
521 int chunk_ib_idx;
522 int chunk_relocs_idx;
523 struct radeon_ib *ib;
524 void *track;
3ce0a23d 525 unsigned family;
513bcb46 526 int parser_error;
771fe6b9
JG
527};
528
513bcb46
DA
529extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
530extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
531
532
533static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
534{
535 struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
536 u32 pg_idx, pg_offset;
537 u32 idx_value = 0;
538 int new_page;
539
540 pg_idx = (idx * 4) / PAGE_SIZE;
541 pg_offset = (idx * 4) % PAGE_SIZE;
542
543 if (ibc->kpage_idx[0] == pg_idx)
544 return ibc->kpage[0][pg_offset/4];
545 if (ibc->kpage_idx[1] == pg_idx)
546 return ibc->kpage[1][pg_offset/4];
547
548 new_page = radeon_cs_update_pages(p, pg_idx);
549 if (new_page < 0) {
550 p->parser_error = new_page;
551 return 0;
552 }
553
554 idx_value = ibc->kpage[new_page][pg_offset/4];
555 return idx_value;
556}
557
771fe6b9
JG
558struct radeon_cs_packet {
559 unsigned idx;
560 unsigned type;
561 unsigned reg;
562 unsigned opcode;
563 int count;
564 unsigned one_reg_wr;
565};
566
567typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
568 struct radeon_cs_packet *pkt,
569 unsigned idx, unsigned reg);
570typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
571 struct radeon_cs_packet *pkt);
572
573
574/*
575 * AGP
576 */
577int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 578void radeon_agp_resume(struct radeon_device *rdev);
771fe6b9
JG
579void radeon_agp_fini(struct radeon_device *rdev);
580
581
582/*
583 * Writeback
584 */
585struct radeon_wb {
4c788679 586 struct radeon_bo *wb_obj;
771fe6b9
JG
587 volatile uint32_t *wb;
588 uint64_t gpu_addr;
589};
590
c93bb85b
JG
591/**
592 * struct radeon_pm - power management datas
593 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
594 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
595 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
596 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
597 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
598 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
599 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
600 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
601 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
602 * @sclk: GPU clock Mhz (core bandwith depends of this clock)
603 * @needed_bandwidth: current bandwidth needs
604 *
605 * It keeps track of various data needed to take powermanagement decision.
606 * Bandwith need is used to determine minimun clock of the GPU and memory.
607 * Equation between gpu/memory clock and available bandwidth is hw dependent
608 * (type of memory, bus size, efficiency, ...)
609 */
ce8f5370
AD
610
611enum radeon_pm_method {
612 PM_METHOD_PROFILE,
613 PM_METHOD_DYNPM,
614};
615
616enum radeon_dynpm_state {
617 DYNPM_STATE_DISABLED,
618 DYNPM_STATE_MINIMUM,
619 DYNPM_STATE_PAUSED,
620 DYNPM_STATE_ACTIVE
c913e23a 621};
ce8f5370
AD
622enum radeon_dynpm_action {
623 DYNPM_ACTION_NONE,
624 DYNPM_ACTION_MINIMUM,
625 DYNPM_ACTION_DOWNCLOCK,
626 DYNPM_ACTION_UPCLOCK,
627 DYNPM_ACTION_DEFAULT
c913e23a 628};
56278a8e
AD
629
630enum radeon_voltage_type {
631 VOLTAGE_NONE = 0,
632 VOLTAGE_GPIO,
633 VOLTAGE_VDDC,
634 VOLTAGE_SW
635};
636
0ec0e74f
AD
637enum radeon_pm_state_type {
638 POWER_STATE_TYPE_DEFAULT,
639 POWER_STATE_TYPE_POWERSAVE,
640 POWER_STATE_TYPE_BATTERY,
641 POWER_STATE_TYPE_BALANCED,
642 POWER_STATE_TYPE_PERFORMANCE,
643};
644
ce8f5370
AD
645enum radeon_pm_profile_type {
646 PM_PROFILE_DEFAULT,
647 PM_PROFILE_AUTO,
648 PM_PROFILE_LOW,
649 PM_PROFILE_HIGH,
650};
651
652#define PM_PROFILE_DEFAULT_IDX 0
653#define PM_PROFILE_LOW_SH_IDX 1
654#define PM_PROFILE_HIGH_SH_IDX 2
655#define PM_PROFILE_LOW_MH_IDX 3
656#define PM_PROFILE_HIGH_MH_IDX 4
657#define PM_PROFILE_MAX 5
658
659struct radeon_pm_profile {
660 int dpms_off_ps_idx;
661 int dpms_on_ps_idx;
662 int dpms_off_cm_idx;
663 int dpms_on_cm_idx;
516d0e46
AD
664};
665
56278a8e
AD
666struct radeon_voltage {
667 enum radeon_voltage_type type;
668 /* gpio voltage */
669 struct radeon_gpio_rec gpio;
670 u32 delay; /* delay in usec from voltage drop to sclk change */
671 bool active_high; /* voltage drop is active when bit is high */
672 /* VDDC voltage */
673 u8 vddc_id; /* index into vddc voltage table */
674 u8 vddci_id; /* index into vddci voltage table */
675 bool vddci_enabled;
676 /* r6xx+ sw */
677 u32 voltage;
678};
679
d7311171
AD
680/* clock mode flags */
681#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
682
56278a8e
AD
683struct radeon_pm_clock_info {
684 /* memory clock */
685 u32 mclk;
686 /* engine clock */
687 u32 sclk;
688 /* voltage info */
689 struct radeon_voltage voltage;
d7311171 690 /* standardized clock flags */
56278a8e
AD
691 u32 flags;
692};
693
a48b9b4e 694/* state flags */
d7311171 695#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 696
56278a8e 697struct radeon_power_state {
0ec0e74f 698 enum radeon_pm_state_type type;
56278a8e
AD
699 /* XXX: use a define for num clock modes */
700 struct radeon_pm_clock_info clock_info[8];
701 /* number of valid clock modes in this power state */
702 int num_clock_modes;
56278a8e 703 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
704 /* standardized state flags */
705 u32 flags;
79daedc9
AD
706 u32 misc; /* vbios specific flags */
707 u32 misc2; /* vbios specific flags */
708 int pcie_lanes; /* pcie lanes */
56278a8e
AD
709};
710
27459324
RM
711/*
712 * Some modes are overclocked by very low value, accept them
713 */
714#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
715
c93bb85b 716struct radeon_pm {
c913e23a 717 struct mutex mutex;
a48b9b4e
AD
718 u32 active_crtcs;
719 int active_crtc_count;
c913e23a 720 int req_vblank;
839461d3 721 bool vblank_sync;
2031f77c 722 bool gui_idle;
c93bb85b
JG
723 fixed20_12 max_bandwidth;
724 fixed20_12 igp_sideport_mclk;
725 fixed20_12 igp_system_mclk;
726 fixed20_12 igp_ht_link_clk;
727 fixed20_12 igp_ht_link_width;
728 fixed20_12 k8_bandwidth;
729 fixed20_12 sideport_bandwidth;
730 fixed20_12 ht_bandwidth;
731 fixed20_12 core_bandwidth;
732 fixed20_12 sclk;
f47299c5 733 fixed20_12 mclk;
c93bb85b 734 fixed20_12 needed_bandwidth;
56278a8e
AD
735 /* XXX: use a define for num power modes */
736 struct radeon_power_state power_state[8];
737 /* number of valid power states */
738 int num_power_states;
a48b9b4e
AD
739 int current_power_state_index;
740 int current_clock_mode_index;
741 int requested_power_state_index;
742 int requested_clock_mode_index;
743 int default_power_state_index;
744 u32 current_sclk;
745 u32 current_mclk;
29fb52ca 746 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
747 /* selected pm method */
748 enum radeon_pm_method pm_method;
749 /* dynpm power management */
750 struct delayed_work dynpm_idle_work;
751 enum radeon_dynpm_state dynpm_state;
752 enum radeon_dynpm_action dynpm_planned_action;
753 unsigned long dynpm_action_timeout;
754 bool dynpm_can_upclock;
755 bool dynpm_can_downclock;
756 /* profile-based power management */
757 enum radeon_pm_profile_type profile;
758 int profile_index;
759 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
c93bb85b
JG
760};
761
771fe6b9
JG
762
763/*
764 * Benchmarking
765 */
766void radeon_benchmark(struct radeon_device *rdev);
767
768
ecc0b326
MD
769/*
770 * Testing
771 */
772void radeon_test_moves(struct radeon_device *rdev);
773
774
771fe6b9
JG
775/*
776 * Debugfs
777 */
778int radeon_debugfs_add_files(struct radeon_device *rdev,
779 struct drm_info_list *files,
780 unsigned nfiles);
781int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
782
783
784/*
785 * ASIC specific functions.
786 */
787struct radeon_asic {
068a117c 788 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
789 void (*fini)(struct radeon_device *rdev);
790 int (*resume)(struct radeon_device *rdev);
791 int (*suspend)(struct radeon_device *rdev);
28d52043 792 void (*vga_set_state)(struct radeon_device *rdev, bool state);
225758d8 793 bool (*gpu_is_lockup)(struct radeon_device *rdev);
a2d07b74 794 int (*asic_reset)(struct radeon_device *rdev);
771fe6b9
JG
795 void (*gart_tlb_flush)(struct radeon_device *rdev);
796 int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
797 int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
798 void (*cp_fini)(struct radeon_device *rdev);
799 void (*cp_disable)(struct radeon_device *rdev);
3ce0a23d 800 void (*cp_commit)(struct radeon_device *rdev);
771fe6b9 801 void (*ring_start)(struct radeon_device *rdev);
3ce0a23d
JG
802 int (*ring_test)(struct radeon_device *rdev);
803 void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
771fe6b9
JG
804 int (*irq_set)(struct radeon_device *rdev);
805 int (*irq_process)(struct radeon_device *rdev);
7ed220d7 806 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
771fe6b9
JG
807 void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
808 int (*cs_parse)(struct radeon_cs_parser *p);
809 int (*copy_blit)(struct radeon_device *rdev,
810 uint64_t src_offset,
811 uint64_t dst_offset,
812 unsigned num_pages,
813 struct radeon_fence *fence);
814 int (*copy_dma)(struct radeon_device *rdev,
815 uint64_t src_offset,
816 uint64_t dst_offset,
817 unsigned num_pages,
818 struct radeon_fence *fence);
819 int (*copy)(struct radeon_device *rdev,
820 uint64_t src_offset,
821 uint64_t dst_offset,
822 unsigned num_pages,
823 struct radeon_fence *fence);
7433874e 824 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
771fe6b9 825 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 826 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
771fe6b9 827 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
c836a412 828 int (*get_pcie_lanes)(struct radeon_device *rdev);
771fe6b9
JG
829 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
830 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
e024e110
DA
831 int (*set_surface_reg)(struct radeon_device *rdev, int reg,
832 uint32_t tiling_flags, uint32_t pitch,
833 uint32_t offset, uint32_t obj_size);
9479c54f 834 void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
c93bb85b 835 void (*bandwidth_update)(struct radeon_device *rdev);
429770b3
AD
836 void (*hpd_init)(struct radeon_device *rdev);
837 void (*hpd_fini)(struct radeon_device *rdev);
838 bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
839 void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
062b389c
JG
840 /* ioctl hw specific callback. Some hw might want to perform special
841 * operation on specific ioctl. For instance on wait idle some hw
842 * might want to perform and HDP flush through MMIO as it seems that
843 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
844 * through ring.
845 */
846 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 847 bool (*gui_idle)(struct radeon_device *rdev);
ce8f5370 848 /* power management */
49e02b73
AD
849 void (*pm_misc)(struct radeon_device *rdev);
850 void (*pm_prepare)(struct radeon_device *rdev);
851 void (*pm_finish)(struct radeon_device *rdev);
ce8f5370
AD
852 void (*pm_init_profile)(struct radeon_device *rdev);
853 void (*pm_get_dynpm_state)(struct radeon_device *rdev);
771fe6b9
JG
854};
855
21f9a437
JG
856/*
857 * Asic structures
858 */
225758d8
JG
859struct r100_gpu_lockup {
860 unsigned long last_jiffies;
861 u32 last_cp_rptr;
862};
863
551ebd83 864struct r100_asic {
225758d8
JG
865 const unsigned *reg_safe_bm;
866 unsigned reg_safe_bm_size;
867 u32 hdp_cntl;
868 struct r100_gpu_lockup lockup;
551ebd83
DA
869};
870
21f9a437 871struct r300_asic {
225758d8
JG
872 const unsigned *reg_safe_bm;
873 unsigned reg_safe_bm_size;
874 u32 resync_scratch;
875 u32 hdp_cntl;
876 struct r100_gpu_lockup lockup;
21f9a437
JG
877};
878
879struct r600_asic {
225758d8
JG
880 unsigned max_pipes;
881 unsigned max_tile_pipes;
882 unsigned max_simds;
883 unsigned max_backends;
884 unsigned max_gprs;
885 unsigned max_threads;
886 unsigned max_stack_entries;
887 unsigned max_hw_contexts;
888 unsigned max_gs_threads;
889 unsigned sx_max_export_size;
890 unsigned sx_max_export_pos_size;
891 unsigned sx_max_export_smx_size;
892 unsigned sq_num_cf_insts;
893 unsigned tiling_nbanks;
894 unsigned tiling_npipes;
895 unsigned tiling_group_size;
896 struct r100_gpu_lockup lockup;
21f9a437
JG
897};
898
899struct rv770_asic {
225758d8
JG
900 unsigned max_pipes;
901 unsigned max_tile_pipes;
902 unsigned max_simds;
903 unsigned max_backends;
904 unsigned max_gprs;
905 unsigned max_threads;
906 unsigned max_stack_entries;
907 unsigned max_hw_contexts;
908 unsigned max_gs_threads;
909 unsigned sx_max_export_size;
910 unsigned sx_max_export_pos_size;
911 unsigned sx_max_export_smx_size;
912 unsigned sq_num_cf_insts;
913 unsigned sx_num_of_sets;
914 unsigned sc_prim_fifo_size;
915 unsigned sc_hiz_tile_fifo_size;
916 unsigned sc_earlyz_tile_fifo_fize;
917 unsigned tiling_nbanks;
918 unsigned tiling_npipes;
919 unsigned tiling_group_size;
920 struct r100_gpu_lockup lockup;
21f9a437
JG
921};
922
32fcdbf4
AD
923struct evergreen_asic {
924 unsigned num_ses;
925 unsigned max_pipes;
926 unsigned max_tile_pipes;
927 unsigned max_simds;
928 unsigned max_backends;
929 unsigned max_gprs;
930 unsigned max_threads;
931 unsigned max_stack_entries;
932 unsigned max_hw_contexts;
933 unsigned max_gs_threads;
934 unsigned sx_max_export_size;
935 unsigned sx_max_export_pos_size;
936 unsigned sx_max_export_smx_size;
937 unsigned sq_num_cf_insts;
938 unsigned sx_num_of_sets;
939 unsigned sc_prim_fifo_size;
940 unsigned sc_hiz_tile_fifo_size;
941 unsigned sc_earlyz_tile_fifo_size;
942 unsigned tiling_nbanks;
943 unsigned tiling_npipes;
944 unsigned tiling_group_size;
945};
946
068a117c
JG
947union radeon_asic_config {
948 struct r300_asic r300;
551ebd83 949 struct r100_asic r100;
3ce0a23d
JG
950 struct r600_asic r600;
951 struct rv770_asic rv770;
32fcdbf4 952 struct evergreen_asic evergreen;
068a117c
JG
953};
954
0a10c851
DV
955/*
956 * asic initizalization from radeon_asic.c
957 */
958void radeon_agp_disable(struct radeon_device *rdev);
959int radeon_asic_init(struct radeon_device *rdev);
960
771fe6b9
JG
961
962/*
963 * IOCTL.
964 */
965int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
966 struct drm_file *filp);
967int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
968 struct drm_file *filp);
969int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
970 struct drm_file *file_priv);
971int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
972 struct drm_file *file_priv);
973int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
974 struct drm_file *file_priv);
975int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
976 struct drm_file *file_priv);
977int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
978 struct drm_file *filp);
979int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
980 struct drm_file *filp);
981int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
982 struct drm_file *filp);
983int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
984 struct drm_file *filp);
985int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
986int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
987 struct drm_file *filp);
988int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
989 struct drm_file *filp);
771fe6b9
JG
990
991
992/*
993 * Core structure, functions and helpers.
994 */
995typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
996typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
997
998struct radeon_device {
9f022ddf 999 struct device *dev;
771fe6b9
JG
1000 struct drm_device *ddev;
1001 struct pci_dev *pdev;
1002 /* ASIC */
068a117c 1003 union radeon_asic_config config;
771fe6b9
JG
1004 enum radeon_family family;
1005 unsigned long flags;
1006 int usec_timeout;
1007 enum radeon_pll_errata pll_errata;
1008 int num_gb_pipes;
f779b3e5 1009 int num_z_pipes;
771fe6b9
JG
1010 int disp_priority;
1011 /* BIOS */
1012 uint8_t *bios;
1013 bool is_atom_bios;
1014 uint16_t bios_header_start;
4c788679 1015 struct radeon_bo *stollen_vga_memory;
771fe6b9 1016 /* Register mmio */
4c9bc75c
DA
1017 resource_size_t rmmio_base;
1018 resource_size_t rmmio_size;
771fe6b9 1019 void *rmmio;
771fe6b9
JG
1020 radeon_rreg_t mc_rreg;
1021 radeon_wreg_t mc_wreg;
1022 radeon_rreg_t pll_rreg;
1023 radeon_wreg_t pll_wreg;
de1b2898 1024 uint32_t pcie_reg_mask;
771fe6b9
JG
1025 radeon_rreg_t pciep_rreg;
1026 radeon_wreg_t pciep_wreg;
1027 struct radeon_clock clock;
1028 struct radeon_mc mc;
1029 struct radeon_gart gart;
1030 struct radeon_mode_info mode_info;
1031 struct radeon_scratch scratch;
1032 struct radeon_mman mman;
1033 struct radeon_fence_driver fence_drv;
1034 struct radeon_cp cp;
1035 struct radeon_ib_pool ib_pool;
1036 struct radeon_irq irq;
1037 struct radeon_asic *asic;
1038 struct radeon_gem gem;
c93bb85b 1039 struct radeon_pm pm;
f657c2a7 1040 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9
JG
1041 struct mutex cs_mutex;
1042 struct radeon_wb wb;
3ce0a23d 1043 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1044 bool gpu_lockup;
1045 bool shutdown;
1046 bool suspend;
ad49f501 1047 bool need_dma32;
733289c2 1048 bool accel_working;
e024e110 1049 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1050 const struct firmware *me_fw; /* all family ME firmware */
1051 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1052 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
3ce0a23d 1053 struct r600_blit r600_blit;
3e5cb98d 1054 int msi_enabled; /* msi enabled */
d8f60cfc 1055 struct r600_ih ih; /* r6/700 interrupt ring */
d4877cf2
AD
1056 struct workqueue_struct *wq;
1057 struct work_struct hotplug_work;
18917b60 1058 int num_crtc; /* number of crtcs */
40bacf16 1059 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
5876dd24 1060 struct mutex vram_mutex;
dafc3bd5
CK
1061
1062 /* audio stuff */
1063 struct timer_list audio_timer;
1064 int audio_channels;
1065 int audio_rate;
1066 int audio_bits_per_sample;
1067 uint8_t audio_status_bits;
1068 uint8_t audio_category_code;
6a9ee8af
DA
1069
1070 bool powered_down;
ce8f5370 1071 struct notifier_block acpi_nb;
771fe6b9
JG
1072};
1073
1074int radeon_device_init(struct radeon_device *rdev,
1075 struct drm_device *ddev,
1076 struct pci_dev *pdev,
1077 uint32_t flags);
1078void radeon_device_fini(struct radeon_device *rdev);
1079int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1080
3ce0a23d
JG
1081/* r600 blit */
1082int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
1083void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
1084void r600_kms_blit_copy(struct radeon_device *rdev,
1085 u64 src_gpu_addr, u64 dst_gpu_addr,
1086 int size_bytes);
1087
de1b2898
DA
1088static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
1089{
07bec2df 1090 if (reg < rdev->rmmio_size)
de1b2898
DA
1091 return readl(((void __iomem *)rdev->rmmio) + reg);
1092 else {
1093 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1094 return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1095 }
1096}
1097
1098static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1099{
07bec2df 1100 if (reg < rdev->rmmio_size)
de1b2898
DA
1101 writel(v, ((void __iomem *)rdev->rmmio) + reg);
1102 else {
1103 writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
1104 writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
1105 }
1106}
1107
4c788679
JG
1108/*
1109 * Cast helper
1110 */
1111#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1112
1113/*
1114 * Registers read & write functions.
1115 */
1116#define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
1117#define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
de1b2898 1118#define RREG32(reg) r100_mm_rreg(rdev, (reg))
3ce0a23d 1119#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
de1b2898 1120#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
771fe6b9
JG
1121#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1122#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1123#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1124#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1125#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1126#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1127#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1128#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1129#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1130#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1131#define WREG32_P(reg, val, mask) \
1132 do { \
1133 uint32_t tmp_ = RREG32(reg); \
1134 tmp_ &= (mask); \
1135 tmp_ |= ((val) & ~(mask)); \
1136 WREG32(reg, tmp_); \
1137 } while (0)
1138#define WREG32_PLL_P(reg, val, mask) \
1139 do { \
1140 uint32_t tmp_ = RREG32_PLL(reg); \
1141 tmp_ &= (mask); \
1142 tmp_ |= ((val) & ~(mask)); \
1143 WREG32_PLL(reg, tmp_); \
1144 } while (0)
3ce0a23d 1145#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
771fe6b9 1146
de1b2898
DA
1147/*
1148 * Indirect registers accessor
1149 */
1150static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1151{
1152 uint32_t r;
1153
1154 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1155 r = RREG32(RADEON_PCIE_DATA);
1156 return r;
1157}
1158
1159static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1160{
1161 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1162 WREG32(RADEON_PCIE_DATA, (v));
1163}
1164
771fe6b9
JG
1165void r100_pll_errata_after_index(struct radeon_device *rdev);
1166
1167
1168/*
1169 * ASICs helpers.
1170 */
b995e433
DA
1171#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1172 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1173#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1174 (rdev->family == CHIP_RV200) || \
1175 (rdev->family == CHIP_RS100) || \
1176 (rdev->family == CHIP_RS200) || \
1177 (rdev->family == CHIP_RV250) || \
1178 (rdev->family == CHIP_RV280) || \
1179 (rdev->family == CHIP_RS300))
1180#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1181 (rdev->family == CHIP_RV350) || \
1182 (rdev->family == CHIP_R350) || \
1183 (rdev->family == CHIP_RV380) || \
1184 (rdev->family == CHIP_R420) || \
1185 (rdev->family == CHIP_R423) || \
1186 (rdev->family == CHIP_RV410) || \
1187 (rdev->family == CHIP_RS400) || \
1188 (rdev->family == CHIP_RS480))
1189#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
1190#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1191#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1192#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
771fe6b9
JG
1193
1194/*
1195 * BIOS helpers.
1196 */
1197#define RBIOS8(i) (rdev->bios[i])
1198#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1199#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1200
1201int radeon_combios_init(struct radeon_device *rdev);
1202void radeon_combios_fini(struct radeon_device *rdev);
1203int radeon_atombios_init(struct radeon_device *rdev);
1204void radeon_atombios_fini(struct radeon_device *rdev);
1205
1206
1207/*
1208 * RING helpers.
1209 */
771fe6b9
JG
1210static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
1211{
1212#if DRM_DEBUG_CODE
1213 if (rdev->cp.count_dw <= 0) {
1214 DRM_ERROR("radeon: writting more dword to ring than expected !\n");
1215 }
1216#endif
1217 rdev->cp.ring[rdev->cp.wptr++] = v;
1218 rdev->cp.wptr &= rdev->cp.ptr_mask;
1219 rdev->cp.count_dw--;
1220 rdev->cp.ring_free_dw--;
1221}
1222
1223
1224/*
1225 * ASICs macro.
1226 */
068a117c 1227#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1228#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1229#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1230#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
771fe6b9 1231#define radeon_cs_parse(p) rdev->asic->cs_parse((p))
28d52043 1232#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
225758d8 1233#define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
a2d07b74 1234#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
771fe6b9
JG
1235#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
1236#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
3ce0a23d 1237#define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
771fe6b9 1238#define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
3ce0a23d
JG
1239#define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
1240#define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
771fe6b9
JG
1241#define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
1242#define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
7ed220d7 1243#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
771fe6b9
JG
1244#define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
1245#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
1246#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
1247#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
7433874e 1248#define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
771fe6b9 1249#define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
7433874e 1250#define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
93e7de7b 1251#define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
c836a412 1252#define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
771fe6b9
JG
1253#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
1254#define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
e024e110
DA
1255#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
1256#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
c93bb85b 1257#define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
429770b3
AD
1258#define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
1259#define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
1260#define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
1261#define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
def9ba9c 1262#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a424816f
AD
1263#define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
1264#define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
1265#define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
ce8f5370
AD
1266#define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
1267#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
771fe6b9 1268
6cf8a3f5 1269/* Common functions */
700a0cc0 1270/* AGP */
90aca4d2 1271extern int radeon_gpu_reset(struct radeon_device *rdev);
700a0cc0 1272extern void radeon_agp_disable(struct radeon_device *rdev);
4aac0473 1273extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
82568565 1274extern void radeon_gart_restore(struct radeon_device *rdev);
21f9a437
JG
1275extern int radeon_modeset_init(struct radeon_device *rdev);
1276extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1277extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1278extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1279extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1280extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437
JG
1281extern int radeon_clocks_init(struct radeon_device *rdev);
1282extern void radeon_clocks_fini(struct radeon_device *rdev);
1283extern void radeon_scratch_init(struct radeon_device *rdev);
1284extern void radeon_surface_init(struct radeon_device *rdev);
1285extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1286extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1287extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1288extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1289extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1290extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1291extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1292extern int radeon_resume_kms(struct drm_device *dev);
1293extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
6cf8a3f5 1294
a18d7ea1 1295/* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
225758d8
JG
1296extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
1297extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
9f022ddf 1298
d4550907
JG
1299/* rv200,rv250,rv280 */
1300extern void r200_set_safe_registers(struct radeon_device *rdev);
9f022ddf
JG
1301
1302/* r300,r350,rv350,rv370,rv380 */
1303extern void r300_set_reg_safe(struct radeon_device *rdev);
1304extern void r300_mc_program(struct radeon_device *rdev);
d594e46a 1305extern void r300_mc_init(struct radeon_device *rdev);
ca6ffc64
JG
1306extern void r300_clock_startup(struct radeon_device *rdev);
1307extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473
JG
1308extern int rv370_pcie_gart_init(struct radeon_device *rdev);
1309extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
1310extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
9f022ddf 1311extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
a18d7ea1 1312
905b6822 1313/* r420,r423,rv410 */
21f9a437
JG
1314extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
1315extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
9f022ddf 1316extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
d39c3b89 1317extern void r420_pipes_init(struct radeon_device *rdev);
905b6822 1318
21f9a437 1319/* rv515 */
d39c3b89
JG
1320struct rv515_mc_save {
1321 u32 d1vga_control;
1322 u32 d2vga_control;
1323 u32 vga_render_control;
1324 u32 vga_hdp_control;
1325 u32 d1crtc_control;
1326 u32 d2crtc_control;
1327};
21f9a437 1328extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
d39c3b89
JG
1329extern void rv515_vga_render_disable(struct radeon_device *rdev);
1330extern void rv515_set_safe_registers(struct radeon_device *rdev);
f0ed1f65
JG
1331extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
1332extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
1333extern void rv515_clock_startup(struct radeon_device *rdev);
1334extern void rv515_debugfs(struct radeon_device *rdev);
1335extern int rv515_suspend(struct radeon_device *rdev);
21f9a437 1336
3bc68535
JG
1337/* rs400 */
1338extern int rs400_gart_init(struct radeon_device *rdev);
1339extern int rs400_gart_enable(struct radeon_device *rdev);
1340extern void rs400_gart_adjust_size(struct radeon_device *rdev);
1341extern void rs400_gart_disable(struct radeon_device *rdev);
1342extern void rs400_gart_fini(struct radeon_device *rdev);
1343
1344/* rs600 */
1345extern void rs600_set_safe_registers(struct radeon_device *rdev);
ac447df4
JG
1346extern int rs600_irq_set(struct radeon_device *rdev);
1347extern void rs600_irq_disable(struct radeon_device *rdev);
3bc68535 1348
21f9a437
JG
1349/* rs690, rs740 */
1350extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
1351 struct drm_display_mode *mode1,
1352 struct drm_display_mode *mode2);
1353
1354/* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
d594e46a 1355extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
21f9a437
JG
1356extern bool r600_card_posted(struct radeon_device *rdev);
1357extern void r600_cp_stop(struct radeon_device *rdev);
fe251e2f 1358extern int r600_cp_start(struct radeon_device *rdev);
21f9a437
JG
1359extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
1360extern int r600_cp_resume(struct radeon_device *rdev);
655efd3d 1361extern void r600_cp_fini(struct radeon_device *rdev);
21f9a437 1362extern int r600_count_pipe_bits(uint32_t val);
21f9a437 1363extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
4aac0473 1364extern int r600_pcie_gart_init(struct radeon_device *rdev);
21f9a437
JG
1365extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
1366extern int r600_ib_test(struct radeon_device *rdev);
1367extern int r600_ring_test(struct radeon_device *rdev);
21f9a437 1368extern void r600_wb_fini(struct radeon_device *rdev);
81cc35bf
JG
1369extern int r600_wb_enable(struct radeon_device *rdev);
1370extern void r600_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1371extern void r600_scratch_init(struct radeon_device *rdev);
1372extern int r600_blit_init(struct radeon_device *rdev);
1373extern void r600_blit_fini(struct radeon_device *rdev);
d8f60cfc 1374extern int r600_init_microcode(struct radeon_device *rdev);
a2d07b74 1375extern int r600_asic_reset(struct radeon_device *rdev);
d8f60cfc
AD
1376/* r600 irq */
1377extern int r600_irq_init(struct radeon_device *rdev);
1378extern void r600_irq_fini(struct radeon_device *rdev);
1379extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
1380extern int r600_irq_set(struct radeon_device *rdev);
0c45249f 1381extern void r600_irq_suspend(struct radeon_device *rdev);
45f9a39b
AD
1382extern void r600_disable_interrupts(struct radeon_device *rdev);
1383extern void r600_rlc_stop(struct radeon_device *rdev);
0c45249f 1384/* r600 audio */
dafc3bd5
CK
1385extern int r600_audio_init(struct radeon_device *rdev);
1386extern int r600_audio_tmds_index(struct drm_encoder *encoder);
1387extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
58bd0863
CK
1388extern int r600_audio_channels(struct radeon_device *rdev);
1389extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
1390extern int r600_audio_rate(struct radeon_device *rdev);
1391extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
1392extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
f2594933 1393extern void r600_audio_schedule_polling(struct radeon_device *rdev);
58bd0863
CK
1394extern void r600_audio_enable_polling(struct drm_encoder *encoder);
1395extern void r600_audio_disable_polling(struct drm_encoder *encoder);
dafc3bd5
CK
1396extern void r600_audio_fini(struct radeon_device *rdev);
1397extern void r600_hdmi_init(struct drm_encoder *encoder);
2cd6218c
RM
1398extern void r600_hdmi_enable(struct drm_encoder *encoder);
1399extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5
CK
1400extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1401extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
58bd0863 1402extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
dafc3bd5 1403
fe251e2f
AD
1404extern void r700_cp_stop(struct radeon_device *rdev);
1405extern void r700_cp_fini(struct radeon_device *rdev);
0ca2ab52
AD
1406extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
1407extern int evergreen_irq_set(struct radeon_device *rdev);
fe251e2f 1408
bcc1c2a1
AD
1409/* evergreen */
1410struct evergreen_mc_save {
1411 u32 vga_control[6];
1412 u32 vga_render_control;
1413 u32 vga_hdp_control;
1414 u32 crtc_control[6];
1415};
1416
4c788679
JG
1417#include "radeon_object.h"
1418
771fe6b9 1419#endif
This page took 0.253839 seconds and 5 git commands to generate.