drm/radeon: switch get_gpu_clock() to a callback (v2)
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_H__
29#define __RADEON_H__
30
771fe6b9
JG
31/* TODO: Here are things that needs to be done :
32 * - surface allocator & initializer : (bit like scratch reg) should
33 * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
34 * related to surface
35 * - WB : write back stuff (do it bit like scratch reg things)
36 * - Vblank : look at Jesse's rework and what we should do
37 * - r600/r700: gart & cp
38 * - cs : clean cs ioctl use bitmap & things like that.
39 * - power management stuff
40 * - Barrier in gart code
41 * - Unmappabled vram ?
42 * - TESTING, TESTING, TESTING
43 */
44
d39c3b89
JG
45/* Initialization path:
46 * We expect that acceleration initialization might fail for various
47 * reasons even thought we work hard to make it works on most
48 * configurations. In order to still have a working userspace in such
49 * situation the init path must succeed up to the memory controller
50 * initialization point. Failure before this point are considered as
51 * fatal error. Here is the init callchain :
52 * radeon_device_init perform common structure, mutex initialization
53 * asic_init setup the GPU memory layout and perform all
54 * one time initialization (failure in this
55 * function are considered fatal)
56 * asic_startup setup the GPU acceleration, in order to
57 * follow guideline the first thing this
58 * function should do is setting the GPU
59 * memory controller (only MC setup failure
60 * are considered as fatal)
61 */
62
60063497 63#include <linux/atomic.h>
771fe6b9
JG
64#include <linux/wait.h>
65#include <linux/list.h>
66#include <linux/kref.h>
67
4c788679
JG
68#include <ttm/ttm_bo_api.h>
69#include <ttm/ttm_bo_driver.h>
70#include <ttm/ttm_placement.h>
71#include <ttm/ttm_module.h>
147666fb 72#include <ttm/ttm_execbuf_util.h>
4c788679 73
c2142715 74#include "radeon_family.h"
771fe6b9
JG
75#include "radeon_mode.h"
76#include "radeon_reg.h"
771fe6b9
JG
77
78/*
79 * Modules parameters.
80 */
81extern int radeon_no_wb;
82extern int radeon_modeset;
83extern int radeon_dynclks;
84extern int radeon_r4xx_atom;
85extern int radeon_agpmode;
86extern int radeon_vram_limit;
87extern int radeon_gart_size;
88extern int radeon_benchmarking;
ecc0b326 89extern int radeon_testing;
771fe6b9 90extern int radeon_connector_table;
4ce001ab 91extern int radeon_tv;
dafc3bd5 92extern int radeon_audio;
f46c0120 93extern int radeon_disp_priority;
e2b0a8e1 94extern int radeon_hw_i2c;
d42dd579 95extern int radeon_pcie_gen2;
a18cee15 96extern int radeon_msi;
3368ff0c 97extern int radeon_lockup_timeout;
771fe6b9
JG
98
99/*
100 * Copy from radeon_drv.h so we don't have to include both and have conflicting
101 * symbol;
102 */
bb635567
JG
103#define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
104#define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
e821767b 105/* RADEON_IB_POOL_SIZE must be a power of 2 */
bb635567
JG
106#define RADEON_IB_POOL_SIZE 16
107#define RADEON_DEBUGFS_MAX_COMPONENTS 32
108#define RADEONFB_CONN_LIMIT 4
109#define RADEON_BIOS_NUM_SCRATCH 8
771fe6b9 110
1b37078b 111/* max number of rings */
f60cbd11 112#define RADEON_NUM_RINGS 5
bb635567
JG
113
114/* fence seq are set to this number when signaled */
115#define RADEON_FENCE_SIGNALED_SEQ 0LL
1b37078b
AD
116
117/* internal ring indices */
118/* r1xx+ has gfx CP ring */
bb635567 119#define RADEON_RING_TYPE_GFX_INDEX 0
1b37078b
AD
120
121/* cayman has 2 compute CP rings */
bb635567
JG
122#define CAYMAN_RING_TYPE_CP1_INDEX 1
123#define CAYMAN_RING_TYPE_CP2_INDEX 2
1b37078b 124
4d75658b
AD
125/* R600+ has an async dma ring */
126#define R600_RING_TYPE_DMA_INDEX 3
f60cbd11
AD
127/* cayman add a second async dma ring */
128#define CAYMAN_RING_TYPE_DMA1_INDEX 4
4d75658b 129
721604a1 130/* hardcode those limit for now */
ca19f21e 131#define RADEON_VA_IB_OFFSET (1 << 20)
bb635567
JG
132#define RADEON_VA_RESERVED_SIZE (8 << 20)
133#define RADEON_IB_VM_MAX_SIZE (64 << 10)
721604a1 134
ec46c76d
AD
135/* reset flags */
136#define RADEON_RESET_GFX (1 << 0)
137#define RADEON_RESET_COMPUTE (1 << 1)
138#define RADEON_RESET_DMA (1 << 2)
9ff0744c
AD
139#define RADEON_RESET_CP (1 << 3)
140#define RADEON_RESET_GRBM (1 << 4)
141#define RADEON_RESET_DMA1 (1 << 5)
142#define RADEON_RESET_RLC (1 << 6)
143#define RADEON_RESET_SEM (1 << 7)
144#define RADEON_RESET_IH (1 << 8)
145#define RADEON_RESET_VMC (1 << 9)
146#define RADEON_RESET_MC (1 << 10)
147#define RADEON_RESET_DISPLAY (1 << 11)
ec46c76d 148
771fe6b9
JG
149/*
150 * Errata workarounds.
151 */
152enum radeon_pll_errata {
153 CHIP_ERRATA_R300_CG = 0x00000001,
154 CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
155 CHIP_ERRATA_PLL_DELAY = 0x00000004
156};
157
158
159struct radeon_device;
160
161
162/*
163 * BIOS.
164 */
165bool radeon_get_bios(struct radeon_device *rdev);
166
167/*
3ce0a23d 168 * Dummy page
771fe6b9 169 */
3ce0a23d
JG
170struct radeon_dummy_page {
171 struct page *page;
172 dma_addr_t addr;
173};
174int radeon_dummy_page_init(struct radeon_device *rdev);
175void radeon_dummy_page_fini(struct radeon_device *rdev);
176
771fe6b9 177
3ce0a23d
JG
178/*
179 * Clocks
180 */
771fe6b9
JG
181struct radeon_clock {
182 struct radeon_pll p1pll;
183 struct radeon_pll p2pll;
bcc1c2a1 184 struct radeon_pll dcpll;
771fe6b9
JG
185 struct radeon_pll spll;
186 struct radeon_pll mpll;
187 /* 10 Khz units */
188 uint32_t default_mclk;
189 uint32_t default_sclk;
bcc1c2a1
AD
190 uint32_t default_dispclk;
191 uint32_t dp_extclk;
b20f9bef 192 uint32_t max_pixel_clock;
771fe6b9
JG
193};
194
7433874e
RM
195/*
196 * Power management
197 */
198int radeon_pm_init(struct radeon_device *rdev);
29fb52ca 199void radeon_pm_fini(struct radeon_device *rdev);
c913e23a 200void radeon_pm_compute_clocks(struct radeon_device *rdev);
ce8f5370
AD
201void radeon_pm_suspend(struct radeon_device *rdev);
202void radeon_pm_resume(struct radeon_device *rdev);
56278a8e
AD
203void radeon_combios_get_power_modes(struct radeon_device *rdev);
204void radeon_atombios_get_power_modes(struct radeon_device *rdev);
8a83ec5e 205void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
f892034a 206void rs690_pm_info(struct radeon_device *rdev);
20d391d7
AD
207extern int rv6xx_get_temp(struct radeon_device *rdev);
208extern int rv770_get_temp(struct radeon_device *rdev);
209extern int evergreen_get_temp(struct radeon_device *rdev);
210extern int sumo_get_temp(struct radeon_device *rdev);
1bd47d2e 211extern int si_get_temp(struct radeon_device *rdev);
285484e2
JG
212extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
213 unsigned *bankh, unsigned *mtaspect,
214 unsigned *tile_split);
3ce0a23d 215
771fe6b9
JG
216/*
217 * Fences.
218 */
219struct radeon_fence_driver {
220 uint32_t scratch_reg;
30eb77f4
JG
221 uint64_t gpu_addr;
222 volatile uint32_t *cpu_addr;
68e250b7
CK
223 /* sync_seq is protected by ring emission lock */
224 uint64_t sync_seq[RADEON_NUM_RINGS];
bb635567 225 atomic64_t last_seq;
36abacae 226 unsigned long last_activity;
0a0c7596 227 bool initialized;
771fe6b9
JG
228};
229
230struct radeon_fence {
231 struct radeon_device *rdev;
232 struct kref kref;
771fe6b9 233 /* protected by radeon_fence.lock */
bb635567 234 uint64_t seq;
7465280c 235 /* RB, DMA, etc. */
bb635567 236 unsigned ring;
771fe6b9
JG
237};
238
30eb77f4
JG
239int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
240int radeon_fence_driver_init(struct radeon_device *rdev);
771fe6b9 241void radeon_fence_driver_fini(struct radeon_device *rdev);
76903b96 242void radeon_fence_driver_force_completion(struct radeon_device *rdev);
876dc9f3 243int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
7465280c 244void radeon_fence_process(struct radeon_device *rdev, int ring);
771fe6b9
JG
245bool radeon_fence_signaled(struct radeon_fence *fence);
246int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
8a47cc9e 247int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
5f8f635e 248int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
0085c950
JG
249int radeon_fence_wait_any(struct radeon_device *rdev,
250 struct radeon_fence **fences,
251 bool intr);
771fe6b9
JG
252struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
253void radeon_fence_unref(struct radeon_fence **fence);
3b7a2b24 254unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
68e250b7
CK
255bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
256void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
257static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
258 struct radeon_fence *b)
259{
260 if (!a) {
261 return b;
262 }
263
264 if (!b) {
265 return a;
266 }
267
268 BUG_ON(a->ring != b->ring);
269
270 if (a->seq > b->seq) {
271 return a;
272 } else {
273 return b;
274 }
275}
771fe6b9 276
ee60e29f
CK
277static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
278 struct radeon_fence *b)
279{
280 if (!a) {
281 return false;
282 }
283
284 if (!b) {
285 return true;
286 }
287
288 BUG_ON(a->ring != b->ring);
289
290 return a->seq < b->seq;
291}
292
e024e110
DA
293/*
294 * Tiling registers
295 */
296struct radeon_surface_reg {
4c788679 297 struct radeon_bo *bo;
e024e110
DA
298};
299
300#define RADEON_GEM_MAX_SURFACES 8
771fe6b9
JG
301
302/*
4c788679 303 * TTM.
771fe6b9 304 */
4c788679
JG
305struct radeon_mman {
306 struct ttm_bo_global_ref bo_global_ref;
ba4420c2 307 struct drm_global_reference mem_global_ref;
4c788679 308 struct ttm_bo_device bdev;
0a0c7596
JG
309 bool mem_global_referenced;
310 bool initialized;
4c788679
JG
311};
312
721604a1
JG
313/* bo virtual address in a specific vm */
314struct radeon_bo_va {
e971bd5e 315 /* protected by bo being reserved */
721604a1 316 struct list_head bo_list;
721604a1
JG
317 uint64_t soffset;
318 uint64_t eoffset;
319 uint32_t flags;
320 bool valid;
e971bd5e
CK
321 unsigned ref_count;
322
323 /* protected by vm mutex */
324 struct list_head vm_list;
325
326 /* constant after initialization */
327 struct radeon_vm *vm;
328 struct radeon_bo *bo;
721604a1
JG
329};
330
4c788679
JG
331struct radeon_bo {
332 /* Protected by gem.mutex */
333 struct list_head list;
334 /* Protected by tbo.reserved */
312ea8da
JG
335 u32 placements[3];
336 struct ttm_placement placement;
4c788679
JG
337 struct ttm_buffer_object tbo;
338 struct ttm_bo_kmap_obj kmap;
339 unsigned pin_count;
340 void *kptr;
341 u32 tiling_flags;
342 u32 pitch;
343 int surface_reg;
721604a1
JG
344 /* list of all virtual address to which this bo
345 * is associated to
346 */
347 struct list_head va;
4c788679
JG
348 /* Constant after initialization */
349 struct radeon_device *rdev;
441921d5 350 struct drm_gem_object gem_base;
63bc620b
DA
351
352 struct ttm_bo_kmap_obj dma_buf_vmap;
353 int vmapping_count;
4c788679 354};
7e4d15d9 355#define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
771fe6b9 356
4c788679 357struct radeon_bo_list {
147666fb 358 struct ttm_validate_buffer tv;
4c788679 359 struct radeon_bo *bo;
771fe6b9
JG
360 uint64_t gpu_offset;
361 unsigned rdomain;
362 unsigned wdomain;
4c788679 363 u32 tiling_flags;
771fe6b9
JG
364};
365
b15ba512
JG
366/* sub-allocation manager, it has to be protected by another lock.
367 * By conception this is an helper for other part of the driver
368 * like the indirect buffer or semaphore, which both have their
369 * locking.
370 *
371 * Principe is simple, we keep a list of sub allocation in offset
372 * order (first entry has offset == 0, last entry has the highest
373 * offset).
374 *
375 * When allocating new object we first check if there is room at
376 * the end total_size - (last_object_offset + last_object_size) >=
377 * alloc_size. If so we allocate new object there.
378 *
379 * When there is not enough room at the end, we start waiting for
380 * each sub object until we reach object_offset+object_size >=
381 * alloc_size, this object then become the sub object we return.
382 *
383 * Alignment can't be bigger than page size.
384 *
385 * Hole are not considered for allocation to keep things simple.
386 * Assumption is that there won't be hole (all object on same
387 * alignment).
388 */
389struct radeon_sa_manager {
bfb38d35 390 wait_queue_head_t wq;
b15ba512 391 struct radeon_bo *bo;
c3b7fe8b
CK
392 struct list_head *hole;
393 struct list_head flist[RADEON_NUM_RINGS];
394 struct list_head olist;
b15ba512
JG
395 unsigned size;
396 uint64_t gpu_addr;
397 void *cpu_ptr;
398 uint32_t domain;
399};
400
401struct radeon_sa_bo;
402
403/* sub-allocation buffer */
404struct radeon_sa_bo {
c3b7fe8b
CK
405 struct list_head olist;
406 struct list_head flist;
b15ba512 407 struct radeon_sa_manager *manager;
e6661a96
CK
408 unsigned soffset;
409 unsigned eoffset;
557017a0 410 struct radeon_fence *fence;
b15ba512
JG
411};
412
771fe6b9
JG
413/*
414 * GEM objects.
415 */
416struct radeon_gem {
4c788679 417 struct mutex mutex;
771fe6b9
JG
418 struct list_head objects;
419};
420
421int radeon_gem_init(struct radeon_device *rdev);
422void radeon_gem_fini(struct radeon_device *rdev);
423int radeon_gem_object_create(struct radeon_device *rdev, int size,
4c788679
JG
424 int alignment, int initial_domain,
425 bool discardable, bool kernel,
426 struct drm_gem_object **obj);
771fe6b9 427
ff72145b
DA
428int radeon_mode_dumb_create(struct drm_file *file_priv,
429 struct drm_device *dev,
430 struct drm_mode_create_dumb *args);
431int radeon_mode_dumb_mmap(struct drm_file *filp,
432 struct drm_device *dev,
433 uint32_t handle, uint64_t *offset_p);
434int radeon_mode_dumb_destroy(struct drm_file *file_priv,
435 struct drm_device *dev,
436 uint32_t handle);
771fe6b9 437
c1341e52
JG
438/*
439 * Semaphores.
440 */
c1341e52
JG
441/* everything here is constant */
442struct radeon_semaphore {
a8c05940
JG
443 struct radeon_sa_bo *sa_bo;
444 signed waiters;
c1341e52 445 uint64_t gpu_addr;
c1341e52
JG
446};
447
c1341e52
JG
448int radeon_semaphore_create(struct radeon_device *rdev,
449 struct radeon_semaphore **semaphore);
450void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
451 struct radeon_semaphore *semaphore);
452void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
453 struct radeon_semaphore *semaphore);
8f676c4c
CK
454int radeon_semaphore_sync_rings(struct radeon_device *rdev,
455 struct radeon_semaphore *semaphore,
220907d9 456 int signaler, int waiter);
c1341e52 457void radeon_semaphore_free(struct radeon_device *rdev,
220907d9 458 struct radeon_semaphore **semaphore,
a8c05940 459 struct radeon_fence *fence);
c1341e52 460
771fe6b9
JG
461/*
462 * GART structures, functions & helpers
463 */
464struct radeon_mc;
465
a77f1718 466#define RADEON_GPU_PAGE_SIZE 4096
d594e46a 467#define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
003cefe0 468#define RADEON_GPU_PAGE_SHIFT 12
721604a1 469#define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
a77f1718 470
771fe6b9
JG
471struct radeon_gart {
472 dma_addr_t table_addr;
c9a1be96
JG
473 struct radeon_bo *robj;
474 void *ptr;
771fe6b9
JG
475 unsigned num_gpu_pages;
476 unsigned num_cpu_pages;
477 unsigned table_size;
771fe6b9
JG
478 struct page **pages;
479 dma_addr_t *pages_addr;
480 bool ready;
481};
482
483int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
484void radeon_gart_table_ram_free(struct radeon_device *rdev);
485int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
486void radeon_gart_table_vram_free(struct radeon_device *rdev);
c9a1be96
JG
487int radeon_gart_table_vram_pin(struct radeon_device *rdev);
488void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
771fe6b9
JG
489int radeon_gart_init(struct radeon_device *rdev);
490void radeon_gart_fini(struct radeon_device *rdev);
491void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
492 int pages);
493int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
c39d3516
KRW
494 int pages, struct page **pagelist,
495 dma_addr_t *dma_addr);
c9a1be96 496void radeon_gart_restore(struct radeon_device *rdev);
771fe6b9
JG
497
498
499/*
500 * GPU MC structures, functions & helpers
501 */
502struct radeon_mc {
503 resource_size_t aper_size;
504 resource_size_t aper_base;
505 resource_size_t agp_base;
7a50f01a
DA
506 /* for some chips with <= 32MB we need to lie
507 * about vram size near mc fb location */
3ce0a23d 508 u64 mc_vram_size;
d594e46a 509 u64 visible_vram_size;
3ce0a23d
JG
510 u64 gtt_size;
511 u64 gtt_start;
512 u64 gtt_end;
3ce0a23d
JG
513 u64 vram_start;
514 u64 vram_end;
771fe6b9 515 unsigned vram_width;
3ce0a23d 516 u64 real_vram_size;
771fe6b9
JG
517 int vram_mtrr;
518 bool vram_is_ddr;
d594e46a 519 bool igp_sideport_enabled;
8d369bb1 520 u64 gtt_base_align;
771fe6b9
JG
521};
522
06b6476d
AD
523bool radeon_combios_sideport_present(struct radeon_device *rdev);
524bool radeon_atombios_sideport_present(struct radeon_device *rdev);
771fe6b9
JG
525
526/*
527 * GPU scratch registers structures, functions & helpers
528 */
529struct radeon_scratch {
530 unsigned num_reg;
724c80e1 531 uint32_t reg_base;
771fe6b9
JG
532 bool free[32];
533 uint32_t reg[32];
534};
535
536int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
537void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
538
539
540/*
541 * IRQS.
542 */
6f34be50
AD
543
544struct radeon_unpin_work {
545 struct work_struct work;
546 struct radeon_device *rdev;
547 int crtc_id;
548 struct radeon_fence *fence;
549 struct drm_pending_vblank_event *event;
550 struct radeon_bo *old_rbo;
551 u64 new_crtc_base;
552};
553
554struct r500_irq_stat_regs {
555 u32 disp_int;
f122c610 556 u32 hdmi0_status;
6f34be50
AD
557};
558
559struct r600_irq_stat_regs {
560 u32 disp_int;
561 u32 disp_int_cont;
562 u32 disp_int_cont2;
563 u32 d1grph_int;
564 u32 d2grph_int;
f122c610
AD
565 u32 hdmi0_status;
566 u32 hdmi1_status;
6f34be50
AD
567};
568
569struct evergreen_irq_stat_regs {
570 u32 disp_int;
571 u32 disp_int_cont;
572 u32 disp_int_cont2;
573 u32 disp_int_cont3;
574 u32 disp_int_cont4;
575 u32 disp_int_cont5;
576 u32 d1grph_int;
577 u32 d2grph_int;
578 u32 d3grph_int;
579 u32 d4grph_int;
580 u32 d5grph_int;
581 u32 d6grph_int;
f122c610
AD
582 u32 afmt_status1;
583 u32 afmt_status2;
584 u32 afmt_status3;
585 u32 afmt_status4;
586 u32 afmt_status5;
587 u32 afmt_status6;
6f34be50
AD
588};
589
590union radeon_irq_stat_regs {
591 struct r500_irq_stat_regs r500;
592 struct r600_irq_stat_regs r600;
593 struct evergreen_irq_stat_regs evergreen;
594};
595
54bd5206
IH
596#define RADEON_MAX_HPD_PINS 6
597#define RADEON_MAX_CRTCS 6
f122c610 598#define RADEON_MAX_AFMT_BLOCKS 6
54bd5206 599
771fe6b9 600struct radeon_irq {
fb98257a
CK
601 bool installed;
602 spinlock_t lock;
736fc37f 603 atomic_t ring_int[RADEON_NUM_RINGS];
fb98257a 604 bool crtc_vblank_int[RADEON_MAX_CRTCS];
736fc37f 605 atomic_t pflip[RADEON_MAX_CRTCS];
fb98257a
CK
606 wait_queue_head_t vblank_queue;
607 bool hpd[RADEON_MAX_HPD_PINS];
fb98257a
CK
608 bool afmt[RADEON_MAX_AFMT_BLOCKS];
609 union radeon_irq_stat_regs stat_regs;
771fe6b9
JG
610};
611
612int radeon_irq_kms_init(struct radeon_device *rdev);
613void radeon_irq_kms_fini(struct radeon_device *rdev);
1b37078b
AD
614void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
615void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
6f34be50
AD
616void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
617void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
fb98257a
CK
618void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
619void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
620void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
621void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
771fe6b9
JG
622
623/*
e32eb50d 624 * CP & rings.
771fe6b9 625 */
7465280c 626
771fe6b9 627struct radeon_ib {
68470ae7
JG
628 struct radeon_sa_bo *sa_bo;
629 uint32_t length_dw;
630 uint64_t gpu_addr;
631 uint32_t *ptr;
876dc9f3 632 int ring;
68470ae7 633 struct radeon_fence *fence;
4bf3dd92 634 struct radeon_vm *vm;
68470ae7 635 bool is_const_ib;
220907d9 636 struct radeon_fence *sync_to[RADEON_NUM_RINGS];
68470ae7 637 struct radeon_semaphore *semaphore;
771fe6b9
JG
638};
639
e32eb50d 640struct radeon_ring {
4c788679 641 struct radeon_bo *ring_obj;
771fe6b9
JG
642 volatile uint32_t *ring;
643 unsigned rptr;
5596a9db
CK
644 unsigned rptr_offs;
645 unsigned rptr_reg;
45df6803 646 unsigned rptr_save_reg;
89d35807
AD
647 u64 next_rptr_gpu_addr;
648 volatile u32 *next_rptr_cpu_addr;
771fe6b9
JG
649 unsigned wptr;
650 unsigned wptr_old;
5596a9db 651 unsigned wptr_reg;
771fe6b9
JG
652 unsigned ring_size;
653 unsigned ring_free_dw;
654 int count_dw;
069211e5
CK
655 unsigned long last_activity;
656 unsigned last_rptr;
771fe6b9
JG
657 uint64_t gpu_addr;
658 uint32_t align_mask;
659 uint32_t ptr_mask;
771fe6b9 660 bool ready;
78c5560a
AD
661 u32 ptr_reg_shift;
662 u32 ptr_reg_mask;
663 u32 nop;
8b25ed34 664 u32 idx;
5f0839c1
JG
665 u64 last_semaphore_signal_addr;
666 u64 last_semaphore_wait_addr;
771fe6b9
JG
667};
668
721604a1
JG
669/*
670 * VM
671 */
ee60e29f 672
fa87e62d 673/* maximum number of VMIDs */
ee60e29f
CK
674#define RADEON_NUM_VM 16
675
fa87e62d
DC
676/* defines number of bits in page table versus page directory,
677 * a page is 4KB so we have 12 bits offset, 9 bits in the page
678 * table and the remaining 19 bits are in the page directory */
679#define RADEON_VM_BLOCK_SIZE 9
680
681/* number of entries in page table */
682#define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
683
721604a1
JG
684struct radeon_vm {
685 struct list_head list;
686 struct list_head va;
ee60e29f 687 unsigned id;
90a51a32
CK
688
689 /* contains the page directory */
690 struct radeon_sa_bo *page_directory;
691 uint64_t pd_gpu_addr;
692
693 /* array of page tables, one for each page directory entry */
694 struct radeon_sa_bo **page_tables;
695
721604a1
JG
696 struct mutex mutex;
697 /* last fence for cs using this vm */
698 struct radeon_fence *fence;
9b40e5d8
CK
699 /* last flush or NULL if we still need to flush */
700 struct radeon_fence *last_flush;
721604a1
JG
701};
702
721604a1 703struct radeon_vm_manager {
36ff39c4 704 struct mutex lock;
721604a1 705 struct list_head lru_vm;
ee60e29f 706 struct radeon_fence *active[RADEON_NUM_VM];
721604a1
JG
707 struct radeon_sa_manager sa_manager;
708 uint32_t max_pfn;
721604a1
JG
709 /* number of VMIDs */
710 unsigned nvm;
711 /* vram base address for page table entry */
712 u64 vram_base_offset;
67e915e4
AD
713 /* is vm enabled? */
714 bool enabled;
721604a1
JG
715};
716
717/*
718 * file private structure
719 */
720struct radeon_fpriv {
721 struct radeon_vm vm;
722};
723
d8f60cfc
AD
724/*
725 * R6xx+ IH ring
726 */
727struct r600_ih {
4c788679 728 struct radeon_bo *ring_obj;
d8f60cfc
AD
729 volatile uint32_t *ring;
730 unsigned rptr;
d8f60cfc
AD
731 unsigned ring_size;
732 uint64_t gpu_addr;
d8f60cfc 733 uint32_t ptr_mask;
c20dc369 734 atomic_t lock;
d8f60cfc
AD
735 bool enabled;
736};
737
8eec9d6f
IH
738struct r600_blit_cp_primitives {
739 void (*set_render_target)(struct radeon_device *rdev, int format,
740 int w, int h, u64 gpu_addr);
741 void (*cp_set_surface_sync)(struct radeon_device *rdev,
742 u32 sync_type, u32 size,
743 u64 mc_addr);
744 void (*set_shaders)(struct radeon_device *rdev);
745 void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
746 void (*set_tex_resource)(struct radeon_device *rdev,
747 int format, int w, int h, int pitch,
9bb7703c 748 u64 gpu_addr, u32 size);
8eec9d6f
IH
749 void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
750 int x2, int y2);
751 void (*draw_auto)(struct radeon_device *rdev);
752 void (*set_default_state)(struct radeon_device *rdev);
753};
754
3ce0a23d 755struct r600_blit {
4c788679 756 struct radeon_bo *shader_obj;
8eec9d6f
IH
757 struct r600_blit_cp_primitives primitives;
758 int max_dim;
759 int ring_size_common;
760 int ring_size_per_loop;
3ce0a23d
JG
761 u64 shader_gpu_addr;
762 u32 vs_offset, ps_offset;
763 u32 state_offset;
764 u32 state_len;
3ce0a23d
JG
765};
766
347e7592
AD
767/*
768 * SI RLC stuff
769 */
770struct si_rlc {
771 /* for power gating */
772 struct radeon_bo *save_restore_obj;
773 uint64_t save_restore_gpu_addr;
774 /* for clear state */
775 struct radeon_bo *clear_state_obj;
776 uint64_t clear_state_gpu_addr;
777};
778
69e130a6 779int radeon_ib_get(struct radeon_device *rdev, int ring,
4bf3dd92
CK
780 struct radeon_ib *ib, struct radeon_vm *vm,
781 unsigned size);
f2e39221 782void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
43f1214a 783void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
4ef72566
CK
784int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
785 struct radeon_ib *const_ib);
771fe6b9
JG
786int radeon_ib_pool_init(struct radeon_device *rdev);
787void radeon_ib_pool_fini(struct radeon_device *rdev);
7bd560e8 788int radeon_ib_ring_tests(struct radeon_device *rdev);
771fe6b9 789/* Ring access between begin & end cannot sleep */
89d35807
AD
790bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
791 struct radeon_ring *ring);
e32eb50d
CK
792void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
793int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
794int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
795void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
796void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
d6999bc7 797void radeon_ring_undo(struct radeon_ring *ring);
e32eb50d
CK
798void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
799int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
7b9ef16b 800void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
069211e5
CK
801void radeon_ring_lockup_update(struct radeon_ring *ring);
802bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
55d7c221
CK
803unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
804 uint32_t **data);
805int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
806 unsigned size, uint32_t *data);
e32eb50d 807int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
78c5560a
AD
808 unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
809 u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
e32eb50d 810void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
771fe6b9
JG
811
812
4d75658b
AD
813/* r600 async dma */
814void r600_dma_stop(struct radeon_device *rdev);
815int r600_dma_resume(struct radeon_device *rdev);
816void r600_dma_fini(struct radeon_device *rdev);
817
8c5fd7ef
AD
818void cayman_dma_stop(struct radeon_device *rdev);
819int cayman_dma_resume(struct radeon_device *rdev);
820void cayman_dma_fini(struct radeon_device *rdev);
821
771fe6b9
JG
822/*
823 * CS.
824 */
825struct radeon_cs_reloc {
826 struct drm_gem_object *gobj;
4c788679
JG
827 struct radeon_bo *robj;
828 struct radeon_bo_list lobj;
771fe6b9
JG
829 uint32_t handle;
830 uint32_t flags;
831};
832
833struct radeon_cs_chunk {
834 uint32_t chunk_id;
835 uint32_t length_dw;
721604a1
JG
836 int kpage_idx[2];
837 uint32_t *kpage[2];
771fe6b9 838 uint32_t *kdata;
721604a1
JG
839 void __user *user_ptr;
840 int last_copied_page;
841 int last_page_index;
771fe6b9
JG
842};
843
844struct radeon_cs_parser {
c8c15ff1 845 struct device *dev;
771fe6b9
JG
846 struct radeon_device *rdev;
847 struct drm_file *filp;
848 /* chunks */
849 unsigned nchunks;
850 struct radeon_cs_chunk *chunks;
851 uint64_t *chunks_array;
852 /* IB */
853 unsigned idx;
854 /* relocations */
855 unsigned nrelocs;
856 struct radeon_cs_reloc *relocs;
857 struct radeon_cs_reloc **relocs_ptr;
858 struct list_head validated;
cf4ccd01 859 unsigned dma_reloc_idx;
771fe6b9
JG
860 /* indices of various chunks */
861 int chunk_ib_idx;
862 int chunk_relocs_idx;
721604a1 863 int chunk_flags_idx;
dfcf5f36 864 int chunk_const_ib_idx;
f2e39221
JG
865 struct radeon_ib ib;
866 struct radeon_ib const_ib;
771fe6b9 867 void *track;
3ce0a23d 868 unsigned family;
e70f224c 869 int parser_error;
721604a1
JG
870 u32 cs_flags;
871 u32 ring;
872 s32 priority;
771fe6b9
JG
873};
874
513bcb46 875extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
ce580fab 876extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
513bcb46 877
771fe6b9
JG
878struct radeon_cs_packet {
879 unsigned idx;
880 unsigned type;
881 unsigned reg;
882 unsigned opcode;
883 int count;
884 unsigned one_reg_wr;
885};
886
887typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
888 struct radeon_cs_packet *pkt,
889 unsigned idx, unsigned reg);
890typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
891 struct radeon_cs_packet *pkt);
892
893
894/*
895 * AGP
896 */
897int radeon_agp_init(struct radeon_device *rdev);
0ebf1717 898void radeon_agp_resume(struct radeon_device *rdev);
10b06122 899void radeon_agp_suspend(struct radeon_device *rdev);
771fe6b9
JG
900void radeon_agp_fini(struct radeon_device *rdev);
901
902
903/*
904 * Writeback
905 */
906struct radeon_wb {
4c788679 907 struct radeon_bo *wb_obj;
771fe6b9
JG
908 volatile uint32_t *wb;
909 uint64_t gpu_addr;
724c80e1 910 bool enabled;
d0f8a854 911 bool use_event;
771fe6b9
JG
912};
913
724c80e1 914#define RADEON_WB_SCRATCH_OFFSET 0
89d35807 915#define RADEON_WB_RING0_NEXT_RPTR 256
724c80e1 916#define RADEON_WB_CP_RPTR_OFFSET 1024
0c88a02e
AD
917#define RADEON_WB_CP1_RPTR_OFFSET 1280
918#define RADEON_WB_CP2_RPTR_OFFSET 1536
4d75658b 919#define R600_WB_DMA_RPTR_OFFSET 1792
724c80e1 920#define R600_WB_IH_WPTR_OFFSET 2048
f60cbd11 921#define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
d0f8a854 922#define R600_WB_EVENT_OFFSET 3072
724c80e1 923
c93bb85b
JG
924/**
925 * struct radeon_pm - power management datas
926 * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
927 * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
928 * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
929 * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
930 * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
931 * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
932 * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
933 * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
934 * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
25985edc 935 * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
c93bb85b
JG
936 * @needed_bandwidth: current bandwidth needs
937 *
938 * It keeps track of various data needed to take powermanagement decision.
25985edc 939 * Bandwidth need is used to determine minimun clock of the GPU and memory.
c93bb85b
JG
940 * Equation between gpu/memory clock and available bandwidth is hw dependent
941 * (type of memory, bus size, efficiency, ...)
942 */
ce8f5370
AD
943
944enum radeon_pm_method {
945 PM_METHOD_PROFILE,
946 PM_METHOD_DYNPM,
947};
948
949enum radeon_dynpm_state {
950 DYNPM_STATE_DISABLED,
951 DYNPM_STATE_MINIMUM,
952 DYNPM_STATE_PAUSED,
3f53eb6f
RW
953 DYNPM_STATE_ACTIVE,
954 DYNPM_STATE_SUSPENDED,
c913e23a 955};
ce8f5370
AD
956enum radeon_dynpm_action {
957 DYNPM_ACTION_NONE,
958 DYNPM_ACTION_MINIMUM,
959 DYNPM_ACTION_DOWNCLOCK,
960 DYNPM_ACTION_UPCLOCK,
961 DYNPM_ACTION_DEFAULT
c913e23a 962};
56278a8e
AD
963
964enum radeon_voltage_type {
965 VOLTAGE_NONE = 0,
966 VOLTAGE_GPIO,
967 VOLTAGE_VDDC,
968 VOLTAGE_SW
969};
970
0ec0e74f
AD
971enum radeon_pm_state_type {
972 POWER_STATE_TYPE_DEFAULT,
973 POWER_STATE_TYPE_POWERSAVE,
974 POWER_STATE_TYPE_BATTERY,
975 POWER_STATE_TYPE_BALANCED,
976 POWER_STATE_TYPE_PERFORMANCE,
977};
978
ce8f5370
AD
979enum radeon_pm_profile_type {
980 PM_PROFILE_DEFAULT,
981 PM_PROFILE_AUTO,
982 PM_PROFILE_LOW,
c9e75b21 983 PM_PROFILE_MID,
ce8f5370
AD
984 PM_PROFILE_HIGH,
985};
986
987#define PM_PROFILE_DEFAULT_IDX 0
988#define PM_PROFILE_LOW_SH_IDX 1
c9e75b21
AD
989#define PM_PROFILE_MID_SH_IDX 2
990#define PM_PROFILE_HIGH_SH_IDX 3
991#define PM_PROFILE_LOW_MH_IDX 4
992#define PM_PROFILE_MID_MH_IDX 5
993#define PM_PROFILE_HIGH_MH_IDX 6
994#define PM_PROFILE_MAX 7
ce8f5370
AD
995
996struct radeon_pm_profile {
997 int dpms_off_ps_idx;
998 int dpms_on_ps_idx;
999 int dpms_off_cm_idx;
1000 int dpms_on_cm_idx;
516d0e46
AD
1001};
1002
21a8122a
AD
1003enum radeon_int_thermal_type {
1004 THERMAL_TYPE_NONE,
1005 THERMAL_TYPE_RV6XX,
1006 THERMAL_TYPE_RV770,
1007 THERMAL_TYPE_EVERGREEN,
e33df25f 1008 THERMAL_TYPE_SUMO,
4fddba1f 1009 THERMAL_TYPE_NI,
14607d08 1010 THERMAL_TYPE_SI,
21a8122a
AD
1011};
1012
56278a8e
AD
1013struct radeon_voltage {
1014 enum radeon_voltage_type type;
1015 /* gpio voltage */
1016 struct radeon_gpio_rec gpio;
1017 u32 delay; /* delay in usec from voltage drop to sclk change */
1018 bool active_high; /* voltage drop is active when bit is high */
1019 /* VDDC voltage */
1020 u8 vddc_id; /* index into vddc voltage table */
1021 u8 vddci_id; /* index into vddci voltage table */
1022 bool vddci_enabled;
1023 /* r6xx+ sw */
2feea49a
AD
1024 u16 voltage;
1025 /* evergreen+ vddci */
1026 u16 vddci;
56278a8e
AD
1027};
1028
d7311171
AD
1029/* clock mode flags */
1030#define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
1031
56278a8e
AD
1032struct radeon_pm_clock_info {
1033 /* memory clock */
1034 u32 mclk;
1035 /* engine clock */
1036 u32 sclk;
1037 /* voltage info */
1038 struct radeon_voltage voltage;
d7311171 1039 /* standardized clock flags */
56278a8e
AD
1040 u32 flags;
1041};
1042
a48b9b4e 1043/* state flags */
d7311171 1044#define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
a48b9b4e 1045
56278a8e 1046struct radeon_power_state {
0ec0e74f 1047 enum radeon_pm_state_type type;
8f3f1c9a 1048 struct radeon_pm_clock_info *clock_info;
56278a8e
AD
1049 /* number of valid clock modes in this power state */
1050 int num_clock_modes;
56278a8e 1051 struct radeon_pm_clock_info *default_clock_mode;
a48b9b4e
AD
1052 /* standardized state flags */
1053 u32 flags;
79daedc9
AD
1054 u32 misc; /* vbios specific flags */
1055 u32 misc2; /* vbios specific flags */
1056 int pcie_lanes; /* pcie lanes */
56278a8e
AD
1057};
1058
27459324
RM
1059/*
1060 * Some modes are overclocked by very low value, accept them
1061 */
1062#define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
1063
c93bb85b 1064struct radeon_pm {
c913e23a 1065 struct mutex mutex;
db7fce39
CK
1066 /* write locked while reprogramming mclk */
1067 struct rw_semaphore mclk_lock;
a48b9b4e
AD
1068 u32 active_crtcs;
1069 int active_crtc_count;
c913e23a 1070 int req_vblank;
839461d3 1071 bool vblank_sync;
c93bb85b
JG
1072 fixed20_12 max_bandwidth;
1073 fixed20_12 igp_sideport_mclk;
1074 fixed20_12 igp_system_mclk;
1075 fixed20_12 igp_ht_link_clk;
1076 fixed20_12 igp_ht_link_width;
1077 fixed20_12 k8_bandwidth;
1078 fixed20_12 sideport_bandwidth;
1079 fixed20_12 ht_bandwidth;
1080 fixed20_12 core_bandwidth;
1081 fixed20_12 sclk;
f47299c5 1082 fixed20_12 mclk;
c93bb85b 1083 fixed20_12 needed_bandwidth;
0975b162 1084 struct radeon_power_state *power_state;
56278a8e
AD
1085 /* number of valid power states */
1086 int num_power_states;
a48b9b4e
AD
1087 int current_power_state_index;
1088 int current_clock_mode_index;
1089 int requested_power_state_index;
1090 int requested_clock_mode_index;
1091 int default_power_state_index;
1092 u32 current_sclk;
1093 u32 current_mclk;
2feea49a
AD
1094 u16 current_vddc;
1095 u16 current_vddci;
9ace9f7b
AD
1096 u32 default_sclk;
1097 u32 default_mclk;
2feea49a
AD
1098 u16 default_vddc;
1099 u16 default_vddci;
29fb52ca 1100 struct radeon_i2c_chan *i2c_bus;
ce8f5370
AD
1101 /* selected pm method */
1102 enum radeon_pm_method pm_method;
1103 /* dynpm power management */
1104 struct delayed_work dynpm_idle_work;
1105 enum radeon_dynpm_state dynpm_state;
1106 enum radeon_dynpm_action dynpm_planned_action;
1107 unsigned long dynpm_action_timeout;
1108 bool dynpm_can_upclock;
1109 bool dynpm_can_downclock;
1110 /* profile-based power management */
1111 enum radeon_pm_profile_type profile;
1112 int profile_index;
1113 struct radeon_pm_profile profiles[PM_PROFILE_MAX];
21a8122a
AD
1114 /* internal thermal controller on rv6xx+ */
1115 enum radeon_int_thermal_type int_thermal_type;
1116 struct device *int_hwmon_dev;
c93bb85b
JG
1117};
1118
a4c9e2ee
AD
1119int radeon_pm_get_type_index(struct radeon_device *rdev,
1120 enum radeon_pm_state_type ps_type,
1121 int instance);
771fe6b9 1122
a92553ab 1123struct r600_audio {
a92553ab
RM
1124 int channels;
1125 int rate;
1126 int bits_per_sample;
1127 u8 status_bits;
1128 u8 category_code;
1129};
1130
771fe6b9
JG
1131/*
1132 * Benchmarking
1133 */
638dd7db 1134void radeon_benchmark(struct radeon_device *rdev, int test_number);
771fe6b9
JG
1135
1136
ecc0b326
MD
1137/*
1138 * Testing
1139 */
1140void radeon_test_moves(struct radeon_device *rdev);
60a7e396 1141void radeon_test_ring_sync(struct radeon_device *rdev,
e32eb50d
CK
1142 struct radeon_ring *cpA,
1143 struct radeon_ring *cpB);
60a7e396 1144void radeon_test_syncing(struct radeon_device *rdev);
ecc0b326
MD
1145
1146
771fe6b9
JG
1147/*
1148 * Debugfs
1149 */
4d8bf9ae
CK
1150struct radeon_debugfs {
1151 struct drm_info_list *files;
1152 unsigned num_files;
1153};
1154
771fe6b9
JG
1155int radeon_debugfs_add_files(struct radeon_device *rdev,
1156 struct drm_info_list *files,
1157 unsigned nfiles);
1158int radeon_debugfs_fence_init(struct radeon_device *rdev);
771fe6b9
JG
1159
1160
1161/*
1162 * ASIC specific functions.
1163 */
1164struct radeon_asic {
068a117c 1165 int (*init)(struct radeon_device *rdev);
3ce0a23d
JG
1166 void (*fini)(struct radeon_device *rdev);
1167 int (*resume)(struct radeon_device *rdev);
1168 int (*suspend)(struct radeon_device *rdev);
28d52043 1169 void (*vga_set_state)(struct radeon_device *rdev, bool state);
a2d07b74 1170 int (*asic_reset)(struct radeon_device *rdev);
54e88e06
AD
1171 /* ioctl hw specific callback. Some hw might want to perform special
1172 * operation on specific ioctl. For instance on wait idle some hw
1173 * might want to perform and HDP flush through MMIO as it seems that
1174 * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
1175 * through ring.
1176 */
1177 void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
1178 /* check if 3D engine is idle */
1179 bool (*gui_idle)(struct radeon_device *rdev);
1180 /* wait for mc_idle */
1181 int (*mc_wait_for_idle)(struct radeon_device *rdev);
454d2e2a
AD
1182 /* get the reference clock */
1183 u32 (*get_xclk)(struct radeon_device *rdev);
d0418894
AD
1184 /* get the gpu clock counter */
1185 uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
54e88e06 1186 /* gart */
c5b3b850
AD
1187 struct {
1188 void (*tlb_flush)(struct radeon_device *rdev);
1189 int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
1190 } gart;
05b07147
CK
1191 struct {
1192 int (*init)(struct radeon_device *rdev);
1193 void (*fini)(struct radeon_device *rdev);
2a6f1abb
CK
1194
1195 u32 pt_ring_index;
43f1214a
AD
1196 void (*set_page)(struct radeon_device *rdev,
1197 struct radeon_ib *ib,
1198 uint64_t pe,
dce34bfd
CK
1199 uint64_t addr, unsigned count,
1200 uint32_t incr, uint32_t flags);
05b07147 1201 } vm;
54e88e06 1202 /* ring specific callbacks */
4c87bc26
CK
1203 struct {
1204 void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
721604a1 1205 int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
4c87bc26 1206 void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
e32eb50d 1207 void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
4c87bc26 1208 struct radeon_semaphore *semaphore, bool emit_wait);
eb0c19c5 1209 int (*cs_parse)(struct radeon_cs_parser *p);
f712812e
AD
1210 void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
1211 int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
1212 int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
312c4a8c 1213 bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
498522b4 1214 void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
4c87bc26 1215 } ring[RADEON_NUM_RINGS];
54e88e06 1216 /* irqs */
b35ea4ab
AD
1217 struct {
1218 int (*set)(struct radeon_device *rdev);
1219 int (*process)(struct radeon_device *rdev);
1220 } irq;
54e88e06 1221 /* displays */
c79a49ca
AD
1222 struct {
1223 /* display watermarks */
1224 void (*bandwidth_update)(struct radeon_device *rdev);
1225 /* get frame count */
1226 u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
1227 /* wait for vblank */
1228 void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
37e9b6a6
AD
1229 /* set backlight level */
1230 void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d
AD
1231 /* get backlight level */
1232 u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
c79a49ca 1233 } display;
54e88e06 1234 /* copy functions for bo handling */
27cd7769
AD
1235 struct {
1236 int (*blit)(struct radeon_device *rdev,
1237 uint64_t src_offset,
1238 uint64_t dst_offset,
1239 unsigned num_gpu_pages,
876dc9f3 1240 struct radeon_fence **fence);
27cd7769
AD
1241 u32 blit_ring_index;
1242 int (*dma)(struct radeon_device *rdev,
1243 uint64_t src_offset,
1244 uint64_t dst_offset,
1245 unsigned num_gpu_pages,
876dc9f3 1246 struct radeon_fence **fence);
27cd7769
AD
1247 u32 dma_ring_index;
1248 /* method used for bo copy */
1249 int (*copy)(struct radeon_device *rdev,
1250 uint64_t src_offset,
1251 uint64_t dst_offset,
1252 unsigned num_gpu_pages,
876dc9f3 1253 struct radeon_fence **fence);
27cd7769
AD
1254 /* ring used for bo copies */
1255 u32 copy_ring_index;
1256 } copy;
54e88e06 1257 /* surfaces */
9e6f3d02
AD
1258 struct {
1259 int (*set_reg)(struct radeon_device *rdev, int reg,
1260 uint32_t tiling_flags, uint32_t pitch,
1261 uint32_t offset, uint32_t obj_size);
1262 void (*clear_reg)(struct radeon_device *rdev, int reg);
1263 } surface;
54e88e06 1264 /* hotplug detect */
901ea57d
AD
1265 struct {
1266 void (*init)(struct radeon_device *rdev);
1267 void (*fini)(struct radeon_device *rdev);
1268 bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1269 void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
1270 } hpd;
ce8f5370 1271 /* power management */
a02fa397
AD
1272 struct {
1273 void (*misc)(struct radeon_device *rdev);
1274 void (*prepare)(struct radeon_device *rdev);
1275 void (*finish)(struct radeon_device *rdev);
1276 void (*init_profile)(struct radeon_device *rdev);
1277 void (*get_dynpm_state)(struct radeon_device *rdev);
798bcf73
AD
1278 uint32_t (*get_engine_clock)(struct radeon_device *rdev);
1279 void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
1280 uint32_t (*get_memory_clock)(struct radeon_device *rdev);
1281 void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
1282 int (*get_pcie_lanes)(struct radeon_device *rdev);
1283 void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
1284 void (*set_clock_gating)(struct radeon_device *rdev, int enable);
a02fa397 1285 } pm;
6f34be50 1286 /* pageflipping */
0f9e006c
AD
1287 struct {
1288 void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
1289 u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
1290 void (*post_page_flip)(struct radeon_device *rdev, int crtc);
1291 } pflip;
771fe6b9
JG
1292};
1293
21f9a437
JG
1294/*
1295 * Asic structures
1296 */
551ebd83 1297struct r100_asic {
225758d8
JG
1298 const unsigned *reg_safe_bm;
1299 unsigned reg_safe_bm_size;
1300 u32 hdp_cntl;
551ebd83
DA
1301};
1302
21f9a437 1303struct r300_asic {
225758d8
JG
1304 const unsigned *reg_safe_bm;
1305 unsigned reg_safe_bm_size;
1306 u32 resync_scratch;
1307 u32 hdp_cntl;
21f9a437
JG
1308};
1309
1310struct r600_asic {
225758d8
JG
1311 unsigned max_pipes;
1312 unsigned max_tile_pipes;
1313 unsigned max_simds;
1314 unsigned max_backends;
1315 unsigned max_gprs;
1316 unsigned max_threads;
1317 unsigned max_stack_entries;
1318 unsigned max_hw_contexts;
1319 unsigned max_gs_threads;
1320 unsigned sx_max_export_size;
1321 unsigned sx_max_export_pos_size;
1322 unsigned sx_max_export_smx_size;
1323 unsigned sq_num_cf_insts;
1324 unsigned tiling_nbanks;
1325 unsigned tiling_npipes;
1326 unsigned tiling_group_size;
e7aeeba6 1327 unsigned tile_config;
e55b9422 1328 unsigned backend_map;
21f9a437
JG
1329};
1330
1331struct rv770_asic {
225758d8
JG
1332 unsigned max_pipes;
1333 unsigned max_tile_pipes;
1334 unsigned max_simds;
1335 unsigned max_backends;
1336 unsigned max_gprs;
1337 unsigned max_threads;
1338 unsigned max_stack_entries;
1339 unsigned max_hw_contexts;
1340 unsigned max_gs_threads;
1341 unsigned sx_max_export_size;
1342 unsigned sx_max_export_pos_size;
1343 unsigned sx_max_export_smx_size;
1344 unsigned sq_num_cf_insts;
1345 unsigned sx_num_of_sets;
1346 unsigned sc_prim_fifo_size;
1347 unsigned sc_hiz_tile_fifo_size;
1348 unsigned sc_earlyz_tile_fifo_fize;
1349 unsigned tiling_nbanks;
1350 unsigned tiling_npipes;
1351 unsigned tiling_group_size;
e7aeeba6 1352 unsigned tile_config;
e55b9422 1353 unsigned backend_map;
21f9a437
JG
1354};
1355
32fcdbf4
AD
1356struct evergreen_asic {
1357 unsigned num_ses;
1358 unsigned max_pipes;
1359 unsigned max_tile_pipes;
1360 unsigned max_simds;
1361 unsigned max_backends;
1362 unsigned max_gprs;
1363 unsigned max_threads;
1364 unsigned max_stack_entries;
1365 unsigned max_hw_contexts;
1366 unsigned max_gs_threads;
1367 unsigned sx_max_export_size;
1368 unsigned sx_max_export_pos_size;
1369 unsigned sx_max_export_smx_size;
1370 unsigned sq_num_cf_insts;
1371 unsigned sx_num_of_sets;
1372 unsigned sc_prim_fifo_size;
1373 unsigned sc_hiz_tile_fifo_size;
1374 unsigned sc_earlyz_tile_fifo_size;
1375 unsigned tiling_nbanks;
1376 unsigned tiling_npipes;
1377 unsigned tiling_group_size;
e7aeeba6 1378 unsigned tile_config;
e55b9422 1379 unsigned backend_map;
32fcdbf4
AD
1380};
1381
fecf1d07
AD
1382struct cayman_asic {
1383 unsigned max_shader_engines;
1384 unsigned max_pipes_per_simd;
1385 unsigned max_tile_pipes;
1386 unsigned max_simds_per_se;
1387 unsigned max_backends_per_se;
1388 unsigned max_texture_channel_caches;
1389 unsigned max_gprs;
1390 unsigned max_threads;
1391 unsigned max_gs_threads;
1392 unsigned max_stack_entries;
1393 unsigned sx_num_of_sets;
1394 unsigned sx_max_export_size;
1395 unsigned sx_max_export_pos_size;
1396 unsigned sx_max_export_smx_size;
1397 unsigned max_hw_contexts;
1398 unsigned sq_num_cf_insts;
1399 unsigned sc_prim_fifo_size;
1400 unsigned sc_hiz_tile_fifo_size;
1401 unsigned sc_earlyz_tile_fifo_size;
1402
1403 unsigned num_shader_engines;
1404 unsigned num_shader_pipes_per_simd;
1405 unsigned num_tile_pipes;
1406 unsigned num_simds_per_se;
1407 unsigned num_backends_per_se;
1408 unsigned backend_disable_mask_per_asic;
1409 unsigned backend_map;
1410 unsigned num_texture_channel_caches;
1411 unsigned mem_max_burst_length_bytes;
1412 unsigned mem_row_size_in_kb;
1413 unsigned shader_engine_tile_size;
1414 unsigned num_gpus;
1415 unsigned multi_gpu_tile_size;
1416
1417 unsigned tile_config;
fecf1d07
AD
1418};
1419
0a96d72b
AD
1420struct si_asic {
1421 unsigned max_shader_engines;
0a96d72b 1422 unsigned max_tile_pipes;
1a8ca750
AD
1423 unsigned max_cu_per_sh;
1424 unsigned max_sh_per_se;
0a96d72b
AD
1425 unsigned max_backends_per_se;
1426 unsigned max_texture_channel_caches;
1427 unsigned max_gprs;
1428 unsigned max_gs_threads;
1429 unsigned max_hw_contexts;
1430 unsigned sc_prim_fifo_size_frontend;
1431 unsigned sc_prim_fifo_size_backend;
1432 unsigned sc_hiz_tile_fifo_size;
1433 unsigned sc_earlyz_tile_fifo_size;
1434
0a96d72b
AD
1435 unsigned num_tile_pipes;
1436 unsigned num_backends_per_se;
1437 unsigned backend_disable_mask_per_asic;
1438 unsigned backend_map;
1439 unsigned num_texture_channel_caches;
1440 unsigned mem_max_burst_length_bytes;
1441 unsigned mem_row_size_in_kb;
1442 unsigned shader_engine_tile_size;
1443 unsigned num_gpus;
1444 unsigned multi_gpu_tile_size;
1445
1446 unsigned tile_config;
0a96d72b
AD
1447};
1448
068a117c
JG
1449union radeon_asic_config {
1450 struct r300_asic r300;
551ebd83 1451 struct r100_asic r100;
3ce0a23d
JG
1452 struct r600_asic r600;
1453 struct rv770_asic rv770;
32fcdbf4 1454 struct evergreen_asic evergreen;
fecf1d07 1455 struct cayman_asic cayman;
0a96d72b 1456 struct si_asic si;
068a117c
JG
1457};
1458
0a10c851
DV
1459/*
1460 * asic initizalization from radeon_asic.c
1461 */
1462void radeon_agp_disable(struct radeon_device *rdev);
1463int radeon_asic_init(struct radeon_device *rdev);
1464
771fe6b9
JG
1465
1466/*
1467 * IOCTL.
1468 */
1469int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
1470 struct drm_file *filp);
1471int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
1472 struct drm_file *filp);
1473int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
1474 struct drm_file *file_priv);
1475int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
1476 struct drm_file *file_priv);
1477int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1478 struct drm_file *file_priv);
1479int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
1480 struct drm_file *file_priv);
1481int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1482 struct drm_file *filp);
1483int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
1484 struct drm_file *filp);
1485int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
1486 struct drm_file *filp);
1487int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1488 struct drm_file *filp);
721604a1
JG
1489int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
1490 struct drm_file *filp);
771fe6b9 1491int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
e024e110
DA
1492int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
1493 struct drm_file *filp);
1494int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
1495 struct drm_file *filp);
771fe6b9 1496
16cdf04d
AD
1497/* VRAM scratch page for HDP bug, default vram page */
1498struct r600_vram_scratch {
87cbf8f2
AD
1499 struct radeon_bo *robj;
1500 volatile uint32_t *ptr;
16cdf04d 1501 u64 gpu_addr;
87cbf8f2 1502};
771fe6b9 1503
fd64ca8a
LT
1504/*
1505 * ACPI
1506 */
1507struct radeon_atif_notification_cfg {
1508 bool enabled;
1509 int command_code;
1510};
1511
1512struct radeon_atif_notifications {
1513 bool display_switch;
1514 bool expansion_mode_change;
1515 bool thermal_state;
1516 bool forced_power_state;
1517 bool system_power_state;
1518 bool display_conf_change;
1519 bool px_gfx_switch;
1520 bool brightness_change;
1521 bool dgpu_display_event;
1522};
1523
1524struct radeon_atif_functions {
1525 bool system_params;
1526 bool sbios_requests;
1527 bool select_active_disp;
1528 bool lid_state;
1529 bool get_tv_standard;
1530 bool set_tv_standard;
1531 bool get_panel_expansion_mode;
1532 bool set_panel_expansion_mode;
1533 bool temperature_change;
1534 bool graphics_device_types;
1535};
1536
1537struct radeon_atif {
1538 struct radeon_atif_notifications notifications;
1539 struct radeon_atif_functions functions;
1540 struct radeon_atif_notification_cfg notification_cfg;
37e9b6a6 1541 struct radeon_encoder *encoder_for_bl;
fd64ca8a 1542};
7a1619b9 1543
e3a15920
AD
1544struct radeon_atcs_functions {
1545 bool get_ext_state;
1546 bool pcie_perf_req;
1547 bool pcie_dev_rdy;
1548 bool pcie_bus_width;
1549};
1550
1551struct radeon_atcs {
1552 struct radeon_atcs_functions functions;
1553};
1554
771fe6b9
JG
1555/*
1556 * Core structure, functions and helpers.
1557 */
1558typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
1559typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
1560
1561struct radeon_device {
9f022ddf 1562 struct device *dev;
771fe6b9
JG
1563 struct drm_device *ddev;
1564 struct pci_dev *pdev;
dee53e7f 1565 struct rw_semaphore exclusive_lock;
771fe6b9 1566 /* ASIC */
068a117c 1567 union radeon_asic_config config;
771fe6b9
JG
1568 enum radeon_family family;
1569 unsigned long flags;
1570 int usec_timeout;
1571 enum radeon_pll_errata pll_errata;
1572 int num_gb_pipes;
f779b3e5 1573 int num_z_pipes;
771fe6b9
JG
1574 int disp_priority;
1575 /* BIOS */
1576 uint8_t *bios;
1577 bool is_atom_bios;
1578 uint16_t bios_header_start;
4c788679 1579 struct radeon_bo *stollen_vga_memory;
771fe6b9 1580 /* Register mmio */
4c9bc75c
DA
1581 resource_size_t rmmio_base;
1582 resource_size_t rmmio_size;
2c385151
DV
1583 /* protects concurrent MM_INDEX/DATA based register access */
1584 spinlock_t mmio_idx_lock;
a0533fbf 1585 void __iomem *rmmio;
771fe6b9
JG
1586 radeon_rreg_t mc_rreg;
1587 radeon_wreg_t mc_wreg;
1588 radeon_rreg_t pll_rreg;
1589 radeon_wreg_t pll_wreg;
de1b2898 1590 uint32_t pcie_reg_mask;
771fe6b9
JG
1591 radeon_rreg_t pciep_rreg;
1592 radeon_wreg_t pciep_wreg;
351a52a2
AD
1593 /* io port */
1594 void __iomem *rio_mem;
1595 resource_size_t rio_mem_size;
771fe6b9
JG
1596 struct radeon_clock clock;
1597 struct radeon_mc mc;
1598 struct radeon_gart gart;
1599 struct radeon_mode_info mode_info;
1600 struct radeon_scratch scratch;
1601 struct radeon_mman mman;
7465280c 1602 struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
0085c950 1603 wait_queue_head_t fence_queue;
d6999bc7 1604 struct mutex ring_lock;
e32eb50d 1605 struct radeon_ring ring[RADEON_NUM_RINGS];
c507f7ef
JG
1606 bool ib_pool_ready;
1607 struct radeon_sa_manager ring_tmp_bo;
771fe6b9
JG
1608 struct radeon_irq irq;
1609 struct radeon_asic *asic;
1610 struct radeon_gem gem;
c93bb85b 1611 struct radeon_pm pm;
f657c2a7 1612 uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
771fe6b9 1613 struct radeon_wb wb;
3ce0a23d 1614 struct radeon_dummy_page dummy_page;
771fe6b9
JG
1615 bool shutdown;
1616 bool suspend;
ad49f501 1617 bool need_dma32;
733289c2 1618 bool accel_working;
e024e110 1619 struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
3ce0a23d
JG
1620 const struct firmware *me_fw; /* all family ME firmware */
1621 const struct firmware *pfp_fw; /* r6/700 PFP firmware */
d8f60cfc 1622 const struct firmware *rlc_fw; /* r6/700 RLC firmware */
0af62b01 1623 const struct firmware *mc_fw; /* NI MC firmware */
0f0de06c 1624 const struct firmware *ce_fw; /* SI CE firmware */
3ce0a23d 1625 struct r600_blit r600_blit;
16cdf04d 1626 struct r600_vram_scratch vram_scratch;
3e5cb98d 1627 int msi_enabled; /* msi enabled */
d8f60cfc 1628 struct r600_ih ih; /* r6/700 interrupt ring */
347e7592 1629 struct si_rlc rlc;
d4877cf2 1630 struct work_struct hotplug_work;
f122c610 1631 struct work_struct audio_work;
18917b60 1632 int num_crtc; /* number of crtcs */
40bacf16 1633 struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
3299de95
RM
1634 bool audio_enabled;
1635 struct r600_audio audio_status; /* audio stuff */
ce8f5370 1636 struct notifier_block acpi_nb;
9eba4a93 1637 /* only one userspace can use Hyperz features or CMASK at a time */
ab9e1f59 1638 struct drm_file *hyperz_filp;
9eba4a93 1639 struct drm_file *cmask_filp;
f376b94f
AD
1640 /* i2c buses */
1641 struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
4d8bf9ae
CK
1642 /* debugfs */
1643 struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
1644 unsigned debugfs_count;
721604a1
JG
1645 /* virtual memory */
1646 struct radeon_vm_manager vm_manager;
6759a0a7 1647 struct mutex gpu_clock_mutex;
fd64ca8a
LT
1648 /* ACPI interface */
1649 struct radeon_atif atif;
e3a15920 1650 struct radeon_atcs atcs;
771fe6b9
JG
1651};
1652
1653int radeon_device_init(struct radeon_device *rdev,
1654 struct drm_device *ddev,
1655 struct pci_dev *pdev,
1656 uint32_t flags);
1657void radeon_device_fini(struct radeon_device *rdev);
1658int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
1659
2ef9bdfe
DV
1660uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
1661 bool always_indirect);
1662void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
1663 bool always_indirect);
6fcbef7a
AK
1664u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
1665void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
351a52a2 1666
4c788679
JG
1667/*
1668 * Cast helper
1669 */
1670#define to_radeon_fence(p) ((struct radeon_fence *)(p))
771fe6b9
JG
1671
1672/*
1673 * Registers read & write functions.
1674 */
a0533fbf
BH
1675#define RREG8(reg) readb((rdev->rmmio) + (reg))
1676#define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
1677#define RREG16(reg) readw((rdev->rmmio) + (reg))
1678#define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
2ef9bdfe
DV
1679#define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
1680#define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
1681#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
1682#define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
1683#define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
771fe6b9
JG
1684#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1685#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1686#define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
1687#define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
1688#define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
1689#define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
de1b2898
DA
1690#define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
1691#define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
aa5120d2
RM
1692#define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
1693#define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
771fe6b9
JG
1694#define WREG32_P(reg, val, mask) \
1695 do { \
1696 uint32_t tmp_ = RREG32(reg); \
1697 tmp_ &= (mask); \
1698 tmp_ |= ((val) & ~(mask)); \
1699 WREG32(reg, tmp_); \
1700 } while (0)
1701#define WREG32_PLL_P(reg, val, mask) \
1702 do { \
1703 uint32_t tmp_ = RREG32_PLL(reg); \
1704 tmp_ &= (mask); \
1705 tmp_ |= ((val) & ~(mask)); \
1706 WREG32_PLL(reg, tmp_); \
1707 } while (0)
2ef9bdfe 1708#define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
351a52a2
AD
1709#define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
1710#define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
771fe6b9 1711
de1b2898
DA
1712/*
1713 * Indirect registers accessor
1714 */
1715static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
1716{
1717 uint32_t r;
1718
1719 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1720 r = RREG32(RADEON_PCIE_DATA);
1721 return r;
1722}
1723
1724static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
1725{
1726 WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
1727 WREG32(RADEON_PCIE_DATA, (v));
1728}
1729
771fe6b9
JG
1730void r100_pll_errata_after_index(struct radeon_device *rdev);
1731
1732
1733/*
1734 * ASICs helpers.
1735 */
b995e433
DA
1736#define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
1737 (rdev->pdev->device == 0x5969))
771fe6b9
JG
1738#define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
1739 (rdev->family == CHIP_RV200) || \
1740 (rdev->family == CHIP_RS100) || \
1741 (rdev->family == CHIP_RS200) || \
1742 (rdev->family == CHIP_RV250) || \
1743 (rdev->family == CHIP_RV280) || \
1744 (rdev->family == CHIP_RS300))
1745#define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
1746 (rdev->family == CHIP_RV350) || \
1747 (rdev->family == CHIP_R350) || \
1748 (rdev->family == CHIP_RV380) || \
1749 (rdev->family == CHIP_R420) || \
1750 (rdev->family == CHIP_R423) || \
1751 (rdev->family == CHIP_RV410) || \
1752 (rdev->family == CHIP_RS400) || \
1753 (rdev->family == CHIP_RS480))
3313e3d4
AD
1754#define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
1755 (rdev->ddev->pdev->device == 0x9443) || \
1756 (rdev->ddev->pdev->device == 0x944B) || \
1757 (rdev->ddev->pdev->device == 0x9506) || \
1758 (rdev->ddev->pdev->device == 0x9509) || \
1759 (rdev->ddev->pdev->device == 0x950F) || \
1760 (rdev->ddev->pdev->device == 0x689C) || \
1761 (rdev->ddev->pdev->device == 0x689D))
771fe6b9 1762#define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
99999aaa
AD
1763#define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
1764 (rdev->family == CHIP_RS690) || \
1765 (rdev->family == CHIP_RS740) || \
1766 (rdev->family >= CHIP_R600))
771fe6b9
JG
1767#define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
1768#define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
bcc1c2a1 1769#define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
633b9164
AD
1770#define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
1771 (rdev->flags & RADEON_IS_IGP))
1fe18305 1772#define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
8848f759
AD
1773#define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
1774#define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
1775 (rdev->flags & RADEON_IS_IGP))
624d3524 1776#define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
771fe6b9
JG
1777
1778/*
1779 * BIOS helpers.
1780 */
1781#define RBIOS8(i) (rdev->bios[i])
1782#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1783#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1784
1785int radeon_combios_init(struct radeon_device *rdev);
1786void radeon_combios_fini(struct radeon_device *rdev);
1787int radeon_atombios_init(struct radeon_device *rdev);
1788void radeon_atombios_fini(struct radeon_device *rdev);
1789
1790
1791/*
1792 * RING helpers.
1793 */
ce580fab 1794#if DRM_DEBUG_CODE == 0
e32eb50d 1795static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
771fe6b9 1796{
e32eb50d
CK
1797 ring->ring[ring->wptr++] = v;
1798 ring->wptr &= ring->ptr_mask;
1799 ring->count_dw--;
1800 ring->ring_free_dw--;
771fe6b9 1801}
ce580fab
AK
1802#else
1803/* With debugging this is just too big to inline */
e32eb50d 1804void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
ce580fab 1805#endif
771fe6b9
JG
1806
1807/*
1808 * ASICs macro.
1809 */
068a117c 1810#define radeon_init(rdev) (rdev)->asic->init((rdev))
3ce0a23d
JG
1811#define radeon_fini(rdev) (rdev)->asic->fini((rdev))
1812#define radeon_resume(rdev) (rdev)->asic->resume((rdev))
1813#define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
eb0c19c5 1814#define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
28d52043 1815#define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
a2d07b74 1816#define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
c5b3b850
AD
1817#define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
1818#define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
05b07147
CK
1819#define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
1820#define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
43f1214a 1821#define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
f712812e
AD
1822#define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
1823#define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
1824#define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
4c87bc26 1825#define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
721604a1 1826#define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
312c4a8c 1827#define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
498522b4 1828#define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
b35ea4ab
AD
1829#define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
1830#define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
c79a49ca 1831#define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
37e9b6a6 1832#define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
6d92f81d 1833#define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
4c87bc26
CK
1834#define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
1835#define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
27cd7769
AD
1836#define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
1837#define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
1838#define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
1839#define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
1840#define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
1841#define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
798bcf73
AD
1842#define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
1843#define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
1844#define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
1845#define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
1846#define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
1847#define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
1848#define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
9e6f3d02
AD
1849#define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
1850#define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
c79a49ca 1851#define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
901ea57d
AD
1852#define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
1853#define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
1854#define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
1855#define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
def9ba9c 1856#define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
a02fa397
AD
1857#define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
1858#define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
1859#define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
1860#define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
1861#define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
69b62ad8
AD
1862#define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
1863#define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
1864#define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
1865#define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
1866#define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
454d2e2a 1867#define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
d0418894 1868#define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
771fe6b9 1869
6cf8a3f5 1870/* Common functions */
700a0cc0 1871/* AGP */
90aca4d2 1872extern int radeon_gpu_reset(struct radeon_device *rdev);
410a3418 1873extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
700a0cc0 1874extern void radeon_agp_disable(struct radeon_device *rdev);
21f9a437
JG
1875extern int radeon_modeset_init(struct radeon_device *rdev);
1876extern void radeon_modeset_fini(struct radeon_device *rdev);
9f022ddf 1877extern bool radeon_card_posted(struct radeon_device *rdev);
f47299c5 1878extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
f46c0120 1879extern void radeon_update_display_priority(struct radeon_device *rdev);
72542d77 1880extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
21f9a437 1881extern void radeon_scratch_init(struct radeon_device *rdev);
724c80e1
AD
1882extern void radeon_wb_fini(struct radeon_device *rdev);
1883extern int radeon_wb_init(struct radeon_device *rdev);
1884extern void radeon_wb_disable(struct radeon_device *rdev);
21f9a437
JG
1885extern void radeon_surface_init(struct radeon_device *rdev);
1886extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
ca6ffc64 1887extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
d39c3b89 1888extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
312ea8da 1889extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
d03d8589 1890extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
d594e46a
JG
1891extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
1892extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
6a9ee8af
DA
1893extern int radeon_resume_kms(struct drm_device *dev);
1894extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
53595338 1895extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
6cf8a3f5 1896
721604a1
JG
1897/*
1898 * vm
1899 */
1900int radeon_vm_manager_init(struct radeon_device *rdev);
1901void radeon_vm_manager_fini(struct radeon_device *rdev);
d72d43cf 1902void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
721604a1 1903void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
ddf03f5c 1904int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
13e55c38 1905void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
ee60e29f
CK
1906struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
1907 struct radeon_vm *vm, int ring);
1908void radeon_vm_fence(struct radeon_device *rdev,
1909 struct radeon_vm *vm,
1910 struct radeon_fence *fence);
dce34bfd 1911uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
721604a1
JG
1912int radeon_vm_bo_update_pte(struct radeon_device *rdev,
1913 struct radeon_vm *vm,
1914 struct radeon_bo *bo,
1915 struct ttm_mem_reg *mem);
1916void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1917 struct radeon_bo *bo);
421ca7ab
CK
1918struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
1919 struct radeon_bo *bo);
e971bd5e
CK
1920struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
1921 struct radeon_vm *vm,
1922 struct radeon_bo *bo);
1923int radeon_vm_bo_set_addr(struct radeon_device *rdev,
1924 struct radeon_bo_va *bo_va,
1925 uint64_t offset,
1926 uint32_t flags);
721604a1 1927int radeon_vm_bo_rmv(struct radeon_device *rdev,
e971bd5e 1928 struct radeon_bo_va *bo_va);
721604a1 1929
f122c610
AD
1930/* audio */
1931void r600_audio_update_hdmi(struct work_struct *work);
721604a1 1932
16cdf04d
AD
1933/*
1934 * R600 vram scratch functions
1935 */
1936int r600_vram_scratch_init(struct radeon_device *rdev);
1937void r600_vram_scratch_fini(struct radeon_device *rdev);
1938
285484e2
JG
1939/*
1940 * r600 cs checking helper
1941 */
1942unsigned r600_mip_minify(unsigned size, unsigned level);
1943bool r600_fmt_is_valid_color(u32 format);
1944bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
1945int r600_fmt_get_blocksize(u32 format);
1946int r600_fmt_get_nblocksx(u32 format, u32 w);
1947int r600_fmt_get_nblocksy(u32 format, u32 h);
1948
3574dda4
DV
1949/*
1950 * r600 functions used by radeon_encoder.c
1951 */
1b688d08
RM
1952struct radeon_hdmi_acr {
1953 u32 clock;
1954
1955 int n_32khz;
1956 int cts_32khz;
1957
1958 int n_44_1khz;
1959 int cts_44_1khz;
1960
1961 int n_48khz;
1962 int cts_48khz;
1963
1964};
1965
e55d3e6c
RM
1966extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
1967
2cd6218c
RM
1968extern void r600_hdmi_enable(struct drm_encoder *encoder);
1969extern void r600_hdmi_disable(struct drm_encoder *encoder);
dafc3bd5 1970extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
416a2bd2
AD
1971extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
1972 u32 tiling_pipe_num,
1973 u32 max_rb_num,
1974 u32 total_max_rb_num,
1975 u32 enabled_rb_mask);
fe251e2f 1976
e55d3e6c
RM
1977/*
1978 * evergreen functions used by radeon_encoder.c
1979 */
1980
1981extern void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
1982
0af62b01 1983extern int ni_init_microcode(struct radeon_device *rdev);
755d819e 1984extern int ni_mc_load_microcode(struct radeon_device *rdev);
0af62b01 1985
c4917074
AD
1986/* radeon_acpi.c */
1987#if defined(CONFIG_ACPI)
1988extern int radeon_acpi_init(struct radeon_device *rdev);
1989extern void radeon_acpi_fini(struct radeon_device *rdev);
1990#else
1991static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
1992static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
1993#endif
d7a2952f 1994
c38f34b5
IH
1995int radeon_cs_packet_parse(struct radeon_cs_parser *p,
1996 struct radeon_cs_packet *pkt,
1997 unsigned idx);
9ffb7a6d 1998bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
c3ad63af
IH
1999void radeon_cs_dump_packet(struct radeon_cs_parser *p,
2000 struct radeon_cs_packet *pkt);
e9716993
IH
2001int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
2002 struct radeon_cs_reloc **cs_reloc,
2003 int nomm);
40592a17
IH
2004int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
2005 uint32_t *vline_start_end,
2006 uint32_t *vline_status);
c38f34b5 2007
4c788679
JG
2008#include "radeon_object.h"
2009
771fe6b9 2010#endif
This page took 0.372064 seconds and 5 git commands to generate.