drm/radeon: restructure UVD code to handle UVD PG (v2)
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_asic.c
CommitLineData
0a10c851
DV
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
abf1dc67
AD
43/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
0a10c851
DV
53static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
abf1dc67
AD
60/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
0a10c851
DV
70static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
abf1dc67
AD
77/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
0a10c851
DV
85static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
65337e60
SL
125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
6e2c3c0a
AD
129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
0a10c851
DV
134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
abf1dc67
AD
141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
0a10c851
DV
149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
c5b3b850
AD
161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
0a10c851
DV
163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
c5b3b850
AD
166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
0a10c851
DV
168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
48e7a5f1
DV
175static struct radeon_asic r100_asic = {
176 .init = &r100_init,
177 .fini = &r100_fini,
178 .suspend = &r100_suspend,
179 .resume = &r100_resume,
180 .vga_set_state = &r100_vga_set_state,
a2d07b74 181 .asic_reset = &r100_asic_reset,
54e88e06
AD
182 .ioctl_wait_idle = NULL,
183 .gui_idle = &r100_gui_idle,
184 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
185 .gart = {
186 .tlb_flush = &r100_pci_gart_tlb_flush,
187 .set_page = &r100_pci_gart_set_page,
188 },
4c87bc26
CK
189 .ring = {
190 [RADEON_RING_TYPE_GFX_INDEX] = {
191 .ib_execute = &r100_ring_ib_execute,
192 .emit_fence = &r100_fence_ring_emit,
193 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 194 .cs_parse = &r100_cs_parse,
f712812e
AD
195 .ring_start = &r100_ring_start,
196 .ring_test = &r100_ring_test,
197 .ib_test = &r100_ib_test,
312c4a8c 198 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
199 .get_rptr = &radeon_ring_generic_get_rptr,
200 .get_wptr = &radeon_ring_generic_get_wptr,
201 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
202 }
203 },
b35ea4ab
AD
204 .irq = {
205 .set = &r100_irq_set,
206 .process = &r100_irq_process,
207 },
c79a49ca
AD
208 .display = {
209 .bandwidth_update = &r100_bandwidth_update,
210 .get_vblank_counter = &r100_get_vblank_counter,
211 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 212 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 213 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 214 },
27cd7769
AD
215 .copy = {
216 .blit = &r100_copy_blit,
217 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
218 .dma = NULL,
219 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
220 .copy = &r100_copy_blit,
221 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
222 },
9e6f3d02
AD
223 .surface = {
224 .set_reg = r100_set_surface_reg,
225 .clear_reg = r100_clear_surface_reg,
226 },
901ea57d
AD
227 .hpd = {
228 .init = &r100_hpd_init,
229 .fini = &r100_hpd_fini,
230 .sense = &r100_hpd_sense,
231 .set_polarity = &r100_hpd_set_polarity,
232 },
a02fa397
AD
233 .pm = {
234 .misc = &r100_pm_misc,
235 .prepare = &r100_pm_prepare,
236 .finish = &r100_pm_finish,
237 .init_profile = &r100_pm_init_profile,
238 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
239 .get_engine_clock = &radeon_legacy_get_engine_clock,
240 .set_engine_clock = &radeon_legacy_set_engine_clock,
241 .get_memory_clock = &radeon_legacy_get_memory_clock,
242 .set_memory_clock = NULL,
243 .get_pcie_lanes = NULL,
244 .set_pcie_lanes = NULL,
245 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 246 },
0f9e006c
AD
247 .pflip = {
248 .pre_page_flip = &r100_pre_page_flip,
249 .page_flip = &r100_page_flip,
250 .post_page_flip = &r100_post_page_flip,
251 },
48e7a5f1
DV
252};
253
254static struct radeon_asic r200_asic = {
255 .init = &r100_init,
256 .fini = &r100_fini,
257 .suspend = &r100_suspend,
258 .resume = &r100_resume,
259 .vga_set_state = &r100_vga_set_state,
a2d07b74 260 .asic_reset = &r100_asic_reset,
54e88e06
AD
261 .ioctl_wait_idle = NULL,
262 .gui_idle = &r100_gui_idle,
263 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
264 .gart = {
265 .tlb_flush = &r100_pci_gart_tlb_flush,
266 .set_page = &r100_pci_gart_set_page,
267 },
4c87bc26
CK
268 .ring = {
269 [RADEON_RING_TYPE_GFX_INDEX] = {
270 .ib_execute = &r100_ring_ib_execute,
271 .emit_fence = &r100_fence_ring_emit,
272 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 273 .cs_parse = &r100_cs_parse,
f712812e
AD
274 .ring_start = &r100_ring_start,
275 .ring_test = &r100_ring_test,
276 .ib_test = &r100_ib_test,
312c4a8c 277 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
278 .get_rptr = &radeon_ring_generic_get_rptr,
279 .get_wptr = &radeon_ring_generic_get_wptr,
280 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
281 }
282 },
b35ea4ab
AD
283 .irq = {
284 .set = &r100_irq_set,
285 .process = &r100_irq_process,
286 },
c79a49ca
AD
287 .display = {
288 .bandwidth_update = &r100_bandwidth_update,
289 .get_vblank_counter = &r100_get_vblank_counter,
290 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 291 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 292 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 293 },
27cd7769
AD
294 .copy = {
295 .blit = &r100_copy_blit,
296 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
297 .dma = &r200_copy_dma,
298 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299 .copy = &r100_copy_blit,
300 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301 },
9e6f3d02
AD
302 .surface = {
303 .set_reg = r100_set_surface_reg,
304 .clear_reg = r100_clear_surface_reg,
305 },
901ea57d
AD
306 .hpd = {
307 .init = &r100_hpd_init,
308 .fini = &r100_hpd_fini,
309 .sense = &r100_hpd_sense,
310 .set_polarity = &r100_hpd_set_polarity,
311 },
a02fa397
AD
312 .pm = {
313 .misc = &r100_pm_misc,
314 .prepare = &r100_pm_prepare,
315 .finish = &r100_pm_finish,
316 .init_profile = &r100_pm_init_profile,
317 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
318 .get_engine_clock = &radeon_legacy_get_engine_clock,
319 .set_engine_clock = &radeon_legacy_set_engine_clock,
320 .get_memory_clock = &radeon_legacy_get_memory_clock,
321 .set_memory_clock = NULL,
322 .get_pcie_lanes = NULL,
323 .set_pcie_lanes = NULL,
324 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 325 },
0f9e006c
AD
326 .pflip = {
327 .pre_page_flip = &r100_pre_page_flip,
328 .page_flip = &r100_page_flip,
329 .post_page_flip = &r100_post_page_flip,
330 },
48e7a5f1
DV
331};
332
333static struct radeon_asic r300_asic = {
334 .init = &r300_init,
335 .fini = &r300_fini,
336 .suspend = &r300_suspend,
337 .resume = &r300_resume,
338 .vga_set_state = &r100_vga_set_state,
a2d07b74 339 .asic_reset = &r300_asic_reset,
54e88e06
AD
340 .ioctl_wait_idle = NULL,
341 .gui_idle = &r100_gui_idle,
342 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
343 .gart = {
344 .tlb_flush = &r100_pci_gart_tlb_flush,
345 .set_page = &r100_pci_gart_set_page,
346 },
4c87bc26
CK
347 .ring = {
348 [RADEON_RING_TYPE_GFX_INDEX] = {
349 .ib_execute = &r100_ring_ib_execute,
350 .emit_fence = &r300_fence_ring_emit,
351 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 352 .cs_parse = &r300_cs_parse,
f712812e
AD
353 .ring_start = &r300_ring_start,
354 .ring_test = &r100_ring_test,
355 .ib_test = &r100_ib_test,
8ba957b5 356 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
357 .get_rptr = &radeon_ring_generic_get_rptr,
358 .get_wptr = &radeon_ring_generic_get_wptr,
359 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
360 }
361 },
b35ea4ab
AD
362 .irq = {
363 .set = &r100_irq_set,
364 .process = &r100_irq_process,
365 },
c79a49ca
AD
366 .display = {
367 .bandwidth_update = &r100_bandwidth_update,
368 .get_vblank_counter = &r100_get_vblank_counter,
369 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 370 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 371 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 372 },
27cd7769
AD
373 .copy = {
374 .blit = &r100_copy_blit,
375 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
376 .dma = &r200_copy_dma,
377 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
378 .copy = &r100_copy_blit,
379 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
380 },
9e6f3d02
AD
381 .surface = {
382 .set_reg = r100_set_surface_reg,
383 .clear_reg = r100_clear_surface_reg,
384 },
901ea57d
AD
385 .hpd = {
386 .init = &r100_hpd_init,
387 .fini = &r100_hpd_fini,
388 .sense = &r100_hpd_sense,
389 .set_polarity = &r100_hpd_set_polarity,
390 },
a02fa397
AD
391 .pm = {
392 .misc = &r100_pm_misc,
393 .prepare = &r100_pm_prepare,
394 .finish = &r100_pm_finish,
395 .init_profile = &r100_pm_init_profile,
396 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
397 .get_engine_clock = &radeon_legacy_get_engine_clock,
398 .set_engine_clock = &radeon_legacy_set_engine_clock,
399 .get_memory_clock = &radeon_legacy_get_memory_clock,
400 .set_memory_clock = NULL,
401 .get_pcie_lanes = &rv370_get_pcie_lanes,
402 .set_pcie_lanes = &rv370_set_pcie_lanes,
403 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 404 },
0f9e006c
AD
405 .pflip = {
406 .pre_page_flip = &r100_pre_page_flip,
407 .page_flip = &r100_page_flip,
408 .post_page_flip = &r100_post_page_flip,
409 },
48e7a5f1
DV
410};
411
412static struct radeon_asic r300_asic_pcie = {
413 .init = &r300_init,
414 .fini = &r300_fini,
415 .suspend = &r300_suspend,
416 .resume = &r300_resume,
417 .vga_set_state = &r100_vga_set_state,
a2d07b74 418 .asic_reset = &r300_asic_reset,
54e88e06
AD
419 .ioctl_wait_idle = NULL,
420 .gui_idle = &r100_gui_idle,
421 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
422 .gart = {
423 .tlb_flush = &rv370_pcie_gart_tlb_flush,
424 .set_page = &rv370_pcie_gart_set_page,
425 },
4c87bc26
CK
426 .ring = {
427 [RADEON_RING_TYPE_GFX_INDEX] = {
428 .ib_execute = &r100_ring_ib_execute,
429 .emit_fence = &r300_fence_ring_emit,
430 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 431 .cs_parse = &r300_cs_parse,
f712812e
AD
432 .ring_start = &r300_ring_start,
433 .ring_test = &r100_ring_test,
434 .ib_test = &r100_ib_test,
8ba957b5 435 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
436 .get_rptr = &radeon_ring_generic_get_rptr,
437 .get_wptr = &radeon_ring_generic_get_wptr,
438 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
439 }
440 },
b35ea4ab
AD
441 .irq = {
442 .set = &r100_irq_set,
443 .process = &r100_irq_process,
444 },
c79a49ca
AD
445 .display = {
446 .bandwidth_update = &r100_bandwidth_update,
447 .get_vblank_counter = &r100_get_vblank_counter,
448 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 449 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 450 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 451 },
27cd7769
AD
452 .copy = {
453 .blit = &r100_copy_blit,
454 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
455 .dma = &r200_copy_dma,
456 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
457 .copy = &r100_copy_blit,
458 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
459 },
9e6f3d02
AD
460 .surface = {
461 .set_reg = r100_set_surface_reg,
462 .clear_reg = r100_clear_surface_reg,
463 },
901ea57d
AD
464 .hpd = {
465 .init = &r100_hpd_init,
466 .fini = &r100_hpd_fini,
467 .sense = &r100_hpd_sense,
468 .set_polarity = &r100_hpd_set_polarity,
469 },
a02fa397
AD
470 .pm = {
471 .misc = &r100_pm_misc,
472 .prepare = &r100_pm_prepare,
473 .finish = &r100_pm_finish,
474 .init_profile = &r100_pm_init_profile,
475 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
476 .get_engine_clock = &radeon_legacy_get_engine_clock,
477 .set_engine_clock = &radeon_legacy_set_engine_clock,
478 .get_memory_clock = &radeon_legacy_get_memory_clock,
479 .set_memory_clock = NULL,
480 .get_pcie_lanes = &rv370_get_pcie_lanes,
481 .set_pcie_lanes = &rv370_set_pcie_lanes,
482 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 483 },
0f9e006c
AD
484 .pflip = {
485 .pre_page_flip = &r100_pre_page_flip,
486 .page_flip = &r100_page_flip,
487 .post_page_flip = &r100_post_page_flip,
488 },
48e7a5f1
DV
489};
490
491static struct radeon_asic r420_asic = {
492 .init = &r420_init,
493 .fini = &r420_fini,
494 .suspend = &r420_suspend,
495 .resume = &r420_resume,
496 .vga_set_state = &r100_vga_set_state,
a2d07b74 497 .asic_reset = &r300_asic_reset,
54e88e06
AD
498 .ioctl_wait_idle = NULL,
499 .gui_idle = &r100_gui_idle,
500 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
501 .gart = {
502 .tlb_flush = &rv370_pcie_gart_tlb_flush,
503 .set_page = &rv370_pcie_gart_set_page,
504 },
4c87bc26
CK
505 .ring = {
506 [RADEON_RING_TYPE_GFX_INDEX] = {
507 .ib_execute = &r100_ring_ib_execute,
508 .emit_fence = &r300_fence_ring_emit,
509 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 510 .cs_parse = &r300_cs_parse,
f712812e
AD
511 .ring_start = &r300_ring_start,
512 .ring_test = &r100_ring_test,
513 .ib_test = &r100_ib_test,
8ba957b5 514 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
515 .get_rptr = &radeon_ring_generic_get_rptr,
516 .get_wptr = &radeon_ring_generic_get_wptr,
517 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
518 }
519 },
b35ea4ab
AD
520 .irq = {
521 .set = &r100_irq_set,
522 .process = &r100_irq_process,
523 },
c79a49ca
AD
524 .display = {
525 .bandwidth_update = &r100_bandwidth_update,
526 .get_vblank_counter = &r100_get_vblank_counter,
527 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 528 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 529 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 530 },
27cd7769
AD
531 .copy = {
532 .blit = &r100_copy_blit,
533 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
534 .dma = &r200_copy_dma,
535 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
536 .copy = &r100_copy_blit,
537 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
538 },
9e6f3d02
AD
539 .surface = {
540 .set_reg = r100_set_surface_reg,
541 .clear_reg = r100_clear_surface_reg,
542 },
901ea57d
AD
543 .hpd = {
544 .init = &r100_hpd_init,
545 .fini = &r100_hpd_fini,
546 .sense = &r100_hpd_sense,
547 .set_polarity = &r100_hpd_set_polarity,
548 },
a02fa397
AD
549 .pm = {
550 .misc = &r100_pm_misc,
551 .prepare = &r100_pm_prepare,
552 .finish = &r100_pm_finish,
553 .init_profile = &r420_pm_init_profile,
554 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
555 .get_engine_clock = &radeon_atom_get_engine_clock,
556 .set_engine_clock = &radeon_atom_set_engine_clock,
557 .get_memory_clock = &radeon_atom_get_memory_clock,
558 .set_memory_clock = &radeon_atom_set_memory_clock,
559 .get_pcie_lanes = &rv370_get_pcie_lanes,
560 .set_pcie_lanes = &rv370_set_pcie_lanes,
561 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 562 },
0f9e006c
AD
563 .pflip = {
564 .pre_page_flip = &r100_pre_page_flip,
565 .page_flip = &r100_page_flip,
566 .post_page_flip = &r100_post_page_flip,
567 },
48e7a5f1
DV
568};
569
570static struct radeon_asic rs400_asic = {
571 .init = &rs400_init,
572 .fini = &rs400_fini,
573 .suspend = &rs400_suspend,
574 .resume = &rs400_resume,
575 .vga_set_state = &r100_vga_set_state,
a2d07b74 576 .asic_reset = &r300_asic_reset,
54e88e06
AD
577 .ioctl_wait_idle = NULL,
578 .gui_idle = &r100_gui_idle,
579 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
c5b3b850
AD
580 .gart = {
581 .tlb_flush = &rs400_gart_tlb_flush,
582 .set_page = &rs400_gart_set_page,
583 },
4c87bc26
CK
584 .ring = {
585 [RADEON_RING_TYPE_GFX_INDEX] = {
586 .ib_execute = &r100_ring_ib_execute,
587 .emit_fence = &r300_fence_ring_emit,
588 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 589 .cs_parse = &r300_cs_parse,
f712812e
AD
590 .ring_start = &r300_ring_start,
591 .ring_test = &r100_ring_test,
592 .ib_test = &r100_ib_test,
8ba957b5 593 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
594 .get_rptr = &radeon_ring_generic_get_rptr,
595 .get_wptr = &radeon_ring_generic_get_wptr,
596 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
597 }
598 },
b35ea4ab
AD
599 .irq = {
600 .set = &r100_irq_set,
601 .process = &r100_irq_process,
602 },
c79a49ca
AD
603 .display = {
604 .bandwidth_update = &r100_bandwidth_update,
605 .get_vblank_counter = &r100_get_vblank_counter,
606 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 607 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 608 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 609 },
27cd7769
AD
610 .copy = {
611 .blit = &r100_copy_blit,
612 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
613 .dma = &r200_copy_dma,
614 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
615 .copy = &r100_copy_blit,
616 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
617 },
9e6f3d02
AD
618 .surface = {
619 .set_reg = r100_set_surface_reg,
620 .clear_reg = r100_clear_surface_reg,
621 },
901ea57d
AD
622 .hpd = {
623 .init = &r100_hpd_init,
624 .fini = &r100_hpd_fini,
625 .sense = &r100_hpd_sense,
626 .set_polarity = &r100_hpd_set_polarity,
627 },
a02fa397
AD
628 .pm = {
629 .misc = &r100_pm_misc,
630 .prepare = &r100_pm_prepare,
631 .finish = &r100_pm_finish,
632 .init_profile = &r100_pm_init_profile,
633 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
634 .get_engine_clock = &radeon_legacy_get_engine_clock,
635 .set_engine_clock = &radeon_legacy_set_engine_clock,
636 .get_memory_clock = &radeon_legacy_get_memory_clock,
637 .set_memory_clock = NULL,
638 .get_pcie_lanes = NULL,
639 .set_pcie_lanes = NULL,
640 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 641 },
0f9e006c
AD
642 .pflip = {
643 .pre_page_flip = &r100_pre_page_flip,
644 .page_flip = &r100_page_flip,
645 .post_page_flip = &r100_post_page_flip,
646 },
48e7a5f1
DV
647};
648
649static struct radeon_asic rs600_asic = {
650 .init = &rs600_init,
651 .fini = &rs600_fini,
652 .suspend = &rs600_suspend,
653 .resume = &rs600_resume,
654 .vga_set_state = &r100_vga_set_state,
90aca4d2 655 .asic_reset = &rs600_asic_reset,
54e88e06
AD
656 .ioctl_wait_idle = NULL,
657 .gui_idle = &r100_gui_idle,
658 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
c5b3b850
AD
659 .gart = {
660 .tlb_flush = &rs600_gart_tlb_flush,
661 .set_page = &rs600_gart_set_page,
662 },
4c87bc26
CK
663 .ring = {
664 [RADEON_RING_TYPE_GFX_INDEX] = {
665 .ib_execute = &r100_ring_ib_execute,
666 .emit_fence = &r300_fence_ring_emit,
667 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 668 .cs_parse = &r300_cs_parse,
f712812e
AD
669 .ring_start = &r300_ring_start,
670 .ring_test = &r100_ring_test,
671 .ib_test = &r100_ib_test,
8ba957b5 672 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
673 .get_rptr = &radeon_ring_generic_get_rptr,
674 .get_wptr = &radeon_ring_generic_get_wptr,
675 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
676 }
677 },
b35ea4ab
AD
678 .irq = {
679 .set = &rs600_irq_set,
680 .process = &rs600_irq_process,
681 },
c79a49ca
AD
682 .display = {
683 .bandwidth_update = &rs600_bandwidth_update,
684 .get_vblank_counter = &rs600_get_vblank_counter,
685 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 686 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 687 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
688 .hdmi_enable = &r600_hdmi_enable,
689 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 690 },
27cd7769
AD
691 .copy = {
692 .blit = &r100_copy_blit,
693 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
694 .dma = &r200_copy_dma,
695 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
696 .copy = &r100_copy_blit,
697 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
698 },
9e6f3d02
AD
699 .surface = {
700 .set_reg = r100_set_surface_reg,
701 .clear_reg = r100_clear_surface_reg,
702 },
901ea57d
AD
703 .hpd = {
704 .init = &rs600_hpd_init,
705 .fini = &rs600_hpd_fini,
706 .sense = &rs600_hpd_sense,
707 .set_polarity = &rs600_hpd_set_polarity,
708 },
a02fa397
AD
709 .pm = {
710 .misc = &rs600_pm_misc,
711 .prepare = &rs600_pm_prepare,
712 .finish = &rs600_pm_finish,
713 .init_profile = &r420_pm_init_profile,
714 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
715 .get_engine_clock = &radeon_atom_get_engine_clock,
716 .set_engine_clock = &radeon_atom_set_engine_clock,
717 .get_memory_clock = &radeon_atom_get_memory_clock,
718 .set_memory_clock = &radeon_atom_set_memory_clock,
719 .get_pcie_lanes = NULL,
720 .set_pcie_lanes = NULL,
721 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 722 },
0f9e006c
AD
723 .pflip = {
724 .pre_page_flip = &rs600_pre_page_flip,
725 .page_flip = &rs600_page_flip,
726 .post_page_flip = &rs600_post_page_flip,
727 },
48e7a5f1
DV
728};
729
730static struct radeon_asic rs690_asic = {
731 .init = &rs690_init,
732 .fini = &rs690_fini,
733 .suspend = &rs690_suspend,
734 .resume = &rs690_resume,
735 .vga_set_state = &r100_vga_set_state,
90aca4d2 736 .asic_reset = &rs600_asic_reset,
54e88e06
AD
737 .ioctl_wait_idle = NULL,
738 .gui_idle = &r100_gui_idle,
739 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
c5b3b850
AD
740 .gart = {
741 .tlb_flush = &rs400_gart_tlb_flush,
742 .set_page = &rs400_gart_set_page,
743 },
4c87bc26
CK
744 .ring = {
745 [RADEON_RING_TYPE_GFX_INDEX] = {
746 .ib_execute = &r100_ring_ib_execute,
747 .emit_fence = &r300_fence_ring_emit,
748 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 749 .cs_parse = &r300_cs_parse,
f712812e
AD
750 .ring_start = &r300_ring_start,
751 .ring_test = &r100_ring_test,
752 .ib_test = &r100_ib_test,
8ba957b5 753 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
754 .get_rptr = &radeon_ring_generic_get_rptr,
755 .get_wptr = &radeon_ring_generic_get_wptr,
756 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
757 }
758 },
b35ea4ab
AD
759 .irq = {
760 .set = &rs600_irq_set,
761 .process = &rs600_irq_process,
762 },
c79a49ca
AD
763 .display = {
764 .get_vblank_counter = &rs600_get_vblank_counter,
765 .bandwidth_update = &rs690_bandwidth_update,
766 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 767 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 768 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
769 .hdmi_enable = &r600_hdmi_enable,
770 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 771 },
27cd7769
AD
772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r200_copy_dma,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
9e6f3d02
AD
780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
901ea57d
AD
784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
a02fa397
AD
790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = NULL,
801 .set_pcie_lanes = NULL,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 803 },
0f9e006c
AD
804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
48e7a5f1
DV
809};
810
811static struct radeon_asic rv515_asic = {
812 .init = &rv515_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &rv515_resume,
816 .vga_set_state = &r100_vga_set_state,
90aca4d2 817 .asic_reset = &rs600_asic_reset,
54e88e06
AD
818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
c5b3b850
AD
821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
4c87bc26
CK
825 .ring = {
826 [RADEON_RING_TYPE_GFX_INDEX] = {
827 .ib_execute = &r100_ring_ib_execute,
828 .emit_fence = &r300_fence_ring_emit,
829 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 830 .cs_parse = &r300_cs_parse,
f712812e
AD
831 .ring_start = &rv515_ring_start,
832 .ring_test = &r100_ring_test,
833 .ib_test = &r100_ib_test,
8ba957b5 834 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
835 .get_rptr = &radeon_ring_generic_get_rptr,
836 .get_wptr = &radeon_ring_generic_get_wptr,
837 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
838 }
839 },
b35ea4ab
AD
840 .irq = {
841 .set = &rs600_irq_set,
842 .process = &rs600_irq_process,
843 },
c79a49ca
AD
844 .display = {
845 .get_vblank_counter = &rs600_get_vblank_counter,
846 .bandwidth_update = &rv515_bandwidth_update,
847 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 848 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 849 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 850 },
27cd7769
AD
851 .copy = {
852 .blit = &r100_copy_blit,
853 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
854 .dma = &r200_copy_dma,
855 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
856 .copy = &r100_copy_blit,
857 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
858 },
9e6f3d02
AD
859 .surface = {
860 .set_reg = r100_set_surface_reg,
861 .clear_reg = r100_clear_surface_reg,
862 },
901ea57d
AD
863 .hpd = {
864 .init = &rs600_hpd_init,
865 .fini = &rs600_hpd_fini,
866 .sense = &rs600_hpd_sense,
867 .set_polarity = &rs600_hpd_set_polarity,
868 },
a02fa397
AD
869 .pm = {
870 .misc = &rs600_pm_misc,
871 .prepare = &rs600_pm_prepare,
872 .finish = &rs600_pm_finish,
873 .init_profile = &r420_pm_init_profile,
874 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
875 .get_engine_clock = &radeon_atom_get_engine_clock,
876 .set_engine_clock = &radeon_atom_set_engine_clock,
877 .get_memory_clock = &radeon_atom_get_memory_clock,
878 .set_memory_clock = &radeon_atom_set_memory_clock,
879 .get_pcie_lanes = &rv370_get_pcie_lanes,
880 .set_pcie_lanes = &rv370_set_pcie_lanes,
881 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 882 },
0f9e006c
AD
883 .pflip = {
884 .pre_page_flip = &rs600_pre_page_flip,
885 .page_flip = &rs600_page_flip,
886 .post_page_flip = &rs600_post_page_flip,
887 },
48e7a5f1
DV
888};
889
890static struct radeon_asic r520_asic = {
891 .init = &r520_init,
892 .fini = &rv515_fini,
893 .suspend = &rv515_suspend,
894 .resume = &r520_resume,
895 .vga_set_state = &r100_vga_set_state,
90aca4d2 896 .asic_reset = &rs600_asic_reset,
54e88e06
AD
897 .ioctl_wait_idle = NULL,
898 .gui_idle = &r100_gui_idle,
899 .mc_wait_for_idle = &r520_mc_wait_for_idle,
c5b3b850
AD
900 .gart = {
901 .tlb_flush = &rv370_pcie_gart_tlb_flush,
902 .set_page = &rv370_pcie_gart_set_page,
903 },
4c87bc26
CK
904 .ring = {
905 [RADEON_RING_TYPE_GFX_INDEX] = {
906 .ib_execute = &r100_ring_ib_execute,
907 .emit_fence = &r300_fence_ring_emit,
908 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 909 .cs_parse = &r300_cs_parse,
f712812e
AD
910 .ring_start = &rv515_ring_start,
911 .ring_test = &r100_ring_test,
912 .ib_test = &r100_ib_test,
8ba957b5 913 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
914 .get_rptr = &radeon_ring_generic_get_rptr,
915 .get_wptr = &radeon_ring_generic_get_wptr,
916 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
917 }
918 },
b35ea4ab
AD
919 .irq = {
920 .set = &rs600_irq_set,
921 .process = &rs600_irq_process,
922 },
c79a49ca
AD
923 .display = {
924 .bandwidth_update = &rv515_bandwidth_update,
925 .get_vblank_counter = &rs600_get_vblank_counter,
926 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 927 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 928 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 929 },
27cd7769
AD
930 .copy = {
931 .blit = &r100_copy_blit,
932 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
933 .dma = &r200_copy_dma,
934 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
935 .copy = &r100_copy_blit,
936 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
937 },
9e6f3d02
AD
938 .surface = {
939 .set_reg = r100_set_surface_reg,
940 .clear_reg = r100_clear_surface_reg,
941 },
901ea57d
AD
942 .hpd = {
943 .init = &rs600_hpd_init,
944 .fini = &rs600_hpd_fini,
945 .sense = &rs600_hpd_sense,
946 .set_polarity = &rs600_hpd_set_polarity,
947 },
a02fa397
AD
948 .pm = {
949 .misc = &rs600_pm_misc,
950 .prepare = &rs600_pm_prepare,
951 .finish = &rs600_pm_finish,
952 .init_profile = &r420_pm_init_profile,
953 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
954 .get_engine_clock = &radeon_atom_get_engine_clock,
955 .set_engine_clock = &radeon_atom_set_engine_clock,
956 .get_memory_clock = &radeon_atom_get_memory_clock,
957 .set_memory_clock = &radeon_atom_set_memory_clock,
958 .get_pcie_lanes = &rv370_get_pcie_lanes,
959 .set_pcie_lanes = &rv370_set_pcie_lanes,
960 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 961 },
0f9e006c
AD
962 .pflip = {
963 .pre_page_flip = &rs600_pre_page_flip,
964 .page_flip = &rs600_page_flip,
965 .post_page_flip = &rs600_post_page_flip,
966 },
48e7a5f1
DV
967};
968
969static struct radeon_asic r600_asic = {
970 .init = &r600_init,
971 .fini = &r600_fini,
972 .suspend = &r600_suspend,
973 .resume = &r600_resume,
48e7a5f1 974 .vga_set_state = &r600_vga_set_state,
a2d07b74 975 .asic_reset = &r600_asic_reset,
54e88e06
AD
976 .ioctl_wait_idle = r600_ioctl_wait_idle,
977 .gui_idle = &r600_gui_idle,
978 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 979 .get_xclk = &r600_get_xclk,
d0418894 980 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
981 .gart = {
982 .tlb_flush = &r600_pcie_gart_tlb_flush,
983 .set_page = &rs600_gart_set_page,
984 },
4c87bc26
CK
985 .ring = {
986 [RADEON_RING_TYPE_GFX_INDEX] = {
987 .ib_execute = &r600_ring_ib_execute,
988 .emit_fence = &r600_fence_ring_emit,
989 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 990 .cs_parse = &r600_cs_parse,
f712812e
AD
991 .ring_test = &r600_ring_test,
992 .ib_test = &r600_ib_test,
123bc183 993 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
994 .get_rptr = &radeon_ring_generic_get_rptr,
995 .get_wptr = &radeon_ring_generic_get_wptr,
996 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
997 },
998 [R600_RING_TYPE_DMA_INDEX] = {
999 .ib_execute = &r600_dma_ring_ib_execute,
1000 .emit_fence = &r600_dma_fence_ring_emit,
1001 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1002 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1003 .ring_test = &r600_dma_ring_test,
1004 .ib_test = &r600_dma_ib_test,
1005 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1006 .get_rptr = &radeon_ring_generic_get_rptr,
1007 .get_wptr = &radeon_ring_generic_get_wptr,
1008 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1009 }
1010 },
b35ea4ab
AD
1011 .irq = {
1012 .set = &r600_irq_set,
1013 .process = &r600_irq_process,
1014 },
c79a49ca
AD
1015 .display = {
1016 .bandwidth_update = &rv515_bandwidth_update,
1017 .get_vblank_counter = &rs600_get_vblank_counter,
1018 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1019 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1020 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1021 .hdmi_enable = &r600_hdmi_enable,
1022 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1023 },
27cd7769 1024 .copy = {
8dddb993 1025 .blit = &r600_copy_cpdma,
27cd7769 1026 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
1027 .dma = &r600_copy_dma,
1028 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
bfea6a68 1029 .copy = &r600_copy_cpdma,
aeea40cb 1030 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
27cd7769 1031 },
9e6f3d02
AD
1032 .surface = {
1033 .set_reg = r600_set_surface_reg,
1034 .clear_reg = r600_clear_surface_reg,
1035 },
901ea57d
AD
1036 .hpd = {
1037 .init = &r600_hpd_init,
1038 .fini = &r600_hpd_fini,
1039 .sense = &r600_hpd_sense,
1040 .set_polarity = &r600_hpd_set_polarity,
1041 },
a02fa397
AD
1042 .pm = {
1043 .misc = &r600_pm_misc,
1044 .prepare = &rs600_pm_prepare,
1045 .finish = &rs600_pm_finish,
1046 .init_profile = &r600_pm_init_profile,
1047 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1048 .get_engine_clock = &radeon_atom_get_engine_clock,
1049 .set_engine_clock = &radeon_atom_set_engine_clock,
1050 .get_memory_clock = &radeon_atom_get_memory_clock,
1051 .set_memory_clock = &radeon_atom_set_memory_clock,
1052 .get_pcie_lanes = &r600_get_pcie_lanes,
1053 .set_pcie_lanes = &r600_set_pcie_lanes,
1054 .set_clock_gating = NULL,
6bd1c385 1055 .get_temperature = &rv6xx_get_temp,
a02fa397 1056 },
0f9e006c
AD
1057 .pflip = {
1058 .pre_page_flip = &rs600_pre_page_flip,
1059 .page_flip = &rs600_page_flip,
1060 .post_page_flip = &rs600_post_page_flip,
1061 },
48e7a5f1
DV
1062};
1063
ca361b65
AD
1064static struct radeon_asic rv6xx_asic = {
1065 .init = &r600_init,
1066 .fini = &r600_fini,
1067 .suspend = &r600_suspend,
1068 .resume = &r600_resume,
1069 .vga_set_state = &r600_vga_set_state,
1070 .asic_reset = &r600_asic_reset,
1071 .ioctl_wait_idle = r600_ioctl_wait_idle,
1072 .gui_idle = &r600_gui_idle,
1073 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1074 .get_xclk = &r600_get_xclk,
1075 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1076 .gart = {
1077 .tlb_flush = &r600_pcie_gart_tlb_flush,
1078 .set_page = &rs600_gart_set_page,
1079 },
1080 .ring = {
1081 [RADEON_RING_TYPE_GFX_INDEX] = {
1082 .ib_execute = &r600_ring_ib_execute,
1083 .emit_fence = &r600_fence_ring_emit,
1084 .emit_semaphore = &r600_semaphore_ring_emit,
1085 .cs_parse = &r600_cs_parse,
1086 .ring_test = &r600_ring_test,
1087 .ib_test = &r600_ib_test,
1088 .is_lockup = &r600_gfx_is_lockup,
1089 .get_rptr = &radeon_ring_generic_get_rptr,
1090 .get_wptr = &radeon_ring_generic_get_wptr,
1091 .set_wptr = &radeon_ring_generic_set_wptr,
1092 },
1093 [R600_RING_TYPE_DMA_INDEX] = {
1094 .ib_execute = &r600_dma_ring_ib_execute,
1095 .emit_fence = &r600_dma_fence_ring_emit,
1096 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1097 .cs_parse = &r600_dma_cs_parse,
1098 .ring_test = &r600_dma_ring_test,
1099 .ib_test = &r600_dma_ib_test,
1100 .is_lockup = &r600_dma_is_lockup,
1101 .get_rptr = &radeon_ring_generic_get_rptr,
1102 .get_wptr = &radeon_ring_generic_get_wptr,
1103 .set_wptr = &radeon_ring_generic_set_wptr,
1104 }
1105 },
1106 .irq = {
1107 .set = &r600_irq_set,
1108 .process = &r600_irq_process,
1109 },
1110 .display = {
1111 .bandwidth_update = &rv515_bandwidth_update,
1112 .get_vblank_counter = &rs600_get_vblank_counter,
1113 .wait_for_vblank = &avivo_wait_for_vblank,
1114 .set_backlight_level = &atombios_set_backlight_level,
1115 .get_backlight_level = &atombios_get_backlight_level,
1116 },
1117 .copy = {
8dddb993 1118 .blit = &r600_copy_cpdma,
ca361b65
AD
1119 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1120 .dma = &r600_copy_dma,
1121 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
bfea6a68 1122 .copy = &r600_copy_cpdma,
aeea40cb 1123 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
ca361b65
AD
1124 },
1125 .surface = {
1126 .set_reg = r600_set_surface_reg,
1127 .clear_reg = r600_clear_surface_reg,
1128 },
1129 .hpd = {
1130 .init = &r600_hpd_init,
1131 .fini = &r600_hpd_fini,
1132 .sense = &r600_hpd_sense,
1133 .set_polarity = &r600_hpd_set_polarity,
1134 },
1135 .pm = {
1136 .misc = &r600_pm_misc,
1137 .prepare = &rs600_pm_prepare,
1138 .finish = &rs600_pm_finish,
1139 .init_profile = &r600_pm_init_profile,
1140 .get_dynpm_state = &r600_pm_get_dynpm_state,
1141 .get_engine_clock = &radeon_atom_get_engine_clock,
1142 .set_engine_clock = &radeon_atom_set_engine_clock,
1143 .get_memory_clock = &radeon_atom_get_memory_clock,
1144 .set_memory_clock = &radeon_atom_set_memory_clock,
1145 .get_pcie_lanes = &r600_get_pcie_lanes,
1146 .set_pcie_lanes = &r600_set_pcie_lanes,
1147 .set_clock_gating = NULL,
1148 .get_temperature = &rv6xx_get_temp,
1149 },
4a6369e9
AD
1150 .dpm = {
1151 .init = &rv6xx_dpm_init,
1152 .setup_asic = &rv6xx_setup_asic,
1153 .enable = &rv6xx_dpm_enable,
1154 .disable = &rv6xx_dpm_disable,
98243917 1155 .pre_set_power_state = &r600_dpm_pre_set_power_state,
4a6369e9 1156 .set_power_state = &rv6xx_dpm_set_power_state,
98243917 1157 .post_set_power_state = &r600_dpm_post_set_power_state,
4a6369e9
AD
1158 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1159 .fini = &rv6xx_dpm_fini,
1160 .get_sclk = &rv6xx_dpm_get_sclk,
1161 .get_mclk = &rv6xx_dpm_get_mclk,
1162 .print_power_state = &rv6xx_dpm_print_power_state,
242916a5 1163 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
f4f85a8c 1164 .force_performance_level = &rv6xx_dpm_force_performance_level,
4a6369e9 1165 },
ca361b65
AD
1166 .pflip = {
1167 .pre_page_flip = &rs600_pre_page_flip,
1168 .page_flip = &rs600_page_flip,
1169 .post_page_flip = &rs600_post_page_flip,
1170 },
1171};
1172
f47299c5
AD
1173static struct radeon_asic rs780_asic = {
1174 .init = &r600_init,
1175 .fini = &r600_fini,
1176 .suspend = &r600_suspend,
1177 .resume = &r600_resume,
f47299c5 1178 .vga_set_state = &r600_vga_set_state,
a2d07b74 1179 .asic_reset = &r600_asic_reset,
54e88e06
AD
1180 .ioctl_wait_idle = r600_ioctl_wait_idle,
1181 .gui_idle = &r600_gui_idle,
1182 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1183 .get_xclk = &r600_get_xclk,
d0418894 1184 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1185 .gart = {
1186 .tlb_flush = &r600_pcie_gart_tlb_flush,
1187 .set_page = &rs600_gart_set_page,
1188 },
4c87bc26
CK
1189 .ring = {
1190 [RADEON_RING_TYPE_GFX_INDEX] = {
1191 .ib_execute = &r600_ring_ib_execute,
1192 .emit_fence = &r600_fence_ring_emit,
1193 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1194 .cs_parse = &r600_cs_parse,
f712812e
AD
1195 .ring_test = &r600_ring_test,
1196 .ib_test = &r600_ib_test,
123bc183 1197 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
1198 .get_rptr = &radeon_ring_generic_get_rptr,
1199 .get_wptr = &radeon_ring_generic_get_wptr,
1200 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
1201 },
1202 [R600_RING_TYPE_DMA_INDEX] = {
1203 .ib_execute = &r600_dma_ring_ib_execute,
1204 .emit_fence = &r600_dma_fence_ring_emit,
1205 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1206 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1207 .ring_test = &r600_dma_ring_test,
1208 .ib_test = &r600_dma_ib_test,
1209 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1210 .get_rptr = &radeon_ring_generic_get_rptr,
1211 .get_wptr = &radeon_ring_generic_get_wptr,
1212 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1213 }
1214 },
b35ea4ab
AD
1215 .irq = {
1216 .set = &r600_irq_set,
1217 .process = &r600_irq_process,
1218 },
c79a49ca
AD
1219 .display = {
1220 .bandwidth_update = &rs690_bandwidth_update,
1221 .get_vblank_counter = &rs600_get_vblank_counter,
1222 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1223 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1224 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1225 .hdmi_enable = &r600_hdmi_enable,
1226 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1227 },
27cd7769 1228 .copy = {
8dddb993 1229 .blit = &r600_copy_cpdma,
27cd7769 1230 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
1231 .dma = &r600_copy_dma,
1232 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
bfea6a68 1233 .copy = &r600_copy_cpdma,
aeea40cb 1234 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
27cd7769 1235 },
9e6f3d02
AD
1236 .surface = {
1237 .set_reg = r600_set_surface_reg,
1238 .clear_reg = r600_clear_surface_reg,
1239 },
901ea57d
AD
1240 .hpd = {
1241 .init = &r600_hpd_init,
1242 .fini = &r600_hpd_fini,
1243 .sense = &r600_hpd_sense,
1244 .set_polarity = &r600_hpd_set_polarity,
1245 },
a02fa397
AD
1246 .pm = {
1247 .misc = &r600_pm_misc,
1248 .prepare = &rs600_pm_prepare,
1249 .finish = &rs600_pm_finish,
1250 .init_profile = &rs780_pm_init_profile,
1251 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1252 .get_engine_clock = &radeon_atom_get_engine_clock,
1253 .set_engine_clock = &radeon_atom_set_engine_clock,
1254 .get_memory_clock = NULL,
1255 .set_memory_clock = NULL,
1256 .get_pcie_lanes = NULL,
1257 .set_pcie_lanes = NULL,
1258 .set_clock_gating = NULL,
6bd1c385 1259 .get_temperature = &rv6xx_get_temp,
a02fa397 1260 },
9d67006e
AD
1261 .dpm = {
1262 .init = &rs780_dpm_init,
1263 .setup_asic = &rs780_dpm_setup_asic,
1264 .enable = &rs780_dpm_enable,
1265 .disable = &rs780_dpm_disable,
98243917 1266 .pre_set_power_state = &r600_dpm_pre_set_power_state,
9d67006e 1267 .set_power_state = &rs780_dpm_set_power_state,
98243917 1268 .post_set_power_state = &r600_dpm_post_set_power_state,
9d67006e
AD
1269 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1270 .fini = &rs780_dpm_fini,
1271 .get_sclk = &rs780_dpm_get_sclk,
1272 .get_mclk = &rs780_dpm_get_mclk,
1273 .print_power_state = &rs780_dpm_print_power_state,
444bddc4 1274 .debugfs_print_current_performance_level = &rs780_dpm_debugfs_print_current_performance_level,
9d67006e 1275 },
0f9e006c
AD
1276 .pflip = {
1277 .pre_page_flip = &rs600_pre_page_flip,
1278 .page_flip = &rs600_page_flip,
1279 .post_page_flip = &rs600_post_page_flip,
1280 },
f47299c5
AD
1281};
1282
48e7a5f1
DV
1283static struct radeon_asic rv770_asic = {
1284 .init = &rv770_init,
1285 .fini = &rv770_fini,
1286 .suspend = &rv770_suspend,
1287 .resume = &rv770_resume,
a2d07b74 1288 .asic_reset = &r600_asic_reset,
48e7a5f1 1289 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1290 .ioctl_wait_idle = r600_ioctl_wait_idle,
1291 .gui_idle = &r600_gui_idle,
1292 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1293 .get_xclk = &rv770_get_xclk,
d0418894 1294 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1295 .gart = {
1296 .tlb_flush = &r600_pcie_gart_tlb_flush,
1297 .set_page = &rs600_gart_set_page,
1298 },
4c87bc26
CK
1299 .ring = {
1300 [RADEON_RING_TYPE_GFX_INDEX] = {
1301 .ib_execute = &r600_ring_ib_execute,
1302 .emit_fence = &r600_fence_ring_emit,
1303 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1304 .cs_parse = &r600_cs_parse,
f712812e
AD
1305 .ring_test = &r600_ring_test,
1306 .ib_test = &r600_ib_test,
123bc183 1307 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
1308 .get_rptr = &radeon_ring_generic_get_rptr,
1309 .get_wptr = &radeon_ring_generic_get_wptr,
1310 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
1311 },
1312 [R600_RING_TYPE_DMA_INDEX] = {
1313 .ib_execute = &r600_dma_ring_ib_execute,
1314 .emit_fence = &r600_dma_fence_ring_emit,
1315 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1316 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1317 .ring_test = &r600_dma_ring_test,
1318 .ib_test = &r600_dma_ib_test,
1319 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1320 .get_rptr = &radeon_ring_generic_get_rptr,
1321 .get_wptr = &radeon_ring_generic_get_wptr,
1322 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1323 },
1324 [R600_RING_TYPE_UVD_INDEX] = {
1325 .ib_execute = &r600_uvd_ib_execute,
1326 .emit_fence = &r600_uvd_fence_emit,
1327 .emit_semaphore = &r600_uvd_semaphore_emit,
1328 .cs_parse = &radeon_uvd_cs_parse,
1329 .ring_test = &r600_uvd_ring_test,
1330 .ib_test = &r600_uvd_ib_test,
1331 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1332 .get_rptr = &radeon_ring_generic_get_rptr,
1333 .get_wptr = &radeon_ring_generic_get_wptr,
1334 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1335 }
1336 },
b35ea4ab
AD
1337 .irq = {
1338 .set = &r600_irq_set,
1339 .process = &r600_irq_process,
1340 },
c79a49ca
AD
1341 .display = {
1342 .bandwidth_update = &rv515_bandwidth_update,
1343 .get_vblank_counter = &rs600_get_vblank_counter,
1344 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1345 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1346 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1347 .hdmi_enable = &r600_hdmi_enable,
1348 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1349 },
27cd7769 1350 .copy = {
8dddb993 1351 .blit = &r600_copy_cpdma,
27cd7769 1352 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
43fb7787 1353 .dma = &rv770_copy_dma,
4d75658b 1354 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
43fb7787 1355 .copy = &rv770_copy_dma,
2d6cc729 1356 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1357 },
9e6f3d02
AD
1358 .surface = {
1359 .set_reg = r600_set_surface_reg,
1360 .clear_reg = r600_clear_surface_reg,
1361 },
901ea57d
AD
1362 .hpd = {
1363 .init = &r600_hpd_init,
1364 .fini = &r600_hpd_fini,
1365 .sense = &r600_hpd_sense,
1366 .set_polarity = &r600_hpd_set_polarity,
1367 },
a02fa397
AD
1368 .pm = {
1369 .misc = &rv770_pm_misc,
1370 .prepare = &rs600_pm_prepare,
1371 .finish = &rs600_pm_finish,
1372 .init_profile = &r600_pm_init_profile,
1373 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1374 .get_engine_clock = &radeon_atom_get_engine_clock,
1375 .set_engine_clock = &radeon_atom_set_engine_clock,
1376 .get_memory_clock = &radeon_atom_get_memory_clock,
1377 .set_memory_clock = &radeon_atom_set_memory_clock,
1378 .get_pcie_lanes = &r600_get_pcie_lanes,
1379 .set_pcie_lanes = &r600_set_pcie_lanes,
1380 .set_clock_gating = &radeon_atom_set_clock_gating,
ef0e6e65 1381 .set_uvd_clocks = &rv770_set_uvd_clocks,
6bd1c385 1382 .get_temperature = &rv770_get_temp,
a02fa397 1383 },
66229b20
AD
1384 .dpm = {
1385 .init = &rv770_dpm_init,
1386 .setup_asic = &rv770_dpm_setup_asic,
1387 .enable = &rv770_dpm_enable,
1388 .disable = &rv770_dpm_disable,
98243917 1389 .pre_set_power_state = &r600_dpm_pre_set_power_state,
66229b20 1390 .set_power_state = &rv770_dpm_set_power_state,
98243917 1391 .post_set_power_state = &r600_dpm_post_set_power_state,
66229b20
AD
1392 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1393 .fini = &rv770_dpm_fini,
1394 .get_sclk = &rv770_dpm_get_sclk,
1395 .get_mclk = &rv770_dpm_get_mclk,
1396 .print_power_state = &rv770_dpm_print_power_state,
bd210d11 1397 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
8b5e6b7f 1398 .force_performance_level = &rv770_dpm_force_performance_level,
b06195d9 1399 .vblank_too_short = &rv770_dpm_vblank_too_short,
66229b20 1400 },
0f9e006c
AD
1401 .pflip = {
1402 .pre_page_flip = &rs600_pre_page_flip,
1403 .page_flip = &rv770_page_flip,
1404 .post_page_flip = &rs600_post_page_flip,
1405 },
48e7a5f1
DV
1406};
1407
1408static struct radeon_asic evergreen_asic = {
1409 .init = &evergreen_init,
1410 .fini = &evergreen_fini,
1411 .suspend = &evergreen_suspend,
1412 .resume = &evergreen_resume,
a2d07b74 1413 .asic_reset = &evergreen_asic_reset,
48e7a5f1 1414 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1415 .ioctl_wait_idle = r600_ioctl_wait_idle,
1416 .gui_idle = &r600_gui_idle,
1417 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1418 .get_xclk = &rv770_get_xclk,
d0418894 1419 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1420 .gart = {
1421 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1422 .set_page = &rs600_gart_set_page,
1423 },
4c87bc26
CK
1424 .ring = {
1425 [RADEON_RING_TYPE_GFX_INDEX] = {
1426 .ib_execute = &evergreen_ring_ib_execute,
1427 .emit_fence = &r600_fence_ring_emit,
1428 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1429 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1430 .ring_test = &r600_ring_test,
1431 .ib_test = &r600_ib_test,
123bc183 1432 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1433 .get_rptr = &radeon_ring_generic_get_rptr,
1434 .get_wptr = &radeon_ring_generic_get_wptr,
1435 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5
AD
1436 },
1437 [R600_RING_TYPE_DMA_INDEX] = {
1438 .ib_execute = &evergreen_dma_ring_ib_execute,
1439 .emit_fence = &evergreen_dma_fence_ring_emit,
1440 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1441 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1442 .ring_test = &r600_dma_ring_test,
1443 .ib_test = &r600_dma_ib_test,
123bc183 1444 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1445 .get_rptr = &radeon_ring_generic_get_rptr,
1446 .get_wptr = &radeon_ring_generic_get_wptr,
1447 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1448 },
1449 [R600_RING_TYPE_UVD_INDEX] = {
1450 .ib_execute = &r600_uvd_ib_execute,
1451 .emit_fence = &r600_uvd_fence_emit,
1452 .emit_semaphore = &r600_uvd_semaphore_emit,
1453 .cs_parse = &radeon_uvd_cs_parse,
1454 .ring_test = &r600_uvd_ring_test,
1455 .ib_test = &r600_uvd_ib_test,
1456 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1457 .get_rptr = &radeon_ring_generic_get_rptr,
1458 .get_wptr = &radeon_ring_generic_get_wptr,
1459 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1460 }
1461 },
b35ea4ab
AD
1462 .irq = {
1463 .set = &evergreen_irq_set,
1464 .process = &evergreen_irq_process,
1465 },
c79a49ca
AD
1466 .display = {
1467 .bandwidth_update = &evergreen_bandwidth_update,
1468 .get_vblank_counter = &evergreen_get_vblank_counter,
1469 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1470 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1471 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1472 .hdmi_enable = &evergreen_hdmi_enable,
1473 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1474 },
27cd7769 1475 .copy = {
8dddb993 1476 .blit = &r600_copy_cpdma,
27cd7769 1477 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1478 .dma = &evergreen_copy_dma,
1479 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1480 .copy = &evergreen_copy_dma,
1481 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1482 },
9e6f3d02
AD
1483 .surface = {
1484 .set_reg = r600_set_surface_reg,
1485 .clear_reg = r600_clear_surface_reg,
1486 },
901ea57d
AD
1487 .hpd = {
1488 .init = &evergreen_hpd_init,
1489 .fini = &evergreen_hpd_fini,
1490 .sense = &evergreen_hpd_sense,
1491 .set_polarity = &evergreen_hpd_set_polarity,
1492 },
a02fa397
AD
1493 .pm = {
1494 .misc = &evergreen_pm_misc,
1495 .prepare = &evergreen_pm_prepare,
1496 .finish = &evergreen_pm_finish,
1497 .init_profile = &r600_pm_init_profile,
1498 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1499 .get_engine_clock = &radeon_atom_get_engine_clock,
1500 .set_engine_clock = &radeon_atom_set_engine_clock,
1501 .get_memory_clock = &radeon_atom_get_memory_clock,
1502 .set_memory_clock = &radeon_atom_set_memory_clock,
1503 .get_pcie_lanes = &r600_get_pcie_lanes,
1504 .set_pcie_lanes = &r600_set_pcie_lanes,
1505 .set_clock_gating = NULL,
a8b4925c 1506 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1507 .get_temperature = &evergreen_get_temp,
a02fa397 1508 },
dc50ba7f
AD
1509 .dpm = {
1510 .init = &cypress_dpm_init,
1511 .setup_asic = &cypress_dpm_setup_asic,
1512 .enable = &cypress_dpm_enable,
1513 .disable = &cypress_dpm_disable,
98243917 1514 .pre_set_power_state = &r600_dpm_pre_set_power_state,
dc50ba7f 1515 .set_power_state = &cypress_dpm_set_power_state,
98243917 1516 .post_set_power_state = &r600_dpm_post_set_power_state,
dc50ba7f
AD
1517 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1518 .fini = &cypress_dpm_fini,
1519 .get_sclk = &rv770_dpm_get_sclk,
1520 .get_mclk = &rv770_dpm_get_mclk,
1521 .print_power_state = &rv770_dpm_print_power_state,
bd210d11 1522 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
8b5e6b7f 1523 .force_performance_level = &rv770_dpm_force_performance_level,
d0b54bdc 1524 .vblank_too_short = &cypress_dpm_vblank_too_short,
dc50ba7f 1525 },
0f9e006c
AD
1526 .pflip = {
1527 .pre_page_flip = &evergreen_pre_page_flip,
1528 .page_flip = &evergreen_page_flip,
1529 .post_page_flip = &evergreen_post_page_flip,
1530 },
48e7a5f1
DV
1531};
1532
958261d1
AD
1533static struct radeon_asic sumo_asic = {
1534 .init = &evergreen_init,
1535 .fini = &evergreen_fini,
1536 .suspend = &evergreen_suspend,
1537 .resume = &evergreen_resume,
958261d1
AD
1538 .asic_reset = &evergreen_asic_reset,
1539 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1540 .ioctl_wait_idle = r600_ioctl_wait_idle,
1541 .gui_idle = &r600_gui_idle,
1542 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1543 .get_xclk = &r600_get_xclk,
d0418894 1544 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1545 .gart = {
1546 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1547 .set_page = &rs600_gart_set_page,
1548 },
4c87bc26
CK
1549 .ring = {
1550 [RADEON_RING_TYPE_GFX_INDEX] = {
1551 .ib_execute = &evergreen_ring_ib_execute,
1552 .emit_fence = &r600_fence_ring_emit,
1553 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1554 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1555 .ring_test = &r600_ring_test,
1556 .ib_test = &r600_ib_test,
123bc183 1557 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1558 .get_rptr = &radeon_ring_generic_get_rptr,
1559 .get_wptr = &radeon_ring_generic_get_wptr,
1560 .set_wptr = &radeon_ring_generic_set_wptr,
eb0c19c5 1561 },
233d1ad5
AD
1562 [R600_RING_TYPE_DMA_INDEX] = {
1563 .ib_execute = &evergreen_dma_ring_ib_execute,
1564 .emit_fence = &evergreen_dma_fence_ring_emit,
1565 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1566 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1567 .ring_test = &r600_dma_ring_test,
1568 .ib_test = &r600_dma_ib_test,
123bc183 1569 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1570 .get_rptr = &radeon_ring_generic_get_rptr,
1571 .get_wptr = &radeon_ring_generic_get_wptr,
1572 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1573 },
1574 [R600_RING_TYPE_UVD_INDEX] = {
1575 .ib_execute = &r600_uvd_ib_execute,
1576 .emit_fence = &r600_uvd_fence_emit,
1577 .emit_semaphore = &r600_uvd_semaphore_emit,
1578 .cs_parse = &radeon_uvd_cs_parse,
1579 .ring_test = &r600_uvd_ring_test,
1580 .ib_test = &r600_uvd_ib_test,
1581 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1582 .get_rptr = &radeon_ring_generic_get_rptr,
1583 .get_wptr = &radeon_ring_generic_get_wptr,
1584 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5 1585 }
4c87bc26 1586 },
b35ea4ab
AD
1587 .irq = {
1588 .set = &evergreen_irq_set,
1589 .process = &evergreen_irq_process,
1590 },
c79a49ca
AD
1591 .display = {
1592 .bandwidth_update = &evergreen_bandwidth_update,
1593 .get_vblank_counter = &evergreen_get_vblank_counter,
1594 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1595 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1596 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1597 .hdmi_enable = &evergreen_hdmi_enable,
1598 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1599 },
27cd7769 1600 .copy = {
8dddb993 1601 .blit = &r600_copy_cpdma,
27cd7769 1602 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1603 .dma = &evergreen_copy_dma,
1604 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1605 .copy = &evergreen_copy_dma,
1606 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1607 },
9e6f3d02
AD
1608 .surface = {
1609 .set_reg = r600_set_surface_reg,
1610 .clear_reg = r600_clear_surface_reg,
1611 },
901ea57d
AD
1612 .hpd = {
1613 .init = &evergreen_hpd_init,
1614 .fini = &evergreen_hpd_fini,
1615 .sense = &evergreen_hpd_sense,
1616 .set_polarity = &evergreen_hpd_set_polarity,
1617 },
a02fa397
AD
1618 .pm = {
1619 .misc = &evergreen_pm_misc,
1620 .prepare = &evergreen_pm_prepare,
1621 .finish = &evergreen_pm_finish,
1622 .init_profile = &sumo_pm_init_profile,
1623 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1624 .get_engine_clock = &radeon_atom_get_engine_clock,
1625 .set_engine_clock = &radeon_atom_set_engine_clock,
1626 .get_memory_clock = NULL,
1627 .set_memory_clock = NULL,
1628 .get_pcie_lanes = NULL,
1629 .set_pcie_lanes = NULL,
1630 .set_clock_gating = NULL,
23d33ba3 1631 .set_uvd_clocks = &sumo_set_uvd_clocks,
6bd1c385 1632 .get_temperature = &sumo_get_temp,
a02fa397 1633 },
80ea2c12
AD
1634 .dpm = {
1635 .init = &sumo_dpm_init,
1636 .setup_asic = &sumo_dpm_setup_asic,
1637 .enable = &sumo_dpm_enable,
1638 .disable = &sumo_dpm_disable,
422a56bc 1639 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
80ea2c12 1640 .set_power_state = &sumo_dpm_set_power_state,
422a56bc 1641 .post_set_power_state = &sumo_dpm_post_set_power_state,
80ea2c12
AD
1642 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1643 .fini = &sumo_dpm_fini,
1644 .get_sclk = &sumo_dpm_get_sclk,
1645 .get_mclk = &sumo_dpm_get_mclk,
1646 .print_power_state = &sumo_dpm_print_power_state,
fb70160c 1647 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
5d5e5591 1648 .force_performance_level = &sumo_dpm_force_performance_level,
80ea2c12 1649 },
0f9e006c
AD
1650 .pflip = {
1651 .pre_page_flip = &evergreen_pre_page_flip,
1652 .page_flip = &evergreen_page_flip,
1653 .post_page_flip = &evergreen_post_page_flip,
1654 },
958261d1
AD
1655};
1656
a43b7665
AD
1657static struct radeon_asic btc_asic = {
1658 .init = &evergreen_init,
1659 .fini = &evergreen_fini,
1660 .suspend = &evergreen_suspend,
1661 .resume = &evergreen_resume,
a43b7665
AD
1662 .asic_reset = &evergreen_asic_reset,
1663 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1664 .ioctl_wait_idle = r600_ioctl_wait_idle,
1665 .gui_idle = &r600_gui_idle,
1666 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1667 .get_xclk = &rv770_get_xclk,
d0418894 1668 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1669 .gart = {
1670 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1671 .set_page = &rs600_gart_set_page,
1672 },
4c87bc26
CK
1673 .ring = {
1674 [RADEON_RING_TYPE_GFX_INDEX] = {
1675 .ib_execute = &evergreen_ring_ib_execute,
1676 .emit_fence = &r600_fence_ring_emit,
1677 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1678 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1679 .ring_test = &r600_ring_test,
1680 .ib_test = &r600_ib_test,
123bc183 1681 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1682 .get_rptr = &radeon_ring_generic_get_rptr,
1683 .get_wptr = &radeon_ring_generic_get_wptr,
1684 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5
AD
1685 },
1686 [R600_RING_TYPE_DMA_INDEX] = {
1687 .ib_execute = &evergreen_dma_ring_ib_execute,
1688 .emit_fence = &evergreen_dma_fence_ring_emit,
1689 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1690 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1691 .ring_test = &r600_dma_ring_test,
1692 .ib_test = &r600_dma_ib_test,
123bc183 1693 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1694 .get_rptr = &radeon_ring_generic_get_rptr,
1695 .get_wptr = &radeon_ring_generic_get_wptr,
1696 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1697 },
1698 [R600_RING_TYPE_UVD_INDEX] = {
1699 .ib_execute = &r600_uvd_ib_execute,
1700 .emit_fence = &r600_uvd_fence_emit,
1701 .emit_semaphore = &r600_uvd_semaphore_emit,
1702 .cs_parse = &radeon_uvd_cs_parse,
1703 .ring_test = &r600_uvd_ring_test,
1704 .ib_test = &r600_uvd_ib_test,
1705 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1706 .get_rptr = &radeon_ring_generic_get_rptr,
1707 .get_wptr = &radeon_ring_generic_get_wptr,
1708 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1709 }
1710 },
b35ea4ab
AD
1711 .irq = {
1712 .set = &evergreen_irq_set,
1713 .process = &evergreen_irq_process,
1714 },
c79a49ca
AD
1715 .display = {
1716 .bandwidth_update = &evergreen_bandwidth_update,
1717 .get_vblank_counter = &evergreen_get_vblank_counter,
1718 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1719 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1720 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1721 .hdmi_enable = &evergreen_hdmi_enable,
1722 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1723 },
27cd7769 1724 .copy = {
8dddb993 1725 .blit = &r600_copy_cpdma,
27cd7769 1726 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1727 .dma = &evergreen_copy_dma,
1728 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1729 .copy = &evergreen_copy_dma,
1730 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1731 },
9e6f3d02
AD
1732 .surface = {
1733 .set_reg = r600_set_surface_reg,
1734 .clear_reg = r600_clear_surface_reg,
1735 },
901ea57d
AD
1736 .hpd = {
1737 .init = &evergreen_hpd_init,
1738 .fini = &evergreen_hpd_fini,
1739 .sense = &evergreen_hpd_sense,
1740 .set_polarity = &evergreen_hpd_set_polarity,
1741 },
a02fa397
AD
1742 .pm = {
1743 .misc = &evergreen_pm_misc,
1744 .prepare = &evergreen_pm_prepare,
1745 .finish = &evergreen_pm_finish,
27810fb2 1746 .init_profile = &btc_pm_init_profile,
a02fa397 1747 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1748 .get_engine_clock = &radeon_atom_get_engine_clock,
1749 .set_engine_clock = &radeon_atom_set_engine_clock,
1750 .get_memory_clock = &radeon_atom_get_memory_clock,
1751 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
1752 .get_pcie_lanes = &r600_get_pcie_lanes,
1753 .set_pcie_lanes = &r600_set_pcie_lanes,
798bcf73 1754 .set_clock_gating = NULL,
a8b4925c 1755 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1756 .get_temperature = &evergreen_get_temp,
a02fa397 1757 },
6596afd4
AD
1758 .dpm = {
1759 .init = &btc_dpm_init,
1760 .setup_asic = &btc_dpm_setup_asic,
1761 .enable = &btc_dpm_enable,
1762 .disable = &btc_dpm_disable,
e8a9539f 1763 .pre_set_power_state = &btc_dpm_pre_set_power_state,
6596afd4 1764 .set_power_state = &btc_dpm_set_power_state,
e8a9539f 1765 .post_set_power_state = &btc_dpm_post_set_power_state,
6596afd4
AD
1766 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1767 .fini = &btc_dpm_fini,
e8a9539f
AD
1768 .get_sclk = &btc_dpm_get_sclk,
1769 .get_mclk = &btc_dpm_get_mclk,
6596afd4 1770 .print_power_state = &rv770_dpm_print_power_state,
bd210d11 1771 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
8b5e6b7f 1772 .force_performance_level = &rv770_dpm_force_performance_level,
a84301c6 1773 .vblank_too_short = &btc_dpm_vblank_too_short,
6596afd4 1774 },
0f9e006c
AD
1775 .pflip = {
1776 .pre_page_flip = &evergreen_pre_page_flip,
1777 .page_flip = &evergreen_page_flip,
1778 .post_page_flip = &evergreen_post_page_flip,
1779 },
a43b7665
AD
1780};
1781
e3487629
AD
1782static struct radeon_asic cayman_asic = {
1783 .init = &cayman_init,
1784 .fini = &cayman_fini,
1785 .suspend = &cayman_suspend,
1786 .resume = &cayman_resume,
e3487629
AD
1787 .asic_reset = &cayman_asic_reset,
1788 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1789 .ioctl_wait_idle = r600_ioctl_wait_idle,
1790 .gui_idle = &r600_gui_idle,
1791 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1792 .get_xclk = &rv770_get_xclk,
d0418894 1793 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1794 .gart = {
1795 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1796 .set_page = &rs600_gart_set_page,
1797 },
05b07147
CK
1798 .vm = {
1799 .init = &cayman_vm_init,
1800 .fini = &cayman_vm_fini,
df160044 1801 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1802 .set_page = &cayman_vm_set_page,
1803 },
4c87bc26
CK
1804 .ring = {
1805 [RADEON_RING_TYPE_GFX_INDEX] = {
721604a1
JG
1806 .ib_execute = &cayman_ring_ib_execute,
1807 .ib_parse = &evergreen_ib_parse,
b40e7e16 1808 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1809 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1810 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1811 .ring_test = &r600_ring_test,
1812 .ib_test = &r600_ib_test,
123bc183 1813 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1814 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1815 .get_rptr = &radeon_ring_generic_get_rptr,
1816 .get_wptr = &radeon_ring_generic_get_wptr,
1817 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1818 },
1819 [CAYMAN_RING_TYPE_CP1_INDEX] = {
721604a1
JG
1820 .ib_execute = &cayman_ring_ib_execute,
1821 .ib_parse = &evergreen_ib_parse,
b40e7e16 1822 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1823 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1824 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1825 .ring_test = &r600_ring_test,
1826 .ib_test = &r600_ib_test,
123bc183 1827 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1828 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1829 .get_rptr = &radeon_ring_generic_get_rptr,
1830 .get_wptr = &radeon_ring_generic_get_wptr,
1831 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1832 },
1833 [CAYMAN_RING_TYPE_CP2_INDEX] = {
721604a1
JG
1834 .ib_execute = &cayman_ring_ib_execute,
1835 .ib_parse = &evergreen_ib_parse,
b40e7e16 1836 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1837 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1838 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1839 .ring_test = &r600_ring_test,
1840 .ib_test = &r600_ib_test,
123bc183 1841 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1842 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1843 .get_rptr = &radeon_ring_generic_get_rptr,
1844 .get_wptr = &radeon_ring_generic_get_wptr,
1845 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
1846 },
1847 [R600_RING_TYPE_DMA_INDEX] = {
1848 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1849 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1850 .emit_fence = &evergreen_dma_fence_ring_emit,
1851 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1852 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1853 .ring_test = &r600_dma_ring_test,
1854 .ib_test = &r600_dma_ib_test,
1855 .is_lockup = &cayman_dma_is_lockup,
1856 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
1857 .get_rptr = &radeon_ring_generic_get_rptr,
1858 .get_wptr = &radeon_ring_generic_get_wptr,
1859 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
1860 },
1861 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1862 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1863 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1864 .emit_fence = &evergreen_dma_fence_ring_emit,
1865 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1866 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1867 .ring_test = &r600_dma_ring_test,
1868 .ib_test = &r600_dma_ib_test,
1869 .is_lockup = &cayman_dma_is_lockup,
1870 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
1871 .get_rptr = &radeon_ring_generic_get_rptr,
1872 .get_wptr = &radeon_ring_generic_get_wptr,
1873 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1874 },
1875 [R600_RING_TYPE_UVD_INDEX] = {
1876 .ib_execute = &r600_uvd_ib_execute,
1877 .emit_fence = &r600_uvd_fence_emit,
1878 .emit_semaphore = &cayman_uvd_semaphore_emit,
1879 .cs_parse = &radeon_uvd_cs_parse,
1880 .ring_test = &r600_uvd_ring_test,
1881 .ib_test = &r600_uvd_ib_test,
1882 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1883 .get_rptr = &radeon_ring_generic_get_rptr,
1884 .get_wptr = &radeon_ring_generic_get_wptr,
1885 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1886 }
1887 },
b35ea4ab
AD
1888 .irq = {
1889 .set = &evergreen_irq_set,
1890 .process = &evergreen_irq_process,
1891 },
c79a49ca
AD
1892 .display = {
1893 .bandwidth_update = &evergreen_bandwidth_update,
1894 .get_vblank_counter = &evergreen_get_vblank_counter,
1895 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1896 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1897 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1898 .hdmi_enable = &evergreen_hdmi_enable,
1899 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1900 },
27cd7769 1901 .copy = {
8dddb993 1902 .blit = &r600_copy_cpdma,
27cd7769 1903 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
1904 .dma = &evergreen_copy_dma,
1905 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1906 .copy = &evergreen_copy_dma,
1907 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1908 },
9e6f3d02
AD
1909 .surface = {
1910 .set_reg = r600_set_surface_reg,
1911 .clear_reg = r600_clear_surface_reg,
1912 },
901ea57d
AD
1913 .hpd = {
1914 .init = &evergreen_hpd_init,
1915 .fini = &evergreen_hpd_fini,
1916 .sense = &evergreen_hpd_sense,
1917 .set_polarity = &evergreen_hpd_set_polarity,
1918 },
a02fa397
AD
1919 .pm = {
1920 .misc = &evergreen_pm_misc,
1921 .prepare = &evergreen_pm_prepare,
1922 .finish = &evergreen_pm_finish,
27810fb2 1923 .init_profile = &btc_pm_init_profile,
a02fa397 1924 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1925 .get_engine_clock = &radeon_atom_get_engine_clock,
1926 .set_engine_clock = &radeon_atom_set_engine_clock,
1927 .get_memory_clock = &radeon_atom_get_memory_clock,
1928 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
1929 .get_pcie_lanes = &r600_get_pcie_lanes,
1930 .set_pcie_lanes = &r600_set_pcie_lanes,
798bcf73 1931 .set_clock_gating = NULL,
a8b4925c 1932 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1933 .get_temperature = &evergreen_get_temp,
a02fa397 1934 },
69e0b57a
AD
1935 .dpm = {
1936 .init = &ni_dpm_init,
1937 .setup_asic = &ni_dpm_setup_asic,
1938 .enable = &ni_dpm_enable,
1939 .disable = &ni_dpm_disable,
fee3d744 1940 .pre_set_power_state = &ni_dpm_pre_set_power_state,
69e0b57a 1941 .set_power_state = &ni_dpm_set_power_state,
fee3d744 1942 .post_set_power_state = &ni_dpm_post_set_power_state,
69e0b57a
AD
1943 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1944 .fini = &ni_dpm_fini,
1945 .get_sclk = &ni_dpm_get_sclk,
1946 .get_mclk = &ni_dpm_get_mclk,
1947 .print_power_state = &ni_dpm_print_power_state,
bdf0c4f0 1948 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
170a47f0 1949 .force_performance_level = &ni_dpm_force_performance_level,
76ad73e5 1950 .vblank_too_short = &ni_dpm_vblank_too_short,
69e0b57a 1951 },
0f9e006c
AD
1952 .pflip = {
1953 .pre_page_flip = &evergreen_pre_page_flip,
1954 .page_flip = &evergreen_page_flip,
1955 .post_page_flip = &evergreen_post_page_flip,
1956 },
e3487629
AD
1957};
1958
be63fe8c
AD
1959static struct radeon_asic trinity_asic = {
1960 .init = &cayman_init,
1961 .fini = &cayman_fini,
1962 .suspend = &cayman_suspend,
1963 .resume = &cayman_resume,
be63fe8c
AD
1964 .asic_reset = &cayman_asic_reset,
1965 .vga_set_state = &r600_vga_set_state,
1966 .ioctl_wait_idle = r600_ioctl_wait_idle,
1967 .gui_idle = &r600_gui_idle,
1968 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1969 .get_xclk = &r600_get_xclk,
d0418894 1970 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
be63fe8c
AD
1971 .gart = {
1972 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1973 .set_page = &rs600_gart_set_page,
1974 },
05b07147
CK
1975 .vm = {
1976 .init = &cayman_vm_init,
1977 .fini = &cayman_vm_fini,
df160044 1978 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1979 .set_page = &cayman_vm_set_page,
1980 },
be63fe8c
AD
1981 .ring = {
1982 [RADEON_RING_TYPE_GFX_INDEX] = {
1983 .ib_execute = &cayman_ring_ib_execute,
1984 .ib_parse = &evergreen_ib_parse,
1985 .emit_fence = &cayman_fence_ring_emit,
1986 .emit_semaphore = &r600_semaphore_ring_emit,
1987 .cs_parse = &evergreen_cs_parse,
1988 .ring_test = &r600_ring_test,
1989 .ib_test = &r600_ib_test,
123bc183 1990 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1991 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1992 .get_rptr = &radeon_ring_generic_get_rptr,
1993 .get_wptr = &radeon_ring_generic_get_wptr,
1994 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
1995 },
1996 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1997 .ib_execute = &cayman_ring_ib_execute,
1998 .ib_parse = &evergreen_ib_parse,
1999 .emit_fence = &cayman_fence_ring_emit,
2000 .emit_semaphore = &r600_semaphore_ring_emit,
2001 .cs_parse = &evergreen_cs_parse,
2002 .ring_test = &r600_ring_test,
2003 .ib_test = &r600_ib_test,
123bc183 2004 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 2005 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
2006 .get_rptr = &radeon_ring_generic_get_rptr,
2007 .get_wptr = &radeon_ring_generic_get_wptr,
2008 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
2009 },
2010 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2011 .ib_execute = &cayman_ring_ib_execute,
2012 .ib_parse = &evergreen_ib_parse,
2013 .emit_fence = &cayman_fence_ring_emit,
2014 .emit_semaphore = &r600_semaphore_ring_emit,
2015 .cs_parse = &evergreen_cs_parse,
2016 .ring_test = &r600_ring_test,
2017 .ib_test = &r600_ib_test,
123bc183 2018 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 2019 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
2020 .get_rptr = &radeon_ring_generic_get_rptr,
2021 .get_wptr = &radeon_ring_generic_get_wptr,
2022 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
2023 },
2024 [R600_RING_TYPE_DMA_INDEX] = {
2025 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2026 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
2027 .emit_fence = &evergreen_dma_fence_ring_emit,
2028 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 2029 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
2030 .ring_test = &r600_dma_ring_test,
2031 .ib_test = &r600_dma_ib_test,
2032 .is_lockup = &cayman_dma_is_lockup,
2033 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
2034 .get_rptr = &radeon_ring_generic_get_rptr,
2035 .get_wptr = &radeon_ring_generic_get_wptr,
2036 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
2037 },
2038 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2039 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2040 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
2041 .emit_fence = &evergreen_dma_fence_ring_emit,
2042 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 2043 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
2044 .ring_test = &r600_dma_ring_test,
2045 .ib_test = &r600_dma_ib_test,
2046 .is_lockup = &cayman_dma_is_lockup,
2047 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
2048 .get_rptr = &radeon_ring_generic_get_rptr,
2049 .get_wptr = &radeon_ring_generic_get_wptr,
2050 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
2051 },
2052 [R600_RING_TYPE_UVD_INDEX] = {
2053 .ib_execute = &r600_uvd_ib_execute,
2054 .emit_fence = &r600_uvd_fence_emit,
2055 .emit_semaphore = &cayman_uvd_semaphore_emit,
2056 .cs_parse = &radeon_uvd_cs_parse,
2057 .ring_test = &r600_uvd_ring_test,
2058 .ib_test = &r600_uvd_ib_test,
2059 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
2060 .get_rptr = &radeon_ring_generic_get_rptr,
2061 .get_wptr = &radeon_ring_generic_get_wptr,
2062 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
2063 }
2064 },
2065 .irq = {
2066 .set = &evergreen_irq_set,
2067 .process = &evergreen_irq_process,
2068 },
2069 .display = {
2070 .bandwidth_update = &dce6_bandwidth_update,
2071 .get_vblank_counter = &evergreen_get_vblank_counter,
2072 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 2073 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 2074 .get_backlight_level = &atombios_get_backlight_level,
be63fe8c
AD
2075 },
2076 .copy = {
8dddb993 2077 .blit = &r600_copy_cpdma,
be63fe8c 2078 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
2079 .dma = &evergreen_copy_dma,
2080 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
2081 .copy = &evergreen_copy_dma,
2082 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
be63fe8c
AD
2083 },
2084 .surface = {
2085 .set_reg = r600_set_surface_reg,
2086 .clear_reg = r600_clear_surface_reg,
2087 },
2088 .hpd = {
2089 .init = &evergreen_hpd_init,
2090 .fini = &evergreen_hpd_fini,
2091 .sense = &evergreen_hpd_sense,
2092 .set_polarity = &evergreen_hpd_set_polarity,
2093 },
2094 .pm = {
2095 .misc = &evergreen_pm_misc,
2096 .prepare = &evergreen_pm_prepare,
2097 .finish = &evergreen_pm_finish,
2098 .init_profile = &sumo_pm_init_profile,
2099 .get_dynpm_state = &r600_pm_get_dynpm_state,
2100 .get_engine_clock = &radeon_atom_get_engine_clock,
2101 .set_engine_clock = &radeon_atom_set_engine_clock,
2102 .get_memory_clock = NULL,
2103 .set_memory_clock = NULL,
2104 .get_pcie_lanes = NULL,
2105 .set_pcie_lanes = NULL,
2106 .set_clock_gating = NULL,
23d33ba3 2107 .set_uvd_clocks = &sumo_set_uvd_clocks,
29a15221 2108 .get_temperature = &tn_get_temp,
be63fe8c 2109 },
d70229f7
AD
2110 .dpm = {
2111 .init = &trinity_dpm_init,
2112 .setup_asic = &trinity_dpm_setup_asic,
2113 .enable = &trinity_dpm_enable,
2114 .disable = &trinity_dpm_disable,
a284c48a 2115 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
d70229f7 2116 .set_power_state = &trinity_dpm_set_power_state,
a284c48a 2117 .post_set_power_state = &trinity_dpm_post_set_power_state,
d70229f7
AD
2118 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
2119 .fini = &trinity_dpm_fini,
2120 .get_sclk = &trinity_dpm_get_sclk,
2121 .get_mclk = &trinity_dpm_get_mclk,
2122 .print_power_state = &trinity_dpm_print_power_state,
490ab931 2123 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
9b5de596 2124 .force_performance_level = &trinity_dpm_force_performance_level,
d70229f7 2125 },
be63fe8c
AD
2126 .pflip = {
2127 .pre_page_flip = &evergreen_pre_page_flip,
2128 .page_flip = &evergreen_page_flip,
2129 .post_page_flip = &evergreen_post_page_flip,
2130 },
2131};
2132
02779c08
AD
2133static struct radeon_asic si_asic = {
2134 .init = &si_init,
2135 .fini = &si_fini,
2136 .suspend = &si_suspend,
2137 .resume = &si_resume,
02779c08
AD
2138 .asic_reset = &si_asic_reset,
2139 .vga_set_state = &r600_vga_set_state,
2140 .ioctl_wait_idle = r600_ioctl_wait_idle,
2141 .gui_idle = &r600_gui_idle,
2142 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 2143 .get_xclk = &si_get_xclk,
d0418894 2144 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
02779c08
AD
2145 .gart = {
2146 .tlb_flush = &si_pcie_gart_tlb_flush,
2147 .set_page = &rs600_gart_set_page,
2148 },
05b07147
CK
2149 .vm = {
2150 .init = &si_vm_init,
2151 .fini = &si_vm_fini,
df160044 2152 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
82ffd92b 2153 .set_page = &si_vm_set_page,
05b07147 2154 },
02779c08
AD
2155 .ring = {
2156 [RADEON_RING_TYPE_GFX_INDEX] = {
2157 .ib_execute = &si_ring_ib_execute,
2158 .ib_parse = &si_ib_parse,
2159 .emit_fence = &si_fence_ring_emit,
2160 .emit_semaphore = &r600_semaphore_ring_emit,
2161 .cs_parse = NULL,
2162 .ring_test = &r600_ring_test,
2163 .ib_test = &r600_ib_test,
123bc183 2164 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2165 .vm_flush = &si_vm_flush,
f93bdefe
AD
2166 .get_rptr = &radeon_ring_generic_get_rptr,
2167 .get_wptr = &radeon_ring_generic_get_wptr,
2168 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2169 },
2170 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2171 .ib_execute = &si_ring_ib_execute,
2172 .ib_parse = &si_ib_parse,
2173 .emit_fence = &si_fence_ring_emit,
2174 .emit_semaphore = &r600_semaphore_ring_emit,
2175 .cs_parse = NULL,
2176 .ring_test = &r600_ring_test,
2177 .ib_test = &r600_ib_test,
123bc183 2178 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2179 .vm_flush = &si_vm_flush,
f93bdefe
AD
2180 .get_rptr = &radeon_ring_generic_get_rptr,
2181 .get_wptr = &radeon_ring_generic_get_wptr,
2182 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2183 },
2184 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2185 .ib_execute = &si_ring_ib_execute,
2186 .ib_parse = &si_ib_parse,
2187 .emit_fence = &si_fence_ring_emit,
2188 .emit_semaphore = &r600_semaphore_ring_emit,
2189 .cs_parse = NULL,
2190 .ring_test = &r600_ring_test,
2191 .ib_test = &r600_ib_test,
123bc183 2192 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2193 .vm_flush = &si_vm_flush,
f93bdefe
AD
2194 .get_rptr = &radeon_ring_generic_get_rptr,
2195 .get_wptr = &radeon_ring_generic_get_wptr,
2196 .set_wptr = &radeon_ring_generic_set_wptr,
8c5fd7ef
AD
2197 },
2198 [R600_RING_TYPE_DMA_INDEX] = {
2199 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2200 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
2201 .emit_fence = &evergreen_dma_fence_ring_emit,
2202 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2203 .cs_parse = NULL,
2204 .ring_test = &r600_dma_ring_test,
2205 .ib_test = &r600_dma_ib_test,
123bc183 2206 .is_lockup = &si_dma_is_lockup,
8c5fd7ef 2207 .vm_flush = &si_dma_vm_flush,
f93bdefe
AD
2208 .get_rptr = &radeon_ring_generic_get_rptr,
2209 .get_wptr = &radeon_ring_generic_get_wptr,
2210 .set_wptr = &radeon_ring_generic_set_wptr,
8c5fd7ef
AD
2211 },
2212 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2213 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2214 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
2215 .emit_fence = &evergreen_dma_fence_ring_emit,
2216 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2217 .cs_parse = NULL,
2218 .ring_test = &r600_dma_ring_test,
2219 .ib_test = &r600_dma_ib_test,
123bc183 2220 .is_lockup = &si_dma_is_lockup,
8c5fd7ef 2221 .vm_flush = &si_dma_vm_flush,
f93bdefe
AD
2222 .get_rptr = &radeon_ring_generic_get_rptr,
2223 .get_wptr = &radeon_ring_generic_get_wptr,
2224 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
2225 },
2226 [R600_RING_TYPE_UVD_INDEX] = {
2227 .ib_execute = &r600_uvd_ib_execute,
2228 .emit_fence = &r600_uvd_fence_emit,
2229 .emit_semaphore = &cayman_uvd_semaphore_emit,
2230 .cs_parse = &radeon_uvd_cs_parse,
2231 .ring_test = &r600_uvd_ring_test,
2232 .ib_test = &r600_uvd_ib_test,
2233 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
2234 .get_rptr = &radeon_ring_generic_get_rptr,
2235 .get_wptr = &radeon_ring_generic_get_wptr,
2236 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2237 }
2238 },
2239 .irq = {
2240 .set = &si_irq_set,
2241 .process = &si_irq_process,
2242 },
2243 .display = {
2244 .bandwidth_update = &dce6_bandwidth_update,
2245 .get_vblank_counter = &evergreen_get_vblank_counter,
2246 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 2247 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 2248 .get_backlight_level = &atombios_get_backlight_level,
02779c08
AD
2249 },
2250 .copy = {
2251 .blit = NULL,
2252 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
8c5fd7ef
AD
2253 .dma = &si_copy_dma,
2254 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
2255 .copy = &si_copy_dma,
2256 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
02779c08
AD
2257 },
2258 .surface = {
2259 .set_reg = r600_set_surface_reg,
2260 .clear_reg = r600_clear_surface_reg,
2261 },
2262 .hpd = {
2263 .init = &evergreen_hpd_init,
2264 .fini = &evergreen_hpd_fini,
2265 .sense = &evergreen_hpd_sense,
2266 .set_polarity = &evergreen_hpd_set_polarity,
2267 },
2268 .pm = {
2269 .misc = &evergreen_pm_misc,
2270 .prepare = &evergreen_pm_prepare,
2271 .finish = &evergreen_pm_finish,
2272 .init_profile = &sumo_pm_init_profile,
2273 .get_dynpm_state = &r600_pm_get_dynpm_state,
2274 .get_engine_clock = &radeon_atom_get_engine_clock,
2275 .set_engine_clock = &radeon_atom_set_engine_clock,
2276 .get_memory_clock = &radeon_atom_get_memory_clock,
2277 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
2278 .get_pcie_lanes = &r600_get_pcie_lanes,
2279 .set_pcie_lanes = &r600_set_pcie_lanes,
02779c08 2280 .set_clock_gating = NULL,
2539eb02 2281 .set_uvd_clocks = &si_set_uvd_clocks,
6bd1c385 2282 .get_temperature = &si_get_temp,
02779c08 2283 },
a9e61410
AD
2284 .dpm = {
2285 .init = &si_dpm_init,
2286 .setup_asic = &si_dpm_setup_asic,
2287 .enable = &si_dpm_enable,
2288 .disable = &si_dpm_disable,
2289 .pre_set_power_state = &si_dpm_pre_set_power_state,
2290 .set_power_state = &si_dpm_set_power_state,
2291 .post_set_power_state = &si_dpm_post_set_power_state,
2292 .display_configuration_changed = &si_dpm_display_configuration_changed,
2293 .fini = &si_dpm_fini,
2294 .get_sclk = &ni_dpm_get_sclk,
2295 .get_mclk = &ni_dpm_get_mclk,
2296 .print_power_state = &ni_dpm_print_power_state,
7982128c 2297 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
a160a6a3 2298 .force_performance_level = &si_dpm_force_performance_level,
f4dec318 2299 .vblank_too_short = &ni_dpm_vblank_too_short,
a9e61410 2300 },
02779c08
AD
2301 .pflip = {
2302 .pre_page_flip = &evergreen_pre_page_flip,
2303 .page_flip = &evergreen_page_flip,
2304 .post_page_flip = &evergreen_post_page_flip,
2305 },
2306};
2307
0672e27b
AD
2308static struct radeon_asic ci_asic = {
2309 .init = &cik_init,
2310 .fini = &cik_fini,
2311 .suspend = &cik_suspend,
2312 .resume = &cik_resume,
2313 .asic_reset = &cik_asic_reset,
2314 .vga_set_state = &r600_vga_set_state,
2315 .ioctl_wait_idle = NULL,
2316 .gui_idle = &r600_gui_idle,
2317 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2318 .get_xclk = &cik_get_xclk,
2319 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2320 .gart = {
2321 .tlb_flush = &cik_pcie_gart_tlb_flush,
2322 .set_page = &rs600_gart_set_page,
2323 },
2324 .vm = {
2325 .init = &cik_vm_init,
2326 .fini = &cik_vm_fini,
2327 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2328 .set_page = &cik_vm_set_page,
2329 },
2330 .ring = {
2331 [RADEON_RING_TYPE_GFX_INDEX] = {
2332 .ib_execute = &cik_ring_ib_execute,
2333 .ib_parse = &cik_ib_parse,
2334 .emit_fence = &cik_fence_gfx_ring_emit,
2335 .emit_semaphore = &cik_semaphore_ring_emit,
2336 .cs_parse = NULL,
2337 .ring_test = &cik_ring_test,
2338 .ib_test = &cik_ib_test,
2339 .is_lockup = &cik_gfx_is_lockup,
2340 .vm_flush = &cik_vm_flush,
2341 .get_rptr = &radeon_ring_generic_get_rptr,
2342 .get_wptr = &radeon_ring_generic_get_wptr,
2343 .set_wptr = &radeon_ring_generic_set_wptr,
2344 },
2345 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2346 .ib_execute = &cik_ring_ib_execute,
2347 .ib_parse = &cik_ib_parse,
2348 .emit_fence = &cik_fence_compute_ring_emit,
2349 .emit_semaphore = &cik_semaphore_ring_emit,
2350 .cs_parse = NULL,
2351 .ring_test = &cik_ring_test,
2352 .ib_test = &cik_ib_test,
2353 .is_lockup = &cik_gfx_is_lockup,
2354 .vm_flush = &cik_vm_flush,
2355 .get_rptr = &cik_compute_ring_get_rptr,
2356 .get_wptr = &cik_compute_ring_get_wptr,
2357 .set_wptr = &cik_compute_ring_set_wptr,
2358 },
2359 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2360 .ib_execute = &cik_ring_ib_execute,
2361 .ib_parse = &cik_ib_parse,
2362 .emit_fence = &cik_fence_compute_ring_emit,
2363 .emit_semaphore = &cik_semaphore_ring_emit,
2364 .cs_parse = NULL,
2365 .ring_test = &cik_ring_test,
2366 .ib_test = &cik_ib_test,
2367 .is_lockup = &cik_gfx_is_lockup,
2368 .vm_flush = &cik_vm_flush,
2369 .get_rptr = &cik_compute_ring_get_rptr,
2370 .get_wptr = &cik_compute_ring_get_wptr,
2371 .set_wptr = &cik_compute_ring_set_wptr,
2372 },
2373 [R600_RING_TYPE_DMA_INDEX] = {
2374 .ib_execute = &cik_sdma_ring_ib_execute,
2375 .ib_parse = &cik_ib_parse,
2376 .emit_fence = &cik_sdma_fence_ring_emit,
2377 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2378 .cs_parse = NULL,
2379 .ring_test = &cik_sdma_ring_test,
2380 .ib_test = &cik_sdma_ib_test,
2381 .is_lockup = &cik_sdma_is_lockup,
2382 .vm_flush = &cik_dma_vm_flush,
2383 .get_rptr = &radeon_ring_generic_get_rptr,
2384 .get_wptr = &radeon_ring_generic_get_wptr,
2385 .set_wptr = &radeon_ring_generic_set_wptr,
2386 },
2387 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2388 .ib_execute = &cik_sdma_ring_ib_execute,
2389 .ib_parse = &cik_ib_parse,
2390 .emit_fence = &cik_sdma_fence_ring_emit,
2391 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2392 .cs_parse = NULL,
2393 .ring_test = &cik_sdma_ring_test,
2394 .ib_test = &cik_sdma_ib_test,
2395 .is_lockup = &cik_sdma_is_lockup,
2396 .vm_flush = &cik_dma_vm_flush,
2397 .get_rptr = &radeon_ring_generic_get_rptr,
2398 .get_wptr = &radeon_ring_generic_get_wptr,
2399 .set_wptr = &radeon_ring_generic_set_wptr,
2400 },
2401 [R600_RING_TYPE_UVD_INDEX] = {
2402 .ib_execute = &r600_uvd_ib_execute,
2403 .emit_fence = &r600_uvd_fence_emit,
2404 .emit_semaphore = &cayman_uvd_semaphore_emit,
2405 .cs_parse = &radeon_uvd_cs_parse,
2406 .ring_test = &r600_uvd_ring_test,
2407 .ib_test = &r600_uvd_ib_test,
2408 .is_lockup = &radeon_ring_test_lockup,
2409 .get_rptr = &radeon_ring_generic_get_rptr,
2410 .get_wptr = &radeon_ring_generic_get_wptr,
2411 .set_wptr = &radeon_ring_generic_set_wptr,
2412 }
2413 },
2414 .irq = {
2415 .set = &cik_irq_set,
2416 .process = &cik_irq_process,
2417 },
2418 .display = {
2419 .bandwidth_update = &dce8_bandwidth_update,
2420 .get_vblank_counter = &evergreen_get_vblank_counter,
2421 .wait_for_vblank = &dce4_wait_for_vblank,
2422 },
2423 .copy = {
2424 .blit = NULL,
2425 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2426 .dma = &cik_copy_dma,
2427 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2428 .copy = &cik_copy_dma,
2429 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2430 },
2431 .surface = {
2432 .set_reg = r600_set_surface_reg,
2433 .clear_reg = r600_clear_surface_reg,
2434 },
2435 .hpd = {
2436 .init = &evergreen_hpd_init,
2437 .fini = &evergreen_hpd_fini,
2438 .sense = &evergreen_hpd_sense,
2439 .set_polarity = &evergreen_hpd_set_polarity,
2440 },
2441 .pm = {
2442 .misc = &evergreen_pm_misc,
2443 .prepare = &evergreen_pm_prepare,
2444 .finish = &evergreen_pm_finish,
2445 .init_profile = &sumo_pm_init_profile,
2446 .get_dynpm_state = &r600_pm_get_dynpm_state,
2447 .get_engine_clock = &radeon_atom_get_engine_clock,
2448 .set_engine_clock = &radeon_atom_set_engine_clock,
2449 .get_memory_clock = &radeon_atom_get_memory_clock,
2450 .set_memory_clock = &radeon_atom_set_memory_clock,
2451 .get_pcie_lanes = NULL,
2452 .set_pcie_lanes = NULL,
2453 .set_clock_gating = NULL,
2454 .set_uvd_clocks = &cik_set_uvd_clocks,
286d9cc6 2455 .get_temperature = &ci_get_temp,
0672e27b 2456 },
cc8dbbb4
AD
2457 .dpm = {
2458 .init = &ci_dpm_init,
2459 .setup_asic = &ci_dpm_setup_asic,
2460 .enable = &ci_dpm_enable,
2461 .disable = &ci_dpm_disable,
2462 .pre_set_power_state = &ci_dpm_pre_set_power_state,
2463 .set_power_state = &ci_dpm_set_power_state,
2464 .post_set_power_state = &ci_dpm_post_set_power_state,
2465 .display_configuration_changed = &ci_dpm_display_configuration_changed,
2466 .fini = &ci_dpm_fini,
2467 .get_sclk = &ci_dpm_get_sclk,
2468 .get_mclk = &ci_dpm_get_mclk,
2469 .print_power_state = &ci_dpm_print_power_state,
94b4adc5 2470 .debugfs_print_current_performance_level = &ci_dpm_debugfs_print_current_performance_level,
89536fd6 2471 .force_performance_level = &ci_dpm_force_performance_level,
5496131e 2472 .vblank_too_short = &ci_dpm_vblank_too_short,
cc8dbbb4 2473 },
0672e27b
AD
2474 .pflip = {
2475 .pre_page_flip = &evergreen_pre_page_flip,
2476 .page_flip = &evergreen_page_flip,
2477 .post_page_flip = &evergreen_post_page_flip,
2478 },
2479};
2480
2481static struct radeon_asic kv_asic = {
2482 .init = &cik_init,
2483 .fini = &cik_fini,
2484 .suspend = &cik_suspend,
2485 .resume = &cik_resume,
2486 .asic_reset = &cik_asic_reset,
2487 .vga_set_state = &r600_vga_set_state,
2488 .ioctl_wait_idle = NULL,
2489 .gui_idle = &r600_gui_idle,
2490 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2491 .get_xclk = &cik_get_xclk,
2492 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2493 .gart = {
2494 .tlb_flush = &cik_pcie_gart_tlb_flush,
2495 .set_page = &rs600_gart_set_page,
2496 },
2497 .vm = {
2498 .init = &cik_vm_init,
2499 .fini = &cik_vm_fini,
2500 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2501 .set_page = &cik_vm_set_page,
2502 },
2503 .ring = {
2504 [RADEON_RING_TYPE_GFX_INDEX] = {
2505 .ib_execute = &cik_ring_ib_execute,
2506 .ib_parse = &cik_ib_parse,
2507 .emit_fence = &cik_fence_gfx_ring_emit,
2508 .emit_semaphore = &cik_semaphore_ring_emit,
2509 .cs_parse = NULL,
2510 .ring_test = &cik_ring_test,
2511 .ib_test = &cik_ib_test,
2512 .is_lockup = &cik_gfx_is_lockup,
2513 .vm_flush = &cik_vm_flush,
2514 .get_rptr = &radeon_ring_generic_get_rptr,
2515 .get_wptr = &radeon_ring_generic_get_wptr,
2516 .set_wptr = &radeon_ring_generic_set_wptr,
2517 },
2518 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2519 .ib_execute = &cik_ring_ib_execute,
2520 .ib_parse = &cik_ib_parse,
2521 .emit_fence = &cik_fence_compute_ring_emit,
2522 .emit_semaphore = &cik_semaphore_ring_emit,
2523 .cs_parse = NULL,
2524 .ring_test = &cik_ring_test,
2525 .ib_test = &cik_ib_test,
2526 .is_lockup = &cik_gfx_is_lockup,
2527 .vm_flush = &cik_vm_flush,
2528 .get_rptr = &cik_compute_ring_get_rptr,
2529 .get_wptr = &cik_compute_ring_get_wptr,
2530 .set_wptr = &cik_compute_ring_set_wptr,
2531 },
2532 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2533 .ib_execute = &cik_ring_ib_execute,
2534 .ib_parse = &cik_ib_parse,
2535 .emit_fence = &cik_fence_compute_ring_emit,
2536 .emit_semaphore = &cik_semaphore_ring_emit,
2537 .cs_parse = NULL,
2538 .ring_test = &cik_ring_test,
2539 .ib_test = &cik_ib_test,
2540 .is_lockup = &cik_gfx_is_lockup,
2541 .vm_flush = &cik_vm_flush,
2542 .get_rptr = &cik_compute_ring_get_rptr,
2543 .get_wptr = &cik_compute_ring_get_wptr,
2544 .set_wptr = &cik_compute_ring_set_wptr,
2545 },
2546 [R600_RING_TYPE_DMA_INDEX] = {
2547 .ib_execute = &cik_sdma_ring_ib_execute,
2548 .ib_parse = &cik_ib_parse,
2549 .emit_fence = &cik_sdma_fence_ring_emit,
2550 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2551 .cs_parse = NULL,
2552 .ring_test = &cik_sdma_ring_test,
2553 .ib_test = &cik_sdma_ib_test,
2554 .is_lockup = &cik_sdma_is_lockup,
2555 .vm_flush = &cik_dma_vm_flush,
2556 .get_rptr = &radeon_ring_generic_get_rptr,
2557 .get_wptr = &radeon_ring_generic_get_wptr,
2558 .set_wptr = &radeon_ring_generic_set_wptr,
2559 },
2560 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2561 .ib_execute = &cik_sdma_ring_ib_execute,
2562 .ib_parse = &cik_ib_parse,
2563 .emit_fence = &cik_sdma_fence_ring_emit,
2564 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2565 .cs_parse = NULL,
2566 .ring_test = &cik_sdma_ring_test,
2567 .ib_test = &cik_sdma_ib_test,
2568 .is_lockup = &cik_sdma_is_lockup,
2569 .vm_flush = &cik_dma_vm_flush,
2570 .get_rptr = &radeon_ring_generic_get_rptr,
2571 .get_wptr = &radeon_ring_generic_get_wptr,
2572 .set_wptr = &radeon_ring_generic_set_wptr,
2573 },
2574 [R600_RING_TYPE_UVD_INDEX] = {
2575 .ib_execute = &r600_uvd_ib_execute,
2576 .emit_fence = &r600_uvd_fence_emit,
2577 .emit_semaphore = &cayman_uvd_semaphore_emit,
2578 .cs_parse = &radeon_uvd_cs_parse,
2579 .ring_test = &r600_uvd_ring_test,
2580 .ib_test = &r600_uvd_ib_test,
2581 .is_lockup = &radeon_ring_test_lockup,
2582 .get_rptr = &radeon_ring_generic_get_rptr,
2583 .get_wptr = &radeon_ring_generic_get_wptr,
2584 .set_wptr = &radeon_ring_generic_set_wptr,
2585 }
2586 },
2587 .irq = {
2588 .set = &cik_irq_set,
2589 .process = &cik_irq_process,
2590 },
2591 .display = {
2592 .bandwidth_update = &dce8_bandwidth_update,
2593 .get_vblank_counter = &evergreen_get_vblank_counter,
2594 .wait_for_vblank = &dce4_wait_for_vblank,
2595 },
2596 .copy = {
2597 .blit = NULL,
2598 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2599 .dma = &cik_copy_dma,
2600 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2601 .copy = &cik_copy_dma,
2602 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2603 },
2604 .surface = {
2605 .set_reg = r600_set_surface_reg,
2606 .clear_reg = r600_clear_surface_reg,
2607 },
2608 .hpd = {
2609 .init = &evergreen_hpd_init,
2610 .fini = &evergreen_hpd_fini,
2611 .sense = &evergreen_hpd_sense,
2612 .set_polarity = &evergreen_hpd_set_polarity,
2613 },
2614 .pm = {
2615 .misc = &evergreen_pm_misc,
2616 .prepare = &evergreen_pm_prepare,
2617 .finish = &evergreen_pm_finish,
2618 .init_profile = &sumo_pm_init_profile,
2619 .get_dynpm_state = &r600_pm_get_dynpm_state,
2620 .get_engine_clock = &radeon_atom_get_engine_clock,
2621 .set_engine_clock = &radeon_atom_set_engine_clock,
2622 .get_memory_clock = &radeon_atom_get_memory_clock,
2623 .set_memory_clock = &radeon_atom_set_memory_clock,
2624 .get_pcie_lanes = NULL,
2625 .set_pcie_lanes = NULL,
2626 .set_clock_gating = NULL,
2627 .set_uvd_clocks = &cik_set_uvd_clocks,
286d9cc6 2628 .get_temperature = &kv_get_temp,
0672e27b 2629 },
41a524ab
AD
2630 .dpm = {
2631 .init = &kv_dpm_init,
2632 .setup_asic = &kv_dpm_setup_asic,
2633 .enable = &kv_dpm_enable,
2634 .disable = &kv_dpm_disable,
2635 .pre_set_power_state = &kv_dpm_pre_set_power_state,
2636 .set_power_state = &kv_dpm_set_power_state,
2637 .post_set_power_state = &kv_dpm_post_set_power_state,
2638 .display_configuration_changed = &kv_dpm_display_configuration_changed,
2639 .fini = &kv_dpm_fini,
2640 .get_sclk = &kv_dpm_get_sclk,
2641 .get_mclk = &kv_dpm_get_mclk,
2642 .print_power_state = &kv_dpm_print_power_state,
ae3e40e8 2643 .debugfs_print_current_performance_level = &kv_dpm_debugfs_print_current_performance_level,
2b4c8022 2644 .force_performance_level = &kv_dpm_force_performance_level,
41a524ab 2645 },
0672e27b
AD
2646 .pflip = {
2647 .pre_page_flip = &evergreen_pre_page_flip,
2648 .page_flip = &evergreen_page_flip,
2649 .post_page_flip = &evergreen_post_page_flip,
2650 },
2651};
2652
abf1dc67
AD
2653/**
2654 * radeon_asic_init - register asic specific callbacks
2655 *
2656 * @rdev: radeon device pointer
2657 *
2658 * Registers the appropriate asic specific callbacks for each
2659 * chip family. Also sets other asics specific info like the number
2660 * of crtcs and the register aperture accessors (all asics).
2661 * Returns 0 for success.
2662 */
0a10c851
DV
2663int radeon_asic_init(struct radeon_device *rdev)
2664{
2665 radeon_register_accessor_init(rdev);
ba7e05e9
AD
2666
2667 /* set the number of crtcs */
2668 if (rdev->flags & RADEON_SINGLE_CRTC)
2669 rdev->num_crtc = 1;
2670 else
2671 rdev->num_crtc = 2;
2672
948bee3f
AD
2673 rdev->has_uvd = false;
2674
0a10c851
DV
2675 switch (rdev->family) {
2676 case CHIP_R100:
2677 case CHIP_RV100:
2678 case CHIP_RS100:
2679 case CHIP_RV200:
2680 case CHIP_RS200:
2681 rdev->asic = &r100_asic;
2682 break;
2683 case CHIP_R200:
2684 case CHIP_RV250:
2685 case CHIP_RS300:
2686 case CHIP_RV280:
2687 rdev->asic = &r200_asic;
2688 break;
2689 case CHIP_R300:
2690 case CHIP_R350:
2691 case CHIP_RV350:
2692 case CHIP_RV380:
2693 if (rdev->flags & RADEON_IS_PCIE)
2694 rdev->asic = &r300_asic_pcie;
2695 else
2696 rdev->asic = &r300_asic;
2697 break;
2698 case CHIP_R420:
2699 case CHIP_R423:
2700 case CHIP_RV410:
2701 rdev->asic = &r420_asic;
07bb084c
AD
2702 /* handle macs */
2703 if (rdev->bios == NULL) {
798bcf73
AD
2704 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2705 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2706 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2707 rdev->asic->pm.set_memory_clock = NULL;
37e9b6a6 2708 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
07bb084c 2709 }
0a10c851
DV
2710 break;
2711 case CHIP_RS400:
2712 case CHIP_RS480:
2713 rdev->asic = &rs400_asic;
2714 break;
2715 case CHIP_RS600:
2716 rdev->asic = &rs600_asic;
2717 break;
2718 case CHIP_RS690:
2719 case CHIP_RS740:
2720 rdev->asic = &rs690_asic;
2721 break;
2722 case CHIP_RV515:
2723 rdev->asic = &rv515_asic;
2724 break;
2725 case CHIP_R520:
2726 case CHIP_RV530:
2727 case CHIP_RV560:
2728 case CHIP_RV570:
2729 case CHIP_R580:
2730 rdev->asic = &r520_asic;
2731 break;
2732 case CHIP_R600:
ca361b65
AD
2733 rdev->asic = &r600_asic;
2734 break;
0a10c851
DV
2735 case CHIP_RV610:
2736 case CHIP_RV630:
2737 case CHIP_RV620:
2738 case CHIP_RV635:
2739 case CHIP_RV670:
ca361b65
AD
2740 rdev->asic = &rv6xx_asic;
2741 rdev->has_uvd = true;
f47299c5 2742 break;
0a10c851
DV
2743 case CHIP_RS780:
2744 case CHIP_RS880:
f47299c5 2745 rdev->asic = &rs780_asic;
948bee3f 2746 rdev->has_uvd = true;
0a10c851
DV
2747 break;
2748 case CHIP_RV770:
2749 case CHIP_RV730:
2750 case CHIP_RV710:
2751 case CHIP_RV740:
2752 rdev->asic = &rv770_asic;
948bee3f 2753 rdev->has_uvd = true;
0a10c851
DV
2754 break;
2755 case CHIP_CEDAR:
2756 case CHIP_REDWOOD:
2757 case CHIP_JUNIPER:
2758 case CHIP_CYPRESS:
2759 case CHIP_HEMLOCK:
ba7e05e9
AD
2760 /* set num crtcs */
2761 if (rdev->family == CHIP_CEDAR)
2762 rdev->num_crtc = 4;
2763 else
2764 rdev->num_crtc = 6;
0a10c851 2765 rdev->asic = &evergreen_asic;
948bee3f 2766 rdev->has_uvd = true;
0a10c851 2767 break;
958261d1 2768 case CHIP_PALM:
89da5a37
AD
2769 case CHIP_SUMO:
2770 case CHIP_SUMO2:
958261d1 2771 rdev->asic = &sumo_asic;
948bee3f 2772 rdev->has_uvd = true;
958261d1 2773 break;
a43b7665
AD
2774 case CHIP_BARTS:
2775 case CHIP_TURKS:
2776 case CHIP_CAICOS:
ba7e05e9
AD
2777 /* set num crtcs */
2778 if (rdev->family == CHIP_CAICOS)
2779 rdev->num_crtc = 4;
2780 else
2781 rdev->num_crtc = 6;
a43b7665 2782 rdev->asic = &btc_asic;
948bee3f 2783 rdev->has_uvd = true;
a43b7665 2784 break;
e3487629
AD
2785 case CHIP_CAYMAN:
2786 rdev->asic = &cayman_asic;
ba7e05e9
AD
2787 /* set num crtcs */
2788 rdev->num_crtc = 6;
948bee3f 2789 rdev->has_uvd = true;
e3487629 2790 break;
be63fe8c
AD
2791 case CHIP_ARUBA:
2792 rdev->asic = &trinity_asic;
2793 /* set num crtcs */
2794 rdev->num_crtc = 4;
948bee3f 2795 rdev->has_uvd = true;
be63fe8c 2796 break;
02779c08
AD
2797 case CHIP_TAHITI:
2798 case CHIP_PITCAIRN:
2799 case CHIP_VERDE:
e737a14c 2800 case CHIP_OLAND:
86a45cac 2801 case CHIP_HAINAN:
02779c08
AD
2802 rdev->asic = &si_asic;
2803 /* set num crtcs */
86a45cac
AD
2804 if (rdev->family == CHIP_HAINAN)
2805 rdev->num_crtc = 0;
2806 else if (rdev->family == CHIP_OLAND)
e737a14c
AD
2807 rdev->num_crtc = 2;
2808 else
2809 rdev->num_crtc = 6;
948bee3f
AD
2810 if (rdev->family == CHIP_HAINAN)
2811 rdev->has_uvd = false;
2812 else
2813 rdev->has_uvd = true;
02779c08 2814 break;
0672e27b
AD
2815 case CHIP_BONAIRE:
2816 rdev->asic = &ci_asic;
2817 rdev->num_crtc = 6;
22c775ce 2818 rdev->has_uvd = true;
0672e27b
AD
2819 break;
2820 case CHIP_KAVERI:
2821 case CHIP_KABINI:
2822 rdev->asic = &kv_asic;
2823 /* set num crtcs */
2824 if (rdev->family == CHIP_KAVERI)
2825 rdev->num_crtc = 4;
2826 else
2827 rdev->num_crtc = 2;
22c775ce 2828 rdev->has_uvd = true;
0672e27b 2829 break;
0a10c851
DV
2830 default:
2831 /* FIXME: not supported yet */
2832 return -EINVAL;
2833 }
2834
2835 if (rdev->flags & RADEON_IS_IGP) {
798bcf73
AD
2836 rdev->asic->pm.get_memory_clock = NULL;
2837 rdev->asic->pm.set_memory_clock = NULL;
0a10c851
DV
2838 }
2839
2840 return 0;
2841}
2842
This page took 0.754555 seconds and 5 git commands to generate.