drm/radeon/dpm: add pre/post_set_power_state callback (TN)
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_asic.c
CommitLineData
0a10c851
DV
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
abf1dc67
AD
43/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
0a10c851
DV
53static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
abf1dc67
AD
60/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
0a10c851
DV
70static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
abf1dc67
AD
77/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
0a10c851
DV
85static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
65337e60
SL
125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
6e2c3c0a
AD
129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
0a10c851
DV
134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
abf1dc67
AD
141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
0a10c851
DV
149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
c5b3b850
AD
161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
0a10c851
DV
163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
c5b3b850
AD
166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
0a10c851
DV
168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
48e7a5f1
DV
175static struct radeon_asic r100_asic = {
176 .init = &r100_init,
177 .fini = &r100_fini,
178 .suspend = &r100_suspend,
179 .resume = &r100_resume,
180 .vga_set_state = &r100_vga_set_state,
a2d07b74 181 .asic_reset = &r100_asic_reset,
54e88e06
AD
182 .ioctl_wait_idle = NULL,
183 .gui_idle = &r100_gui_idle,
184 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
185 .gart = {
186 .tlb_flush = &r100_pci_gart_tlb_flush,
187 .set_page = &r100_pci_gart_set_page,
188 },
4c87bc26
CK
189 .ring = {
190 [RADEON_RING_TYPE_GFX_INDEX] = {
191 .ib_execute = &r100_ring_ib_execute,
192 .emit_fence = &r100_fence_ring_emit,
193 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 194 .cs_parse = &r100_cs_parse,
f712812e
AD
195 .ring_start = &r100_ring_start,
196 .ring_test = &r100_ring_test,
197 .ib_test = &r100_ib_test,
312c4a8c 198 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
199 .get_rptr = &radeon_ring_generic_get_rptr,
200 .get_wptr = &radeon_ring_generic_get_wptr,
201 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
202 }
203 },
b35ea4ab
AD
204 .irq = {
205 .set = &r100_irq_set,
206 .process = &r100_irq_process,
207 },
c79a49ca
AD
208 .display = {
209 .bandwidth_update = &r100_bandwidth_update,
210 .get_vblank_counter = &r100_get_vblank_counter,
211 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 212 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 213 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 214 },
27cd7769
AD
215 .copy = {
216 .blit = &r100_copy_blit,
217 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
218 .dma = NULL,
219 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
220 .copy = &r100_copy_blit,
221 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
222 },
9e6f3d02
AD
223 .surface = {
224 .set_reg = r100_set_surface_reg,
225 .clear_reg = r100_clear_surface_reg,
226 },
901ea57d
AD
227 .hpd = {
228 .init = &r100_hpd_init,
229 .fini = &r100_hpd_fini,
230 .sense = &r100_hpd_sense,
231 .set_polarity = &r100_hpd_set_polarity,
232 },
a02fa397
AD
233 .pm = {
234 .misc = &r100_pm_misc,
235 .prepare = &r100_pm_prepare,
236 .finish = &r100_pm_finish,
237 .init_profile = &r100_pm_init_profile,
238 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
239 .get_engine_clock = &radeon_legacy_get_engine_clock,
240 .set_engine_clock = &radeon_legacy_set_engine_clock,
241 .get_memory_clock = &radeon_legacy_get_memory_clock,
242 .set_memory_clock = NULL,
243 .get_pcie_lanes = NULL,
244 .set_pcie_lanes = NULL,
245 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 246 },
0f9e006c
AD
247 .pflip = {
248 .pre_page_flip = &r100_pre_page_flip,
249 .page_flip = &r100_page_flip,
250 .post_page_flip = &r100_post_page_flip,
251 },
48e7a5f1
DV
252};
253
254static struct radeon_asic r200_asic = {
255 .init = &r100_init,
256 .fini = &r100_fini,
257 .suspend = &r100_suspend,
258 .resume = &r100_resume,
259 .vga_set_state = &r100_vga_set_state,
a2d07b74 260 .asic_reset = &r100_asic_reset,
54e88e06
AD
261 .ioctl_wait_idle = NULL,
262 .gui_idle = &r100_gui_idle,
263 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
264 .gart = {
265 .tlb_flush = &r100_pci_gart_tlb_flush,
266 .set_page = &r100_pci_gart_set_page,
267 },
4c87bc26
CK
268 .ring = {
269 [RADEON_RING_TYPE_GFX_INDEX] = {
270 .ib_execute = &r100_ring_ib_execute,
271 .emit_fence = &r100_fence_ring_emit,
272 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 273 .cs_parse = &r100_cs_parse,
f712812e
AD
274 .ring_start = &r100_ring_start,
275 .ring_test = &r100_ring_test,
276 .ib_test = &r100_ib_test,
312c4a8c 277 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
278 .get_rptr = &radeon_ring_generic_get_rptr,
279 .get_wptr = &radeon_ring_generic_get_wptr,
280 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
281 }
282 },
b35ea4ab
AD
283 .irq = {
284 .set = &r100_irq_set,
285 .process = &r100_irq_process,
286 },
c79a49ca
AD
287 .display = {
288 .bandwidth_update = &r100_bandwidth_update,
289 .get_vblank_counter = &r100_get_vblank_counter,
290 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 291 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 292 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 293 },
27cd7769
AD
294 .copy = {
295 .blit = &r100_copy_blit,
296 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
297 .dma = &r200_copy_dma,
298 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299 .copy = &r100_copy_blit,
300 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301 },
9e6f3d02
AD
302 .surface = {
303 .set_reg = r100_set_surface_reg,
304 .clear_reg = r100_clear_surface_reg,
305 },
901ea57d
AD
306 .hpd = {
307 .init = &r100_hpd_init,
308 .fini = &r100_hpd_fini,
309 .sense = &r100_hpd_sense,
310 .set_polarity = &r100_hpd_set_polarity,
311 },
a02fa397
AD
312 .pm = {
313 .misc = &r100_pm_misc,
314 .prepare = &r100_pm_prepare,
315 .finish = &r100_pm_finish,
316 .init_profile = &r100_pm_init_profile,
317 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
318 .get_engine_clock = &radeon_legacy_get_engine_clock,
319 .set_engine_clock = &radeon_legacy_set_engine_clock,
320 .get_memory_clock = &radeon_legacy_get_memory_clock,
321 .set_memory_clock = NULL,
322 .get_pcie_lanes = NULL,
323 .set_pcie_lanes = NULL,
324 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 325 },
0f9e006c
AD
326 .pflip = {
327 .pre_page_flip = &r100_pre_page_flip,
328 .page_flip = &r100_page_flip,
329 .post_page_flip = &r100_post_page_flip,
330 },
48e7a5f1
DV
331};
332
333static struct radeon_asic r300_asic = {
334 .init = &r300_init,
335 .fini = &r300_fini,
336 .suspend = &r300_suspend,
337 .resume = &r300_resume,
338 .vga_set_state = &r100_vga_set_state,
a2d07b74 339 .asic_reset = &r300_asic_reset,
54e88e06
AD
340 .ioctl_wait_idle = NULL,
341 .gui_idle = &r100_gui_idle,
342 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
343 .gart = {
344 .tlb_flush = &r100_pci_gart_tlb_flush,
345 .set_page = &r100_pci_gart_set_page,
346 },
4c87bc26
CK
347 .ring = {
348 [RADEON_RING_TYPE_GFX_INDEX] = {
349 .ib_execute = &r100_ring_ib_execute,
350 .emit_fence = &r300_fence_ring_emit,
351 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 352 .cs_parse = &r300_cs_parse,
f712812e
AD
353 .ring_start = &r300_ring_start,
354 .ring_test = &r100_ring_test,
355 .ib_test = &r100_ib_test,
8ba957b5 356 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
357 .get_rptr = &radeon_ring_generic_get_rptr,
358 .get_wptr = &radeon_ring_generic_get_wptr,
359 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
360 }
361 },
b35ea4ab
AD
362 .irq = {
363 .set = &r100_irq_set,
364 .process = &r100_irq_process,
365 },
c79a49ca
AD
366 .display = {
367 .bandwidth_update = &r100_bandwidth_update,
368 .get_vblank_counter = &r100_get_vblank_counter,
369 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 370 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 371 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 372 },
27cd7769
AD
373 .copy = {
374 .blit = &r100_copy_blit,
375 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
376 .dma = &r200_copy_dma,
377 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
378 .copy = &r100_copy_blit,
379 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
380 },
9e6f3d02
AD
381 .surface = {
382 .set_reg = r100_set_surface_reg,
383 .clear_reg = r100_clear_surface_reg,
384 },
901ea57d
AD
385 .hpd = {
386 .init = &r100_hpd_init,
387 .fini = &r100_hpd_fini,
388 .sense = &r100_hpd_sense,
389 .set_polarity = &r100_hpd_set_polarity,
390 },
a02fa397
AD
391 .pm = {
392 .misc = &r100_pm_misc,
393 .prepare = &r100_pm_prepare,
394 .finish = &r100_pm_finish,
395 .init_profile = &r100_pm_init_profile,
396 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
397 .get_engine_clock = &radeon_legacy_get_engine_clock,
398 .set_engine_clock = &radeon_legacy_set_engine_clock,
399 .get_memory_clock = &radeon_legacy_get_memory_clock,
400 .set_memory_clock = NULL,
401 .get_pcie_lanes = &rv370_get_pcie_lanes,
402 .set_pcie_lanes = &rv370_set_pcie_lanes,
403 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 404 },
0f9e006c
AD
405 .pflip = {
406 .pre_page_flip = &r100_pre_page_flip,
407 .page_flip = &r100_page_flip,
408 .post_page_flip = &r100_post_page_flip,
409 },
48e7a5f1
DV
410};
411
412static struct radeon_asic r300_asic_pcie = {
413 .init = &r300_init,
414 .fini = &r300_fini,
415 .suspend = &r300_suspend,
416 .resume = &r300_resume,
417 .vga_set_state = &r100_vga_set_state,
a2d07b74 418 .asic_reset = &r300_asic_reset,
54e88e06
AD
419 .ioctl_wait_idle = NULL,
420 .gui_idle = &r100_gui_idle,
421 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
422 .gart = {
423 .tlb_flush = &rv370_pcie_gart_tlb_flush,
424 .set_page = &rv370_pcie_gart_set_page,
425 },
4c87bc26
CK
426 .ring = {
427 [RADEON_RING_TYPE_GFX_INDEX] = {
428 .ib_execute = &r100_ring_ib_execute,
429 .emit_fence = &r300_fence_ring_emit,
430 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 431 .cs_parse = &r300_cs_parse,
f712812e
AD
432 .ring_start = &r300_ring_start,
433 .ring_test = &r100_ring_test,
434 .ib_test = &r100_ib_test,
8ba957b5 435 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
436 .get_rptr = &radeon_ring_generic_get_rptr,
437 .get_wptr = &radeon_ring_generic_get_wptr,
438 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
439 }
440 },
b35ea4ab
AD
441 .irq = {
442 .set = &r100_irq_set,
443 .process = &r100_irq_process,
444 },
c79a49ca
AD
445 .display = {
446 .bandwidth_update = &r100_bandwidth_update,
447 .get_vblank_counter = &r100_get_vblank_counter,
448 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 449 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 450 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 451 },
27cd7769
AD
452 .copy = {
453 .blit = &r100_copy_blit,
454 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
455 .dma = &r200_copy_dma,
456 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
457 .copy = &r100_copy_blit,
458 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
459 },
9e6f3d02
AD
460 .surface = {
461 .set_reg = r100_set_surface_reg,
462 .clear_reg = r100_clear_surface_reg,
463 },
901ea57d
AD
464 .hpd = {
465 .init = &r100_hpd_init,
466 .fini = &r100_hpd_fini,
467 .sense = &r100_hpd_sense,
468 .set_polarity = &r100_hpd_set_polarity,
469 },
a02fa397
AD
470 .pm = {
471 .misc = &r100_pm_misc,
472 .prepare = &r100_pm_prepare,
473 .finish = &r100_pm_finish,
474 .init_profile = &r100_pm_init_profile,
475 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
476 .get_engine_clock = &radeon_legacy_get_engine_clock,
477 .set_engine_clock = &radeon_legacy_set_engine_clock,
478 .get_memory_clock = &radeon_legacy_get_memory_clock,
479 .set_memory_clock = NULL,
480 .get_pcie_lanes = &rv370_get_pcie_lanes,
481 .set_pcie_lanes = &rv370_set_pcie_lanes,
482 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 483 },
0f9e006c
AD
484 .pflip = {
485 .pre_page_flip = &r100_pre_page_flip,
486 .page_flip = &r100_page_flip,
487 .post_page_flip = &r100_post_page_flip,
488 },
48e7a5f1
DV
489};
490
491static struct radeon_asic r420_asic = {
492 .init = &r420_init,
493 .fini = &r420_fini,
494 .suspend = &r420_suspend,
495 .resume = &r420_resume,
496 .vga_set_state = &r100_vga_set_state,
a2d07b74 497 .asic_reset = &r300_asic_reset,
54e88e06
AD
498 .ioctl_wait_idle = NULL,
499 .gui_idle = &r100_gui_idle,
500 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
501 .gart = {
502 .tlb_flush = &rv370_pcie_gart_tlb_flush,
503 .set_page = &rv370_pcie_gart_set_page,
504 },
4c87bc26
CK
505 .ring = {
506 [RADEON_RING_TYPE_GFX_INDEX] = {
507 .ib_execute = &r100_ring_ib_execute,
508 .emit_fence = &r300_fence_ring_emit,
509 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 510 .cs_parse = &r300_cs_parse,
f712812e
AD
511 .ring_start = &r300_ring_start,
512 .ring_test = &r100_ring_test,
513 .ib_test = &r100_ib_test,
8ba957b5 514 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
515 .get_rptr = &radeon_ring_generic_get_rptr,
516 .get_wptr = &radeon_ring_generic_get_wptr,
517 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
518 }
519 },
b35ea4ab
AD
520 .irq = {
521 .set = &r100_irq_set,
522 .process = &r100_irq_process,
523 },
c79a49ca
AD
524 .display = {
525 .bandwidth_update = &r100_bandwidth_update,
526 .get_vblank_counter = &r100_get_vblank_counter,
527 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 528 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 529 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 530 },
27cd7769
AD
531 .copy = {
532 .blit = &r100_copy_blit,
533 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
534 .dma = &r200_copy_dma,
535 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
536 .copy = &r100_copy_blit,
537 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
538 },
9e6f3d02
AD
539 .surface = {
540 .set_reg = r100_set_surface_reg,
541 .clear_reg = r100_clear_surface_reg,
542 },
901ea57d
AD
543 .hpd = {
544 .init = &r100_hpd_init,
545 .fini = &r100_hpd_fini,
546 .sense = &r100_hpd_sense,
547 .set_polarity = &r100_hpd_set_polarity,
548 },
a02fa397
AD
549 .pm = {
550 .misc = &r100_pm_misc,
551 .prepare = &r100_pm_prepare,
552 .finish = &r100_pm_finish,
553 .init_profile = &r420_pm_init_profile,
554 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
555 .get_engine_clock = &radeon_atom_get_engine_clock,
556 .set_engine_clock = &radeon_atom_set_engine_clock,
557 .get_memory_clock = &radeon_atom_get_memory_clock,
558 .set_memory_clock = &radeon_atom_set_memory_clock,
559 .get_pcie_lanes = &rv370_get_pcie_lanes,
560 .set_pcie_lanes = &rv370_set_pcie_lanes,
561 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 562 },
0f9e006c
AD
563 .pflip = {
564 .pre_page_flip = &r100_pre_page_flip,
565 .page_flip = &r100_page_flip,
566 .post_page_flip = &r100_post_page_flip,
567 },
48e7a5f1
DV
568};
569
570static struct radeon_asic rs400_asic = {
571 .init = &rs400_init,
572 .fini = &rs400_fini,
573 .suspend = &rs400_suspend,
574 .resume = &rs400_resume,
575 .vga_set_state = &r100_vga_set_state,
a2d07b74 576 .asic_reset = &r300_asic_reset,
54e88e06
AD
577 .ioctl_wait_idle = NULL,
578 .gui_idle = &r100_gui_idle,
579 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
c5b3b850
AD
580 .gart = {
581 .tlb_flush = &rs400_gart_tlb_flush,
582 .set_page = &rs400_gart_set_page,
583 },
4c87bc26
CK
584 .ring = {
585 [RADEON_RING_TYPE_GFX_INDEX] = {
586 .ib_execute = &r100_ring_ib_execute,
587 .emit_fence = &r300_fence_ring_emit,
588 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 589 .cs_parse = &r300_cs_parse,
f712812e
AD
590 .ring_start = &r300_ring_start,
591 .ring_test = &r100_ring_test,
592 .ib_test = &r100_ib_test,
8ba957b5 593 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
594 .get_rptr = &radeon_ring_generic_get_rptr,
595 .get_wptr = &radeon_ring_generic_get_wptr,
596 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
597 }
598 },
b35ea4ab
AD
599 .irq = {
600 .set = &r100_irq_set,
601 .process = &r100_irq_process,
602 },
c79a49ca
AD
603 .display = {
604 .bandwidth_update = &r100_bandwidth_update,
605 .get_vblank_counter = &r100_get_vblank_counter,
606 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 607 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 608 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 609 },
27cd7769
AD
610 .copy = {
611 .blit = &r100_copy_blit,
612 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
613 .dma = &r200_copy_dma,
614 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
615 .copy = &r100_copy_blit,
616 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
617 },
9e6f3d02
AD
618 .surface = {
619 .set_reg = r100_set_surface_reg,
620 .clear_reg = r100_clear_surface_reg,
621 },
901ea57d
AD
622 .hpd = {
623 .init = &r100_hpd_init,
624 .fini = &r100_hpd_fini,
625 .sense = &r100_hpd_sense,
626 .set_polarity = &r100_hpd_set_polarity,
627 },
a02fa397
AD
628 .pm = {
629 .misc = &r100_pm_misc,
630 .prepare = &r100_pm_prepare,
631 .finish = &r100_pm_finish,
632 .init_profile = &r100_pm_init_profile,
633 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
634 .get_engine_clock = &radeon_legacy_get_engine_clock,
635 .set_engine_clock = &radeon_legacy_set_engine_clock,
636 .get_memory_clock = &radeon_legacy_get_memory_clock,
637 .set_memory_clock = NULL,
638 .get_pcie_lanes = NULL,
639 .set_pcie_lanes = NULL,
640 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 641 },
0f9e006c
AD
642 .pflip = {
643 .pre_page_flip = &r100_pre_page_flip,
644 .page_flip = &r100_page_flip,
645 .post_page_flip = &r100_post_page_flip,
646 },
48e7a5f1
DV
647};
648
649static struct radeon_asic rs600_asic = {
650 .init = &rs600_init,
651 .fini = &rs600_fini,
652 .suspend = &rs600_suspend,
653 .resume = &rs600_resume,
654 .vga_set_state = &r100_vga_set_state,
90aca4d2 655 .asic_reset = &rs600_asic_reset,
54e88e06
AD
656 .ioctl_wait_idle = NULL,
657 .gui_idle = &r100_gui_idle,
658 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
c5b3b850
AD
659 .gart = {
660 .tlb_flush = &rs600_gart_tlb_flush,
661 .set_page = &rs600_gart_set_page,
662 },
4c87bc26
CK
663 .ring = {
664 [RADEON_RING_TYPE_GFX_INDEX] = {
665 .ib_execute = &r100_ring_ib_execute,
666 .emit_fence = &r300_fence_ring_emit,
667 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 668 .cs_parse = &r300_cs_parse,
f712812e
AD
669 .ring_start = &r300_ring_start,
670 .ring_test = &r100_ring_test,
671 .ib_test = &r100_ib_test,
8ba957b5 672 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
673 .get_rptr = &radeon_ring_generic_get_rptr,
674 .get_wptr = &radeon_ring_generic_get_wptr,
675 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
676 }
677 },
b35ea4ab
AD
678 .irq = {
679 .set = &rs600_irq_set,
680 .process = &rs600_irq_process,
681 },
c79a49ca
AD
682 .display = {
683 .bandwidth_update = &rs600_bandwidth_update,
684 .get_vblank_counter = &rs600_get_vblank_counter,
685 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 686 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 687 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
688 .hdmi_enable = &r600_hdmi_enable,
689 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 690 },
27cd7769
AD
691 .copy = {
692 .blit = &r100_copy_blit,
693 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
694 .dma = &r200_copy_dma,
695 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
696 .copy = &r100_copy_blit,
697 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
698 },
9e6f3d02
AD
699 .surface = {
700 .set_reg = r100_set_surface_reg,
701 .clear_reg = r100_clear_surface_reg,
702 },
901ea57d
AD
703 .hpd = {
704 .init = &rs600_hpd_init,
705 .fini = &rs600_hpd_fini,
706 .sense = &rs600_hpd_sense,
707 .set_polarity = &rs600_hpd_set_polarity,
708 },
a02fa397
AD
709 .pm = {
710 .misc = &rs600_pm_misc,
711 .prepare = &rs600_pm_prepare,
712 .finish = &rs600_pm_finish,
713 .init_profile = &r420_pm_init_profile,
714 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
715 .get_engine_clock = &radeon_atom_get_engine_clock,
716 .set_engine_clock = &radeon_atom_set_engine_clock,
717 .get_memory_clock = &radeon_atom_get_memory_clock,
718 .set_memory_clock = &radeon_atom_set_memory_clock,
719 .get_pcie_lanes = NULL,
720 .set_pcie_lanes = NULL,
721 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 722 },
0f9e006c
AD
723 .pflip = {
724 .pre_page_flip = &rs600_pre_page_flip,
725 .page_flip = &rs600_page_flip,
726 .post_page_flip = &rs600_post_page_flip,
727 },
48e7a5f1
DV
728};
729
730static struct radeon_asic rs690_asic = {
731 .init = &rs690_init,
732 .fini = &rs690_fini,
733 .suspend = &rs690_suspend,
734 .resume = &rs690_resume,
735 .vga_set_state = &r100_vga_set_state,
90aca4d2 736 .asic_reset = &rs600_asic_reset,
54e88e06
AD
737 .ioctl_wait_idle = NULL,
738 .gui_idle = &r100_gui_idle,
739 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
c5b3b850
AD
740 .gart = {
741 .tlb_flush = &rs400_gart_tlb_flush,
742 .set_page = &rs400_gart_set_page,
743 },
4c87bc26
CK
744 .ring = {
745 [RADEON_RING_TYPE_GFX_INDEX] = {
746 .ib_execute = &r100_ring_ib_execute,
747 .emit_fence = &r300_fence_ring_emit,
748 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 749 .cs_parse = &r300_cs_parse,
f712812e
AD
750 .ring_start = &r300_ring_start,
751 .ring_test = &r100_ring_test,
752 .ib_test = &r100_ib_test,
8ba957b5 753 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
754 .get_rptr = &radeon_ring_generic_get_rptr,
755 .get_wptr = &radeon_ring_generic_get_wptr,
756 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
757 }
758 },
b35ea4ab
AD
759 .irq = {
760 .set = &rs600_irq_set,
761 .process = &rs600_irq_process,
762 },
c79a49ca
AD
763 .display = {
764 .get_vblank_counter = &rs600_get_vblank_counter,
765 .bandwidth_update = &rs690_bandwidth_update,
766 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 767 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 768 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
769 .hdmi_enable = &r600_hdmi_enable,
770 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 771 },
27cd7769
AD
772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r200_copy_dma,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
9e6f3d02
AD
780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
901ea57d
AD
784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
a02fa397
AD
790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = NULL,
801 .set_pcie_lanes = NULL,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 803 },
0f9e006c
AD
804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
48e7a5f1
DV
809};
810
811static struct radeon_asic rv515_asic = {
812 .init = &rv515_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &rv515_resume,
816 .vga_set_state = &r100_vga_set_state,
90aca4d2 817 .asic_reset = &rs600_asic_reset,
54e88e06
AD
818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
c5b3b850
AD
821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
4c87bc26
CK
825 .ring = {
826 [RADEON_RING_TYPE_GFX_INDEX] = {
827 .ib_execute = &r100_ring_ib_execute,
828 .emit_fence = &r300_fence_ring_emit,
829 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 830 .cs_parse = &r300_cs_parse,
f712812e
AD
831 .ring_start = &rv515_ring_start,
832 .ring_test = &r100_ring_test,
833 .ib_test = &r100_ib_test,
8ba957b5 834 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
835 .get_rptr = &radeon_ring_generic_get_rptr,
836 .get_wptr = &radeon_ring_generic_get_wptr,
837 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
838 }
839 },
b35ea4ab
AD
840 .irq = {
841 .set = &rs600_irq_set,
842 .process = &rs600_irq_process,
843 },
c79a49ca
AD
844 .display = {
845 .get_vblank_counter = &rs600_get_vblank_counter,
846 .bandwidth_update = &rv515_bandwidth_update,
847 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 848 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 849 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 850 },
27cd7769
AD
851 .copy = {
852 .blit = &r100_copy_blit,
853 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
854 .dma = &r200_copy_dma,
855 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
856 .copy = &r100_copy_blit,
857 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
858 },
9e6f3d02
AD
859 .surface = {
860 .set_reg = r100_set_surface_reg,
861 .clear_reg = r100_clear_surface_reg,
862 },
901ea57d
AD
863 .hpd = {
864 .init = &rs600_hpd_init,
865 .fini = &rs600_hpd_fini,
866 .sense = &rs600_hpd_sense,
867 .set_polarity = &rs600_hpd_set_polarity,
868 },
a02fa397
AD
869 .pm = {
870 .misc = &rs600_pm_misc,
871 .prepare = &rs600_pm_prepare,
872 .finish = &rs600_pm_finish,
873 .init_profile = &r420_pm_init_profile,
874 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
875 .get_engine_clock = &radeon_atom_get_engine_clock,
876 .set_engine_clock = &radeon_atom_set_engine_clock,
877 .get_memory_clock = &radeon_atom_get_memory_clock,
878 .set_memory_clock = &radeon_atom_set_memory_clock,
879 .get_pcie_lanes = &rv370_get_pcie_lanes,
880 .set_pcie_lanes = &rv370_set_pcie_lanes,
881 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 882 },
0f9e006c
AD
883 .pflip = {
884 .pre_page_flip = &rs600_pre_page_flip,
885 .page_flip = &rs600_page_flip,
886 .post_page_flip = &rs600_post_page_flip,
887 },
48e7a5f1
DV
888};
889
890static struct radeon_asic r520_asic = {
891 .init = &r520_init,
892 .fini = &rv515_fini,
893 .suspend = &rv515_suspend,
894 .resume = &r520_resume,
895 .vga_set_state = &r100_vga_set_state,
90aca4d2 896 .asic_reset = &rs600_asic_reset,
54e88e06
AD
897 .ioctl_wait_idle = NULL,
898 .gui_idle = &r100_gui_idle,
899 .mc_wait_for_idle = &r520_mc_wait_for_idle,
c5b3b850
AD
900 .gart = {
901 .tlb_flush = &rv370_pcie_gart_tlb_flush,
902 .set_page = &rv370_pcie_gart_set_page,
903 },
4c87bc26
CK
904 .ring = {
905 [RADEON_RING_TYPE_GFX_INDEX] = {
906 .ib_execute = &r100_ring_ib_execute,
907 .emit_fence = &r300_fence_ring_emit,
908 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 909 .cs_parse = &r300_cs_parse,
f712812e
AD
910 .ring_start = &rv515_ring_start,
911 .ring_test = &r100_ring_test,
912 .ib_test = &r100_ib_test,
8ba957b5 913 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
914 .get_rptr = &radeon_ring_generic_get_rptr,
915 .get_wptr = &radeon_ring_generic_get_wptr,
916 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
917 }
918 },
b35ea4ab
AD
919 .irq = {
920 .set = &rs600_irq_set,
921 .process = &rs600_irq_process,
922 },
c79a49ca
AD
923 .display = {
924 .bandwidth_update = &rv515_bandwidth_update,
925 .get_vblank_counter = &rs600_get_vblank_counter,
926 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 927 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 928 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 929 },
27cd7769
AD
930 .copy = {
931 .blit = &r100_copy_blit,
932 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
933 .dma = &r200_copy_dma,
934 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
935 .copy = &r100_copy_blit,
936 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
937 },
9e6f3d02
AD
938 .surface = {
939 .set_reg = r100_set_surface_reg,
940 .clear_reg = r100_clear_surface_reg,
941 },
901ea57d
AD
942 .hpd = {
943 .init = &rs600_hpd_init,
944 .fini = &rs600_hpd_fini,
945 .sense = &rs600_hpd_sense,
946 .set_polarity = &rs600_hpd_set_polarity,
947 },
a02fa397
AD
948 .pm = {
949 .misc = &rs600_pm_misc,
950 .prepare = &rs600_pm_prepare,
951 .finish = &rs600_pm_finish,
952 .init_profile = &r420_pm_init_profile,
953 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
954 .get_engine_clock = &radeon_atom_get_engine_clock,
955 .set_engine_clock = &radeon_atom_set_engine_clock,
956 .get_memory_clock = &radeon_atom_get_memory_clock,
957 .set_memory_clock = &radeon_atom_set_memory_clock,
958 .get_pcie_lanes = &rv370_get_pcie_lanes,
959 .set_pcie_lanes = &rv370_set_pcie_lanes,
960 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 961 },
0f9e006c
AD
962 .pflip = {
963 .pre_page_flip = &rs600_pre_page_flip,
964 .page_flip = &rs600_page_flip,
965 .post_page_flip = &rs600_post_page_flip,
966 },
48e7a5f1
DV
967};
968
969static struct radeon_asic r600_asic = {
970 .init = &r600_init,
971 .fini = &r600_fini,
972 .suspend = &r600_suspend,
973 .resume = &r600_resume,
48e7a5f1 974 .vga_set_state = &r600_vga_set_state,
a2d07b74 975 .asic_reset = &r600_asic_reset,
54e88e06
AD
976 .ioctl_wait_idle = r600_ioctl_wait_idle,
977 .gui_idle = &r600_gui_idle,
978 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 979 .get_xclk = &r600_get_xclk,
d0418894 980 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
981 .gart = {
982 .tlb_flush = &r600_pcie_gart_tlb_flush,
983 .set_page = &rs600_gart_set_page,
984 },
4c87bc26
CK
985 .ring = {
986 [RADEON_RING_TYPE_GFX_INDEX] = {
987 .ib_execute = &r600_ring_ib_execute,
988 .emit_fence = &r600_fence_ring_emit,
989 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 990 .cs_parse = &r600_cs_parse,
f712812e
AD
991 .ring_test = &r600_ring_test,
992 .ib_test = &r600_ib_test,
123bc183 993 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
994 .get_rptr = &radeon_ring_generic_get_rptr,
995 .get_wptr = &radeon_ring_generic_get_wptr,
996 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
997 },
998 [R600_RING_TYPE_DMA_INDEX] = {
999 .ib_execute = &r600_dma_ring_ib_execute,
1000 .emit_fence = &r600_dma_fence_ring_emit,
1001 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1002 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1003 .ring_test = &r600_dma_ring_test,
1004 .ib_test = &r600_dma_ib_test,
1005 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1006 .get_rptr = &radeon_ring_generic_get_rptr,
1007 .get_wptr = &radeon_ring_generic_get_wptr,
1008 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1009 }
1010 },
b35ea4ab
AD
1011 .irq = {
1012 .set = &r600_irq_set,
1013 .process = &r600_irq_process,
1014 },
c79a49ca
AD
1015 .display = {
1016 .bandwidth_update = &rv515_bandwidth_update,
1017 .get_vblank_counter = &rs600_get_vblank_counter,
1018 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1019 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1020 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1021 .hdmi_enable = &r600_hdmi_enable,
1022 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1023 },
27cd7769
AD
1024 .copy = {
1025 .blit = &r600_copy_blit,
1026 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
1027 .dma = &r600_copy_dma,
1028 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1029 .copy = &r600_copy_dma,
1030 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1031 },
9e6f3d02
AD
1032 .surface = {
1033 .set_reg = r600_set_surface_reg,
1034 .clear_reg = r600_clear_surface_reg,
1035 },
901ea57d
AD
1036 .hpd = {
1037 .init = &r600_hpd_init,
1038 .fini = &r600_hpd_fini,
1039 .sense = &r600_hpd_sense,
1040 .set_polarity = &r600_hpd_set_polarity,
1041 },
a02fa397
AD
1042 .pm = {
1043 .misc = &r600_pm_misc,
1044 .prepare = &rs600_pm_prepare,
1045 .finish = &rs600_pm_finish,
1046 .init_profile = &r600_pm_init_profile,
1047 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1048 .get_engine_clock = &radeon_atom_get_engine_clock,
1049 .set_engine_clock = &radeon_atom_set_engine_clock,
1050 .get_memory_clock = &radeon_atom_get_memory_clock,
1051 .set_memory_clock = &radeon_atom_set_memory_clock,
1052 .get_pcie_lanes = &r600_get_pcie_lanes,
1053 .set_pcie_lanes = &r600_set_pcie_lanes,
1054 .set_clock_gating = NULL,
6bd1c385 1055 .get_temperature = &rv6xx_get_temp,
a02fa397 1056 },
0f9e006c
AD
1057 .pflip = {
1058 .pre_page_flip = &rs600_pre_page_flip,
1059 .page_flip = &rs600_page_flip,
1060 .post_page_flip = &rs600_post_page_flip,
1061 },
48e7a5f1
DV
1062};
1063
ca361b65
AD
1064static struct radeon_asic rv6xx_asic = {
1065 .init = &r600_init,
1066 .fini = &r600_fini,
1067 .suspend = &r600_suspend,
1068 .resume = &r600_resume,
1069 .vga_set_state = &r600_vga_set_state,
1070 .asic_reset = &r600_asic_reset,
1071 .ioctl_wait_idle = r600_ioctl_wait_idle,
1072 .gui_idle = &r600_gui_idle,
1073 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1074 .get_xclk = &r600_get_xclk,
1075 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1076 .gart = {
1077 .tlb_flush = &r600_pcie_gart_tlb_flush,
1078 .set_page = &rs600_gart_set_page,
1079 },
1080 .ring = {
1081 [RADEON_RING_TYPE_GFX_INDEX] = {
1082 .ib_execute = &r600_ring_ib_execute,
1083 .emit_fence = &r600_fence_ring_emit,
1084 .emit_semaphore = &r600_semaphore_ring_emit,
1085 .cs_parse = &r600_cs_parse,
1086 .ring_test = &r600_ring_test,
1087 .ib_test = &r600_ib_test,
1088 .is_lockup = &r600_gfx_is_lockup,
1089 .get_rptr = &radeon_ring_generic_get_rptr,
1090 .get_wptr = &radeon_ring_generic_get_wptr,
1091 .set_wptr = &radeon_ring_generic_set_wptr,
1092 },
1093 [R600_RING_TYPE_DMA_INDEX] = {
1094 .ib_execute = &r600_dma_ring_ib_execute,
1095 .emit_fence = &r600_dma_fence_ring_emit,
1096 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1097 .cs_parse = &r600_dma_cs_parse,
1098 .ring_test = &r600_dma_ring_test,
1099 .ib_test = &r600_dma_ib_test,
1100 .is_lockup = &r600_dma_is_lockup,
1101 .get_rptr = &radeon_ring_generic_get_rptr,
1102 .get_wptr = &radeon_ring_generic_get_wptr,
1103 .set_wptr = &radeon_ring_generic_set_wptr,
1104 }
1105 },
1106 .irq = {
1107 .set = &r600_irq_set,
1108 .process = &r600_irq_process,
1109 },
1110 .display = {
1111 .bandwidth_update = &rv515_bandwidth_update,
1112 .get_vblank_counter = &rs600_get_vblank_counter,
1113 .wait_for_vblank = &avivo_wait_for_vblank,
1114 .set_backlight_level = &atombios_set_backlight_level,
1115 .get_backlight_level = &atombios_get_backlight_level,
1116 },
1117 .copy = {
1118 .blit = &r600_copy_blit,
1119 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1120 .dma = &r600_copy_dma,
1121 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1122 .copy = &r600_copy_dma,
1123 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1124 },
1125 .surface = {
1126 .set_reg = r600_set_surface_reg,
1127 .clear_reg = r600_clear_surface_reg,
1128 },
1129 .hpd = {
1130 .init = &r600_hpd_init,
1131 .fini = &r600_hpd_fini,
1132 .sense = &r600_hpd_sense,
1133 .set_polarity = &r600_hpd_set_polarity,
1134 },
1135 .pm = {
1136 .misc = &r600_pm_misc,
1137 .prepare = &rs600_pm_prepare,
1138 .finish = &rs600_pm_finish,
1139 .init_profile = &r600_pm_init_profile,
1140 .get_dynpm_state = &r600_pm_get_dynpm_state,
1141 .get_engine_clock = &radeon_atom_get_engine_clock,
1142 .set_engine_clock = &radeon_atom_set_engine_clock,
1143 .get_memory_clock = &radeon_atom_get_memory_clock,
1144 .set_memory_clock = &radeon_atom_set_memory_clock,
1145 .get_pcie_lanes = &r600_get_pcie_lanes,
1146 .set_pcie_lanes = &r600_set_pcie_lanes,
1147 .set_clock_gating = NULL,
1148 .get_temperature = &rv6xx_get_temp,
1149 },
4a6369e9
AD
1150 .dpm = {
1151 .init = &rv6xx_dpm_init,
1152 .setup_asic = &rv6xx_setup_asic,
1153 .enable = &rv6xx_dpm_enable,
1154 .disable = &rv6xx_dpm_disable,
98243917 1155 .pre_set_power_state = &r600_dpm_pre_set_power_state,
4a6369e9 1156 .set_power_state = &rv6xx_dpm_set_power_state,
98243917 1157 .post_set_power_state = &r600_dpm_post_set_power_state,
4a6369e9
AD
1158 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1159 .fini = &rv6xx_dpm_fini,
1160 .get_sclk = &rv6xx_dpm_get_sclk,
1161 .get_mclk = &rv6xx_dpm_get_mclk,
1162 .print_power_state = &rv6xx_dpm_print_power_state,
1163 },
ca361b65
AD
1164 .pflip = {
1165 .pre_page_flip = &rs600_pre_page_flip,
1166 .page_flip = &rs600_page_flip,
1167 .post_page_flip = &rs600_post_page_flip,
1168 },
1169};
1170
f47299c5
AD
1171static struct radeon_asic rs780_asic = {
1172 .init = &r600_init,
1173 .fini = &r600_fini,
1174 .suspend = &r600_suspend,
1175 .resume = &r600_resume,
f47299c5 1176 .vga_set_state = &r600_vga_set_state,
a2d07b74 1177 .asic_reset = &r600_asic_reset,
54e88e06
AD
1178 .ioctl_wait_idle = r600_ioctl_wait_idle,
1179 .gui_idle = &r600_gui_idle,
1180 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1181 .get_xclk = &r600_get_xclk,
d0418894 1182 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1183 .gart = {
1184 .tlb_flush = &r600_pcie_gart_tlb_flush,
1185 .set_page = &rs600_gart_set_page,
1186 },
4c87bc26
CK
1187 .ring = {
1188 [RADEON_RING_TYPE_GFX_INDEX] = {
1189 .ib_execute = &r600_ring_ib_execute,
1190 .emit_fence = &r600_fence_ring_emit,
1191 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1192 .cs_parse = &r600_cs_parse,
f712812e
AD
1193 .ring_test = &r600_ring_test,
1194 .ib_test = &r600_ib_test,
123bc183 1195 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
1196 .get_rptr = &radeon_ring_generic_get_rptr,
1197 .get_wptr = &radeon_ring_generic_get_wptr,
1198 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
1199 },
1200 [R600_RING_TYPE_DMA_INDEX] = {
1201 .ib_execute = &r600_dma_ring_ib_execute,
1202 .emit_fence = &r600_dma_fence_ring_emit,
1203 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1204 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1205 .ring_test = &r600_dma_ring_test,
1206 .ib_test = &r600_dma_ib_test,
1207 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1208 .get_rptr = &radeon_ring_generic_get_rptr,
1209 .get_wptr = &radeon_ring_generic_get_wptr,
1210 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1211 }
1212 },
b35ea4ab
AD
1213 .irq = {
1214 .set = &r600_irq_set,
1215 .process = &r600_irq_process,
1216 },
c79a49ca
AD
1217 .display = {
1218 .bandwidth_update = &rs690_bandwidth_update,
1219 .get_vblank_counter = &rs600_get_vblank_counter,
1220 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1221 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1222 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1223 .hdmi_enable = &r600_hdmi_enable,
1224 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1225 },
27cd7769
AD
1226 .copy = {
1227 .blit = &r600_copy_blit,
1228 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
1229 .dma = &r600_copy_dma,
1230 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1231 .copy = &r600_copy_dma,
1232 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1233 },
9e6f3d02
AD
1234 .surface = {
1235 .set_reg = r600_set_surface_reg,
1236 .clear_reg = r600_clear_surface_reg,
1237 },
901ea57d
AD
1238 .hpd = {
1239 .init = &r600_hpd_init,
1240 .fini = &r600_hpd_fini,
1241 .sense = &r600_hpd_sense,
1242 .set_polarity = &r600_hpd_set_polarity,
1243 },
a02fa397
AD
1244 .pm = {
1245 .misc = &r600_pm_misc,
1246 .prepare = &rs600_pm_prepare,
1247 .finish = &rs600_pm_finish,
1248 .init_profile = &rs780_pm_init_profile,
1249 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1250 .get_engine_clock = &radeon_atom_get_engine_clock,
1251 .set_engine_clock = &radeon_atom_set_engine_clock,
1252 .get_memory_clock = NULL,
1253 .set_memory_clock = NULL,
1254 .get_pcie_lanes = NULL,
1255 .set_pcie_lanes = NULL,
1256 .set_clock_gating = NULL,
6bd1c385 1257 .get_temperature = &rv6xx_get_temp,
a02fa397 1258 },
9d67006e
AD
1259 .dpm = {
1260 .init = &rs780_dpm_init,
1261 .setup_asic = &rs780_dpm_setup_asic,
1262 .enable = &rs780_dpm_enable,
1263 .disable = &rs780_dpm_disable,
98243917 1264 .pre_set_power_state = &r600_dpm_pre_set_power_state,
9d67006e 1265 .set_power_state = &rs780_dpm_set_power_state,
98243917 1266 .post_set_power_state = &r600_dpm_post_set_power_state,
9d67006e
AD
1267 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1268 .fini = &rs780_dpm_fini,
1269 .get_sclk = &rs780_dpm_get_sclk,
1270 .get_mclk = &rs780_dpm_get_mclk,
1271 .print_power_state = &rs780_dpm_print_power_state,
1272 },
0f9e006c
AD
1273 .pflip = {
1274 .pre_page_flip = &rs600_pre_page_flip,
1275 .page_flip = &rs600_page_flip,
1276 .post_page_flip = &rs600_post_page_flip,
1277 },
f47299c5
AD
1278};
1279
48e7a5f1
DV
1280static struct radeon_asic rv770_asic = {
1281 .init = &rv770_init,
1282 .fini = &rv770_fini,
1283 .suspend = &rv770_suspend,
1284 .resume = &rv770_resume,
a2d07b74 1285 .asic_reset = &r600_asic_reset,
48e7a5f1 1286 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1287 .ioctl_wait_idle = r600_ioctl_wait_idle,
1288 .gui_idle = &r600_gui_idle,
1289 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1290 .get_xclk = &rv770_get_xclk,
d0418894 1291 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1292 .gart = {
1293 .tlb_flush = &r600_pcie_gart_tlb_flush,
1294 .set_page = &rs600_gart_set_page,
1295 },
4c87bc26
CK
1296 .ring = {
1297 [RADEON_RING_TYPE_GFX_INDEX] = {
1298 .ib_execute = &r600_ring_ib_execute,
1299 .emit_fence = &r600_fence_ring_emit,
1300 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1301 .cs_parse = &r600_cs_parse,
f712812e
AD
1302 .ring_test = &r600_ring_test,
1303 .ib_test = &r600_ib_test,
123bc183 1304 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
1305 .get_rptr = &radeon_ring_generic_get_rptr,
1306 .get_wptr = &radeon_ring_generic_get_wptr,
1307 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
1308 },
1309 [R600_RING_TYPE_DMA_INDEX] = {
1310 .ib_execute = &r600_dma_ring_ib_execute,
1311 .emit_fence = &r600_dma_fence_ring_emit,
1312 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1313 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1314 .ring_test = &r600_dma_ring_test,
1315 .ib_test = &r600_dma_ib_test,
1316 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1317 .get_rptr = &radeon_ring_generic_get_rptr,
1318 .get_wptr = &radeon_ring_generic_get_wptr,
1319 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1320 },
1321 [R600_RING_TYPE_UVD_INDEX] = {
1322 .ib_execute = &r600_uvd_ib_execute,
1323 .emit_fence = &r600_uvd_fence_emit,
1324 .emit_semaphore = &r600_uvd_semaphore_emit,
1325 .cs_parse = &radeon_uvd_cs_parse,
1326 .ring_test = &r600_uvd_ring_test,
1327 .ib_test = &r600_uvd_ib_test,
1328 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1329 .get_rptr = &radeon_ring_generic_get_rptr,
1330 .get_wptr = &radeon_ring_generic_get_wptr,
1331 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1332 }
1333 },
b35ea4ab
AD
1334 .irq = {
1335 .set = &r600_irq_set,
1336 .process = &r600_irq_process,
1337 },
c79a49ca
AD
1338 .display = {
1339 .bandwidth_update = &rv515_bandwidth_update,
1340 .get_vblank_counter = &rs600_get_vblank_counter,
1341 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1342 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1343 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1344 .hdmi_enable = &r600_hdmi_enable,
1345 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1346 },
27cd7769
AD
1347 .copy = {
1348 .blit = &r600_copy_blit,
1349 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
43fb7787 1350 .dma = &rv770_copy_dma,
4d75658b 1351 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
43fb7787 1352 .copy = &rv770_copy_dma,
2d6cc729 1353 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1354 },
9e6f3d02
AD
1355 .surface = {
1356 .set_reg = r600_set_surface_reg,
1357 .clear_reg = r600_clear_surface_reg,
1358 },
901ea57d
AD
1359 .hpd = {
1360 .init = &r600_hpd_init,
1361 .fini = &r600_hpd_fini,
1362 .sense = &r600_hpd_sense,
1363 .set_polarity = &r600_hpd_set_polarity,
1364 },
a02fa397
AD
1365 .pm = {
1366 .misc = &rv770_pm_misc,
1367 .prepare = &rs600_pm_prepare,
1368 .finish = &rs600_pm_finish,
1369 .init_profile = &r600_pm_init_profile,
1370 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1371 .get_engine_clock = &radeon_atom_get_engine_clock,
1372 .set_engine_clock = &radeon_atom_set_engine_clock,
1373 .get_memory_clock = &radeon_atom_get_memory_clock,
1374 .set_memory_clock = &radeon_atom_set_memory_clock,
1375 .get_pcie_lanes = &r600_get_pcie_lanes,
1376 .set_pcie_lanes = &r600_set_pcie_lanes,
1377 .set_clock_gating = &radeon_atom_set_clock_gating,
ef0e6e65 1378 .set_uvd_clocks = &rv770_set_uvd_clocks,
6bd1c385 1379 .get_temperature = &rv770_get_temp,
a02fa397 1380 },
66229b20
AD
1381 .dpm = {
1382 .init = &rv770_dpm_init,
1383 .setup_asic = &rv770_dpm_setup_asic,
1384 .enable = &rv770_dpm_enable,
1385 .disable = &rv770_dpm_disable,
98243917 1386 .pre_set_power_state = &r600_dpm_pre_set_power_state,
66229b20 1387 .set_power_state = &rv770_dpm_set_power_state,
98243917 1388 .post_set_power_state = &r600_dpm_post_set_power_state,
66229b20
AD
1389 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1390 .fini = &rv770_dpm_fini,
1391 .get_sclk = &rv770_dpm_get_sclk,
1392 .get_mclk = &rv770_dpm_get_mclk,
1393 .print_power_state = &rv770_dpm_print_power_state,
1394 },
0f9e006c
AD
1395 .pflip = {
1396 .pre_page_flip = &rs600_pre_page_flip,
1397 .page_flip = &rv770_page_flip,
1398 .post_page_flip = &rs600_post_page_flip,
1399 },
48e7a5f1
DV
1400};
1401
1402static struct radeon_asic evergreen_asic = {
1403 .init = &evergreen_init,
1404 .fini = &evergreen_fini,
1405 .suspend = &evergreen_suspend,
1406 .resume = &evergreen_resume,
a2d07b74 1407 .asic_reset = &evergreen_asic_reset,
48e7a5f1 1408 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1409 .ioctl_wait_idle = r600_ioctl_wait_idle,
1410 .gui_idle = &r600_gui_idle,
1411 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1412 .get_xclk = &rv770_get_xclk,
d0418894 1413 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1414 .gart = {
1415 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1416 .set_page = &rs600_gart_set_page,
1417 },
4c87bc26
CK
1418 .ring = {
1419 [RADEON_RING_TYPE_GFX_INDEX] = {
1420 .ib_execute = &evergreen_ring_ib_execute,
1421 .emit_fence = &r600_fence_ring_emit,
1422 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1423 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1424 .ring_test = &r600_ring_test,
1425 .ib_test = &r600_ib_test,
123bc183 1426 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1427 .get_rptr = &radeon_ring_generic_get_rptr,
1428 .get_wptr = &radeon_ring_generic_get_wptr,
1429 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5
AD
1430 },
1431 [R600_RING_TYPE_DMA_INDEX] = {
1432 .ib_execute = &evergreen_dma_ring_ib_execute,
1433 .emit_fence = &evergreen_dma_fence_ring_emit,
1434 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1435 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1436 .ring_test = &r600_dma_ring_test,
1437 .ib_test = &r600_dma_ib_test,
123bc183 1438 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1439 .get_rptr = &radeon_ring_generic_get_rptr,
1440 .get_wptr = &radeon_ring_generic_get_wptr,
1441 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1442 },
1443 [R600_RING_TYPE_UVD_INDEX] = {
1444 .ib_execute = &r600_uvd_ib_execute,
1445 .emit_fence = &r600_uvd_fence_emit,
1446 .emit_semaphore = &r600_uvd_semaphore_emit,
1447 .cs_parse = &radeon_uvd_cs_parse,
1448 .ring_test = &r600_uvd_ring_test,
1449 .ib_test = &r600_uvd_ib_test,
1450 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1451 .get_rptr = &radeon_ring_generic_get_rptr,
1452 .get_wptr = &radeon_ring_generic_get_wptr,
1453 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1454 }
1455 },
b35ea4ab
AD
1456 .irq = {
1457 .set = &evergreen_irq_set,
1458 .process = &evergreen_irq_process,
1459 },
c79a49ca
AD
1460 .display = {
1461 .bandwidth_update = &evergreen_bandwidth_update,
1462 .get_vblank_counter = &evergreen_get_vblank_counter,
1463 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1464 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1465 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1466 .hdmi_enable = &evergreen_hdmi_enable,
1467 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1468 },
27cd7769
AD
1469 .copy = {
1470 .blit = &r600_copy_blit,
1471 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1472 .dma = &evergreen_copy_dma,
1473 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1474 .copy = &evergreen_copy_dma,
1475 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1476 },
9e6f3d02
AD
1477 .surface = {
1478 .set_reg = r600_set_surface_reg,
1479 .clear_reg = r600_clear_surface_reg,
1480 },
901ea57d
AD
1481 .hpd = {
1482 .init = &evergreen_hpd_init,
1483 .fini = &evergreen_hpd_fini,
1484 .sense = &evergreen_hpd_sense,
1485 .set_polarity = &evergreen_hpd_set_polarity,
1486 },
a02fa397
AD
1487 .pm = {
1488 .misc = &evergreen_pm_misc,
1489 .prepare = &evergreen_pm_prepare,
1490 .finish = &evergreen_pm_finish,
1491 .init_profile = &r600_pm_init_profile,
1492 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1493 .get_engine_clock = &radeon_atom_get_engine_clock,
1494 .set_engine_clock = &radeon_atom_set_engine_clock,
1495 .get_memory_clock = &radeon_atom_get_memory_clock,
1496 .set_memory_clock = &radeon_atom_set_memory_clock,
1497 .get_pcie_lanes = &r600_get_pcie_lanes,
1498 .set_pcie_lanes = &r600_set_pcie_lanes,
1499 .set_clock_gating = NULL,
a8b4925c 1500 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1501 .get_temperature = &evergreen_get_temp,
a02fa397 1502 },
dc50ba7f
AD
1503 .dpm = {
1504 .init = &cypress_dpm_init,
1505 .setup_asic = &cypress_dpm_setup_asic,
1506 .enable = &cypress_dpm_enable,
1507 .disable = &cypress_dpm_disable,
98243917 1508 .pre_set_power_state = &r600_dpm_pre_set_power_state,
dc50ba7f 1509 .set_power_state = &cypress_dpm_set_power_state,
98243917 1510 .post_set_power_state = &r600_dpm_post_set_power_state,
dc50ba7f
AD
1511 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1512 .fini = &cypress_dpm_fini,
1513 .get_sclk = &rv770_dpm_get_sclk,
1514 .get_mclk = &rv770_dpm_get_mclk,
1515 .print_power_state = &rv770_dpm_print_power_state,
1516 },
0f9e006c
AD
1517 .pflip = {
1518 .pre_page_flip = &evergreen_pre_page_flip,
1519 .page_flip = &evergreen_page_flip,
1520 .post_page_flip = &evergreen_post_page_flip,
1521 },
48e7a5f1
DV
1522};
1523
958261d1
AD
1524static struct radeon_asic sumo_asic = {
1525 .init = &evergreen_init,
1526 .fini = &evergreen_fini,
1527 .suspend = &evergreen_suspend,
1528 .resume = &evergreen_resume,
958261d1
AD
1529 .asic_reset = &evergreen_asic_reset,
1530 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1531 .ioctl_wait_idle = r600_ioctl_wait_idle,
1532 .gui_idle = &r600_gui_idle,
1533 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1534 .get_xclk = &r600_get_xclk,
d0418894 1535 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1536 .gart = {
1537 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1538 .set_page = &rs600_gart_set_page,
1539 },
4c87bc26
CK
1540 .ring = {
1541 [RADEON_RING_TYPE_GFX_INDEX] = {
1542 .ib_execute = &evergreen_ring_ib_execute,
1543 .emit_fence = &r600_fence_ring_emit,
1544 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1545 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1546 .ring_test = &r600_ring_test,
1547 .ib_test = &r600_ib_test,
123bc183 1548 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1549 .get_rptr = &radeon_ring_generic_get_rptr,
1550 .get_wptr = &radeon_ring_generic_get_wptr,
1551 .set_wptr = &radeon_ring_generic_set_wptr,
eb0c19c5 1552 },
233d1ad5
AD
1553 [R600_RING_TYPE_DMA_INDEX] = {
1554 .ib_execute = &evergreen_dma_ring_ib_execute,
1555 .emit_fence = &evergreen_dma_fence_ring_emit,
1556 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1557 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1558 .ring_test = &r600_dma_ring_test,
1559 .ib_test = &r600_dma_ib_test,
123bc183 1560 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1561 .get_rptr = &radeon_ring_generic_get_rptr,
1562 .get_wptr = &radeon_ring_generic_get_wptr,
1563 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1564 },
1565 [R600_RING_TYPE_UVD_INDEX] = {
1566 .ib_execute = &r600_uvd_ib_execute,
1567 .emit_fence = &r600_uvd_fence_emit,
1568 .emit_semaphore = &r600_uvd_semaphore_emit,
1569 .cs_parse = &radeon_uvd_cs_parse,
1570 .ring_test = &r600_uvd_ring_test,
1571 .ib_test = &r600_uvd_ib_test,
1572 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1573 .get_rptr = &radeon_ring_generic_get_rptr,
1574 .get_wptr = &radeon_ring_generic_get_wptr,
1575 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5 1576 }
4c87bc26 1577 },
b35ea4ab
AD
1578 .irq = {
1579 .set = &evergreen_irq_set,
1580 .process = &evergreen_irq_process,
1581 },
c79a49ca
AD
1582 .display = {
1583 .bandwidth_update = &evergreen_bandwidth_update,
1584 .get_vblank_counter = &evergreen_get_vblank_counter,
1585 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1586 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1587 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1588 .hdmi_enable = &evergreen_hdmi_enable,
1589 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1590 },
27cd7769
AD
1591 .copy = {
1592 .blit = &r600_copy_blit,
1593 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1594 .dma = &evergreen_copy_dma,
1595 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1596 .copy = &evergreen_copy_dma,
1597 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1598 },
9e6f3d02
AD
1599 .surface = {
1600 .set_reg = r600_set_surface_reg,
1601 .clear_reg = r600_clear_surface_reg,
1602 },
901ea57d
AD
1603 .hpd = {
1604 .init = &evergreen_hpd_init,
1605 .fini = &evergreen_hpd_fini,
1606 .sense = &evergreen_hpd_sense,
1607 .set_polarity = &evergreen_hpd_set_polarity,
1608 },
a02fa397
AD
1609 .pm = {
1610 .misc = &evergreen_pm_misc,
1611 .prepare = &evergreen_pm_prepare,
1612 .finish = &evergreen_pm_finish,
1613 .init_profile = &sumo_pm_init_profile,
1614 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1615 .get_engine_clock = &radeon_atom_get_engine_clock,
1616 .set_engine_clock = &radeon_atom_set_engine_clock,
1617 .get_memory_clock = NULL,
1618 .set_memory_clock = NULL,
1619 .get_pcie_lanes = NULL,
1620 .set_pcie_lanes = NULL,
1621 .set_clock_gating = NULL,
23d33ba3 1622 .set_uvd_clocks = &sumo_set_uvd_clocks,
6bd1c385 1623 .get_temperature = &sumo_get_temp,
a02fa397 1624 },
80ea2c12
AD
1625 .dpm = {
1626 .init = &sumo_dpm_init,
1627 .setup_asic = &sumo_dpm_setup_asic,
1628 .enable = &sumo_dpm_enable,
1629 .disable = &sumo_dpm_disable,
422a56bc 1630 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
80ea2c12 1631 .set_power_state = &sumo_dpm_set_power_state,
422a56bc 1632 .post_set_power_state = &sumo_dpm_post_set_power_state,
80ea2c12
AD
1633 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1634 .fini = &sumo_dpm_fini,
1635 .get_sclk = &sumo_dpm_get_sclk,
1636 .get_mclk = &sumo_dpm_get_mclk,
1637 .print_power_state = &sumo_dpm_print_power_state,
1638 },
0f9e006c
AD
1639 .pflip = {
1640 .pre_page_flip = &evergreen_pre_page_flip,
1641 .page_flip = &evergreen_page_flip,
1642 .post_page_flip = &evergreen_post_page_flip,
1643 },
958261d1
AD
1644};
1645
a43b7665
AD
1646static struct radeon_asic btc_asic = {
1647 .init = &evergreen_init,
1648 .fini = &evergreen_fini,
1649 .suspend = &evergreen_suspend,
1650 .resume = &evergreen_resume,
a43b7665
AD
1651 .asic_reset = &evergreen_asic_reset,
1652 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1653 .ioctl_wait_idle = r600_ioctl_wait_idle,
1654 .gui_idle = &r600_gui_idle,
1655 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1656 .get_xclk = &rv770_get_xclk,
d0418894 1657 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1658 .gart = {
1659 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1660 .set_page = &rs600_gart_set_page,
1661 },
4c87bc26
CK
1662 .ring = {
1663 [RADEON_RING_TYPE_GFX_INDEX] = {
1664 .ib_execute = &evergreen_ring_ib_execute,
1665 .emit_fence = &r600_fence_ring_emit,
1666 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1667 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1668 .ring_test = &r600_ring_test,
1669 .ib_test = &r600_ib_test,
123bc183 1670 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1671 .get_rptr = &radeon_ring_generic_get_rptr,
1672 .get_wptr = &radeon_ring_generic_get_wptr,
1673 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5
AD
1674 },
1675 [R600_RING_TYPE_DMA_INDEX] = {
1676 .ib_execute = &evergreen_dma_ring_ib_execute,
1677 .emit_fence = &evergreen_dma_fence_ring_emit,
1678 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1679 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1680 .ring_test = &r600_dma_ring_test,
1681 .ib_test = &r600_dma_ib_test,
123bc183 1682 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1683 .get_rptr = &radeon_ring_generic_get_rptr,
1684 .get_wptr = &radeon_ring_generic_get_wptr,
1685 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1686 },
1687 [R600_RING_TYPE_UVD_INDEX] = {
1688 .ib_execute = &r600_uvd_ib_execute,
1689 .emit_fence = &r600_uvd_fence_emit,
1690 .emit_semaphore = &r600_uvd_semaphore_emit,
1691 .cs_parse = &radeon_uvd_cs_parse,
1692 .ring_test = &r600_uvd_ring_test,
1693 .ib_test = &r600_uvd_ib_test,
1694 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1695 .get_rptr = &radeon_ring_generic_get_rptr,
1696 .get_wptr = &radeon_ring_generic_get_wptr,
1697 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1698 }
1699 },
b35ea4ab
AD
1700 .irq = {
1701 .set = &evergreen_irq_set,
1702 .process = &evergreen_irq_process,
1703 },
c79a49ca
AD
1704 .display = {
1705 .bandwidth_update = &evergreen_bandwidth_update,
1706 .get_vblank_counter = &evergreen_get_vblank_counter,
1707 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1708 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1709 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1710 .hdmi_enable = &evergreen_hdmi_enable,
1711 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1712 },
27cd7769
AD
1713 .copy = {
1714 .blit = &r600_copy_blit,
1715 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1716 .dma = &evergreen_copy_dma,
1717 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1718 .copy = &evergreen_copy_dma,
1719 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1720 },
9e6f3d02
AD
1721 .surface = {
1722 .set_reg = r600_set_surface_reg,
1723 .clear_reg = r600_clear_surface_reg,
1724 },
901ea57d
AD
1725 .hpd = {
1726 .init = &evergreen_hpd_init,
1727 .fini = &evergreen_hpd_fini,
1728 .sense = &evergreen_hpd_sense,
1729 .set_polarity = &evergreen_hpd_set_polarity,
1730 },
a02fa397
AD
1731 .pm = {
1732 .misc = &evergreen_pm_misc,
1733 .prepare = &evergreen_pm_prepare,
1734 .finish = &evergreen_pm_finish,
27810fb2 1735 .init_profile = &btc_pm_init_profile,
a02fa397 1736 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1737 .get_engine_clock = &radeon_atom_get_engine_clock,
1738 .set_engine_clock = &radeon_atom_set_engine_clock,
1739 .get_memory_clock = &radeon_atom_get_memory_clock,
1740 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
1741 .get_pcie_lanes = &r600_get_pcie_lanes,
1742 .set_pcie_lanes = &r600_set_pcie_lanes,
798bcf73 1743 .set_clock_gating = NULL,
a8b4925c 1744 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1745 .get_temperature = &evergreen_get_temp,
a02fa397 1746 },
6596afd4
AD
1747 .dpm = {
1748 .init = &btc_dpm_init,
1749 .setup_asic = &btc_dpm_setup_asic,
1750 .enable = &btc_dpm_enable,
1751 .disable = &btc_dpm_disable,
1752 .set_power_state = &btc_dpm_set_power_state,
1753 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1754 .fini = &btc_dpm_fini,
1755 .get_sclk = &rv770_dpm_get_sclk,
1756 .get_mclk = &rv770_dpm_get_mclk,
1757 .print_power_state = &rv770_dpm_print_power_state,
1758 },
0f9e006c
AD
1759 .pflip = {
1760 .pre_page_flip = &evergreen_pre_page_flip,
1761 .page_flip = &evergreen_page_flip,
1762 .post_page_flip = &evergreen_post_page_flip,
1763 },
a43b7665
AD
1764};
1765
e3487629
AD
1766static struct radeon_asic cayman_asic = {
1767 .init = &cayman_init,
1768 .fini = &cayman_fini,
1769 .suspend = &cayman_suspend,
1770 .resume = &cayman_resume,
e3487629
AD
1771 .asic_reset = &cayman_asic_reset,
1772 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1773 .ioctl_wait_idle = r600_ioctl_wait_idle,
1774 .gui_idle = &r600_gui_idle,
1775 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1776 .get_xclk = &rv770_get_xclk,
d0418894 1777 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1778 .gart = {
1779 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1780 .set_page = &rs600_gart_set_page,
1781 },
05b07147
CK
1782 .vm = {
1783 .init = &cayman_vm_init,
1784 .fini = &cayman_vm_fini,
df160044 1785 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1786 .set_page = &cayman_vm_set_page,
1787 },
4c87bc26
CK
1788 .ring = {
1789 [RADEON_RING_TYPE_GFX_INDEX] = {
721604a1
JG
1790 .ib_execute = &cayman_ring_ib_execute,
1791 .ib_parse = &evergreen_ib_parse,
b40e7e16 1792 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1793 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1794 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1795 .ring_test = &r600_ring_test,
1796 .ib_test = &r600_ib_test,
123bc183 1797 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1798 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1799 .get_rptr = &radeon_ring_generic_get_rptr,
1800 .get_wptr = &radeon_ring_generic_get_wptr,
1801 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1802 },
1803 [CAYMAN_RING_TYPE_CP1_INDEX] = {
721604a1
JG
1804 .ib_execute = &cayman_ring_ib_execute,
1805 .ib_parse = &evergreen_ib_parse,
b40e7e16 1806 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1807 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1808 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1809 .ring_test = &r600_ring_test,
1810 .ib_test = &r600_ib_test,
123bc183 1811 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1812 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1813 .get_rptr = &radeon_ring_generic_get_rptr,
1814 .get_wptr = &radeon_ring_generic_get_wptr,
1815 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1816 },
1817 [CAYMAN_RING_TYPE_CP2_INDEX] = {
721604a1
JG
1818 .ib_execute = &cayman_ring_ib_execute,
1819 .ib_parse = &evergreen_ib_parse,
b40e7e16 1820 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1821 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1822 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1823 .ring_test = &r600_ring_test,
1824 .ib_test = &r600_ib_test,
123bc183 1825 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1826 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1827 .get_rptr = &radeon_ring_generic_get_rptr,
1828 .get_wptr = &radeon_ring_generic_get_wptr,
1829 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
1830 },
1831 [R600_RING_TYPE_DMA_INDEX] = {
1832 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1833 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1834 .emit_fence = &evergreen_dma_fence_ring_emit,
1835 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1836 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1837 .ring_test = &r600_dma_ring_test,
1838 .ib_test = &r600_dma_ib_test,
1839 .is_lockup = &cayman_dma_is_lockup,
1840 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
1841 .get_rptr = &radeon_ring_generic_get_rptr,
1842 .get_wptr = &radeon_ring_generic_get_wptr,
1843 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
1844 },
1845 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1846 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1847 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1848 .emit_fence = &evergreen_dma_fence_ring_emit,
1849 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1850 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1851 .ring_test = &r600_dma_ring_test,
1852 .ib_test = &r600_dma_ib_test,
1853 .is_lockup = &cayman_dma_is_lockup,
1854 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
1855 .get_rptr = &radeon_ring_generic_get_rptr,
1856 .get_wptr = &radeon_ring_generic_get_wptr,
1857 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1858 },
1859 [R600_RING_TYPE_UVD_INDEX] = {
1860 .ib_execute = &r600_uvd_ib_execute,
1861 .emit_fence = &r600_uvd_fence_emit,
1862 .emit_semaphore = &cayman_uvd_semaphore_emit,
1863 .cs_parse = &radeon_uvd_cs_parse,
1864 .ring_test = &r600_uvd_ring_test,
1865 .ib_test = &r600_uvd_ib_test,
1866 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1867 .get_rptr = &radeon_ring_generic_get_rptr,
1868 .get_wptr = &radeon_ring_generic_get_wptr,
1869 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1870 }
1871 },
b35ea4ab
AD
1872 .irq = {
1873 .set = &evergreen_irq_set,
1874 .process = &evergreen_irq_process,
1875 },
c79a49ca
AD
1876 .display = {
1877 .bandwidth_update = &evergreen_bandwidth_update,
1878 .get_vblank_counter = &evergreen_get_vblank_counter,
1879 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1880 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1881 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1882 .hdmi_enable = &evergreen_hdmi_enable,
1883 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1884 },
27cd7769
AD
1885 .copy = {
1886 .blit = &r600_copy_blit,
1887 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
1888 .dma = &evergreen_copy_dma,
1889 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1890 .copy = &evergreen_copy_dma,
1891 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1892 },
9e6f3d02
AD
1893 .surface = {
1894 .set_reg = r600_set_surface_reg,
1895 .clear_reg = r600_clear_surface_reg,
1896 },
901ea57d
AD
1897 .hpd = {
1898 .init = &evergreen_hpd_init,
1899 .fini = &evergreen_hpd_fini,
1900 .sense = &evergreen_hpd_sense,
1901 .set_polarity = &evergreen_hpd_set_polarity,
1902 },
a02fa397
AD
1903 .pm = {
1904 .misc = &evergreen_pm_misc,
1905 .prepare = &evergreen_pm_prepare,
1906 .finish = &evergreen_pm_finish,
27810fb2 1907 .init_profile = &btc_pm_init_profile,
a02fa397 1908 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1909 .get_engine_clock = &radeon_atom_get_engine_clock,
1910 .set_engine_clock = &radeon_atom_set_engine_clock,
1911 .get_memory_clock = &radeon_atom_get_memory_clock,
1912 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
1913 .get_pcie_lanes = &r600_get_pcie_lanes,
1914 .set_pcie_lanes = &r600_set_pcie_lanes,
798bcf73 1915 .set_clock_gating = NULL,
a8b4925c 1916 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1917 .get_temperature = &evergreen_get_temp,
a02fa397 1918 },
69e0b57a
AD
1919 .dpm = {
1920 .init = &ni_dpm_init,
1921 .setup_asic = &ni_dpm_setup_asic,
1922 .enable = &ni_dpm_enable,
1923 .disable = &ni_dpm_disable,
1924 .set_power_state = &ni_dpm_set_power_state,
1925 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1926 .fini = &ni_dpm_fini,
1927 .get_sclk = &ni_dpm_get_sclk,
1928 .get_mclk = &ni_dpm_get_mclk,
1929 .print_power_state = &ni_dpm_print_power_state,
1930 },
0f9e006c
AD
1931 .pflip = {
1932 .pre_page_flip = &evergreen_pre_page_flip,
1933 .page_flip = &evergreen_page_flip,
1934 .post_page_flip = &evergreen_post_page_flip,
1935 },
e3487629
AD
1936};
1937
be63fe8c
AD
1938static struct radeon_asic trinity_asic = {
1939 .init = &cayman_init,
1940 .fini = &cayman_fini,
1941 .suspend = &cayman_suspend,
1942 .resume = &cayman_resume,
be63fe8c
AD
1943 .asic_reset = &cayman_asic_reset,
1944 .vga_set_state = &r600_vga_set_state,
1945 .ioctl_wait_idle = r600_ioctl_wait_idle,
1946 .gui_idle = &r600_gui_idle,
1947 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1948 .get_xclk = &r600_get_xclk,
d0418894 1949 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
be63fe8c
AD
1950 .gart = {
1951 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1952 .set_page = &rs600_gart_set_page,
1953 },
05b07147
CK
1954 .vm = {
1955 .init = &cayman_vm_init,
1956 .fini = &cayman_vm_fini,
df160044 1957 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1958 .set_page = &cayman_vm_set_page,
1959 },
be63fe8c
AD
1960 .ring = {
1961 [RADEON_RING_TYPE_GFX_INDEX] = {
1962 .ib_execute = &cayman_ring_ib_execute,
1963 .ib_parse = &evergreen_ib_parse,
1964 .emit_fence = &cayman_fence_ring_emit,
1965 .emit_semaphore = &r600_semaphore_ring_emit,
1966 .cs_parse = &evergreen_cs_parse,
1967 .ring_test = &r600_ring_test,
1968 .ib_test = &r600_ib_test,
123bc183 1969 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1970 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1971 .get_rptr = &radeon_ring_generic_get_rptr,
1972 .get_wptr = &radeon_ring_generic_get_wptr,
1973 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
1974 },
1975 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1976 .ib_execute = &cayman_ring_ib_execute,
1977 .ib_parse = &evergreen_ib_parse,
1978 .emit_fence = &cayman_fence_ring_emit,
1979 .emit_semaphore = &r600_semaphore_ring_emit,
1980 .cs_parse = &evergreen_cs_parse,
1981 .ring_test = &r600_ring_test,
1982 .ib_test = &r600_ib_test,
123bc183 1983 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1984 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1985 .get_rptr = &radeon_ring_generic_get_rptr,
1986 .get_wptr = &radeon_ring_generic_get_wptr,
1987 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
1988 },
1989 [CAYMAN_RING_TYPE_CP2_INDEX] = {
1990 .ib_execute = &cayman_ring_ib_execute,
1991 .ib_parse = &evergreen_ib_parse,
1992 .emit_fence = &cayman_fence_ring_emit,
1993 .emit_semaphore = &r600_semaphore_ring_emit,
1994 .cs_parse = &evergreen_cs_parse,
1995 .ring_test = &r600_ring_test,
1996 .ib_test = &r600_ib_test,
123bc183 1997 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1998 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1999 .get_rptr = &radeon_ring_generic_get_rptr,
2000 .get_wptr = &radeon_ring_generic_get_wptr,
2001 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
2002 },
2003 [R600_RING_TYPE_DMA_INDEX] = {
2004 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2005 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
2006 .emit_fence = &evergreen_dma_fence_ring_emit,
2007 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 2008 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
2009 .ring_test = &r600_dma_ring_test,
2010 .ib_test = &r600_dma_ib_test,
2011 .is_lockup = &cayman_dma_is_lockup,
2012 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
2013 .get_rptr = &radeon_ring_generic_get_rptr,
2014 .get_wptr = &radeon_ring_generic_get_wptr,
2015 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
2016 },
2017 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2018 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2019 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
2020 .emit_fence = &evergreen_dma_fence_ring_emit,
2021 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 2022 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
2023 .ring_test = &r600_dma_ring_test,
2024 .ib_test = &r600_dma_ib_test,
2025 .is_lockup = &cayman_dma_is_lockup,
2026 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
2027 .get_rptr = &radeon_ring_generic_get_rptr,
2028 .get_wptr = &radeon_ring_generic_get_wptr,
2029 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
2030 },
2031 [R600_RING_TYPE_UVD_INDEX] = {
2032 .ib_execute = &r600_uvd_ib_execute,
2033 .emit_fence = &r600_uvd_fence_emit,
2034 .emit_semaphore = &cayman_uvd_semaphore_emit,
2035 .cs_parse = &radeon_uvd_cs_parse,
2036 .ring_test = &r600_uvd_ring_test,
2037 .ib_test = &r600_uvd_ib_test,
2038 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
2039 .get_rptr = &radeon_ring_generic_get_rptr,
2040 .get_wptr = &radeon_ring_generic_get_wptr,
2041 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
2042 }
2043 },
2044 .irq = {
2045 .set = &evergreen_irq_set,
2046 .process = &evergreen_irq_process,
2047 },
2048 .display = {
2049 .bandwidth_update = &dce6_bandwidth_update,
2050 .get_vblank_counter = &evergreen_get_vblank_counter,
2051 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 2052 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 2053 .get_backlight_level = &atombios_get_backlight_level,
be63fe8c
AD
2054 },
2055 .copy = {
2056 .blit = &r600_copy_blit,
2057 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
2058 .dma = &evergreen_copy_dma,
2059 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
2060 .copy = &evergreen_copy_dma,
2061 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
be63fe8c
AD
2062 },
2063 .surface = {
2064 .set_reg = r600_set_surface_reg,
2065 .clear_reg = r600_clear_surface_reg,
2066 },
2067 .hpd = {
2068 .init = &evergreen_hpd_init,
2069 .fini = &evergreen_hpd_fini,
2070 .sense = &evergreen_hpd_sense,
2071 .set_polarity = &evergreen_hpd_set_polarity,
2072 },
2073 .pm = {
2074 .misc = &evergreen_pm_misc,
2075 .prepare = &evergreen_pm_prepare,
2076 .finish = &evergreen_pm_finish,
2077 .init_profile = &sumo_pm_init_profile,
2078 .get_dynpm_state = &r600_pm_get_dynpm_state,
2079 .get_engine_clock = &radeon_atom_get_engine_clock,
2080 .set_engine_clock = &radeon_atom_set_engine_clock,
2081 .get_memory_clock = NULL,
2082 .set_memory_clock = NULL,
2083 .get_pcie_lanes = NULL,
2084 .set_pcie_lanes = NULL,
2085 .set_clock_gating = NULL,
23d33ba3 2086 .set_uvd_clocks = &sumo_set_uvd_clocks,
29a15221 2087 .get_temperature = &tn_get_temp,
be63fe8c 2088 },
d70229f7
AD
2089 .dpm = {
2090 .init = &trinity_dpm_init,
2091 .setup_asic = &trinity_dpm_setup_asic,
2092 .enable = &trinity_dpm_enable,
2093 .disable = &trinity_dpm_disable,
a284c48a 2094 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
d70229f7 2095 .set_power_state = &trinity_dpm_set_power_state,
a284c48a 2096 .post_set_power_state = &trinity_dpm_post_set_power_state,
d70229f7
AD
2097 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
2098 .fini = &trinity_dpm_fini,
2099 .get_sclk = &trinity_dpm_get_sclk,
2100 .get_mclk = &trinity_dpm_get_mclk,
2101 .print_power_state = &trinity_dpm_print_power_state,
2102 },
be63fe8c
AD
2103 .pflip = {
2104 .pre_page_flip = &evergreen_pre_page_flip,
2105 .page_flip = &evergreen_page_flip,
2106 .post_page_flip = &evergreen_post_page_flip,
2107 },
2108};
2109
02779c08
AD
2110static struct radeon_asic si_asic = {
2111 .init = &si_init,
2112 .fini = &si_fini,
2113 .suspend = &si_suspend,
2114 .resume = &si_resume,
02779c08
AD
2115 .asic_reset = &si_asic_reset,
2116 .vga_set_state = &r600_vga_set_state,
2117 .ioctl_wait_idle = r600_ioctl_wait_idle,
2118 .gui_idle = &r600_gui_idle,
2119 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 2120 .get_xclk = &si_get_xclk,
d0418894 2121 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
02779c08
AD
2122 .gart = {
2123 .tlb_flush = &si_pcie_gart_tlb_flush,
2124 .set_page = &rs600_gart_set_page,
2125 },
05b07147
CK
2126 .vm = {
2127 .init = &si_vm_init,
2128 .fini = &si_vm_fini,
df160044 2129 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
82ffd92b 2130 .set_page = &si_vm_set_page,
05b07147 2131 },
02779c08
AD
2132 .ring = {
2133 [RADEON_RING_TYPE_GFX_INDEX] = {
2134 .ib_execute = &si_ring_ib_execute,
2135 .ib_parse = &si_ib_parse,
2136 .emit_fence = &si_fence_ring_emit,
2137 .emit_semaphore = &r600_semaphore_ring_emit,
2138 .cs_parse = NULL,
2139 .ring_test = &r600_ring_test,
2140 .ib_test = &r600_ib_test,
123bc183 2141 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2142 .vm_flush = &si_vm_flush,
f93bdefe
AD
2143 .get_rptr = &radeon_ring_generic_get_rptr,
2144 .get_wptr = &radeon_ring_generic_get_wptr,
2145 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2146 },
2147 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2148 .ib_execute = &si_ring_ib_execute,
2149 .ib_parse = &si_ib_parse,
2150 .emit_fence = &si_fence_ring_emit,
2151 .emit_semaphore = &r600_semaphore_ring_emit,
2152 .cs_parse = NULL,
2153 .ring_test = &r600_ring_test,
2154 .ib_test = &r600_ib_test,
123bc183 2155 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2156 .vm_flush = &si_vm_flush,
f93bdefe
AD
2157 .get_rptr = &radeon_ring_generic_get_rptr,
2158 .get_wptr = &radeon_ring_generic_get_wptr,
2159 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2160 },
2161 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2162 .ib_execute = &si_ring_ib_execute,
2163 .ib_parse = &si_ib_parse,
2164 .emit_fence = &si_fence_ring_emit,
2165 .emit_semaphore = &r600_semaphore_ring_emit,
2166 .cs_parse = NULL,
2167 .ring_test = &r600_ring_test,
2168 .ib_test = &r600_ib_test,
123bc183 2169 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2170 .vm_flush = &si_vm_flush,
f93bdefe
AD
2171 .get_rptr = &radeon_ring_generic_get_rptr,
2172 .get_wptr = &radeon_ring_generic_get_wptr,
2173 .set_wptr = &radeon_ring_generic_set_wptr,
8c5fd7ef
AD
2174 },
2175 [R600_RING_TYPE_DMA_INDEX] = {
2176 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2177 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
2178 .emit_fence = &evergreen_dma_fence_ring_emit,
2179 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2180 .cs_parse = NULL,
2181 .ring_test = &r600_dma_ring_test,
2182 .ib_test = &r600_dma_ib_test,
123bc183 2183 .is_lockup = &si_dma_is_lockup,
8c5fd7ef 2184 .vm_flush = &si_dma_vm_flush,
f93bdefe
AD
2185 .get_rptr = &radeon_ring_generic_get_rptr,
2186 .get_wptr = &radeon_ring_generic_get_wptr,
2187 .set_wptr = &radeon_ring_generic_set_wptr,
8c5fd7ef
AD
2188 },
2189 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2190 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2191 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
2192 .emit_fence = &evergreen_dma_fence_ring_emit,
2193 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2194 .cs_parse = NULL,
2195 .ring_test = &r600_dma_ring_test,
2196 .ib_test = &r600_dma_ib_test,
123bc183 2197 .is_lockup = &si_dma_is_lockup,
8c5fd7ef 2198 .vm_flush = &si_dma_vm_flush,
f93bdefe
AD
2199 .get_rptr = &radeon_ring_generic_get_rptr,
2200 .get_wptr = &radeon_ring_generic_get_wptr,
2201 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
2202 },
2203 [R600_RING_TYPE_UVD_INDEX] = {
2204 .ib_execute = &r600_uvd_ib_execute,
2205 .emit_fence = &r600_uvd_fence_emit,
2206 .emit_semaphore = &cayman_uvd_semaphore_emit,
2207 .cs_parse = &radeon_uvd_cs_parse,
2208 .ring_test = &r600_uvd_ring_test,
2209 .ib_test = &r600_uvd_ib_test,
2210 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
2211 .get_rptr = &radeon_ring_generic_get_rptr,
2212 .get_wptr = &radeon_ring_generic_get_wptr,
2213 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2214 }
2215 },
2216 .irq = {
2217 .set = &si_irq_set,
2218 .process = &si_irq_process,
2219 },
2220 .display = {
2221 .bandwidth_update = &dce6_bandwidth_update,
2222 .get_vblank_counter = &evergreen_get_vblank_counter,
2223 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 2224 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 2225 .get_backlight_level = &atombios_get_backlight_level,
02779c08
AD
2226 },
2227 .copy = {
2228 .blit = NULL,
2229 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
8c5fd7ef
AD
2230 .dma = &si_copy_dma,
2231 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
2232 .copy = &si_copy_dma,
2233 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
02779c08
AD
2234 },
2235 .surface = {
2236 .set_reg = r600_set_surface_reg,
2237 .clear_reg = r600_clear_surface_reg,
2238 },
2239 .hpd = {
2240 .init = &evergreen_hpd_init,
2241 .fini = &evergreen_hpd_fini,
2242 .sense = &evergreen_hpd_sense,
2243 .set_polarity = &evergreen_hpd_set_polarity,
2244 },
2245 .pm = {
2246 .misc = &evergreen_pm_misc,
2247 .prepare = &evergreen_pm_prepare,
2248 .finish = &evergreen_pm_finish,
2249 .init_profile = &sumo_pm_init_profile,
2250 .get_dynpm_state = &r600_pm_get_dynpm_state,
2251 .get_engine_clock = &radeon_atom_get_engine_clock,
2252 .set_engine_clock = &radeon_atom_set_engine_clock,
2253 .get_memory_clock = &radeon_atom_get_memory_clock,
2254 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
2255 .get_pcie_lanes = &r600_get_pcie_lanes,
2256 .set_pcie_lanes = &r600_set_pcie_lanes,
02779c08 2257 .set_clock_gating = NULL,
2539eb02 2258 .set_uvd_clocks = &si_set_uvd_clocks,
6bd1c385 2259 .get_temperature = &si_get_temp,
02779c08
AD
2260 },
2261 .pflip = {
2262 .pre_page_flip = &evergreen_pre_page_flip,
2263 .page_flip = &evergreen_page_flip,
2264 .post_page_flip = &evergreen_post_page_flip,
2265 },
2266};
2267
0672e27b
AD
2268static struct radeon_asic ci_asic = {
2269 .init = &cik_init,
2270 .fini = &cik_fini,
2271 .suspend = &cik_suspend,
2272 .resume = &cik_resume,
2273 .asic_reset = &cik_asic_reset,
2274 .vga_set_state = &r600_vga_set_state,
2275 .ioctl_wait_idle = NULL,
2276 .gui_idle = &r600_gui_idle,
2277 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2278 .get_xclk = &cik_get_xclk,
2279 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2280 .gart = {
2281 .tlb_flush = &cik_pcie_gart_tlb_flush,
2282 .set_page = &rs600_gart_set_page,
2283 },
2284 .vm = {
2285 .init = &cik_vm_init,
2286 .fini = &cik_vm_fini,
2287 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2288 .set_page = &cik_vm_set_page,
2289 },
2290 .ring = {
2291 [RADEON_RING_TYPE_GFX_INDEX] = {
2292 .ib_execute = &cik_ring_ib_execute,
2293 .ib_parse = &cik_ib_parse,
2294 .emit_fence = &cik_fence_gfx_ring_emit,
2295 .emit_semaphore = &cik_semaphore_ring_emit,
2296 .cs_parse = NULL,
2297 .ring_test = &cik_ring_test,
2298 .ib_test = &cik_ib_test,
2299 .is_lockup = &cik_gfx_is_lockup,
2300 .vm_flush = &cik_vm_flush,
2301 .get_rptr = &radeon_ring_generic_get_rptr,
2302 .get_wptr = &radeon_ring_generic_get_wptr,
2303 .set_wptr = &radeon_ring_generic_set_wptr,
2304 },
2305 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2306 .ib_execute = &cik_ring_ib_execute,
2307 .ib_parse = &cik_ib_parse,
2308 .emit_fence = &cik_fence_compute_ring_emit,
2309 .emit_semaphore = &cik_semaphore_ring_emit,
2310 .cs_parse = NULL,
2311 .ring_test = &cik_ring_test,
2312 .ib_test = &cik_ib_test,
2313 .is_lockup = &cik_gfx_is_lockup,
2314 .vm_flush = &cik_vm_flush,
2315 .get_rptr = &cik_compute_ring_get_rptr,
2316 .get_wptr = &cik_compute_ring_get_wptr,
2317 .set_wptr = &cik_compute_ring_set_wptr,
2318 },
2319 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2320 .ib_execute = &cik_ring_ib_execute,
2321 .ib_parse = &cik_ib_parse,
2322 .emit_fence = &cik_fence_compute_ring_emit,
2323 .emit_semaphore = &cik_semaphore_ring_emit,
2324 .cs_parse = NULL,
2325 .ring_test = &cik_ring_test,
2326 .ib_test = &cik_ib_test,
2327 .is_lockup = &cik_gfx_is_lockup,
2328 .vm_flush = &cik_vm_flush,
2329 .get_rptr = &cik_compute_ring_get_rptr,
2330 .get_wptr = &cik_compute_ring_get_wptr,
2331 .set_wptr = &cik_compute_ring_set_wptr,
2332 },
2333 [R600_RING_TYPE_DMA_INDEX] = {
2334 .ib_execute = &cik_sdma_ring_ib_execute,
2335 .ib_parse = &cik_ib_parse,
2336 .emit_fence = &cik_sdma_fence_ring_emit,
2337 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2338 .cs_parse = NULL,
2339 .ring_test = &cik_sdma_ring_test,
2340 .ib_test = &cik_sdma_ib_test,
2341 .is_lockup = &cik_sdma_is_lockup,
2342 .vm_flush = &cik_dma_vm_flush,
2343 .get_rptr = &radeon_ring_generic_get_rptr,
2344 .get_wptr = &radeon_ring_generic_get_wptr,
2345 .set_wptr = &radeon_ring_generic_set_wptr,
2346 },
2347 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2348 .ib_execute = &cik_sdma_ring_ib_execute,
2349 .ib_parse = &cik_ib_parse,
2350 .emit_fence = &cik_sdma_fence_ring_emit,
2351 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2352 .cs_parse = NULL,
2353 .ring_test = &cik_sdma_ring_test,
2354 .ib_test = &cik_sdma_ib_test,
2355 .is_lockup = &cik_sdma_is_lockup,
2356 .vm_flush = &cik_dma_vm_flush,
2357 .get_rptr = &radeon_ring_generic_get_rptr,
2358 .get_wptr = &radeon_ring_generic_get_wptr,
2359 .set_wptr = &radeon_ring_generic_set_wptr,
2360 },
2361 [R600_RING_TYPE_UVD_INDEX] = {
2362 .ib_execute = &r600_uvd_ib_execute,
2363 .emit_fence = &r600_uvd_fence_emit,
2364 .emit_semaphore = &cayman_uvd_semaphore_emit,
2365 .cs_parse = &radeon_uvd_cs_parse,
2366 .ring_test = &r600_uvd_ring_test,
2367 .ib_test = &r600_uvd_ib_test,
2368 .is_lockup = &radeon_ring_test_lockup,
2369 .get_rptr = &radeon_ring_generic_get_rptr,
2370 .get_wptr = &radeon_ring_generic_get_wptr,
2371 .set_wptr = &radeon_ring_generic_set_wptr,
2372 }
2373 },
2374 .irq = {
2375 .set = &cik_irq_set,
2376 .process = &cik_irq_process,
2377 },
2378 .display = {
2379 .bandwidth_update = &dce8_bandwidth_update,
2380 .get_vblank_counter = &evergreen_get_vblank_counter,
2381 .wait_for_vblank = &dce4_wait_for_vblank,
2382 },
2383 .copy = {
2384 .blit = NULL,
2385 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2386 .dma = &cik_copy_dma,
2387 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2388 .copy = &cik_copy_dma,
2389 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2390 },
2391 .surface = {
2392 .set_reg = r600_set_surface_reg,
2393 .clear_reg = r600_clear_surface_reg,
2394 },
2395 .hpd = {
2396 .init = &evergreen_hpd_init,
2397 .fini = &evergreen_hpd_fini,
2398 .sense = &evergreen_hpd_sense,
2399 .set_polarity = &evergreen_hpd_set_polarity,
2400 },
2401 .pm = {
2402 .misc = &evergreen_pm_misc,
2403 .prepare = &evergreen_pm_prepare,
2404 .finish = &evergreen_pm_finish,
2405 .init_profile = &sumo_pm_init_profile,
2406 .get_dynpm_state = &r600_pm_get_dynpm_state,
2407 .get_engine_clock = &radeon_atom_get_engine_clock,
2408 .set_engine_clock = &radeon_atom_set_engine_clock,
2409 .get_memory_clock = &radeon_atom_get_memory_clock,
2410 .set_memory_clock = &radeon_atom_set_memory_clock,
2411 .get_pcie_lanes = NULL,
2412 .set_pcie_lanes = NULL,
2413 .set_clock_gating = NULL,
2414 .set_uvd_clocks = &cik_set_uvd_clocks,
2415 },
2416 .pflip = {
2417 .pre_page_flip = &evergreen_pre_page_flip,
2418 .page_flip = &evergreen_page_flip,
2419 .post_page_flip = &evergreen_post_page_flip,
2420 },
2421};
2422
2423static struct radeon_asic kv_asic = {
2424 .init = &cik_init,
2425 .fini = &cik_fini,
2426 .suspend = &cik_suspend,
2427 .resume = &cik_resume,
2428 .asic_reset = &cik_asic_reset,
2429 .vga_set_state = &r600_vga_set_state,
2430 .ioctl_wait_idle = NULL,
2431 .gui_idle = &r600_gui_idle,
2432 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2433 .get_xclk = &cik_get_xclk,
2434 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2435 .gart = {
2436 .tlb_flush = &cik_pcie_gart_tlb_flush,
2437 .set_page = &rs600_gart_set_page,
2438 },
2439 .vm = {
2440 .init = &cik_vm_init,
2441 .fini = &cik_vm_fini,
2442 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2443 .set_page = &cik_vm_set_page,
2444 },
2445 .ring = {
2446 [RADEON_RING_TYPE_GFX_INDEX] = {
2447 .ib_execute = &cik_ring_ib_execute,
2448 .ib_parse = &cik_ib_parse,
2449 .emit_fence = &cik_fence_gfx_ring_emit,
2450 .emit_semaphore = &cik_semaphore_ring_emit,
2451 .cs_parse = NULL,
2452 .ring_test = &cik_ring_test,
2453 .ib_test = &cik_ib_test,
2454 .is_lockup = &cik_gfx_is_lockup,
2455 .vm_flush = &cik_vm_flush,
2456 .get_rptr = &radeon_ring_generic_get_rptr,
2457 .get_wptr = &radeon_ring_generic_get_wptr,
2458 .set_wptr = &radeon_ring_generic_set_wptr,
2459 },
2460 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2461 .ib_execute = &cik_ring_ib_execute,
2462 .ib_parse = &cik_ib_parse,
2463 .emit_fence = &cik_fence_compute_ring_emit,
2464 .emit_semaphore = &cik_semaphore_ring_emit,
2465 .cs_parse = NULL,
2466 .ring_test = &cik_ring_test,
2467 .ib_test = &cik_ib_test,
2468 .is_lockup = &cik_gfx_is_lockup,
2469 .vm_flush = &cik_vm_flush,
2470 .get_rptr = &cik_compute_ring_get_rptr,
2471 .get_wptr = &cik_compute_ring_get_wptr,
2472 .set_wptr = &cik_compute_ring_set_wptr,
2473 },
2474 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2475 .ib_execute = &cik_ring_ib_execute,
2476 .ib_parse = &cik_ib_parse,
2477 .emit_fence = &cik_fence_compute_ring_emit,
2478 .emit_semaphore = &cik_semaphore_ring_emit,
2479 .cs_parse = NULL,
2480 .ring_test = &cik_ring_test,
2481 .ib_test = &cik_ib_test,
2482 .is_lockup = &cik_gfx_is_lockup,
2483 .vm_flush = &cik_vm_flush,
2484 .get_rptr = &cik_compute_ring_get_rptr,
2485 .get_wptr = &cik_compute_ring_get_wptr,
2486 .set_wptr = &cik_compute_ring_set_wptr,
2487 },
2488 [R600_RING_TYPE_DMA_INDEX] = {
2489 .ib_execute = &cik_sdma_ring_ib_execute,
2490 .ib_parse = &cik_ib_parse,
2491 .emit_fence = &cik_sdma_fence_ring_emit,
2492 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2493 .cs_parse = NULL,
2494 .ring_test = &cik_sdma_ring_test,
2495 .ib_test = &cik_sdma_ib_test,
2496 .is_lockup = &cik_sdma_is_lockup,
2497 .vm_flush = &cik_dma_vm_flush,
2498 .get_rptr = &radeon_ring_generic_get_rptr,
2499 .get_wptr = &radeon_ring_generic_get_wptr,
2500 .set_wptr = &radeon_ring_generic_set_wptr,
2501 },
2502 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2503 .ib_execute = &cik_sdma_ring_ib_execute,
2504 .ib_parse = &cik_ib_parse,
2505 .emit_fence = &cik_sdma_fence_ring_emit,
2506 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2507 .cs_parse = NULL,
2508 .ring_test = &cik_sdma_ring_test,
2509 .ib_test = &cik_sdma_ib_test,
2510 .is_lockup = &cik_sdma_is_lockup,
2511 .vm_flush = &cik_dma_vm_flush,
2512 .get_rptr = &radeon_ring_generic_get_rptr,
2513 .get_wptr = &radeon_ring_generic_get_wptr,
2514 .set_wptr = &radeon_ring_generic_set_wptr,
2515 },
2516 [R600_RING_TYPE_UVD_INDEX] = {
2517 .ib_execute = &r600_uvd_ib_execute,
2518 .emit_fence = &r600_uvd_fence_emit,
2519 .emit_semaphore = &cayman_uvd_semaphore_emit,
2520 .cs_parse = &radeon_uvd_cs_parse,
2521 .ring_test = &r600_uvd_ring_test,
2522 .ib_test = &r600_uvd_ib_test,
2523 .is_lockup = &radeon_ring_test_lockup,
2524 .get_rptr = &radeon_ring_generic_get_rptr,
2525 .get_wptr = &radeon_ring_generic_get_wptr,
2526 .set_wptr = &radeon_ring_generic_set_wptr,
2527 }
2528 },
2529 .irq = {
2530 .set = &cik_irq_set,
2531 .process = &cik_irq_process,
2532 },
2533 .display = {
2534 .bandwidth_update = &dce8_bandwidth_update,
2535 .get_vblank_counter = &evergreen_get_vblank_counter,
2536 .wait_for_vblank = &dce4_wait_for_vblank,
2537 },
2538 .copy = {
2539 .blit = NULL,
2540 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2541 .dma = &cik_copy_dma,
2542 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2543 .copy = &cik_copy_dma,
2544 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2545 },
2546 .surface = {
2547 .set_reg = r600_set_surface_reg,
2548 .clear_reg = r600_clear_surface_reg,
2549 },
2550 .hpd = {
2551 .init = &evergreen_hpd_init,
2552 .fini = &evergreen_hpd_fini,
2553 .sense = &evergreen_hpd_sense,
2554 .set_polarity = &evergreen_hpd_set_polarity,
2555 },
2556 .pm = {
2557 .misc = &evergreen_pm_misc,
2558 .prepare = &evergreen_pm_prepare,
2559 .finish = &evergreen_pm_finish,
2560 .init_profile = &sumo_pm_init_profile,
2561 .get_dynpm_state = &r600_pm_get_dynpm_state,
2562 .get_engine_clock = &radeon_atom_get_engine_clock,
2563 .set_engine_clock = &radeon_atom_set_engine_clock,
2564 .get_memory_clock = &radeon_atom_get_memory_clock,
2565 .set_memory_clock = &radeon_atom_set_memory_clock,
2566 .get_pcie_lanes = NULL,
2567 .set_pcie_lanes = NULL,
2568 .set_clock_gating = NULL,
2569 .set_uvd_clocks = &cik_set_uvd_clocks,
2570 },
2571 .pflip = {
2572 .pre_page_flip = &evergreen_pre_page_flip,
2573 .page_flip = &evergreen_page_flip,
2574 .post_page_flip = &evergreen_post_page_flip,
2575 },
2576};
2577
abf1dc67
AD
2578/**
2579 * radeon_asic_init - register asic specific callbacks
2580 *
2581 * @rdev: radeon device pointer
2582 *
2583 * Registers the appropriate asic specific callbacks for each
2584 * chip family. Also sets other asics specific info like the number
2585 * of crtcs and the register aperture accessors (all asics).
2586 * Returns 0 for success.
2587 */
0a10c851
DV
2588int radeon_asic_init(struct radeon_device *rdev)
2589{
2590 radeon_register_accessor_init(rdev);
ba7e05e9
AD
2591
2592 /* set the number of crtcs */
2593 if (rdev->flags & RADEON_SINGLE_CRTC)
2594 rdev->num_crtc = 1;
2595 else
2596 rdev->num_crtc = 2;
2597
948bee3f
AD
2598 rdev->has_uvd = false;
2599
0a10c851
DV
2600 switch (rdev->family) {
2601 case CHIP_R100:
2602 case CHIP_RV100:
2603 case CHIP_RS100:
2604 case CHIP_RV200:
2605 case CHIP_RS200:
2606 rdev->asic = &r100_asic;
2607 break;
2608 case CHIP_R200:
2609 case CHIP_RV250:
2610 case CHIP_RS300:
2611 case CHIP_RV280:
2612 rdev->asic = &r200_asic;
2613 break;
2614 case CHIP_R300:
2615 case CHIP_R350:
2616 case CHIP_RV350:
2617 case CHIP_RV380:
2618 if (rdev->flags & RADEON_IS_PCIE)
2619 rdev->asic = &r300_asic_pcie;
2620 else
2621 rdev->asic = &r300_asic;
2622 break;
2623 case CHIP_R420:
2624 case CHIP_R423:
2625 case CHIP_RV410:
2626 rdev->asic = &r420_asic;
07bb084c
AD
2627 /* handle macs */
2628 if (rdev->bios == NULL) {
798bcf73
AD
2629 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2630 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2631 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2632 rdev->asic->pm.set_memory_clock = NULL;
37e9b6a6 2633 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
07bb084c 2634 }
0a10c851
DV
2635 break;
2636 case CHIP_RS400:
2637 case CHIP_RS480:
2638 rdev->asic = &rs400_asic;
2639 break;
2640 case CHIP_RS600:
2641 rdev->asic = &rs600_asic;
2642 break;
2643 case CHIP_RS690:
2644 case CHIP_RS740:
2645 rdev->asic = &rs690_asic;
2646 break;
2647 case CHIP_RV515:
2648 rdev->asic = &rv515_asic;
2649 break;
2650 case CHIP_R520:
2651 case CHIP_RV530:
2652 case CHIP_RV560:
2653 case CHIP_RV570:
2654 case CHIP_R580:
2655 rdev->asic = &r520_asic;
2656 break;
2657 case CHIP_R600:
ca361b65
AD
2658 rdev->asic = &r600_asic;
2659 break;
0a10c851
DV
2660 case CHIP_RV610:
2661 case CHIP_RV630:
2662 case CHIP_RV620:
2663 case CHIP_RV635:
2664 case CHIP_RV670:
ca361b65
AD
2665 rdev->asic = &rv6xx_asic;
2666 rdev->has_uvd = true;
f47299c5 2667 break;
0a10c851
DV
2668 case CHIP_RS780:
2669 case CHIP_RS880:
f47299c5 2670 rdev->asic = &rs780_asic;
948bee3f 2671 rdev->has_uvd = true;
0a10c851
DV
2672 break;
2673 case CHIP_RV770:
2674 case CHIP_RV730:
2675 case CHIP_RV710:
2676 case CHIP_RV740:
2677 rdev->asic = &rv770_asic;
948bee3f 2678 rdev->has_uvd = true;
0a10c851
DV
2679 break;
2680 case CHIP_CEDAR:
2681 case CHIP_REDWOOD:
2682 case CHIP_JUNIPER:
2683 case CHIP_CYPRESS:
2684 case CHIP_HEMLOCK:
ba7e05e9
AD
2685 /* set num crtcs */
2686 if (rdev->family == CHIP_CEDAR)
2687 rdev->num_crtc = 4;
2688 else
2689 rdev->num_crtc = 6;
0a10c851 2690 rdev->asic = &evergreen_asic;
948bee3f 2691 rdev->has_uvd = true;
0a10c851 2692 break;
958261d1 2693 case CHIP_PALM:
89da5a37
AD
2694 case CHIP_SUMO:
2695 case CHIP_SUMO2:
958261d1 2696 rdev->asic = &sumo_asic;
948bee3f 2697 rdev->has_uvd = true;
958261d1 2698 break;
a43b7665
AD
2699 case CHIP_BARTS:
2700 case CHIP_TURKS:
2701 case CHIP_CAICOS:
ba7e05e9
AD
2702 /* set num crtcs */
2703 if (rdev->family == CHIP_CAICOS)
2704 rdev->num_crtc = 4;
2705 else
2706 rdev->num_crtc = 6;
a43b7665 2707 rdev->asic = &btc_asic;
948bee3f 2708 rdev->has_uvd = true;
a43b7665 2709 break;
e3487629
AD
2710 case CHIP_CAYMAN:
2711 rdev->asic = &cayman_asic;
ba7e05e9
AD
2712 /* set num crtcs */
2713 rdev->num_crtc = 6;
948bee3f 2714 rdev->has_uvd = true;
e3487629 2715 break;
be63fe8c
AD
2716 case CHIP_ARUBA:
2717 rdev->asic = &trinity_asic;
2718 /* set num crtcs */
2719 rdev->num_crtc = 4;
948bee3f 2720 rdev->has_uvd = true;
be63fe8c 2721 break;
02779c08
AD
2722 case CHIP_TAHITI:
2723 case CHIP_PITCAIRN:
2724 case CHIP_VERDE:
e737a14c 2725 case CHIP_OLAND:
86a45cac 2726 case CHIP_HAINAN:
02779c08
AD
2727 rdev->asic = &si_asic;
2728 /* set num crtcs */
86a45cac
AD
2729 if (rdev->family == CHIP_HAINAN)
2730 rdev->num_crtc = 0;
2731 else if (rdev->family == CHIP_OLAND)
e737a14c
AD
2732 rdev->num_crtc = 2;
2733 else
2734 rdev->num_crtc = 6;
948bee3f
AD
2735 if (rdev->family == CHIP_HAINAN)
2736 rdev->has_uvd = false;
2737 else
2738 rdev->has_uvd = true;
02779c08 2739 break;
0672e27b
AD
2740 case CHIP_BONAIRE:
2741 rdev->asic = &ci_asic;
2742 rdev->num_crtc = 6;
2743 break;
2744 case CHIP_KAVERI:
2745 case CHIP_KABINI:
2746 rdev->asic = &kv_asic;
2747 /* set num crtcs */
2748 if (rdev->family == CHIP_KAVERI)
2749 rdev->num_crtc = 4;
2750 else
2751 rdev->num_crtc = 2;
2752 break;
0a10c851
DV
2753 default:
2754 /* FIXME: not supported yet */
2755 return -EINVAL;
2756 }
2757
2758 if (rdev->flags & RADEON_IS_IGP) {
798bcf73
AD
2759 rdev->asic->pm.get_memory_clock = NULL;
2760 rdev->asic->pm.set_memory_clock = NULL;
0a10c851
DV
2761 }
2762
2763 return 0;
2764}
2765
This page took 0.519626 seconds and 5 git commands to generate.