drm/radeon/dpm: implement vblank_too_short callback for 7xx
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_asic.c
CommitLineData
0a10c851
DV
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
abf1dc67
AD
43/**
44 * radeon_invalid_rreg - dummy reg read function
45 *
46 * @rdev: radeon device pointer
47 * @reg: offset of register
48 *
49 * Dummy register read function. Used for register blocks
50 * that certain asics don't have (all asics).
51 * Returns the value in the register.
52 */
0a10c851
DV
53static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
54{
55 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
56 BUG_ON(1);
57 return 0;
58}
59
abf1dc67
AD
60/**
61 * radeon_invalid_wreg - dummy reg write function
62 *
63 * @rdev: radeon device pointer
64 * @reg: offset of register
65 * @v: value to write to the register
66 *
67 * Dummy register read function. Used for register blocks
68 * that certain asics don't have (all asics).
69 */
0a10c851
DV
70static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
71{
72 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
73 reg, v);
74 BUG_ON(1);
75}
76
abf1dc67
AD
77/**
78 * radeon_register_accessor_init - sets up the register accessor callbacks
79 *
80 * @rdev: radeon device pointer
81 *
82 * Sets up the register accessor callbacks for various register
83 * apertures. Not all asics have all apertures (all asics).
84 */
0a10c851
DV
85static void radeon_register_accessor_init(struct radeon_device *rdev)
86{
87 rdev->mc_rreg = &radeon_invalid_rreg;
88 rdev->mc_wreg = &radeon_invalid_wreg;
89 rdev->pll_rreg = &radeon_invalid_rreg;
90 rdev->pll_wreg = &radeon_invalid_wreg;
91 rdev->pciep_rreg = &radeon_invalid_rreg;
92 rdev->pciep_wreg = &radeon_invalid_wreg;
93
94 /* Don't change order as we are overridding accessor. */
95 if (rdev->family < CHIP_RV515) {
96 rdev->pcie_reg_mask = 0xff;
97 } else {
98 rdev->pcie_reg_mask = 0x7ff;
99 }
100 /* FIXME: not sure here */
101 if (rdev->family <= CHIP_R580) {
102 rdev->pll_rreg = &r100_pll_rreg;
103 rdev->pll_wreg = &r100_pll_wreg;
104 }
105 if (rdev->family >= CHIP_R420) {
106 rdev->mc_rreg = &r420_mc_rreg;
107 rdev->mc_wreg = &r420_mc_wreg;
108 }
109 if (rdev->family >= CHIP_RV515) {
110 rdev->mc_rreg = &rv515_mc_rreg;
111 rdev->mc_wreg = &rv515_mc_wreg;
112 }
113 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
114 rdev->mc_rreg = &rs400_mc_rreg;
115 rdev->mc_wreg = &rs400_mc_wreg;
116 }
117 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
118 rdev->mc_rreg = &rs690_mc_rreg;
119 rdev->mc_wreg = &rs690_mc_wreg;
120 }
121 if (rdev->family == CHIP_RS600) {
122 rdev->mc_rreg = &rs600_mc_rreg;
123 rdev->mc_wreg = &rs600_mc_wreg;
124 }
65337e60
SL
125 if (rdev->family == CHIP_RS780 || rdev->family == CHIP_RS880) {
126 rdev->mc_rreg = &rs780_mc_rreg;
127 rdev->mc_wreg = &rs780_mc_wreg;
128 }
6e2c3c0a
AD
129
130 if (rdev->family >= CHIP_BONAIRE) {
131 rdev->pciep_rreg = &cik_pciep_rreg;
132 rdev->pciep_wreg = &cik_pciep_wreg;
133 } else if (rdev->family >= CHIP_R600) {
0a10c851
DV
134 rdev->pciep_rreg = &r600_pciep_rreg;
135 rdev->pciep_wreg = &r600_pciep_wreg;
136 }
137}
138
139
140/* helper to disable agp */
abf1dc67
AD
141/**
142 * radeon_agp_disable - AGP disable helper function
143 *
144 * @rdev: radeon device pointer
145 *
146 * Removes AGP flags and changes the gart callbacks on AGP
147 * cards when using the internal gart rather than AGP (all asics).
148 */
0a10c851
DV
149void radeon_agp_disable(struct radeon_device *rdev)
150{
151 rdev->flags &= ~RADEON_IS_AGP;
152 if (rdev->family >= CHIP_R600) {
153 DRM_INFO("Forcing AGP to PCIE mode\n");
154 rdev->flags |= RADEON_IS_PCIE;
155 } else if (rdev->family >= CHIP_RV515 ||
156 rdev->family == CHIP_RV380 ||
157 rdev->family == CHIP_RV410 ||
158 rdev->family == CHIP_R423) {
159 DRM_INFO("Forcing AGP to PCIE mode\n");
160 rdev->flags |= RADEON_IS_PCIE;
c5b3b850
AD
161 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
162 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
0a10c851
DV
163 } else {
164 DRM_INFO("Forcing AGP to PCI mode\n");
165 rdev->flags |= RADEON_IS_PCI;
c5b3b850
AD
166 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
167 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
0a10c851
DV
168 }
169 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
170}
171
172/*
173 * ASIC
174 */
48e7a5f1
DV
175static struct radeon_asic r100_asic = {
176 .init = &r100_init,
177 .fini = &r100_fini,
178 .suspend = &r100_suspend,
179 .resume = &r100_resume,
180 .vga_set_state = &r100_vga_set_state,
a2d07b74 181 .asic_reset = &r100_asic_reset,
54e88e06
AD
182 .ioctl_wait_idle = NULL,
183 .gui_idle = &r100_gui_idle,
184 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
185 .gart = {
186 .tlb_flush = &r100_pci_gart_tlb_flush,
187 .set_page = &r100_pci_gart_set_page,
188 },
4c87bc26
CK
189 .ring = {
190 [RADEON_RING_TYPE_GFX_INDEX] = {
191 .ib_execute = &r100_ring_ib_execute,
192 .emit_fence = &r100_fence_ring_emit,
193 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 194 .cs_parse = &r100_cs_parse,
f712812e
AD
195 .ring_start = &r100_ring_start,
196 .ring_test = &r100_ring_test,
197 .ib_test = &r100_ib_test,
312c4a8c 198 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
199 .get_rptr = &radeon_ring_generic_get_rptr,
200 .get_wptr = &radeon_ring_generic_get_wptr,
201 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
202 }
203 },
b35ea4ab
AD
204 .irq = {
205 .set = &r100_irq_set,
206 .process = &r100_irq_process,
207 },
c79a49ca
AD
208 .display = {
209 .bandwidth_update = &r100_bandwidth_update,
210 .get_vblank_counter = &r100_get_vblank_counter,
211 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 212 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 213 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 214 },
27cd7769
AD
215 .copy = {
216 .blit = &r100_copy_blit,
217 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
218 .dma = NULL,
219 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
220 .copy = &r100_copy_blit,
221 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
222 },
9e6f3d02
AD
223 .surface = {
224 .set_reg = r100_set_surface_reg,
225 .clear_reg = r100_clear_surface_reg,
226 },
901ea57d
AD
227 .hpd = {
228 .init = &r100_hpd_init,
229 .fini = &r100_hpd_fini,
230 .sense = &r100_hpd_sense,
231 .set_polarity = &r100_hpd_set_polarity,
232 },
a02fa397
AD
233 .pm = {
234 .misc = &r100_pm_misc,
235 .prepare = &r100_pm_prepare,
236 .finish = &r100_pm_finish,
237 .init_profile = &r100_pm_init_profile,
238 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
239 .get_engine_clock = &radeon_legacy_get_engine_clock,
240 .set_engine_clock = &radeon_legacy_set_engine_clock,
241 .get_memory_clock = &radeon_legacy_get_memory_clock,
242 .set_memory_clock = NULL,
243 .get_pcie_lanes = NULL,
244 .set_pcie_lanes = NULL,
245 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 246 },
0f9e006c
AD
247 .pflip = {
248 .pre_page_flip = &r100_pre_page_flip,
249 .page_flip = &r100_page_flip,
250 .post_page_flip = &r100_post_page_flip,
251 },
48e7a5f1
DV
252};
253
254static struct radeon_asic r200_asic = {
255 .init = &r100_init,
256 .fini = &r100_fini,
257 .suspend = &r100_suspend,
258 .resume = &r100_resume,
259 .vga_set_state = &r100_vga_set_state,
a2d07b74 260 .asic_reset = &r100_asic_reset,
54e88e06
AD
261 .ioctl_wait_idle = NULL,
262 .gui_idle = &r100_gui_idle,
263 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
264 .gart = {
265 .tlb_flush = &r100_pci_gart_tlb_flush,
266 .set_page = &r100_pci_gart_set_page,
267 },
4c87bc26
CK
268 .ring = {
269 [RADEON_RING_TYPE_GFX_INDEX] = {
270 .ib_execute = &r100_ring_ib_execute,
271 .emit_fence = &r100_fence_ring_emit,
272 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 273 .cs_parse = &r100_cs_parse,
f712812e
AD
274 .ring_start = &r100_ring_start,
275 .ring_test = &r100_ring_test,
276 .ib_test = &r100_ib_test,
312c4a8c 277 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
278 .get_rptr = &radeon_ring_generic_get_rptr,
279 .get_wptr = &radeon_ring_generic_get_wptr,
280 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
281 }
282 },
b35ea4ab
AD
283 .irq = {
284 .set = &r100_irq_set,
285 .process = &r100_irq_process,
286 },
c79a49ca
AD
287 .display = {
288 .bandwidth_update = &r100_bandwidth_update,
289 .get_vblank_counter = &r100_get_vblank_counter,
290 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 291 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 292 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 293 },
27cd7769
AD
294 .copy = {
295 .blit = &r100_copy_blit,
296 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
297 .dma = &r200_copy_dma,
298 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
299 .copy = &r100_copy_blit,
300 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
301 },
9e6f3d02
AD
302 .surface = {
303 .set_reg = r100_set_surface_reg,
304 .clear_reg = r100_clear_surface_reg,
305 },
901ea57d
AD
306 .hpd = {
307 .init = &r100_hpd_init,
308 .fini = &r100_hpd_fini,
309 .sense = &r100_hpd_sense,
310 .set_polarity = &r100_hpd_set_polarity,
311 },
a02fa397
AD
312 .pm = {
313 .misc = &r100_pm_misc,
314 .prepare = &r100_pm_prepare,
315 .finish = &r100_pm_finish,
316 .init_profile = &r100_pm_init_profile,
317 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
318 .get_engine_clock = &radeon_legacy_get_engine_clock,
319 .set_engine_clock = &radeon_legacy_set_engine_clock,
320 .get_memory_clock = &radeon_legacy_get_memory_clock,
321 .set_memory_clock = NULL,
322 .get_pcie_lanes = NULL,
323 .set_pcie_lanes = NULL,
324 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 325 },
0f9e006c
AD
326 .pflip = {
327 .pre_page_flip = &r100_pre_page_flip,
328 .page_flip = &r100_page_flip,
329 .post_page_flip = &r100_post_page_flip,
330 },
48e7a5f1
DV
331};
332
333static struct radeon_asic r300_asic = {
334 .init = &r300_init,
335 .fini = &r300_fini,
336 .suspend = &r300_suspend,
337 .resume = &r300_resume,
338 .vga_set_state = &r100_vga_set_state,
a2d07b74 339 .asic_reset = &r300_asic_reset,
54e88e06
AD
340 .ioctl_wait_idle = NULL,
341 .gui_idle = &r100_gui_idle,
342 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
343 .gart = {
344 .tlb_flush = &r100_pci_gart_tlb_flush,
345 .set_page = &r100_pci_gart_set_page,
346 },
4c87bc26
CK
347 .ring = {
348 [RADEON_RING_TYPE_GFX_INDEX] = {
349 .ib_execute = &r100_ring_ib_execute,
350 .emit_fence = &r300_fence_ring_emit,
351 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 352 .cs_parse = &r300_cs_parse,
f712812e
AD
353 .ring_start = &r300_ring_start,
354 .ring_test = &r100_ring_test,
355 .ib_test = &r100_ib_test,
8ba957b5 356 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
357 .get_rptr = &radeon_ring_generic_get_rptr,
358 .get_wptr = &radeon_ring_generic_get_wptr,
359 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
360 }
361 },
b35ea4ab
AD
362 .irq = {
363 .set = &r100_irq_set,
364 .process = &r100_irq_process,
365 },
c79a49ca
AD
366 .display = {
367 .bandwidth_update = &r100_bandwidth_update,
368 .get_vblank_counter = &r100_get_vblank_counter,
369 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 370 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 371 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 372 },
27cd7769
AD
373 .copy = {
374 .blit = &r100_copy_blit,
375 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
376 .dma = &r200_copy_dma,
377 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
378 .copy = &r100_copy_blit,
379 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
380 },
9e6f3d02
AD
381 .surface = {
382 .set_reg = r100_set_surface_reg,
383 .clear_reg = r100_clear_surface_reg,
384 },
901ea57d
AD
385 .hpd = {
386 .init = &r100_hpd_init,
387 .fini = &r100_hpd_fini,
388 .sense = &r100_hpd_sense,
389 .set_polarity = &r100_hpd_set_polarity,
390 },
a02fa397
AD
391 .pm = {
392 .misc = &r100_pm_misc,
393 .prepare = &r100_pm_prepare,
394 .finish = &r100_pm_finish,
395 .init_profile = &r100_pm_init_profile,
396 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
397 .get_engine_clock = &radeon_legacy_get_engine_clock,
398 .set_engine_clock = &radeon_legacy_set_engine_clock,
399 .get_memory_clock = &radeon_legacy_get_memory_clock,
400 .set_memory_clock = NULL,
401 .get_pcie_lanes = &rv370_get_pcie_lanes,
402 .set_pcie_lanes = &rv370_set_pcie_lanes,
403 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 404 },
0f9e006c
AD
405 .pflip = {
406 .pre_page_flip = &r100_pre_page_flip,
407 .page_flip = &r100_page_flip,
408 .post_page_flip = &r100_post_page_flip,
409 },
48e7a5f1
DV
410};
411
412static struct radeon_asic r300_asic_pcie = {
413 .init = &r300_init,
414 .fini = &r300_fini,
415 .suspend = &r300_suspend,
416 .resume = &r300_resume,
417 .vga_set_state = &r100_vga_set_state,
a2d07b74 418 .asic_reset = &r300_asic_reset,
54e88e06
AD
419 .ioctl_wait_idle = NULL,
420 .gui_idle = &r100_gui_idle,
421 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
422 .gart = {
423 .tlb_flush = &rv370_pcie_gart_tlb_flush,
424 .set_page = &rv370_pcie_gart_set_page,
425 },
4c87bc26
CK
426 .ring = {
427 [RADEON_RING_TYPE_GFX_INDEX] = {
428 .ib_execute = &r100_ring_ib_execute,
429 .emit_fence = &r300_fence_ring_emit,
430 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 431 .cs_parse = &r300_cs_parse,
f712812e
AD
432 .ring_start = &r300_ring_start,
433 .ring_test = &r100_ring_test,
434 .ib_test = &r100_ib_test,
8ba957b5 435 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
436 .get_rptr = &radeon_ring_generic_get_rptr,
437 .get_wptr = &radeon_ring_generic_get_wptr,
438 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
439 }
440 },
b35ea4ab
AD
441 .irq = {
442 .set = &r100_irq_set,
443 .process = &r100_irq_process,
444 },
c79a49ca
AD
445 .display = {
446 .bandwidth_update = &r100_bandwidth_update,
447 .get_vblank_counter = &r100_get_vblank_counter,
448 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 449 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 450 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 451 },
27cd7769
AD
452 .copy = {
453 .blit = &r100_copy_blit,
454 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
455 .dma = &r200_copy_dma,
456 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
457 .copy = &r100_copy_blit,
458 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
459 },
9e6f3d02
AD
460 .surface = {
461 .set_reg = r100_set_surface_reg,
462 .clear_reg = r100_clear_surface_reg,
463 },
901ea57d
AD
464 .hpd = {
465 .init = &r100_hpd_init,
466 .fini = &r100_hpd_fini,
467 .sense = &r100_hpd_sense,
468 .set_polarity = &r100_hpd_set_polarity,
469 },
a02fa397
AD
470 .pm = {
471 .misc = &r100_pm_misc,
472 .prepare = &r100_pm_prepare,
473 .finish = &r100_pm_finish,
474 .init_profile = &r100_pm_init_profile,
475 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
476 .get_engine_clock = &radeon_legacy_get_engine_clock,
477 .set_engine_clock = &radeon_legacy_set_engine_clock,
478 .get_memory_clock = &radeon_legacy_get_memory_clock,
479 .set_memory_clock = NULL,
480 .get_pcie_lanes = &rv370_get_pcie_lanes,
481 .set_pcie_lanes = &rv370_set_pcie_lanes,
482 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 483 },
0f9e006c
AD
484 .pflip = {
485 .pre_page_flip = &r100_pre_page_flip,
486 .page_flip = &r100_page_flip,
487 .post_page_flip = &r100_post_page_flip,
488 },
48e7a5f1
DV
489};
490
491static struct radeon_asic r420_asic = {
492 .init = &r420_init,
493 .fini = &r420_fini,
494 .suspend = &r420_suspend,
495 .resume = &r420_resume,
496 .vga_set_state = &r100_vga_set_state,
a2d07b74 497 .asic_reset = &r300_asic_reset,
54e88e06
AD
498 .ioctl_wait_idle = NULL,
499 .gui_idle = &r100_gui_idle,
500 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
501 .gart = {
502 .tlb_flush = &rv370_pcie_gart_tlb_flush,
503 .set_page = &rv370_pcie_gart_set_page,
504 },
4c87bc26
CK
505 .ring = {
506 [RADEON_RING_TYPE_GFX_INDEX] = {
507 .ib_execute = &r100_ring_ib_execute,
508 .emit_fence = &r300_fence_ring_emit,
509 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 510 .cs_parse = &r300_cs_parse,
f712812e
AD
511 .ring_start = &r300_ring_start,
512 .ring_test = &r100_ring_test,
513 .ib_test = &r100_ib_test,
8ba957b5 514 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
515 .get_rptr = &radeon_ring_generic_get_rptr,
516 .get_wptr = &radeon_ring_generic_get_wptr,
517 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
518 }
519 },
b35ea4ab
AD
520 .irq = {
521 .set = &r100_irq_set,
522 .process = &r100_irq_process,
523 },
c79a49ca
AD
524 .display = {
525 .bandwidth_update = &r100_bandwidth_update,
526 .get_vblank_counter = &r100_get_vblank_counter,
527 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 528 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 529 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 530 },
27cd7769
AD
531 .copy = {
532 .blit = &r100_copy_blit,
533 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
534 .dma = &r200_copy_dma,
535 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
536 .copy = &r100_copy_blit,
537 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
538 },
9e6f3d02
AD
539 .surface = {
540 .set_reg = r100_set_surface_reg,
541 .clear_reg = r100_clear_surface_reg,
542 },
901ea57d
AD
543 .hpd = {
544 .init = &r100_hpd_init,
545 .fini = &r100_hpd_fini,
546 .sense = &r100_hpd_sense,
547 .set_polarity = &r100_hpd_set_polarity,
548 },
a02fa397
AD
549 .pm = {
550 .misc = &r100_pm_misc,
551 .prepare = &r100_pm_prepare,
552 .finish = &r100_pm_finish,
553 .init_profile = &r420_pm_init_profile,
554 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
555 .get_engine_clock = &radeon_atom_get_engine_clock,
556 .set_engine_clock = &radeon_atom_set_engine_clock,
557 .get_memory_clock = &radeon_atom_get_memory_clock,
558 .set_memory_clock = &radeon_atom_set_memory_clock,
559 .get_pcie_lanes = &rv370_get_pcie_lanes,
560 .set_pcie_lanes = &rv370_set_pcie_lanes,
561 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 562 },
0f9e006c
AD
563 .pflip = {
564 .pre_page_flip = &r100_pre_page_flip,
565 .page_flip = &r100_page_flip,
566 .post_page_flip = &r100_post_page_flip,
567 },
48e7a5f1
DV
568};
569
570static struct radeon_asic rs400_asic = {
571 .init = &rs400_init,
572 .fini = &rs400_fini,
573 .suspend = &rs400_suspend,
574 .resume = &rs400_resume,
575 .vga_set_state = &r100_vga_set_state,
a2d07b74 576 .asic_reset = &r300_asic_reset,
54e88e06
AD
577 .ioctl_wait_idle = NULL,
578 .gui_idle = &r100_gui_idle,
579 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
c5b3b850
AD
580 .gart = {
581 .tlb_flush = &rs400_gart_tlb_flush,
582 .set_page = &rs400_gart_set_page,
583 },
4c87bc26
CK
584 .ring = {
585 [RADEON_RING_TYPE_GFX_INDEX] = {
586 .ib_execute = &r100_ring_ib_execute,
587 .emit_fence = &r300_fence_ring_emit,
588 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 589 .cs_parse = &r300_cs_parse,
f712812e
AD
590 .ring_start = &r300_ring_start,
591 .ring_test = &r100_ring_test,
592 .ib_test = &r100_ib_test,
8ba957b5 593 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
594 .get_rptr = &radeon_ring_generic_get_rptr,
595 .get_wptr = &radeon_ring_generic_get_wptr,
596 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
597 }
598 },
b35ea4ab
AD
599 .irq = {
600 .set = &r100_irq_set,
601 .process = &r100_irq_process,
602 },
c79a49ca
AD
603 .display = {
604 .bandwidth_update = &r100_bandwidth_update,
605 .get_vblank_counter = &r100_get_vblank_counter,
606 .wait_for_vblank = &r100_wait_for_vblank,
37e9b6a6 607 .set_backlight_level = &radeon_legacy_set_backlight_level,
6d92f81d 608 .get_backlight_level = &radeon_legacy_get_backlight_level,
c79a49ca 609 },
27cd7769
AD
610 .copy = {
611 .blit = &r100_copy_blit,
612 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
613 .dma = &r200_copy_dma,
614 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
615 .copy = &r100_copy_blit,
616 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
617 },
9e6f3d02
AD
618 .surface = {
619 .set_reg = r100_set_surface_reg,
620 .clear_reg = r100_clear_surface_reg,
621 },
901ea57d
AD
622 .hpd = {
623 .init = &r100_hpd_init,
624 .fini = &r100_hpd_fini,
625 .sense = &r100_hpd_sense,
626 .set_polarity = &r100_hpd_set_polarity,
627 },
a02fa397
AD
628 .pm = {
629 .misc = &r100_pm_misc,
630 .prepare = &r100_pm_prepare,
631 .finish = &r100_pm_finish,
632 .init_profile = &r100_pm_init_profile,
633 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
634 .get_engine_clock = &radeon_legacy_get_engine_clock,
635 .set_engine_clock = &radeon_legacy_set_engine_clock,
636 .get_memory_clock = &radeon_legacy_get_memory_clock,
637 .set_memory_clock = NULL,
638 .get_pcie_lanes = NULL,
639 .set_pcie_lanes = NULL,
640 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 641 },
0f9e006c
AD
642 .pflip = {
643 .pre_page_flip = &r100_pre_page_flip,
644 .page_flip = &r100_page_flip,
645 .post_page_flip = &r100_post_page_flip,
646 },
48e7a5f1
DV
647};
648
649static struct radeon_asic rs600_asic = {
650 .init = &rs600_init,
651 .fini = &rs600_fini,
652 .suspend = &rs600_suspend,
653 .resume = &rs600_resume,
654 .vga_set_state = &r100_vga_set_state,
90aca4d2 655 .asic_reset = &rs600_asic_reset,
54e88e06
AD
656 .ioctl_wait_idle = NULL,
657 .gui_idle = &r100_gui_idle,
658 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
c5b3b850
AD
659 .gart = {
660 .tlb_flush = &rs600_gart_tlb_flush,
661 .set_page = &rs600_gart_set_page,
662 },
4c87bc26
CK
663 .ring = {
664 [RADEON_RING_TYPE_GFX_INDEX] = {
665 .ib_execute = &r100_ring_ib_execute,
666 .emit_fence = &r300_fence_ring_emit,
667 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 668 .cs_parse = &r300_cs_parse,
f712812e
AD
669 .ring_start = &r300_ring_start,
670 .ring_test = &r100_ring_test,
671 .ib_test = &r100_ib_test,
8ba957b5 672 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
673 .get_rptr = &radeon_ring_generic_get_rptr,
674 .get_wptr = &radeon_ring_generic_get_wptr,
675 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
676 }
677 },
b35ea4ab
AD
678 .irq = {
679 .set = &rs600_irq_set,
680 .process = &rs600_irq_process,
681 },
c79a49ca
AD
682 .display = {
683 .bandwidth_update = &rs600_bandwidth_update,
684 .get_vblank_counter = &rs600_get_vblank_counter,
685 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 686 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 687 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
688 .hdmi_enable = &r600_hdmi_enable,
689 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 690 },
27cd7769
AD
691 .copy = {
692 .blit = &r100_copy_blit,
693 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
694 .dma = &r200_copy_dma,
695 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
696 .copy = &r100_copy_blit,
697 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
698 },
9e6f3d02
AD
699 .surface = {
700 .set_reg = r100_set_surface_reg,
701 .clear_reg = r100_clear_surface_reg,
702 },
901ea57d
AD
703 .hpd = {
704 .init = &rs600_hpd_init,
705 .fini = &rs600_hpd_fini,
706 .sense = &rs600_hpd_sense,
707 .set_polarity = &rs600_hpd_set_polarity,
708 },
a02fa397
AD
709 .pm = {
710 .misc = &rs600_pm_misc,
711 .prepare = &rs600_pm_prepare,
712 .finish = &rs600_pm_finish,
713 .init_profile = &r420_pm_init_profile,
714 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
715 .get_engine_clock = &radeon_atom_get_engine_clock,
716 .set_engine_clock = &radeon_atom_set_engine_clock,
717 .get_memory_clock = &radeon_atom_get_memory_clock,
718 .set_memory_clock = &radeon_atom_set_memory_clock,
719 .get_pcie_lanes = NULL,
720 .set_pcie_lanes = NULL,
721 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 722 },
0f9e006c
AD
723 .pflip = {
724 .pre_page_flip = &rs600_pre_page_flip,
725 .page_flip = &rs600_page_flip,
726 .post_page_flip = &rs600_post_page_flip,
727 },
48e7a5f1
DV
728};
729
730static struct radeon_asic rs690_asic = {
731 .init = &rs690_init,
732 .fini = &rs690_fini,
733 .suspend = &rs690_suspend,
734 .resume = &rs690_resume,
735 .vga_set_state = &r100_vga_set_state,
90aca4d2 736 .asic_reset = &rs600_asic_reset,
54e88e06
AD
737 .ioctl_wait_idle = NULL,
738 .gui_idle = &r100_gui_idle,
739 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
c5b3b850
AD
740 .gart = {
741 .tlb_flush = &rs400_gart_tlb_flush,
742 .set_page = &rs400_gart_set_page,
743 },
4c87bc26
CK
744 .ring = {
745 [RADEON_RING_TYPE_GFX_INDEX] = {
746 .ib_execute = &r100_ring_ib_execute,
747 .emit_fence = &r300_fence_ring_emit,
748 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 749 .cs_parse = &r300_cs_parse,
f712812e
AD
750 .ring_start = &r300_ring_start,
751 .ring_test = &r100_ring_test,
752 .ib_test = &r100_ib_test,
8ba957b5 753 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
754 .get_rptr = &radeon_ring_generic_get_rptr,
755 .get_wptr = &radeon_ring_generic_get_wptr,
756 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
757 }
758 },
b35ea4ab
AD
759 .irq = {
760 .set = &rs600_irq_set,
761 .process = &rs600_irq_process,
762 },
c79a49ca
AD
763 .display = {
764 .get_vblank_counter = &rs600_get_vblank_counter,
765 .bandwidth_update = &rs690_bandwidth_update,
766 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 767 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 768 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
769 .hdmi_enable = &r600_hdmi_enable,
770 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 771 },
27cd7769
AD
772 .copy = {
773 .blit = &r100_copy_blit,
774 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
775 .dma = &r200_copy_dma,
776 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
777 .copy = &r200_copy_dma,
778 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
779 },
9e6f3d02
AD
780 .surface = {
781 .set_reg = r100_set_surface_reg,
782 .clear_reg = r100_clear_surface_reg,
783 },
901ea57d
AD
784 .hpd = {
785 .init = &rs600_hpd_init,
786 .fini = &rs600_hpd_fini,
787 .sense = &rs600_hpd_sense,
788 .set_polarity = &rs600_hpd_set_polarity,
789 },
a02fa397
AD
790 .pm = {
791 .misc = &rs600_pm_misc,
792 .prepare = &rs600_pm_prepare,
793 .finish = &rs600_pm_finish,
794 .init_profile = &r420_pm_init_profile,
795 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
796 .get_engine_clock = &radeon_atom_get_engine_clock,
797 .set_engine_clock = &radeon_atom_set_engine_clock,
798 .get_memory_clock = &radeon_atom_get_memory_clock,
799 .set_memory_clock = &radeon_atom_set_memory_clock,
800 .get_pcie_lanes = NULL,
801 .set_pcie_lanes = NULL,
802 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 803 },
0f9e006c
AD
804 .pflip = {
805 .pre_page_flip = &rs600_pre_page_flip,
806 .page_flip = &rs600_page_flip,
807 .post_page_flip = &rs600_post_page_flip,
808 },
48e7a5f1
DV
809};
810
811static struct radeon_asic rv515_asic = {
812 .init = &rv515_init,
813 .fini = &rv515_fini,
814 .suspend = &rv515_suspend,
815 .resume = &rv515_resume,
816 .vga_set_state = &r100_vga_set_state,
90aca4d2 817 .asic_reset = &rs600_asic_reset,
54e88e06
AD
818 .ioctl_wait_idle = NULL,
819 .gui_idle = &r100_gui_idle,
820 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
c5b3b850
AD
821 .gart = {
822 .tlb_flush = &rv370_pcie_gart_tlb_flush,
823 .set_page = &rv370_pcie_gart_set_page,
824 },
4c87bc26
CK
825 .ring = {
826 [RADEON_RING_TYPE_GFX_INDEX] = {
827 .ib_execute = &r100_ring_ib_execute,
828 .emit_fence = &r300_fence_ring_emit,
829 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 830 .cs_parse = &r300_cs_parse,
f712812e
AD
831 .ring_start = &rv515_ring_start,
832 .ring_test = &r100_ring_test,
833 .ib_test = &r100_ib_test,
8ba957b5 834 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
835 .get_rptr = &radeon_ring_generic_get_rptr,
836 .get_wptr = &radeon_ring_generic_get_wptr,
837 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
838 }
839 },
b35ea4ab
AD
840 .irq = {
841 .set = &rs600_irq_set,
842 .process = &rs600_irq_process,
843 },
c79a49ca
AD
844 .display = {
845 .get_vblank_counter = &rs600_get_vblank_counter,
846 .bandwidth_update = &rv515_bandwidth_update,
847 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 848 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 849 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 850 },
27cd7769
AD
851 .copy = {
852 .blit = &r100_copy_blit,
853 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
854 .dma = &r200_copy_dma,
855 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
856 .copy = &r100_copy_blit,
857 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
858 },
9e6f3d02
AD
859 .surface = {
860 .set_reg = r100_set_surface_reg,
861 .clear_reg = r100_clear_surface_reg,
862 },
901ea57d
AD
863 .hpd = {
864 .init = &rs600_hpd_init,
865 .fini = &rs600_hpd_fini,
866 .sense = &rs600_hpd_sense,
867 .set_polarity = &rs600_hpd_set_polarity,
868 },
a02fa397
AD
869 .pm = {
870 .misc = &rs600_pm_misc,
871 .prepare = &rs600_pm_prepare,
872 .finish = &rs600_pm_finish,
873 .init_profile = &r420_pm_init_profile,
874 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
875 .get_engine_clock = &radeon_atom_get_engine_clock,
876 .set_engine_clock = &radeon_atom_set_engine_clock,
877 .get_memory_clock = &radeon_atom_get_memory_clock,
878 .set_memory_clock = &radeon_atom_set_memory_clock,
879 .get_pcie_lanes = &rv370_get_pcie_lanes,
880 .set_pcie_lanes = &rv370_set_pcie_lanes,
881 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 882 },
0f9e006c
AD
883 .pflip = {
884 .pre_page_flip = &rs600_pre_page_flip,
885 .page_flip = &rs600_page_flip,
886 .post_page_flip = &rs600_post_page_flip,
887 },
48e7a5f1
DV
888};
889
890static struct radeon_asic r520_asic = {
891 .init = &r520_init,
892 .fini = &rv515_fini,
893 .suspend = &rv515_suspend,
894 .resume = &r520_resume,
895 .vga_set_state = &r100_vga_set_state,
90aca4d2 896 .asic_reset = &rs600_asic_reset,
54e88e06
AD
897 .ioctl_wait_idle = NULL,
898 .gui_idle = &r100_gui_idle,
899 .mc_wait_for_idle = &r520_mc_wait_for_idle,
c5b3b850
AD
900 .gart = {
901 .tlb_flush = &rv370_pcie_gart_tlb_flush,
902 .set_page = &rv370_pcie_gart_set_page,
903 },
4c87bc26
CK
904 .ring = {
905 [RADEON_RING_TYPE_GFX_INDEX] = {
906 .ib_execute = &r100_ring_ib_execute,
907 .emit_fence = &r300_fence_ring_emit,
908 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 909 .cs_parse = &r300_cs_parse,
f712812e
AD
910 .ring_start = &rv515_ring_start,
911 .ring_test = &r100_ring_test,
912 .ib_test = &r100_ib_test,
8ba957b5 913 .is_lockup = &r100_gpu_is_lockup,
f93bdefe
AD
914 .get_rptr = &radeon_ring_generic_get_rptr,
915 .get_wptr = &radeon_ring_generic_get_wptr,
916 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
917 }
918 },
b35ea4ab
AD
919 .irq = {
920 .set = &rs600_irq_set,
921 .process = &rs600_irq_process,
922 },
c79a49ca
AD
923 .display = {
924 .bandwidth_update = &rv515_bandwidth_update,
925 .get_vblank_counter = &rs600_get_vblank_counter,
926 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 927 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 928 .get_backlight_level = &atombios_get_backlight_level,
c79a49ca 929 },
27cd7769
AD
930 .copy = {
931 .blit = &r100_copy_blit,
932 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
933 .dma = &r200_copy_dma,
934 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
935 .copy = &r100_copy_blit,
936 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
937 },
9e6f3d02
AD
938 .surface = {
939 .set_reg = r100_set_surface_reg,
940 .clear_reg = r100_clear_surface_reg,
941 },
901ea57d
AD
942 .hpd = {
943 .init = &rs600_hpd_init,
944 .fini = &rs600_hpd_fini,
945 .sense = &rs600_hpd_sense,
946 .set_polarity = &rs600_hpd_set_polarity,
947 },
a02fa397
AD
948 .pm = {
949 .misc = &rs600_pm_misc,
950 .prepare = &rs600_pm_prepare,
951 .finish = &rs600_pm_finish,
952 .init_profile = &r420_pm_init_profile,
953 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
954 .get_engine_clock = &radeon_atom_get_engine_clock,
955 .set_engine_clock = &radeon_atom_set_engine_clock,
956 .get_memory_clock = &radeon_atom_get_memory_clock,
957 .set_memory_clock = &radeon_atom_set_memory_clock,
958 .get_pcie_lanes = &rv370_get_pcie_lanes,
959 .set_pcie_lanes = &rv370_set_pcie_lanes,
960 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 961 },
0f9e006c
AD
962 .pflip = {
963 .pre_page_flip = &rs600_pre_page_flip,
964 .page_flip = &rs600_page_flip,
965 .post_page_flip = &rs600_post_page_flip,
966 },
48e7a5f1
DV
967};
968
969static struct radeon_asic r600_asic = {
970 .init = &r600_init,
971 .fini = &r600_fini,
972 .suspend = &r600_suspend,
973 .resume = &r600_resume,
48e7a5f1 974 .vga_set_state = &r600_vga_set_state,
a2d07b74 975 .asic_reset = &r600_asic_reset,
54e88e06
AD
976 .ioctl_wait_idle = r600_ioctl_wait_idle,
977 .gui_idle = &r600_gui_idle,
978 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 979 .get_xclk = &r600_get_xclk,
d0418894 980 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
981 .gart = {
982 .tlb_flush = &r600_pcie_gart_tlb_flush,
983 .set_page = &rs600_gart_set_page,
984 },
4c87bc26
CK
985 .ring = {
986 [RADEON_RING_TYPE_GFX_INDEX] = {
987 .ib_execute = &r600_ring_ib_execute,
988 .emit_fence = &r600_fence_ring_emit,
989 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 990 .cs_parse = &r600_cs_parse,
f712812e
AD
991 .ring_test = &r600_ring_test,
992 .ib_test = &r600_ib_test,
123bc183 993 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
994 .get_rptr = &radeon_ring_generic_get_rptr,
995 .get_wptr = &radeon_ring_generic_get_wptr,
996 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
997 },
998 [R600_RING_TYPE_DMA_INDEX] = {
999 .ib_execute = &r600_dma_ring_ib_execute,
1000 .emit_fence = &r600_dma_fence_ring_emit,
1001 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1002 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1003 .ring_test = &r600_dma_ring_test,
1004 .ib_test = &r600_dma_ib_test,
1005 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1006 .get_rptr = &radeon_ring_generic_get_rptr,
1007 .get_wptr = &radeon_ring_generic_get_wptr,
1008 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1009 }
1010 },
b35ea4ab
AD
1011 .irq = {
1012 .set = &r600_irq_set,
1013 .process = &r600_irq_process,
1014 },
c79a49ca
AD
1015 .display = {
1016 .bandwidth_update = &rv515_bandwidth_update,
1017 .get_vblank_counter = &rs600_get_vblank_counter,
1018 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1019 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1020 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1021 .hdmi_enable = &r600_hdmi_enable,
1022 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1023 },
27cd7769
AD
1024 .copy = {
1025 .blit = &r600_copy_blit,
1026 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
1027 .dma = &r600_copy_dma,
1028 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1029 .copy = &r600_copy_dma,
1030 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1031 },
9e6f3d02
AD
1032 .surface = {
1033 .set_reg = r600_set_surface_reg,
1034 .clear_reg = r600_clear_surface_reg,
1035 },
901ea57d
AD
1036 .hpd = {
1037 .init = &r600_hpd_init,
1038 .fini = &r600_hpd_fini,
1039 .sense = &r600_hpd_sense,
1040 .set_polarity = &r600_hpd_set_polarity,
1041 },
a02fa397
AD
1042 .pm = {
1043 .misc = &r600_pm_misc,
1044 .prepare = &rs600_pm_prepare,
1045 .finish = &rs600_pm_finish,
1046 .init_profile = &r600_pm_init_profile,
1047 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1048 .get_engine_clock = &radeon_atom_get_engine_clock,
1049 .set_engine_clock = &radeon_atom_set_engine_clock,
1050 .get_memory_clock = &radeon_atom_get_memory_clock,
1051 .set_memory_clock = &radeon_atom_set_memory_clock,
1052 .get_pcie_lanes = &r600_get_pcie_lanes,
1053 .set_pcie_lanes = &r600_set_pcie_lanes,
1054 .set_clock_gating = NULL,
6bd1c385 1055 .get_temperature = &rv6xx_get_temp,
a02fa397 1056 },
0f9e006c
AD
1057 .pflip = {
1058 .pre_page_flip = &rs600_pre_page_flip,
1059 .page_flip = &rs600_page_flip,
1060 .post_page_flip = &rs600_post_page_flip,
1061 },
48e7a5f1
DV
1062};
1063
ca361b65
AD
1064static struct radeon_asic rv6xx_asic = {
1065 .init = &r600_init,
1066 .fini = &r600_fini,
1067 .suspend = &r600_suspend,
1068 .resume = &r600_resume,
1069 .vga_set_state = &r600_vga_set_state,
1070 .asic_reset = &r600_asic_reset,
1071 .ioctl_wait_idle = r600_ioctl_wait_idle,
1072 .gui_idle = &r600_gui_idle,
1073 .mc_wait_for_idle = &r600_mc_wait_for_idle,
1074 .get_xclk = &r600_get_xclk,
1075 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
1076 .gart = {
1077 .tlb_flush = &r600_pcie_gart_tlb_flush,
1078 .set_page = &rs600_gart_set_page,
1079 },
1080 .ring = {
1081 [RADEON_RING_TYPE_GFX_INDEX] = {
1082 .ib_execute = &r600_ring_ib_execute,
1083 .emit_fence = &r600_fence_ring_emit,
1084 .emit_semaphore = &r600_semaphore_ring_emit,
1085 .cs_parse = &r600_cs_parse,
1086 .ring_test = &r600_ring_test,
1087 .ib_test = &r600_ib_test,
1088 .is_lockup = &r600_gfx_is_lockup,
1089 .get_rptr = &radeon_ring_generic_get_rptr,
1090 .get_wptr = &radeon_ring_generic_get_wptr,
1091 .set_wptr = &radeon_ring_generic_set_wptr,
1092 },
1093 [R600_RING_TYPE_DMA_INDEX] = {
1094 .ib_execute = &r600_dma_ring_ib_execute,
1095 .emit_fence = &r600_dma_fence_ring_emit,
1096 .emit_semaphore = &r600_dma_semaphore_ring_emit,
1097 .cs_parse = &r600_dma_cs_parse,
1098 .ring_test = &r600_dma_ring_test,
1099 .ib_test = &r600_dma_ib_test,
1100 .is_lockup = &r600_dma_is_lockup,
1101 .get_rptr = &radeon_ring_generic_get_rptr,
1102 .get_wptr = &radeon_ring_generic_get_wptr,
1103 .set_wptr = &radeon_ring_generic_set_wptr,
1104 }
1105 },
1106 .irq = {
1107 .set = &r600_irq_set,
1108 .process = &r600_irq_process,
1109 },
1110 .display = {
1111 .bandwidth_update = &rv515_bandwidth_update,
1112 .get_vblank_counter = &rs600_get_vblank_counter,
1113 .wait_for_vblank = &avivo_wait_for_vblank,
1114 .set_backlight_level = &atombios_set_backlight_level,
1115 .get_backlight_level = &atombios_get_backlight_level,
1116 },
1117 .copy = {
1118 .blit = &r600_copy_blit,
1119 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1120 .dma = &r600_copy_dma,
1121 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
1122 .copy = &r600_copy_dma,
1123 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
1124 },
1125 .surface = {
1126 .set_reg = r600_set_surface_reg,
1127 .clear_reg = r600_clear_surface_reg,
1128 },
1129 .hpd = {
1130 .init = &r600_hpd_init,
1131 .fini = &r600_hpd_fini,
1132 .sense = &r600_hpd_sense,
1133 .set_polarity = &r600_hpd_set_polarity,
1134 },
1135 .pm = {
1136 .misc = &r600_pm_misc,
1137 .prepare = &rs600_pm_prepare,
1138 .finish = &rs600_pm_finish,
1139 .init_profile = &r600_pm_init_profile,
1140 .get_dynpm_state = &r600_pm_get_dynpm_state,
1141 .get_engine_clock = &radeon_atom_get_engine_clock,
1142 .set_engine_clock = &radeon_atom_set_engine_clock,
1143 .get_memory_clock = &radeon_atom_get_memory_clock,
1144 .set_memory_clock = &radeon_atom_set_memory_clock,
1145 .get_pcie_lanes = &r600_get_pcie_lanes,
1146 .set_pcie_lanes = &r600_set_pcie_lanes,
1147 .set_clock_gating = NULL,
1148 .get_temperature = &rv6xx_get_temp,
1149 },
4a6369e9
AD
1150 .dpm = {
1151 .init = &rv6xx_dpm_init,
1152 .setup_asic = &rv6xx_setup_asic,
1153 .enable = &rv6xx_dpm_enable,
1154 .disable = &rv6xx_dpm_disable,
98243917 1155 .pre_set_power_state = &r600_dpm_pre_set_power_state,
4a6369e9 1156 .set_power_state = &rv6xx_dpm_set_power_state,
98243917 1157 .post_set_power_state = &r600_dpm_post_set_power_state,
4a6369e9
AD
1158 .display_configuration_changed = &rv6xx_dpm_display_configuration_changed,
1159 .fini = &rv6xx_dpm_fini,
1160 .get_sclk = &rv6xx_dpm_get_sclk,
1161 .get_mclk = &rv6xx_dpm_get_mclk,
1162 .print_power_state = &rv6xx_dpm_print_power_state,
242916a5 1163 .debugfs_print_current_performance_level = &rv6xx_dpm_debugfs_print_current_performance_level,
4a6369e9 1164 },
ca361b65
AD
1165 .pflip = {
1166 .pre_page_flip = &rs600_pre_page_flip,
1167 .page_flip = &rs600_page_flip,
1168 .post_page_flip = &rs600_post_page_flip,
1169 },
1170};
1171
f47299c5
AD
1172static struct radeon_asic rs780_asic = {
1173 .init = &r600_init,
1174 .fini = &r600_fini,
1175 .suspend = &r600_suspend,
1176 .resume = &r600_resume,
f47299c5 1177 .vga_set_state = &r600_vga_set_state,
a2d07b74 1178 .asic_reset = &r600_asic_reset,
54e88e06
AD
1179 .ioctl_wait_idle = r600_ioctl_wait_idle,
1180 .gui_idle = &r600_gui_idle,
1181 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1182 .get_xclk = &r600_get_xclk,
d0418894 1183 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1184 .gart = {
1185 .tlb_flush = &r600_pcie_gart_tlb_flush,
1186 .set_page = &rs600_gart_set_page,
1187 },
4c87bc26
CK
1188 .ring = {
1189 [RADEON_RING_TYPE_GFX_INDEX] = {
1190 .ib_execute = &r600_ring_ib_execute,
1191 .emit_fence = &r600_fence_ring_emit,
1192 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1193 .cs_parse = &r600_cs_parse,
f712812e
AD
1194 .ring_test = &r600_ring_test,
1195 .ib_test = &r600_ib_test,
123bc183 1196 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
1197 .get_rptr = &radeon_ring_generic_get_rptr,
1198 .get_wptr = &radeon_ring_generic_get_wptr,
1199 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
1200 },
1201 [R600_RING_TYPE_DMA_INDEX] = {
1202 .ib_execute = &r600_dma_ring_ib_execute,
1203 .emit_fence = &r600_dma_fence_ring_emit,
1204 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1205 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1206 .ring_test = &r600_dma_ring_test,
1207 .ib_test = &r600_dma_ib_test,
1208 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1209 .get_rptr = &radeon_ring_generic_get_rptr,
1210 .get_wptr = &radeon_ring_generic_get_wptr,
1211 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1212 }
1213 },
b35ea4ab
AD
1214 .irq = {
1215 .set = &r600_irq_set,
1216 .process = &r600_irq_process,
1217 },
c79a49ca
AD
1218 .display = {
1219 .bandwidth_update = &rs690_bandwidth_update,
1220 .get_vblank_counter = &rs600_get_vblank_counter,
1221 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1222 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1223 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1224 .hdmi_enable = &r600_hdmi_enable,
1225 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1226 },
27cd7769
AD
1227 .copy = {
1228 .blit = &r600_copy_blit,
1229 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
4d75658b
AD
1230 .dma = &r600_copy_dma,
1231 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1232 .copy = &r600_copy_dma,
1233 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1234 },
9e6f3d02
AD
1235 .surface = {
1236 .set_reg = r600_set_surface_reg,
1237 .clear_reg = r600_clear_surface_reg,
1238 },
901ea57d
AD
1239 .hpd = {
1240 .init = &r600_hpd_init,
1241 .fini = &r600_hpd_fini,
1242 .sense = &r600_hpd_sense,
1243 .set_polarity = &r600_hpd_set_polarity,
1244 },
a02fa397
AD
1245 .pm = {
1246 .misc = &r600_pm_misc,
1247 .prepare = &rs600_pm_prepare,
1248 .finish = &rs600_pm_finish,
1249 .init_profile = &rs780_pm_init_profile,
1250 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1251 .get_engine_clock = &radeon_atom_get_engine_clock,
1252 .set_engine_clock = &radeon_atom_set_engine_clock,
1253 .get_memory_clock = NULL,
1254 .set_memory_clock = NULL,
1255 .get_pcie_lanes = NULL,
1256 .set_pcie_lanes = NULL,
1257 .set_clock_gating = NULL,
6bd1c385 1258 .get_temperature = &rv6xx_get_temp,
a02fa397 1259 },
9d67006e
AD
1260 .dpm = {
1261 .init = &rs780_dpm_init,
1262 .setup_asic = &rs780_dpm_setup_asic,
1263 .enable = &rs780_dpm_enable,
1264 .disable = &rs780_dpm_disable,
98243917 1265 .pre_set_power_state = &r600_dpm_pre_set_power_state,
9d67006e 1266 .set_power_state = &rs780_dpm_set_power_state,
98243917 1267 .post_set_power_state = &r600_dpm_post_set_power_state,
9d67006e
AD
1268 .display_configuration_changed = &rs780_dpm_display_configuration_changed,
1269 .fini = &rs780_dpm_fini,
1270 .get_sclk = &rs780_dpm_get_sclk,
1271 .get_mclk = &rs780_dpm_get_mclk,
1272 .print_power_state = &rs780_dpm_print_power_state,
1273 },
0f9e006c
AD
1274 .pflip = {
1275 .pre_page_flip = &rs600_pre_page_flip,
1276 .page_flip = &rs600_page_flip,
1277 .post_page_flip = &rs600_post_page_flip,
1278 },
f47299c5
AD
1279};
1280
48e7a5f1
DV
1281static struct radeon_asic rv770_asic = {
1282 .init = &rv770_init,
1283 .fini = &rv770_fini,
1284 .suspend = &rv770_suspend,
1285 .resume = &rv770_resume,
a2d07b74 1286 .asic_reset = &r600_asic_reset,
48e7a5f1 1287 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1288 .ioctl_wait_idle = r600_ioctl_wait_idle,
1289 .gui_idle = &r600_gui_idle,
1290 .mc_wait_for_idle = &r600_mc_wait_for_idle,
454d2e2a 1291 .get_xclk = &rv770_get_xclk,
d0418894 1292 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1293 .gart = {
1294 .tlb_flush = &r600_pcie_gart_tlb_flush,
1295 .set_page = &rs600_gart_set_page,
1296 },
4c87bc26
CK
1297 .ring = {
1298 [RADEON_RING_TYPE_GFX_INDEX] = {
1299 .ib_execute = &r600_ring_ib_execute,
1300 .emit_fence = &r600_fence_ring_emit,
1301 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1302 .cs_parse = &r600_cs_parse,
f712812e
AD
1303 .ring_test = &r600_ring_test,
1304 .ib_test = &r600_ib_test,
123bc183 1305 .is_lockup = &r600_gfx_is_lockup,
f93bdefe
AD
1306 .get_rptr = &radeon_ring_generic_get_rptr,
1307 .get_wptr = &radeon_ring_generic_get_wptr,
1308 .set_wptr = &radeon_ring_generic_set_wptr,
4d75658b
AD
1309 },
1310 [R600_RING_TYPE_DMA_INDEX] = {
1311 .ib_execute = &r600_dma_ring_ib_execute,
1312 .emit_fence = &r600_dma_fence_ring_emit,
1313 .emit_semaphore = &r600_dma_semaphore_ring_emit,
cf4ccd01 1314 .cs_parse = &r600_dma_cs_parse,
4d75658b
AD
1315 .ring_test = &r600_dma_ring_test,
1316 .ib_test = &r600_dma_ib_test,
1317 .is_lockup = &r600_dma_is_lockup,
f93bdefe
AD
1318 .get_rptr = &radeon_ring_generic_get_rptr,
1319 .get_wptr = &radeon_ring_generic_get_wptr,
1320 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1321 },
1322 [R600_RING_TYPE_UVD_INDEX] = {
1323 .ib_execute = &r600_uvd_ib_execute,
1324 .emit_fence = &r600_uvd_fence_emit,
1325 .emit_semaphore = &r600_uvd_semaphore_emit,
1326 .cs_parse = &radeon_uvd_cs_parse,
1327 .ring_test = &r600_uvd_ring_test,
1328 .ib_test = &r600_uvd_ib_test,
1329 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1330 .get_rptr = &radeon_ring_generic_get_rptr,
1331 .get_wptr = &radeon_ring_generic_get_wptr,
1332 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1333 }
1334 },
b35ea4ab
AD
1335 .irq = {
1336 .set = &r600_irq_set,
1337 .process = &r600_irq_process,
1338 },
c79a49ca
AD
1339 .display = {
1340 .bandwidth_update = &rv515_bandwidth_update,
1341 .get_vblank_counter = &rs600_get_vblank_counter,
1342 .wait_for_vblank = &avivo_wait_for_vblank,
37e9b6a6 1343 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1344 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1345 .hdmi_enable = &r600_hdmi_enable,
1346 .hdmi_setmode = &r600_hdmi_setmode,
c79a49ca 1347 },
27cd7769
AD
1348 .copy = {
1349 .blit = &r600_copy_blit,
1350 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
43fb7787 1351 .dma = &rv770_copy_dma,
4d75658b 1352 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
43fb7787 1353 .copy = &rv770_copy_dma,
2d6cc729 1354 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1355 },
9e6f3d02
AD
1356 .surface = {
1357 .set_reg = r600_set_surface_reg,
1358 .clear_reg = r600_clear_surface_reg,
1359 },
901ea57d
AD
1360 .hpd = {
1361 .init = &r600_hpd_init,
1362 .fini = &r600_hpd_fini,
1363 .sense = &r600_hpd_sense,
1364 .set_polarity = &r600_hpd_set_polarity,
1365 },
a02fa397
AD
1366 .pm = {
1367 .misc = &rv770_pm_misc,
1368 .prepare = &rs600_pm_prepare,
1369 .finish = &rs600_pm_finish,
1370 .init_profile = &r600_pm_init_profile,
1371 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1372 .get_engine_clock = &radeon_atom_get_engine_clock,
1373 .set_engine_clock = &radeon_atom_set_engine_clock,
1374 .get_memory_clock = &radeon_atom_get_memory_clock,
1375 .set_memory_clock = &radeon_atom_set_memory_clock,
1376 .get_pcie_lanes = &r600_get_pcie_lanes,
1377 .set_pcie_lanes = &r600_set_pcie_lanes,
1378 .set_clock_gating = &radeon_atom_set_clock_gating,
ef0e6e65 1379 .set_uvd_clocks = &rv770_set_uvd_clocks,
6bd1c385 1380 .get_temperature = &rv770_get_temp,
a02fa397 1381 },
66229b20
AD
1382 .dpm = {
1383 .init = &rv770_dpm_init,
1384 .setup_asic = &rv770_dpm_setup_asic,
1385 .enable = &rv770_dpm_enable,
1386 .disable = &rv770_dpm_disable,
98243917 1387 .pre_set_power_state = &r600_dpm_pre_set_power_state,
66229b20 1388 .set_power_state = &rv770_dpm_set_power_state,
98243917 1389 .post_set_power_state = &r600_dpm_post_set_power_state,
66229b20
AD
1390 .display_configuration_changed = &rv770_dpm_display_configuration_changed,
1391 .fini = &rv770_dpm_fini,
1392 .get_sclk = &rv770_dpm_get_sclk,
1393 .get_mclk = &rv770_dpm_get_mclk,
1394 .print_power_state = &rv770_dpm_print_power_state,
bd210d11 1395 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
8b5e6b7f 1396 .force_performance_level = &rv770_dpm_force_performance_level,
b06195d9 1397 .vblank_too_short = &rv770_dpm_vblank_too_short,
66229b20 1398 },
0f9e006c
AD
1399 .pflip = {
1400 .pre_page_flip = &rs600_pre_page_flip,
1401 .page_flip = &rv770_page_flip,
1402 .post_page_flip = &rs600_post_page_flip,
1403 },
48e7a5f1
DV
1404};
1405
1406static struct radeon_asic evergreen_asic = {
1407 .init = &evergreen_init,
1408 .fini = &evergreen_fini,
1409 .suspend = &evergreen_suspend,
1410 .resume = &evergreen_resume,
a2d07b74 1411 .asic_reset = &evergreen_asic_reset,
48e7a5f1 1412 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1413 .ioctl_wait_idle = r600_ioctl_wait_idle,
1414 .gui_idle = &r600_gui_idle,
1415 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1416 .get_xclk = &rv770_get_xclk,
d0418894 1417 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1418 .gart = {
1419 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1420 .set_page = &rs600_gart_set_page,
1421 },
4c87bc26
CK
1422 .ring = {
1423 [RADEON_RING_TYPE_GFX_INDEX] = {
1424 .ib_execute = &evergreen_ring_ib_execute,
1425 .emit_fence = &r600_fence_ring_emit,
1426 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1427 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1428 .ring_test = &r600_ring_test,
1429 .ib_test = &r600_ib_test,
123bc183 1430 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1431 .get_rptr = &radeon_ring_generic_get_rptr,
1432 .get_wptr = &radeon_ring_generic_get_wptr,
1433 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5
AD
1434 },
1435 [R600_RING_TYPE_DMA_INDEX] = {
1436 .ib_execute = &evergreen_dma_ring_ib_execute,
1437 .emit_fence = &evergreen_dma_fence_ring_emit,
1438 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1439 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1440 .ring_test = &r600_dma_ring_test,
1441 .ib_test = &r600_dma_ib_test,
123bc183 1442 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1443 .get_rptr = &radeon_ring_generic_get_rptr,
1444 .get_wptr = &radeon_ring_generic_get_wptr,
1445 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1446 },
1447 [R600_RING_TYPE_UVD_INDEX] = {
1448 .ib_execute = &r600_uvd_ib_execute,
1449 .emit_fence = &r600_uvd_fence_emit,
1450 .emit_semaphore = &r600_uvd_semaphore_emit,
1451 .cs_parse = &radeon_uvd_cs_parse,
1452 .ring_test = &r600_uvd_ring_test,
1453 .ib_test = &r600_uvd_ib_test,
1454 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1455 .get_rptr = &radeon_ring_generic_get_rptr,
1456 .get_wptr = &radeon_ring_generic_get_wptr,
1457 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1458 }
1459 },
b35ea4ab
AD
1460 .irq = {
1461 .set = &evergreen_irq_set,
1462 .process = &evergreen_irq_process,
1463 },
c79a49ca
AD
1464 .display = {
1465 .bandwidth_update = &evergreen_bandwidth_update,
1466 .get_vblank_counter = &evergreen_get_vblank_counter,
1467 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1468 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1469 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1470 .hdmi_enable = &evergreen_hdmi_enable,
1471 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1472 },
27cd7769
AD
1473 .copy = {
1474 .blit = &r600_copy_blit,
1475 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1476 .dma = &evergreen_copy_dma,
1477 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1478 .copy = &evergreen_copy_dma,
1479 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1480 },
9e6f3d02
AD
1481 .surface = {
1482 .set_reg = r600_set_surface_reg,
1483 .clear_reg = r600_clear_surface_reg,
1484 },
901ea57d
AD
1485 .hpd = {
1486 .init = &evergreen_hpd_init,
1487 .fini = &evergreen_hpd_fini,
1488 .sense = &evergreen_hpd_sense,
1489 .set_polarity = &evergreen_hpd_set_polarity,
1490 },
a02fa397
AD
1491 .pm = {
1492 .misc = &evergreen_pm_misc,
1493 .prepare = &evergreen_pm_prepare,
1494 .finish = &evergreen_pm_finish,
1495 .init_profile = &r600_pm_init_profile,
1496 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1497 .get_engine_clock = &radeon_atom_get_engine_clock,
1498 .set_engine_clock = &radeon_atom_set_engine_clock,
1499 .get_memory_clock = &radeon_atom_get_memory_clock,
1500 .set_memory_clock = &radeon_atom_set_memory_clock,
1501 .get_pcie_lanes = &r600_get_pcie_lanes,
1502 .set_pcie_lanes = &r600_set_pcie_lanes,
1503 .set_clock_gating = NULL,
a8b4925c 1504 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1505 .get_temperature = &evergreen_get_temp,
a02fa397 1506 },
dc50ba7f
AD
1507 .dpm = {
1508 .init = &cypress_dpm_init,
1509 .setup_asic = &cypress_dpm_setup_asic,
1510 .enable = &cypress_dpm_enable,
1511 .disable = &cypress_dpm_disable,
98243917 1512 .pre_set_power_state = &r600_dpm_pre_set_power_state,
dc50ba7f 1513 .set_power_state = &cypress_dpm_set_power_state,
98243917 1514 .post_set_power_state = &r600_dpm_post_set_power_state,
dc50ba7f
AD
1515 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1516 .fini = &cypress_dpm_fini,
1517 .get_sclk = &rv770_dpm_get_sclk,
1518 .get_mclk = &rv770_dpm_get_mclk,
1519 .print_power_state = &rv770_dpm_print_power_state,
bd210d11 1520 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
8b5e6b7f 1521 .force_performance_level = &rv770_dpm_force_performance_level,
dc50ba7f 1522 },
0f9e006c
AD
1523 .pflip = {
1524 .pre_page_flip = &evergreen_pre_page_flip,
1525 .page_flip = &evergreen_page_flip,
1526 .post_page_flip = &evergreen_post_page_flip,
1527 },
48e7a5f1
DV
1528};
1529
958261d1
AD
1530static struct radeon_asic sumo_asic = {
1531 .init = &evergreen_init,
1532 .fini = &evergreen_fini,
1533 .suspend = &evergreen_suspend,
1534 .resume = &evergreen_resume,
958261d1
AD
1535 .asic_reset = &evergreen_asic_reset,
1536 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1537 .ioctl_wait_idle = r600_ioctl_wait_idle,
1538 .gui_idle = &r600_gui_idle,
1539 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1540 .get_xclk = &r600_get_xclk,
d0418894 1541 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1542 .gart = {
1543 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1544 .set_page = &rs600_gart_set_page,
1545 },
4c87bc26
CK
1546 .ring = {
1547 [RADEON_RING_TYPE_GFX_INDEX] = {
1548 .ib_execute = &evergreen_ring_ib_execute,
1549 .emit_fence = &r600_fence_ring_emit,
1550 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1551 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1552 .ring_test = &r600_ring_test,
1553 .ib_test = &r600_ib_test,
123bc183 1554 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1555 .get_rptr = &radeon_ring_generic_get_rptr,
1556 .get_wptr = &radeon_ring_generic_get_wptr,
1557 .set_wptr = &radeon_ring_generic_set_wptr,
eb0c19c5 1558 },
233d1ad5
AD
1559 [R600_RING_TYPE_DMA_INDEX] = {
1560 .ib_execute = &evergreen_dma_ring_ib_execute,
1561 .emit_fence = &evergreen_dma_fence_ring_emit,
1562 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1563 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1564 .ring_test = &r600_dma_ring_test,
1565 .ib_test = &r600_dma_ib_test,
123bc183 1566 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1567 .get_rptr = &radeon_ring_generic_get_rptr,
1568 .get_wptr = &radeon_ring_generic_get_wptr,
1569 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1570 },
1571 [R600_RING_TYPE_UVD_INDEX] = {
1572 .ib_execute = &r600_uvd_ib_execute,
1573 .emit_fence = &r600_uvd_fence_emit,
1574 .emit_semaphore = &r600_uvd_semaphore_emit,
1575 .cs_parse = &radeon_uvd_cs_parse,
1576 .ring_test = &r600_uvd_ring_test,
1577 .ib_test = &r600_uvd_ib_test,
1578 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1579 .get_rptr = &radeon_ring_generic_get_rptr,
1580 .get_wptr = &radeon_ring_generic_get_wptr,
1581 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5 1582 }
4c87bc26 1583 },
b35ea4ab
AD
1584 .irq = {
1585 .set = &evergreen_irq_set,
1586 .process = &evergreen_irq_process,
1587 },
c79a49ca
AD
1588 .display = {
1589 .bandwidth_update = &evergreen_bandwidth_update,
1590 .get_vblank_counter = &evergreen_get_vblank_counter,
1591 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1592 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1593 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1594 .hdmi_enable = &evergreen_hdmi_enable,
1595 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1596 },
27cd7769
AD
1597 .copy = {
1598 .blit = &r600_copy_blit,
1599 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1600 .dma = &evergreen_copy_dma,
1601 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1602 .copy = &evergreen_copy_dma,
1603 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1604 },
9e6f3d02
AD
1605 .surface = {
1606 .set_reg = r600_set_surface_reg,
1607 .clear_reg = r600_clear_surface_reg,
1608 },
901ea57d
AD
1609 .hpd = {
1610 .init = &evergreen_hpd_init,
1611 .fini = &evergreen_hpd_fini,
1612 .sense = &evergreen_hpd_sense,
1613 .set_polarity = &evergreen_hpd_set_polarity,
1614 },
a02fa397
AD
1615 .pm = {
1616 .misc = &evergreen_pm_misc,
1617 .prepare = &evergreen_pm_prepare,
1618 .finish = &evergreen_pm_finish,
1619 .init_profile = &sumo_pm_init_profile,
1620 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1621 .get_engine_clock = &radeon_atom_get_engine_clock,
1622 .set_engine_clock = &radeon_atom_set_engine_clock,
1623 .get_memory_clock = NULL,
1624 .set_memory_clock = NULL,
1625 .get_pcie_lanes = NULL,
1626 .set_pcie_lanes = NULL,
1627 .set_clock_gating = NULL,
23d33ba3 1628 .set_uvd_clocks = &sumo_set_uvd_clocks,
6bd1c385 1629 .get_temperature = &sumo_get_temp,
a02fa397 1630 },
80ea2c12
AD
1631 .dpm = {
1632 .init = &sumo_dpm_init,
1633 .setup_asic = &sumo_dpm_setup_asic,
1634 .enable = &sumo_dpm_enable,
1635 .disable = &sumo_dpm_disable,
422a56bc 1636 .pre_set_power_state = &sumo_dpm_pre_set_power_state,
80ea2c12 1637 .set_power_state = &sumo_dpm_set_power_state,
422a56bc 1638 .post_set_power_state = &sumo_dpm_post_set_power_state,
80ea2c12
AD
1639 .display_configuration_changed = &sumo_dpm_display_configuration_changed,
1640 .fini = &sumo_dpm_fini,
1641 .get_sclk = &sumo_dpm_get_sclk,
1642 .get_mclk = &sumo_dpm_get_mclk,
1643 .print_power_state = &sumo_dpm_print_power_state,
fb70160c 1644 .debugfs_print_current_performance_level = &sumo_dpm_debugfs_print_current_performance_level,
5d5e5591 1645 .force_performance_level = &sumo_dpm_force_performance_level,
80ea2c12 1646 },
0f9e006c
AD
1647 .pflip = {
1648 .pre_page_flip = &evergreen_pre_page_flip,
1649 .page_flip = &evergreen_page_flip,
1650 .post_page_flip = &evergreen_post_page_flip,
1651 },
958261d1
AD
1652};
1653
a43b7665
AD
1654static struct radeon_asic btc_asic = {
1655 .init = &evergreen_init,
1656 .fini = &evergreen_fini,
1657 .suspend = &evergreen_suspend,
1658 .resume = &evergreen_resume,
a43b7665
AD
1659 .asic_reset = &evergreen_asic_reset,
1660 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1661 .ioctl_wait_idle = r600_ioctl_wait_idle,
1662 .gui_idle = &r600_gui_idle,
1663 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1664 .get_xclk = &rv770_get_xclk,
d0418894 1665 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1666 .gart = {
1667 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1668 .set_page = &rs600_gart_set_page,
1669 },
4c87bc26
CK
1670 .ring = {
1671 [RADEON_RING_TYPE_GFX_INDEX] = {
1672 .ib_execute = &evergreen_ring_ib_execute,
1673 .emit_fence = &r600_fence_ring_emit,
1674 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1675 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1676 .ring_test = &r600_ring_test,
1677 .ib_test = &r600_ib_test,
123bc183 1678 .is_lockup = &evergreen_gfx_is_lockup,
f93bdefe
AD
1679 .get_rptr = &radeon_ring_generic_get_rptr,
1680 .get_wptr = &radeon_ring_generic_get_wptr,
1681 .set_wptr = &radeon_ring_generic_set_wptr,
233d1ad5
AD
1682 },
1683 [R600_RING_TYPE_DMA_INDEX] = {
1684 .ib_execute = &evergreen_dma_ring_ib_execute,
1685 .emit_fence = &evergreen_dma_fence_ring_emit,
1686 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1687 .cs_parse = &evergreen_dma_cs_parse,
233d1ad5
AD
1688 .ring_test = &r600_dma_ring_test,
1689 .ib_test = &r600_dma_ib_test,
123bc183 1690 .is_lockup = &evergreen_dma_is_lockup,
f93bdefe
AD
1691 .get_rptr = &radeon_ring_generic_get_rptr,
1692 .get_wptr = &radeon_ring_generic_get_wptr,
1693 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1694 },
1695 [R600_RING_TYPE_UVD_INDEX] = {
1696 .ib_execute = &r600_uvd_ib_execute,
1697 .emit_fence = &r600_uvd_fence_emit,
1698 .emit_semaphore = &r600_uvd_semaphore_emit,
1699 .cs_parse = &radeon_uvd_cs_parse,
1700 .ring_test = &r600_uvd_ring_test,
1701 .ib_test = &r600_uvd_ib_test,
1702 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1703 .get_rptr = &radeon_ring_generic_get_rptr,
1704 .get_wptr = &radeon_ring_generic_get_wptr,
1705 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1706 }
1707 },
b35ea4ab
AD
1708 .irq = {
1709 .set = &evergreen_irq_set,
1710 .process = &evergreen_irq_process,
1711 },
c79a49ca
AD
1712 .display = {
1713 .bandwidth_update = &evergreen_bandwidth_update,
1714 .get_vblank_counter = &evergreen_get_vblank_counter,
1715 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1716 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1717 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1718 .hdmi_enable = &evergreen_hdmi_enable,
1719 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1720 },
27cd7769
AD
1721 .copy = {
1722 .blit = &r600_copy_blit,
1723 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
233d1ad5
AD
1724 .dma = &evergreen_copy_dma,
1725 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1726 .copy = &evergreen_copy_dma,
1727 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1728 },
9e6f3d02
AD
1729 .surface = {
1730 .set_reg = r600_set_surface_reg,
1731 .clear_reg = r600_clear_surface_reg,
1732 },
901ea57d
AD
1733 .hpd = {
1734 .init = &evergreen_hpd_init,
1735 .fini = &evergreen_hpd_fini,
1736 .sense = &evergreen_hpd_sense,
1737 .set_polarity = &evergreen_hpd_set_polarity,
1738 },
a02fa397
AD
1739 .pm = {
1740 .misc = &evergreen_pm_misc,
1741 .prepare = &evergreen_pm_prepare,
1742 .finish = &evergreen_pm_finish,
27810fb2 1743 .init_profile = &btc_pm_init_profile,
a02fa397 1744 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1745 .get_engine_clock = &radeon_atom_get_engine_clock,
1746 .set_engine_clock = &radeon_atom_set_engine_clock,
1747 .get_memory_clock = &radeon_atom_get_memory_clock,
1748 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
1749 .get_pcie_lanes = &r600_get_pcie_lanes,
1750 .set_pcie_lanes = &r600_set_pcie_lanes,
798bcf73 1751 .set_clock_gating = NULL,
a8b4925c 1752 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1753 .get_temperature = &evergreen_get_temp,
a02fa397 1754 },
6596afd4
AD
1755 .dpm = {
1756 .init = &btc_dpm_init,
1757 .setup_asic = &btc_dpm_setup_asic,
1758 .enable = &btc_dpm_enable,
1759 .disable = &btc_dpm_disable,
e8a9539f 1760 .pre_set_power_state = &btc_dpm_pre_set_power_state,
6596afd4 1761 .set_power_state = &btc_dpm_set_power_state,
e8a9539f 1762 .post_set_power_state = &btc_dpm_post_set_power_state,
6596afd4
AD
1763 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1764 .fini = &btc_dpm_fini,
e8a9539f
AD
1765 .get_sclk = &btc_dpm_get_sclk,
1766 .get_mclk = &btc_dpm_get_mclk,
6596afd4 1767 .print_power_state = &rv770_dpm_print_power_state,
bd210d11 1768 .debugfs_print_current_performance_level = &rv770_dpm_debugfs_print_current_performance_level,
8b5e6b7f 1769 .force_performance_level = &rv770_dpm_force_performance_level,
6596afd4 1770 },
0f9e006c
AD
1771 .pflip = {
1772 .pre_page_flip = &evergreen_pre_page_flip,
1773 .page_flip = &evergreen_page_flip,
1774 .post_page_flip = &evergreen_post_page_flip,
1775 },
a43b7665
AD
1776};
1777
e3487629
AD
1778static struct radeon_asic cayman_asic = {
1779 .init = &cayman_init,
1780 .fini = &cayman_fini,
1781 .suspend = &cayman_suspend,
1782 .resume = &cayman_resume,
e3487629
AD
1783 .asic_reset = &cayman_asic_reset,
1784 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1785 .ioctl_wait_idle = r600_ioctl_wait_idle,
1786 .gui_idle = &r600_gui_idle,
1787 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1788 .get_xclk = &rv770_get_xclk,
d0418894 1789 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
c5b3b850
AD
1790 .gart = {
1791 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1792 .set_page = &rs600_gart_set_page,
1793 },
05b07147
CK
1794 .vm = {
1795 .init = &cayman_vm_init,
1796 .fini = &cayman_vm_fini,
df160044 1797 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1798 .set_page = &cayman_vm_set_page,
1799 },
4c87bc26
CK
1800 .ring = {
1801 [RADEON_RING_TYPE_GFX_INDEX] = {
721604a1
JG
1802 .ib_execute = &cayman_ring_ib_execute,
1803 .ib_parse = &evergreen_ib_parse,
b40e7e16 1804 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1805 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1806 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1807 .ring_test = &r600_ring_test,
1808 .ib_test = &r600_ib_test,
123bc183 1809 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1810 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1811 .get_rptr = &radeon_ring_generic_get_rptr,
1812 .get_wptr = &radeon_ring_generic_get_wptr,
1813 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1814 },
1815 [CAYMAN_RING_TYPE_CP1_INDEX] = {
721604a1
JG
1816 .ib_execute = &cayman_ring_ib_execute,
1817 .ib_parse = &evergreen_ib_parse,
b40e7e16 1818 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1819 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1820 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1821 .ring_test = &r600_ring_test,
1822 .ib_test = &r600_ib_test,
123bc183 1823 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1824 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1825 .get_rptr = &radeon_ring_generic_get_rptr,
1826 .get_wptr = &radeon_ring_generic_get_wptr,
1827 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1828 },
1829 [CAYMAN_RING_TYPE_CP2_INDEX] = {
721604a1
JG
1830 .ib_execute = &cayman_ring_ib_execute,
1831 .ib_parse = &evergreen_ib_parse,
b40e7e16 1832 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1833 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1834 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1835 .ring_test = &r600_ring_test,
1836 .ib_test = &r600_ib_test,
123bc183 1837 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1838 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1839 .get_rptr = &radeon_ring_generic_get_rptr,
1840 .get_wptr = &radeon_ring_generic_get_wptr,
1841 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
1842 },
1843 [R600_RING_TYPE_DMA_INDEX] = {
1844 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1845 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1846 .emit_fence = &evergreen_dma_fence_ring_emit,
1847 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1848 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1849 .ring_test = &r600_dma_ring_test,
1850 .ib_test = &r600_dma_ib_test,
1851 .is_lockup = &cayman_dma_is_lockup,
1852 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
1853 .get_rptr = &radeon_ring_generic_get_rptr,
1854 .get_wptr = &radeon_ring_generic_get_wptr,
1855 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
1856 },
1857 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
1858 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 1859 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
1860 .emit_fence = &evergreen_dma_fence_ring_emit,
1861 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 1862 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
1863 .ring_test = &r600_dma_ring_test,
1864 .ib_test = &r600_dma_ib_test,
1865 .is_lockup = &cayman_dma_is_lockup,
1866 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
1867 .get_rptr = &radeon_ring_generic_get_rptr,
1868 .get_wptr = &radeon_ring_generic_get_wptr,
1869 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
1870 },
1871 [R600_RING_TYPE_UVD_INDEX] = {
1872 .ib_execute = &r600_uvd_ib_execute,
1873 .emit_fence = &r600_uvd_fence_emit,
1874 .emit_semaphore = &cayman_uvd_semaphore_emit,
1875 .cs_parse = &radeon_uvd_cs_parse,
1876 .ring_test = &r600_uvd_ring_test,
1877 .ib_test = &r600_uvd_ib_test,
1878 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
1879 .get_rptr = &radeon_ring_generic_get_rptr,
1880 .get_wptr = &radeon_ring_generic_get_wptr,
1881 .set_wptr = &radeon_ring_generic_set_wptr,
4c87bc26
CK
1882 }
1883 },
b35ea4ab
AD
1884 .irq = {
1885 .set = &evergreen_irq_set,
1886 .process = &evergreen_irq_process,
1887 },
c79a49ca
AD
1888 .display = {
1889 .bandwidth_update = &evergreen_bandwidth_update,
1890 .get_vblank_counter = &evergreen_get_vblank_counter,
1891 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 1892 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 1893 .get_backlight_level = &atombios_get_backlight_level,
a973bea1
AD
1894 .hdmi_enable = &evergreen_hdmi_enable,
1895 .hdmi_setmode = &evergreen_hdmi_setmode,
c79a49ca 1896 },
27cd7769
AD
1897 .copy = {
1898 .blit = &r600_copy_blit,
1899 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
1900 .dma = &evergreen_copy_dma,
1901 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
1902 .copy = &evergreen_copy_dma,
1903 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
27cd7769 1904 },
9e6f3d02
AD
1905 .surface = {
1906 .set_reg = r600_set_surface_reg,
1907 .clear_reg = r600_clear_surface_reg,
1908 },
901ea57d
AD
1909 .hpd = {
1910 .init = &evergreen_hpd_init,
1911 .fini = &evergreen_hpd_fini,
1912 .sense = &evergreen_hpd_sense,
1913 .set_polarity = &evergreen_hpd_set_polarity,
1914 },
a02fa397
AD
1915 .pm = {
1916 .misc = &evergreen_pm_misc,
1917 .prepare = &evergreen_pm_prepare,
1918 .finish = &evergreen_pm_finish,
27810fb2 1919 .init_profile = &btc_pm_init_profile,
a02fa397 1920 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1921 .get_engine_clock = &radeon_atom_get_engine_clock,
1922 .set_engine_clock = &radeon_atom_set_engine_clock,
1923 .get_memory_clock = &radeon_atom_get_memory_clock,
1924 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
1925 .get_pcie_lanes = &r600_get_pcie_lanes,
1926 .set_pcie_lanes = &r600_set_pcie_lanes,
798bcf73 1927 .set_clock_gating = NULL,
a8b4925c 1928 .set_uvd_clocks = &evergreen_set_uvd_clocks,
6bd1c385 1929 .get_temperature = &evergreen_get_temp,
a02fa397 1930 },
69e0b57a
AD
1931 .dpm = {
1932 .init = &ni_dpm_init,
1933 .setup_asic = &ni_dpm_setup_asic,
1934 .enable = &ni_dpm_enable,
1935 .disable = &ni_dpm_disable,
fee3d744 1936 .pre_set_power_state = &ni_dpm_pre_set_power_state,
69e0b57a 1937 .set_power_state = &ni_dpm_set_power_state,
fee3d744 1938 .post_set_power_state = &ni_dpm_post_set_power_state,
69e0b57a
AD
1939 .display_configuration_changed = &cypress_dpm_display_configuration_changed,
1940 .fini = &ni_dpm_fini,
1941 .get_sclk = &ni_dpm_get_sclk,
1942 .get_mclk = &ni_dpm_get_mclk,
1943 .print_power_state = &ni_dpm_print_power_state,
bdf0c4f0 1944 .debugfs_print_current_performance_level = &ni_dpm_debugfs_print_current_performance_level,
170a47f0 1945 .force_performance_level = &ni_dpm_force_performance_level,
69e0b57a 1946 },
0f9e006c
AD
1947 .pflip = {
1948 .pre_page_flip = &evergreen_pre_page_flip,
1949 .page_flip = &evergreen_page_flip,
1950 .post_page_flip = &evergreen_post_page_flip,
1951 },
e3487629
AD
1952};
1953
be63fe8c
AD
1954static struct radeon_asic trinity_asic = {
1955 .init = &cayman_init,
1956 .fini = &cayman_fini,
1957 .suspend = &cayman_suspend,
1958 .resume = &cayman_resume,
be63fe8c
AD
1959 .asic_reset = &cayman_asic_reset,
1960 .vga_set_state = &r600_vga_set_state,
1961 .ioctl_wait_idle = r600_ioctl_wait_idle,
1962 .gui_idle = &r600_gui_idle,
1963 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 1964 .get_xclk = &r600_get_xclk,
d0418894 1965 .get_gpu_clock_counter = &r600_get_gpu_clock_counter,
be63fe8c
AD
1966 .gart = {
1967 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1968 .set_page = &rs600_gart_set_page,
1969 },
05b07147
CK
1970 .vm = {
1971 .init = &cayman_vm_init,
1972 .fini = &cayman_vm_fini,
df160044 1973 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
05b07147
CK
1974 .set_page = &cayman_vm_set_page,
1975 },
be63fe8c
AD
1976 .ring = {
1977 [RADEON_RING_TYPE_GFX_INDEX] = {
1978 .ib_execute = &cayman_ring_ib_execute,
1979 .ib_parse = &evergreen_ib_parse,
1980 .emit_fence = &cayman_fence_ring_emit,
1981 .emit_semaphore = &r600_semaphore_ring_emit,
1982 .cs_parse = &evergreen_cs_parse,
1983 .ring_test = &r600_ring_test,
1984 .ib_test = &r600_ib_test,
123bc183 1985 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 1986 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
1987 .get_rptr = &radeon_ring_generic_get_rptr,
1988 .get_wptr = &radeon_ring_generic_get_wptr,
1989 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
1990 },
1991 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1992 .ib_execute = &cayman_ring_ib_execute,
1993 .ib_parse = &evergreen_ib_parse,
1994 .emit_fence = &cayman_fence_ring_emit,
1995 .emit_semaphore = &r600_semaphore_ring_emit,
1996 .cs_parse = &evergreen_cs_parse,
1997 .ring_test = &r600_ring_test,
1998 .ib_test = &r600_ib_test,
123bc183 1999 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 2000 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
2001 .get_rptr = &radeon_ring_generic_get_rptr,
2002 .get_wptr = &radeon_ring_generic_get_wptr,
2003 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
2004 },
2005 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2006 .ib_execute = &cayman_ring_ib_execute,
2007 .ib_parse = &evergreen_ib_parse,
2008 .emit_fence = &cayman_fence_ring_emit,
2009 .emit_semaphore = &r600_semaphore_ring_emit,
2010 .cs_parse = &evergreen_cs_parse,
2011 .ring_test = &r600_ring_test,
2012 .ib_test = &r600_ib_test,
123bc183 2013 .is_lockup = &cayman_gfx_is_lockup,
9b40e5d8 2014 .vm_flush = &cayman_vm_flush,
f93bdefe
AD
2015 .get_rptr = &radeon_ring_generic_get_rptr,
2016 .get_wptr = &radeon_ring_generic_get_wptr,
2017 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
2018 },
2019 [R600_RING_TYPE_DMA_INDEX] = {
2020 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2021 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
2022 .emit_fence = &evergreen_dma_fence_ring_emit,
2023 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 2024 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
2025 .ring_test = &r600_dma_ring_test,
2026 .ib_test = &r600_dma_ib_test,
2027 .is_lockup = &cayman_dma_is_lockup,
2028 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
2029 .get_rptr = &radeon_ring_generic_get_rptr,
2030 .get_wptr = &radeon_ring_generic_get_wptr,
2031 .set_wptr = &radeon_ring_generic_set_wptr,
f60cbd11
AD
2032 },
2033 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2034 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2035 .ib_parse = &evergreen_dma_ib_parse,
f60cbd11
AD
2036 .emit_fence = &evergreen_dma_fence_ring_emit,
2037 .emit_semaphore = &r600_dma_semaphore_ring_emit,
d2ead3ea 2038 .cs_parse = &evergreen_dma_cs_parse,
f60cbd11
AD
2039 .ring_test = &r600_dma_ring_test,
2040 .ib_test = &r600_dma_ib_test,
2041 .is_lockup = &cayman_dma_is_lockup,
2042 .vm_flush = &cayman_dma_vm_flush,
f93bdefe
AD
2043 .get_rptr = &radeon_ring_generic_get_rptr,
2044 .get_wptr = &radeon_ring_generic_get_wptr,
2045 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
2046 },
2047 [R600_RING_TYPE_UVD_INDEX] = {
2048 .ib_execute = &r600_uvd_ib_execute,
2049 .emit_fence = &r600_uvd_fence_emit,
2050 .emit_semaphore = &cayman_uvd_semaphore_emit,
2051 .cs_parse = &radeon_uvd_cs_parse,
2052 .ring_test = &r600_uvd_ring_test,
2053 .ib_test = &r600_uvd_ib_test,
2054 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
2055 .get_rptr = &radeon_ring_generic_get_rptr,
2056 .get_wptr = &radeon_ring_generic_get_wptr,
2057 .set_wptr = &radeon_ring_generic_set_wptr,
be63fe8c
AD
2058 }
2059 },
2060 .irq = {
2061 .set = &evergreen_irq_set,
2062 .process = &evergreen_irq_process,
2063 },
2064 .display = {
2065 .bandwidth_update = &dce6_bandwidth_update,
2066 .get_vblank_counter = &evergreen_get_vblank_counter,
2067 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 2068 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 2069 .get_backlight_level = &atombios_get_backlight_level,
be63fe8c
AD
2070 },
2071 .copy = {
2072 .blit = &r600_copy_blit,
2073 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
f60cbd11
AD
2074 .dma = &evergreen_copy_dma,
2075 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
2076 .copy = &evergreen_copy_dma,
2077 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
be63fe8c
AD
2078 },
2079 .surface = {
2080 .set_reg = r600_set_surface_reg,
2081 .clear_reg = r600_clear_surface_reg,
2082 },
2083 .hpd = {
2084 .init = &evergreen_hpd_init,
2085 .fini = &evergreen_hpd_fini,
2086 .sense = &evergreen_hpd_sense,
2087 .set_polarity = &evergreen_hpd_set_polarity,
2088 },
2089 .pm = {
2090 .misc = &evergreen_pm_misc,
2091 .prepare = &evergreen_pm_prepare,
2092 .finish = &evergreen_pm_finish,
2093 .init_profile = &sumo_pm_init_profile,
2094 .get_dynpm_state = &r600_pm_get_dynpm_state,
2095 .get_engine_clock = &radeon_atom_get_engine_clock,
2096 .set_engine_clock = &radeon_atom_set_engine_clock,
2097 .get_memory_clock = NULL,
2098 .set_memory_clock = NULL,
2099 .get_pcie_lanes = NULL,
2100 .set_pcie_lanes = NULL,
2101 .set_clock_gating = NULL,
23d33ba3 2102 .set_uvd_clocks = &sumo_set_uvd_clocks,
29a15221 2103 .get_temperature = &tn_get_temp,
be63fe8c 2104 },
d70229f7
AD
2105 .dpm = {
2106 .init = &trinity_dpm_init,
2107 .setup_asic = &trinity_dpm_setup_asic,
2108 .enable = &trinity_dpm_enable,
2109 .disable = &trinity_dpm_disable,
a284c48a 2110 .pre_set_power_state = &trinity_dpm_pre_set_power_state,
d70229f7 2111 .set_power_state = &trinity_dpm_set_power_state,
a284c48a 2112 .post_set_power_state = &trinity_dpm_post_set_power_state,
d70229f7
AD
2113 .display_configuration_changed = &trinity_dpm_display_configuration_changed,
2114 .fini = &trinity_dpm_fini,
2115 .get_sclk = &trinity_dpm_get_sclk,
2116 .get_mclk = &trinity_dpm_get_mclk,
2117 .print_power_state = &trinity_dpm_print_power_state,
490ab931 2118 .debugfs_print_current_performance_level = &trinity_dpm_debugfs_print_current_performance_level,
9b5de596 2119 .force_performance_level = &trinity_dpm_force_performance_level,
d70229f7 2120 },
be63fe8c
AD
2121 .pflip = {
2122 .pre_page_flip = &evergreen_pre_page_flip,
2123 .page_flip = &evergreen_page_flip,
2124 .post_page_flip = &evergreen_post_page_flip,
2125 },
2126};
2127
02779c08
AD
2128static struct radeon_asic si_asic = {
2129 .init = &si_init,
2130 .fini = &si_fini,
2131 .suspend = &si_suspend,
2132 .resume = &si_resume,
02779c08
AD
2133 .asic_reset = &si_asic_reset,
2134 .vga_set_state = &r600_vga_set_state,
2135 .ioctl_wait_idle = r600_ioctl_wait_idle,
2136 .gui_idle = &r600_gui_idle,
2137 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
454d2e2a 2138 .get_xclk = &si_get_xclk,
d0418894 2139 .get_gpu_clock_counter = &si_get_gpu_clock_counter,
02779c08
AD
2140 .gart = {
2141 .tlb_flush = &si_pcie_gart_tlb_flush,
2142 .set_page = &rs600_gart_set_page,
2143 },
05b07147
CK
2144 .vm = {
2145 .init = &si_vm_init,
2146 .fini = &si_vm_fini,
df160044 2147 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
82ffd92b 2148 .set_page = &si_vm_set_page,
05b07147 2149 },
02779c08
AD
2150 .ring = {
2151 [RADEON_RING_TYPE_GFX_INDEX] = {
2152 .ib_execute = &si_ring_ib_execute,
2153 .ib_parse = &si_ib_parse,
2154 .emit_fence = &si_fence_ring_emit,
2155 .emit_semaphore = &r600_semaphore_ring_emit,
2156 .cs_parse = NULL,
2157 .ring_test = &r600_ring_test,
2158 .ib_test = &r600_ib_test,
123bc183 2159 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2160 .vm_flush = &si_vm_flush,
f93bdefe
AD
2161 .get_rptr = &radeon_ring_generic_get_rptr,
2162 .get_wptr = &radeon_ring_generic_get_wptr,
2163 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2164 },
2165 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2166 .ib_execute = &si_ring_ib_execute,
2167 .ib_parse = &si_ib_parse,
2168 .emit_fence = &si_fence_ring_emit,
2169 .emit_semaphore = &r600_semaphore_ring_emit,
2170 .cs_parse = NULL,
2171 .ring_test = &r600_ring_test,
2172 .ib_test = &r600_ib_test,
123bc183 2173 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2174 .vm_flush = &si_vm_flush,
f93bdefe
AD
2175 .get_rptr = &radeon_ring_generic_get_rptr,
2176 .get_wptr = &radeon_ring_generic_get_wptr,
2177 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2178 },
2179 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2180 .ib_execute = &si_ring_ib_execute,
2181 .ib_parse = &si_ib_parse,
2182 .emit_fence = &si_fence_ring_emit,
2183 .emit_semaphore = &r600_semaphore_ring_emit,
2184 .cs_parse = NULL,
2185 .ring_test = &r600_ring_test,
2186 .ib_test = &r600_ib_test,
123bc183 2187 .is_lockup = &si_gfx_is_lockup,
ee60e29f 2188 .vm_flush = &si_vm_flush,
f93bdefe
AD
2189 .get_rptr = &radeon_ring_generic_get_rptr,
2190 .get_wptr = &radeon_ring_generic_get_wptr,
2191 .set_wptr = &radeon_ring_generic_set_wptr,
8c5fd7ef
AD
2192 },
2193 [R600_RING_TYPE_DMA_INDEX] = {
2194 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2195 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
2196 .emit_fence = &evergreen_dma_fence_ring_emit,
2197 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2198 .cs_parse = NULL,
2199 .ring_test = &r600_dma_ring_test,
2200 .ib_test = &r600_dma_ib_test,
123bc183 2201 .is_lockup = &si_dma_is_lockup,
8c5fd7ef 2202 .vm_flush = &si_dma_vm_flush,
f93bdefe
AD
2203 .get_rptr = &radeon_ring_generic_get_rptr,
2204 .get_wptr = &radeon_ring_generic_get_wptr,
2205 .set_wptr = &radeon_ring_generic_set_wptr,
8c5fd7ef
AD
2206 },
2207 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2208 .ib_execute = &cayman_dma_ring_ib_execute,
cd459e52 2209 .ib_parse = &evergreen_dma_ib_parse,
8c5fd7ef
AD
2210 .emit_fence = &evergreen_dma_fence_ring_emit,
2211 .emit_semaphore = &r600_dma_semaphore_ring_emit,
2212 .cs_parse = NULL,
2213 .ring_test = &r600_dma_ring_test,
2214 .ib_test = &r600_dma_ib_test,
123bc183 2215 .is_lockup = &si_dma_is_lockup,
8c5fd7ef 2216 .vm_flush = &si_dma_vm_flush,
f93bdefe
AD
2217 .get_rptr = &radeon_ring_generic_get_rptr,
2218 .get_wptr = &radeon_ring_generic_get_wptr,
2219 .set_wptr = &radeon_ring_generic_set_wptr,
f2ba57b5
CK
2220 },
2221 [R600_RING_TYPE_UVD_INDEX] = {
2222 .ib_execute = &r600_uvd_ib_execute,
2223 .emit_fence = &r600_uvd_fence_emit,
2224 .emit_semaphore = &cayman_uvd_semaphore_emit,
2225 .cs_parse = &radeon_uvd_cs_parse,
2226 .ring_test = &r600_uvd_ring_test,
2227 .ib_test = &r600_uvd_ib_test,
2228 .is_lockup = &radeon_ring_test_lockup,
f93bdefe
AD
2229 .get_rptr = &radeon_ring_generic_get_rptr,
2230 .get_wptr = &radeon_ring_generic_get_wptr,
2231 .set_wptr = &radeon_ring_generic_set_wptr,
02779c08
AD
2232 }
2233 },
2234 .irq = {
2235 .set = &si_irq_set,
2236 .process = &si_irq_process,
2237 },
2238 .display = {
2239 .bandwidth_update = &dce6_bandwidth_update,
2240 .get_vblank_counter = &evergreen_get_vblank_counter,
2241 .wait_for_vblank = &dce4_wait_for_vblank,
37e9b6a6 2242 .set_backlight_level = &atombios_set_backlight_level,
6d92f81d 2243 .get_backlight_level = &atombios_get_backlight_level,
02779c08
AD
2244 },
2245 .copy = {
2246 .blit = NULL,
2247 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
8c5fd7ef
AD
2248 .dma = &si_copy_dma,
2249 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2d6cc729
AD
2250 .copy = &si_copy_dma,
2251 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
02779c08
AD
2252 },
2253 .surface = {
2254 .set_reg = r600_set_surface_reg,
2255 .clear_reg = r600_clear_surface_reg,
2256 },
2257 .hpd = {
2258 .init = &evergreen_hpd_init,
2259 .fini = &evergreen_hpd_fini,
2260 .sense = &evergreen_hpd_sense,
2261 .set_polarity = &evergreen_hpd_set_polarity,
2262 },
2263 .pm = {
2264 .misc = &evergreen_pm_misc,
2265 .prepare = &evergreen_pm_prepare,
2266 .finish = &evergreen_pm_finish,
2267 .init_profile = &sumo_pm_init_profile,
2268 .get_dynpm_state = &r600_pm_get_dynpm_state,
2269 .get_engine_clock = &radeon_atom_get_engine_clock,
2270 .set_engine_clock = &radeon_atom_set_engine_clock,
2271 .get_memory_clock = &radeon_atom_get_memory_clock,
2272 .set_memory_clock = &radeon_atom_set_memory_clock,
55b615ae
AD
2273 .get_pcie_lanes = &r600_get_pcie_lanes,
2274 .set_pcie_lanes = &r600_set_pcie_lanes,
02779c08 2275 .set_clock_gating = NULL,
2539eb02 2276 .set_uvd_clocks = &si_set_uvd_clocks,
6bd1c385 2277 .get_temperature = &si_get_temp,
02779c08 2278 },
a9e61410
AD
2279 .dpm = {
2280 .init = &si_dpm_init,
2281 .setup_asic = &si_dpm_setup_asic,
2282 .enable = &si_dpm_enable,
2283 .disable = &si_dpm_disable,
2284 .pre_set_power_state = &si_dpm_pre_set_power_state,
2285 .set_power_state = &si_dpm_set_power_state,
2286 .post_set_power_state = &si_dpm_post_set_power_state,
2287 .display_configuration_changed = &si_dpm_display_configuration_changed,
2288 .fini = &si_dpm_fini,
2289 .get_sclk = &ni_dpm_get_sclk,
2290 .get_mclk = &ni_dpm_get_mclk,
2291 .print_power_state = &ni_dpm_print_power_state,
7982128c 2292 .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
a160a6a3 2293 .force_performance_level = &si_dpm_force_performance_level,
a9e61410 2294 },
02779c08
AD
2295 .pflip = {
2296 .pre_page_flip = &evergreen_pre_page_flip,
2297 .page_flip = &evergreen_page_flip,
2298 .post_page_flip = &evergreen_post_page_flip,
2299 },
2300};
2301
0672e27b
AD
2302static struct radeon_asic ci_asic = {
2303 .init = &cik_init,
2304 .fini = &cik_fini,
2305 .suspend = &cik_suspend,
2306 .resume = &cik_resume,
2307 .asic_reset = &cik_asic_reset,
2308 .vga_set_state = &r600_vga_set_state,
2309 .ioctl_wait_idle = NULL,
2310 .gui_idle = &r600_gui_idle,
2311 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2312 .get_xclk = &cik_get_xclk,
2313 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2314 .gart = {
2315 .tlb_flush = &cik_pcie_gart_tlb_flush,
2316 .set_page = &rs600_gart_set_page,
2317 },
2318 .vm = {
2319 .init = &cik_vm_init,
2320 .fini = &cik_vm_fini,
2321 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2322 .set_page = &cik_vm_set_page,
2323 },
2324 .ring = {
2325 [RADEON_RING_TYPE_GFX_INDEX] = {
2326 .ib_execute = &cik_ring_ib_execute,
2327 .ib_parse = &cik_ib_parse,
2328 .emit_fence = &cik_fence_gfx_ring_emit,
2329 .emit_semaphore = &cik_semaphore_ring_emit,
2330 .cs_parse = NULL,
2331 .ring_test = &cik_ring_test,
2332 .ib_test = &cik_ib_test,
2333 .is_lockup = &cik_gfx_is_lockup,
2334 .vm_flush = &cik_vm_flush,
2335 .get_rptr = &radeon_ring_generic_get_rptr,
2336 .get_wptr = &radeon_ring_generic_get_wptr,
2337 .set_wptr = &radeon_ring_generic_set_wptr,
2338 },
2339 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2340 .ib_execute = &cik_ring_ib_execute,
2341 .ib_parse = &cik_ib_parse,
2342 .emit_fence = &cik_fence_compute_ring_emit,
2343 .emit_semaphore = &cik_semaphore_ring_emit,
2344 .cs_parse = NULL,
2345 .ring_test = &cik_ring_test,
2346 .ib_test = &cik_ib_test,
2347 .is_lockup = &cik_gfx_is_lockup,
2348 .vm_flush = &cik_vm_flush,
2349 .get_rptr = &cik_compute_ring_get_rptr,
2350 .get_wptr = &cik_compute_ring_get_wptr,
2351 .set_wptr = &cik_compute_ring_set_wptr,
2352 },
2353 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2354 .ib_execute = &cik_ring_ib_execute,
2355 .ib_parse = &cik_ib_parse,
2356 .emit_fence = &cik_fence_compute_ring_emit,
2357 .emit_semaphore = &cik_semaphore_ring_emit,
2358 .cs_parse = NULL,
2359 .ring_test = &cik_ring_test,
2360 .ib_test = &cik_ib_test,
2361 .is_lockup = &cik_gfx_is_lockup,
2362 .vm_flush = &cik_vm_flush,
2363 .get_rptr = &cik_compute_ring_get_rptr,
2364 .get_wptr = &cik_compute_ring_get_wptr,
2365 .set_wptr = &cik_compute_ring_set_wptr,
2366 },
2367 [R600_RING_TYPE_DMA_INDEX] = {
2368 .ib_execute = &cik_sdma_ring_ib_execute,
2369 .ib_parse = &cik_ib_parse,
2370 .emit_fence = &cik_sdma_fence_ring_emit,
2371 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2372 .cs_parse = NULL,
2373 .ring_test = &cik_sdma_ring_test,
2374 .ib_test = &cik_sdma_ib_test,
2375 .is_lockup = &cik_sdma_is_lockup,
2376 .vm_flush = &cik_dma_vm_flush,
2377 .get_rptr = &radeon_ring_generic_get_rptr,
2378 .get_wptr = &radeon_ring_generic_get_wptr,
2379 .set_wptr = &radeon_ring_generic_set_wptr,
2380 },
2381 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2382 .ib_execute = &cik_sdma_ring_ib_execute,
2383 .ib_parse = &cik_ib_parse,
2384 .emit_fence = &cik_sdma_fence_ring_emit,
2385 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2386 .cs_parse = NULL,
2387 .ring_test = &cik_sdma_ring_test,
2388 .ib_test = &cik_sdma_ib_test,
2389 .is_lockup = &cik_sdma_is_lockup,
2390 .vm_flush = &cik_dma_vm_flush,
2391 .get_rptr = &radeon_ring_generic_get_rptr,
2392 .get_wptr = &radeon_ring_generic_get_wptr,
2393 .set_wptr = &radeon_ring_generic_set_wptr,
2394 },
2395 [R600_RING_TYPE_UVD_INDEX] = {
2396 .ib_execute = &r600_uvd_ib_execute,
2397 .emit_fence = &r600_uvd_fence_emit,
2398 .emit_semaphore = &cayman_uvd_semaphore_emit,
2399 .cs_parse = &radeon_uvd_cs_parse,
2400 .ring_test = &r600_uvd_ring_test,
2401 .ib_test = &r600_uvd_ib_test,
2402 .is_lockup = &radeon_ring_test_lockup,
2403 .get_rptr = &radeon_ring_generic_get_rptr,
2404 .get_wptr = &radeon_ring_generic_get_wptr,
2405 .set_wptr = &radeon_ring_generic_set_wptr,
2406 }
2407 },
2408 .irq = {
2409 .set = &cik_irq_set,
2410 .process = &cik_irq_process,
2411 },
2412 .display = {
2413 .bandwidth_update = &dce8_bandwidth_update,
2414 .get_vblank_counter = &evergreen_get_vblank_counter,
2415 .wait_for_vblank = &dce4_wait_for_vblank,
2416 },
2417 .copy = {
2418 .blit = NULL,
2419 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2420 .dma = &cik_copy_dma,
2421 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2422 .copy = &cik_copy_dma,
2423 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2424 },
2425 .surface = {
2426 .set_reg = r600_set_surface_reg,
2427 .clear_reg = r600_clear_surface_reg,
2428 },
2429 .hpd = {
2430 .init = &evergreen_hpd_init,
2431 .fini = &evergreen_hpd_fini,
2432 .sense = &evergreen_hpd_sense,
2433 .set_polarity = &evergreen_hpd_set_polarity,
2434 },
2435 .pm = {
2436 .misc = &evergreen_pm_misc,
2437 .prepare = &evergreen_pm_prepare,
2438 .finish = &evergreen_pm_finish,
2439 .init_profile = &sumo_pm_init_profile,
2440 .get_dynpm_state = &r600_pm_get_dynpm_state,
2441 .get_engine_clock = &radeon_atom_get_engine_clock,
2442 .set_engine_clock = &radeon_atom_set_engine_clock,
2443 .get_memory_clock = &radeon_atom_get_memory_clock,
2444 .set_memory_clock = &radeon_atom_set_memory_clock,
2445 .get_pcie_lanes = NULL,
2446 .set_pcie_lanes = NULL,
2447 .set_clock_gating = NULL,
2448 .set_uvd_clocks = &cik_set_uvd_clocks,
2449 },
2450 .pflip = {
2451 .pre_page_flip = &evergreen_pre_page_flip,
2452 .page_flip = &evergreen_page_flip,
2453 .post_page_flip = &evergreen_post_page_flip,
2454 },
2455};
2456
2457static struct radeon_asic kv_asic = {
2458 .init = &cik_init,
2459 .fini = &cik_fini,
2460 .suspend = &cik_suspend,
2461 .resume = &cik_resume,
2462 .asic_reset = &cik_asic_reset,
2463 .vga_set_state = &r600_vga_set_state,
2464 .ioctl_wait_idle = NULL,
2465 .gui_idle = &r600_gui_idle,
2466 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
2467 .get_xclk = &cik_get_xclk,
2468 .get_gpu_clock_counter = &cik_get_gpu_clock_counter,
2469 .gart = {
2470 .tlb_flush = &cik_pcie_gart_tlb_flush,
2471 .set_page = &rs600_gart_set_page,
2472 },
2473 .vm = {
2474 .init = &cik_vm_init,
2475 .fini = &cik_vm_fini,
2476 .pt_ring_index = R600_RING_TYPE_DMA_INDEX,
2477 .set_page = &cik_vm_set_page,
2478 },
2479 .ring = {
2480 [RADEON_RING_TYPE_GFX_INDEX] = {
2481 .ib_execute = &cik_ring_ib_execute,
2482 .ib_parse = &cik_ib_parse,
2483 .emit_fence = &cik_fence_gfx_ring_emit,
2484 .emit_semaphore = &cik_semaphore_ring_emit,
2485 .cs_parse = NULL,
2486 .ring_test = &cik_ring_test,
2487 .ib_test = &cik_ib_test,
2488 .is_lockup = &cik_gfx_is_lockup,
2489 .vm_flush = &cik_vm_flush,
2490 .get_rptr = &radeon_ring_generic_get_rptr,
2491 .get_wptr = &radeon_ring_generic_get_wptr,
2492 .set_wptr = &radeon_ring_generic_set_wptr,
2493 },
2494 [CAYMAN_RING_TYPE_CP1_INDEX] = {
2495 .ib_execute = &cik_ring_ib_execute,
2496 .ib_parse = &cik_ib_parse,
2497 .emit_fence = &cik_fence_compute_ring_emit,
2498 .emit_semaphore = &cik_semaphore_ring_emit,
2499 .cs_parse = NULL,
2500 .ring_test = &cik_ring_test,
2501 .ib_test = &cik_ib_test,
2502 .is_lockup = &cik_gfx_is_lockup,
2503 .vm_flush = &cik_vm_flush,
2504 .get_rptr = &cik_compute_ring_get_rptr,
2505 .get_wptr = &cik_compute_ring_get_wptr,
2506 .set_wptr = &cik_compute_ring_set_wptr,
2507 },
2508 [CAYMAN_RING_TYPE_CP2_INDEX] = {
2509 .ib_execute = &cik_ring_ib_execute,
2510 .ib_parse = &cik_ib_parse,
2511 .emit_fence = &cik_fence_compute_ring_emit,
2512 .emit_semaphore = &cik_semaphore_ring_emit,
2513 .cs_parse = NULL,
2514 .ring_test = &cik_ring_test,
2515 .ib_test = &cik_ib_test,
2516 .is_lockup = &cik_gfx_is_lockup,
2517 .vm_flush = &cik_vm_flush,
2518 .get_rptr = &cik_compute_ring_get_rptr,
2519 .get_wptr = &cik_compute_ring_get_wptr,
2520 .set_wptr = &cik_compute_ring_set_wptr,
2521 },
2522 [R600_RING_TYPE_DMA_INDEX] = {
2523 .ib_execute = &cik_sdma_ring_ib_execute,
2524 .ib_parse = &cik_ib_parse,
2525 .emit_fence = &cik_sdma_fence_ring_emit,
2526 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2527 .cs_parse = NULL,
2528 .ring_test = &cik_sdma_ring_test,
2529 .ib_test = &cik_sdma_ib_test,
2530 .is_lockup = &cik_sdma_is_lockup,
2531 .vm_flush = &cik_dma_vm_flush,
2532 .get_rptr = &radeon_ring_generic_get_rptr,
2533 .get_wptr = &radeon_ring_generic_get_wptr,
2534 .set_wptr = &radeon_ring_generic_set_wptr,
2535 },
2536 [CAYMAN_RING_TYPE_DMA1_INDEX] = {
2537 .ib_execute = &cik_sdma_ring_ib_execute,
2538 .ib_parse = &cik_ib_parse,
2539 .emit_fence = &cik_sdma_fence_ring_emit,
2540 .emit_semaphore = &cik_sdma_semaphore_ring_emit,
2541 .cs_parse = NULL,
2542 .ring_test = &cik_sdma_ring_test,
2543 .ib_test = &cik_sdma_ib_test,
2544 .is_lockup = &cik_sdma_is_lockup,
2545 .vm_flush = &cik_dma_vm_flush,
2546 .get_rptr = &radeon_ring_generic_get_rptr,
2547 .get_wptr = &radeon_ring_generic_get_wptr,
2548 .set_wptr = &radeon_ring_generic_set_wptr,
2549 },
2550 [R600_RING_TYPE_UVD_INDEX] = {
2551 .ib_execute = &r600_uvd_ib_execute,
2552 .emit_fence = &r600_uvd_fence_emit,
2553 .emit_semaphore = &cayman_uvd_semaphore_emit,
2554 .cs_parse = &radeon_uvd_cs_parse,
2555 .ring_test = &r600_uvd_ring_test,
2556 .ib_test = &r600_uvd_ib_test,
2557 .is_lockup = &radeon_ring_test_lockup,
2558 .get_rptr = &radeon_ring_generic_get_rptr,
2559 .get_wptr = &radeon_ring_generic_get_wptr,
2560 .set_wptr = &radeon_ring_generic_set_wptr,
2561 }
2562 },
2563 .irq = {
2564 .set = &cik_irq_set,
2565 .process = &cik_irq_process,
2566 },
2567 .display = {
2568 .bandwidth_update = &dce8_bandwidth_update,
2569 .get_vblank_counter = &evergreen_get_vblank_counter,
2570 .wait_for_vblank = &dce4_wait_for_vblank,
2571 },
2572 .copy = {
2573 .blit = NULL,
2574 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
2575 .dma = &cik_copy_dma,
2576 .dma_ring_index = R600_RING_TYPE_DMA_INDEX,
2577 .copy = &cik_copy_dma,
2578 .copy_ring_index = R600_RING_TYPE_DMA_INDEX,
2579 },
2580 .surface = {
2581 .set_reg = r600_set_surface_reg,
2582 .clear_reg = r600_clear_surface_reg,
2583 },
2584 .hpd = {
2585 .init = &evergreen_hpd_init,
2586 .fini = &evergreen_hpd_fini,
2587 .sense = &evergreen_hpd_sense,
2588 .set_polarity = &evergreen_hpd_set_polarity,
2589 },
2590 .pm = {
2591 .misc = &evergreen_pm_misc,
2592 .prepare = &evergreen_pm_prepare,
2593 .finish = &evergreen_pm_finish,
2594 .init_profile = &sumo_pm_init_profile,
2595 .get_dynpm_state = &r600_pm_get_dynpm_state,
2596 .get_engine_clock = &radeon_atom_get_engine_clock,
2597 .set_engine_clock = &radeon_atom_set_engine_clock,
2598 .get_memory_clock = &radeon_atom_get_memory_clock,
2599 .set_memory_clock = &radeon_atom_set_memory_clock,
2600 .get_pcie_lanes = NULL,
2601 .set_pcie_lanes = NULL,
2602 .set_clock_gating = NULL,
2603 .set_uvd_clocks = &cik_set_uvd_clocks,
2604 },
2605 .pflip = {
2606 .pre_page_flip = &evergreen_pre_page_flip,
2607 .page_flip = &evergreen_page_flip,
2608 .post_page_flip = &evergreen_post_page_flip,
2609 },
2610};
2611
abf1dc67
AD
2612/**
2613 * radeon_asic_init - register asic specific callbacks
2614 *
2615 * @rdev: radeon device pointer
2616 *
2617 * Registers the appropriate asic specific callbacks for each
2618 * chip family. Also sets other asics specific info like the number
2619 * of crtcs and the register aperture accessors (all asics).
2620 * Returns 0 for success.
2621 */
0a10c851
DV
2622int radeon_asic_init(struct radeon_device *rdev)
2623{
2624 radeon_register_accessor_init(rdev);
ba7e05e9
AD
2625
2626 /* set the number of crtcs */
2627 if (rdev->flags & RADEON_SINGLE_CRTC)
2628 rdev->num_crtc = 1;
2629 else
2630 rdev->num_crtc = 2;
2631
948bee3f
AD
2632 rdev->has_uvd = false;
2633
0a10c851
DV
2634 switch (rdev->family) {
2635 case CHIP_R100:
2636 case CHIP_RV100:
2637 case CHIP_RS100:
2638 case CHIP_RV200:
2639 case CHIP_RS200:
2640 rdev->asic = &r100_asic;
2641 break;
2642 case CHIP_R200:
2643 case CHIP_RV250:
2644 case CHIP_RS300:
2645 case CHIP_RV280:
2646 rdev->asic = &r200_asic;
2647 break;
2648 case CHIP_R300:
2649 case CHIP_R350:
2650 case CHIP_RV350:
2651 case CHIP_RV380:
2652 if (rdev->flags & RADEON_IS_PCIE)
2653 rdev->asic = &r300_asic_pcie;
2654 else
2655 rdev->asic = &r300_asic;
2656 break;
2657 case CHIP_R420:
2658 case CHIP_R423:
2659 case CHIP_RV410:
2660 rdev->asic = &r420_asic;
07bb084c
AD
2661 /* handle macs */
2662 if (rdev->bios == NULL) {
798bcf73
AD
2663 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
2664 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
2665 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
2666 rdev->asic->pm.set_memory_clock = NULL;
37e9b6a6 2667 rdev->asic->display.set_backlight_level = &radeon_legacy_set_backlight_level;
07bb084c 2668 }
0a10c851
DV
2669 break;
2670 case CHIP_RS400:
2671 case CHIP_RS480:
2672 rdev->asic = &rs400_asic;
2673 break;
2674 case CHIP_RS600:
2675 rdev->asic = &rs600_asic;
2676 break;
2677 case CHIP_RS690:
2678 case CHIP_RS740:
2679 rdev->asic = &rs690_asic;
2680 break;
2681 case CHIP_RV515:
2682 rdev->asic = &rv515_asic;
2683 break;
2684 case CHIP_R520:
2685 case CHIP_RV530:
2686 case CHIP_RV560:
2687 case CHIP_RV570:
2688 case CHIP_R580:
2689 rdev->asic = &r520_asic;
2690 break;
2691 case CHIP_R600:
ca361b65
AD
2692 rdev->asic = &r600_asic;
2693 break;
0a10c851
DV
2694 case CHIP_RV610:
2695 case CHIP_RV630:
2696 case CHIP_RV620:
2697 case CHIP_RV635:
2698 case CHIP_RV670:
ca361b65
AD
2699 rdev->asic = &rv6xx_asic;
2700 rdev->has_uvd = true;
f47299c5 2701 break;
0a10c851
DV
2702 case CHIP_RS780:
2703 case CHIP_RS880:
f47299c5 2704 rdev->asic = &rs780_asic;
948bee3f 2705 rdev->has_uvd = true;
0a10c851
DV
2706 break;
2707 case CHIP_RV770:
2708 case CHIP_RV730:
2709 case CHIP_RV710:
2710 case CHIP_RV740:
2711 rdev->asic = &rv770_asic;
948bee3f 2712 rdev->has_uvd = true;
0a10c851
DV
2713 break;
2714 case CHIP_CEDAR:
2715 case CHIP_REDWOOD:
2716 case CHIP_JUNIPER:
2717 case CHIP_CYPRESS:
2718 case CHIP_HEMLOCK:
ba7e05e9
AD
2719 /* set num crtcs */
2720 if (rdev->family == CHIP_CEDAR)
2721 rdev->num_crtc = 4;
2722 else
2723 rdev->num_crtc = 6;
0a10c851 2724 rdev->asic = &evergreen_asic;
948bee3f 2725 rdev->has_uvd = true;
0a10c851 2726 break;
958261d1 2727 case CHIP_PALM:
89da5a37
AD
2728 case CHIP_SUMO:
2729 case CHIP_SUMO2:
958261d1 2730 rdev->asic = &sumo_asic;
948bee3f 2731 rdev->has_uvd = true;
958261d1 2732 break;
a43b7665
AD
2733 case CHIP_BARTS:
2734 case CHIP_TURKS:
2735 case CHIP_CAICOS:
ba7e05e9
AD
2736 /* set num crtcs */
2737 if (rdev->family == CHIP_CAICOS)
2738 rdev->num_crtc = 4;
2739 else
2740 rdev->num_crtc = 6;
a43b7665 2741 rdev->asic = &btc_asic;
948bee3f 2742 rdev->has_uvd = true;
a43b7665 2743 break;
e3487629
AD
2744 case CHIP_CAYMAN:
2745 rdev->asic = &cayman_asic;
ba7e05e9
AD
2746 /* set num crtcs */
2747 rdev->num_crtc = 6;
948bee3f 2748 rdev->has_uvd = true;
e3487629 2749 break;
be63fe8c
AD
2750 case CHIP_ARUBA:
2751 rdev->asic = &trinity_asic;
2752 /* set num crtcs */
2753 rdev->num_crtc = 4;
948bee3f 2754 rdev->has_uvd = true;
be63fe8c 2755 break;
02779c08
AD
2756 case CHIP_TAHITI:
2757 case CHIP_PITCAIRN:
2758 case CHIP_VERDE:
e737a14c 2759 case CHIP_OLAND:
86a45cac 2760 case CHIP_HAINAN:
02779c08
AD
2761 rdev->asic = &si_asic;
2762 /* set num crtcs */
86a45cac
AD
2763 if (rdev->family == CHIP_HAINAN)
2764 rdev->num_crtc = 0;
2765 else if (rdev->family == CHIP_OLAND)
e737a14c
AD
2766 rdev->num_crtc = 2;
2767 else
2768 rdev->num_crtc = 6;
948bee3f
AD
2769 if (rdev->family == CHIP_HAINAN)
2770 rdev->has_uvd = false;
2771 else
2772 rdev->has_uvd = true;
02779c08 2773 break;
0672e27b
AD
2774 case CHIP_BONAIRE:
2775 rdev->asic = &ci_asic;
2776 rdev->num_crtc = 6;
2777 break;
2778 case CHIP_KAVERI:
2779 case CHIP_KABINI:
2780 rdev->asic = &kv_asic;
2781 /* set num crtcs */
2782 if (rdev->family == CHIP_KAVERI)
2783 rdev->num_crtc = 4;
2784 else
2785 rdev->num_crtc = 2;
2786 break;
0a10c851
DV
2787 default:
2788 /* FIXME: not supported yet */
2789 return -EINVAL;
2790 }
2791
2792 if (rdev->flags & RADEON_IS_IGP) {
798bcf73
AD
2793 rdev->asic->pm.get_memory_clock = NULL;
2794 rdev->asic->pm.set_memory_clock = NULL;
0a10c851
DV
2795 }
2796
2797 return 0;
2798}
2799
This page took 0.326774 seconds and 5 git commands to generate.