drm/radeon/kms: add support for ucode loading on trinity (v2)
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_asic.c
CommitLineData
0a10c851
DV
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28
29#include <linux/console.h>
30#include <drm/drmP.h>
31#include <drm/drm_crtc_helper.h>
32#include <drm/radeon_drm.h>
33#include <linux/vgaarb.h>
34#include <linux/vga_switcheroo.h>
35#include "radeon_reg.h"
36#include "radeon.h"
37#include "radeon_asic.h"
38#include "atom.h"
39
40/*
41 * Registers accessors functions.
42 */
43static uint32_t radeon_invalid_rreg(struct radeon_device *rdev, uint32_t reg)
44{
45 DRM_ERROR("Invalid callback to read register 0x%04X\n", reg);
46 BUG_ON(1);
47 return 0;
48}
49
50static void radeon_invalid_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
51{
52 DRM_ERROR("Invalid callback to write register 0x%04X with 0x%08X\n",
53 reg, v);
54 BUG_ON(1);
55}
56
57static void radeon_register_accessor_init(struct radeon_device *rdev)
58{
59 rdev->mc_rreg = &radeon_invalid_rreg;
60 rdev->mc_wreg = &radeon_invalid_wreg;
61 rdev->pll_rreg = &radeon_invalid_rreg;
62 rdev->pll_wreg = &radeon_invalid_wreg;
63 rdev->pciep_rreg = &radeon_invalid_rreg;
64 rdev->pciep_wreg = &radeon_invalid_wreg;
65
66 /* Don't change order as we are overridding accessor. */
67 if (rdev->family < CHIP_RV515) {
68 rdev->pcie_reg_mask = 0xff;
69 } else {
70 rdev->pcie_reg_mask = 0x7ff;
71 }
72 /* FIXME: not sure here */
73 if (rdev->family <= CHIP_R580) {
74 rdev->pll_rreg = &r100_pll_rreg;
75 rdev->pll_wreg = &r100_pll_wreg;
76 }
77 if (rdev->family >= CHIP_R420) {
78 rdev->mc_rreg = &r420_mc_rreg;
79 rdev->mc_wreg = &r420_mc_wreg;
80 }
81 if (rdev->family >= CHIP_RV515) {
82 rdev->mc_rreg = &rv515_mc_rreg;
83 rdev->mc_wreg = &rv515_mc_wreg;
84 }
85 if (rdev->family == CHIP_RS400 || rdev->family == CHIP_RS480) {
86 rdev->mc_rreg = &rs400_mc_rreg;
87 rdev->mc_wreg = &rs400_mc_wreg;
88 }
89 if (rdev->family == CHIP_RS690 || rdev->family == CHIP_RS740) {
90 rdev->mc_rreg = &rs690_mc_rreg;
91 rdev->mc_wreg = &rs690_mc_wreg;
92 }
93 if (rdev->family == CHIP_RS600) {
94 rdev->mc_rreg = &rs600_mc_rreg;
95 rdev->mc_wreg = &rs600_mc_wreg;
96 }
b4df8be1 97 if (rdev->family >= CHIP_R600) {
0a10c851
DV
98 rdev->pciep_rreg = &r600_pciep_rreg;
99 rdev->pciep_wreg = &r600_pciep_wreg;
100 }
101}
102
103
104/* helper to disable agp */
105void radeon_agp_disable(struct radeon_device *rdev)
106{
107 rdev->flags &= ~RADEON_IS_AGP;
108 if (rdev->family >= CHIP_R600) {
109 DRM_INFO("Forcing AGP to PCIE mode\n");
110 rdev->flags |= RADEON_IS_PCIE;
111 } else if (rdev->family >= CHIP_RV515 ||
112 rdev->family == CHIP_RV380 ||
113 rdev->family == CHIP_RV410 ||
114 rdev->family == CHIP_R423) {
115 DRM_INFO("Forcing AGP to PCIE mode\n");
116 rdev->flags |= RADEON_IS_PCIE;
c5b3b850
AD
117 rdev->asic->gart.tlb_flush = &rv370_pcie_gart_tlb_flush;
118 rdev->asic->gart.set_page = &rv370_pcie_gart_set_page;
0a10c851
DV
119 } else {
120 DRM_INFO("Forcing AGP to PCI mode\n");
121 rdev->flags |= RADEON_IS_PCI;
c5b3b850
AD
122 rdev->asic->gart.tlb_flush = &r100_pci_gart_tlb_flush;
123 rdev->asic->gart.set_page = &r100_pci_gart_set_page;
0a10c851
DV
124 }
125 rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
126}
127
128/*
129 * ASIC
130 */
48e7a5f1
DV
131static struct radeon_asic r100_asic = {
132 .init = &r100_init,
133 .fini = &r100_fini,
134 .suspend = &r100_suspend,
135 .resume = &r100_resume,
136 .vga_set_state = &r100_vga_set_state,
225758d8 137 .gpu_is_lockup = &r100_gpu_is_lockup,
a2d07b74 138 .asic_reset = &r100_asic_reset,
54e88e06
AD
139 .ioctl_wait_idle = NULL,
140 .gui_idle = &r100_gui_idle,
141 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
142 .gart = {
143 .tlb_flush = &r100_pci_gart_tlb_flush,
144 .set_page = &r100_pci_gart_set_page,
145 },
4c87bc26
CK
146 .ring = {
147 [RADEON_RING_TYPE_GFX_INDEX] = {
148 .ib_execute = &r100_ring_ib_execute,
149 .emit_fence = &r100_fence_ring_emit,
150 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 151 .cs_parse = &r100_cs_parse,
f712812e
AD
152 .ring_start = &r100_ring_start,
153 .ring_test = &r100_ring_test,
154 .ib_test = &r100_ib_test,
4c87bc26
CK
155 }
156 },
b35ea4ab
AD
157 .irq = {
158 .set = &r100_irq_set,
159 .process = &r100_irq_process,
160 },
c79a49ca
AD
161 .display = {
162 .bandwidth_update = &r100_bandwidth_update,
163 .get_vblank_counter = &r100_get_vblank_counter,
164 .wait_for_vblank = &r100_wait_for_vblank,
165 },
27cd7769
AD
166 .copy = {
167 .blit = &r100_copy_blit,
168 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
169 .dma = NULL,
170 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
171 .copy = &r100_copy_blit,
172 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
173 },
9e6f3d02
AD
174 .surface = {
175 .set_reg = r100_set_surface_reg,
176 .clear_reg = r100_clear_surface_reg,
177 },
901ea57d
AD
178 .hpd = {
179 .init = &r100_hpd_init,
180 .fini = &r100_hpd_fini,
181 .sense = &r100_hpd_sense,
182 .set_polarity = &r100_hpd_set_polarity,
183 },
a02fa397
AD
184 .pm = {
185 .misc = &r100_pm_misc,
186 .prepare = &r100_pm_prepare,
187 .finish = &r100_pm_finish,
188 .init_profile = &r100_pm_init_profile,
189 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
190 .get_engine_clock = &radeon_legacy_get_engine_clock,
191 .set_engine_clock = &radeon_legacy_set_engine_clock,
192 .get_memory_clock = &radeon_legacy_get_memory_clock,
193 .set_memory_clock = NULL,
194 .get_pcie_lanes = NULL,
195 .set_pcie_lanes = NULL,
196 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 197 },
0f9e006c
AD
198 .pflip = {
199 .pre_page_flip = &r100_pre_page_flip,
200 .page_flip = &r100_page_flip,
201 .post_page_flip = &r100_post_page_flip,
202 },
48e7a5f1
DV
203};
204
205static struct radeon_asic r200_asic = {
206 .init = &r100_init,
207 .fini = &r100_fini,
208 .suspend = &r100_suspend,
209 .resume = &r100_resume,
210 .vga_set_state = &r100_vga_set_state,
225758d8 211 .gpu_is_lockup = &r100_gpu_is_lockup,
a2d07b74 212 .asic_reset = &r100_asic_reset,
54e88e06
AD
213 .ioctl_wait_idle = NULL,
214 .gui_idle = &r100_gui_idle,
215 .mc_wait_for_idle = &r100_mc_wait_for_idle,
c5b3b850
AD
216 .gart = {
217 .tlb_flush = &r100_pci_gart_tlb_flush,
218 .set_page = &r100_pci_gart_set_page,
219 },
4c87bc26
CK
220 .ring = {
221 [RADEON_RING_TYPE_GFX_INDEX] = {
222 .ib_execute = &r100_ring_ib_execute,
223 .emit_fence = &r100_fence_ring_emit,
224 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 225 .cs_parse = &r100_cs_parse,
f712812e
AD
226 .ring_start = &r100_ring_start,
227 .ring_test = &r100_ring_test,
228 .ib_test = &r100_ib_test,
4c87bc26
CK
229 }
230 },
b35ea4ab
AD
231 .irq = {
232 .set = &r100_irq_set,
233 .process = &r100_irq_process,
234 },
c79a49ca
AD
235 .display = {
236 .bandwidth_update = &r100_bandwidth_update,
237 .get_vblank_counter = &r100_get_vblank_counter,
238 .wait_for_vblank = &r100_wait_for_vblank,
239 },
27cd7769
AD
240 .copy = {
241 .blit = &r100_copy_blit,
242 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
243 .dma = &r200_copy_dma,
244 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
245 .copy = &r100_copy_blit,
246 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
247 },
9e6f3d02
AD
248 .surface = {
249 .set_reg = r100_set_surface_reg,
250 .clear_reg = r100_clear_surface_reg,
251 },
901ea57d
AD
252 .hpd = {
253 .init = &r100_hpd_init,
254 .fini = &r100_hpd_fini,
255 .sense = &r100_hpd_sense,
256 .set_polarity = &r100_hpd_set_polarity,
257 },
a02fa397
AD
258 .pm = {
259 .misc = &r100_pm_misc,
260 .prepare = &r100_pm_prepare,
261 .finish = &r100_pm_finish,
262 .init_profile = &r100_pm_init_profile,
263 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
264 .get_engine_clock = &radeon_legacy_get_engine_clock,
265 .set_engine_clock = &radeon_legacy_set_engine_clock,
266 .get_memory_clock = &radeon_legacy_get_memory_clock,
267 .set_memory_clock = NULL,
268 .get_pcie_lanes = NULL,
269 .set_pcie_lanes = NULL,
270 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 271 },
0f9e006c
AD
272 .pflip = {
273 .pre_page_flip = &r100_pre_page_flip,
274 .page_flip = &r100_page_flip,
275 .post_page_flip = &r100_post_page_flip,
276 },
48e7a5f1
DV
277};
278
279static struct radeon_asic r300_asic = {
280 .init = &r300_init,
281 .fini = &r300_fini,
282 .suspend = &r300_suspend,
283 .resume = &r300_resume,
284 .vga_set_state = &r100_vga_set_state,
225758d8 285 .gpu_is_lockup = &r300_gpu_is_lockup,
a2d07b74 286 .asic_reset = &r300_asic_reset,
54e88e06
AD
287 .ioctl_wait_idle = NULL,
288 .gui_idle = &r100_gui_idle,
289 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
290 .gart = {
291 .tlb_flush = &r100_pci_gart_tlb_flush,
292 .set_page = &r100_pci_gart_set_page,
293 },
4c87bc26
CK
294 .ring = {
295 [RADEON_RING_TYPE_GFX_INDEX] = {
296 .ib_execute = &r100_ring_ib_execute,
297 .emit_fence = &r300_fence_ring_emit,
298 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 299 .cs_parse = &r300_cs_parse,
f712812e
AD
300 .ring_start = &r300_ring_start,
301 .ring_test = &r100_ring_test,
302 .ib_test = &r100_ib_test,
4c87bc26
CK
303 }
304 },
b35ea4ab
AD
305 .irq = {
306 .set = &r100_irq_set,
307 .process = &r100_irq_process,
308 },
c79a49ca
AD
309 .display = {
310 .bandwidth_update = &r100_bandwidth_update,
311 .get_vblank_counter = &r100_get_vblank_counter,
312 .wait_for_vblank = &r100_wait_for_vblank,
313 },
27cd7769
AD
314 .copy = {
315 .blit = &r100_copy_blit,
316 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
317 .dma = &r200_copy_dma,
318 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
319 .copy = &r100_copy_blit,
320 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
321 },
9e6f3d02
AD
322 .surface = {
323 .set_reg = r100_set_surface_reg,
324 .clear_reg = r100_clear_surface_reg,
325 },
901ea57d
AD
326 .hpd = {
327 .init = &r100_hpd_init,
328 .fini = &r100_hpd_fini,
329 .sense = &r100_hpd_sense,
330 .set_polarity = &r100_hpd_set_polarity,
331 },
a02fa397
AD
332 .pm = {
333 .misc = &r100_pm_misc,
334 .prepare = &r100_pm_prepare,
335 .finish = &r100_pm_finish,
336 .init_profile = &r100_pm_init_profile,
337 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
338 .get_engine_clock = &radeon_legacy_get_engine_clock,
339 .set_engine_clock = &radeon_legacy_set_engine_clock,
340 .get_memory_clock = &radeon_legacy_get_memory_clock,
341 .set_memory_clock = NULL,
342 .get_pcie_lanes = &rv370_get_pcie_lanes,
343 .set_pcie_lanes = &rv370_set_pcie_lanes,
344 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 345 },
0f9e006c
AD
346 .pflip = {
347 .pre_page_flip = &r100_pre_page_flip,
348 .page_flip = &r100_page_flip,
349 .post_page_flip = &r100_post_page_flip,
350 },
48e7a5f1
DV
351};
352
353static struct radeon_asic r300_asic_pcie = {
354 .init = &r300_init,
355 .fini = &r300_fini,
356 .suspend = &r300_suspend,
357 .resume = &r300_resume,
358 .vga_set_state = &r100_vga_set_state,
225758d8 359 .gpu_is_lockup = &r300_gpu_is_lockup,
a2d07b74 360 .asic_reset = &r300_asic_reset,
54e88e06
AD
361 .ioctl_wait_idle = NULL,
362 .gui_idle = &r100_gui_idle,
363 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
364 .gart = {
365 .tlb_flush = &rv370_pcie_gart_tlb_flush,
366 .set_page = &rv370_pcie_gart_set_page,
367 },
4c87bc26
CK
368 .ring = {
369 [RADEON_RING_TYPE_GFX_INDEX] = {
370 .ib_execute = &r100_ring_ib_execute,
371 .emit_fence = &r300_fence_ring_emit,
372 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 373 .cs_parse = &r300_cs_parse,
f712812e
AD
374 .ring_start = &r300_ring_start,
375 .ring_test = &r100_ring_test,
376 .ib_test = &r100_ib_test,
4c87bc26
CK
377 }
378 },
b35ea4ab
AD
379 .irq = {
380 .set = &r100_irq_set,
381 .process = &r100_irq_process,
382 },
c79a49ca
AD
383 .display = {
384 .bandwidth_update = &r100_bandwidth_update,
385 .get_vblank_counter = &r100_get_vblank_counter,
386 .wait_for_vblank = &r100_wait_for_vblank,
387 },
27cd7769
AD
388 .copy = {
389 .blit = &r100_copy_blit,
390 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
391 .dma = &r200_copy_dma,
392 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
393 .copy = &r100_copy_blit,
394 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
395 },
9e6f3d02
AD
396 .surface = {
397 .set_reg = r100_set_surface_reg,
398 .clear_reg = r100_clear_surface_reg,
399 },
901ea57d
AD
400 .hpd = {
401 .init = &r100_hpd_init,
402 .fini = &r100_hpd_fini,
403 .sense = &r100_hpd_sense,
404 .set_polarity = &r100_hpd_set_polarity,
405 },
a02fa397
AD
406 .pm = {
407 .misc = &r100_pm_misc,
408 .prepare = &r100_pm_prepare,
409 .finish = &r100_pm_finish,
410 .init_profile = &r100_pm_init_profile,
411 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
412 .get_engine_clock = &radeon_legacy_get_engine_clock,
413 .set_engine_clock = &radeon_legacy_set_engine_clock,
414 .get_memory_clock = &radeon_legacy_get_memory_clock,
415 .set_memory_clock = NULL,
416 .get_pcie_lanes = &rv370_get_pcie_lanes,
417 .set_pcie_lanes = &rv370_set_pcie_lanes,
418 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 419 },
0f9e006c
AD
420 .pflip = {
421 .pre_page_flip = &r100_pre_page_flip,
422 .page_flip = &r100_page_flip,
423 .post_page_flip = &r100_post_page_flip,
424 },
48e7a5f1
DV
425};
426
427static struct radeon_asic r420_asic = {
428 .init = &r420_init,
429 .fini = &r420_fini,
430 .suspend = &r420_suspend,
431 .resume = &r420_resume,
432 .vga_set_state = &r100_vga_set_state,
225758d8 433 .gpu_is_lockup = &r300_gpu_is_lockup,
a2d07b74 434 .asic_reset = &r300_asic_reset,
54e88e06
AD
435 .ioctl_wait_idle = NULL,
436 .gui_idle = &r100_gui_idle,
437 .mc_wait_for_idle = &r300_mc_wait_for_idle,
c5b3b850
AD
438 .gart = {
439 .tlb_flush = &rv370_pcie_gart_tlb_flush,
440 .set_page = &rv370_pcie_gart_set_page,
441 },
4c87bc26
CK
442 .ring = {
443 [RADEON_RING_TYPE_GFX_INDEX] = {
444 .ib_execute = &r100_ring_ib_execute,
445 .emit_fence = &r300_fence_ring_emit,
446 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 447 .cs_parse = &r300_cs_parse,
f712812e
AD
448 .ring_start = &r300_ring_start,
449 .ring_test = &r100_ring_test,
450 .ib_test = &r100_ib_test,
4c87bc26
CK
451 }
452 },
b35ea4ab
AD
453 .irq = {
454 .set = &r100_irq_set,
455 .process = &r100_irq_process,
456 },
c79a49ca
AD
457 .display = {
458 .bandwidth_update = &r100_bandwidth_update,
459 .get_vblank_counter = &r100_get_vblank_counter,
460 .wait_for_vblank = &r100_wait_for_vblank,
461 },
27cd7769
AD
462 .copy = {
463 .blit = &r100_copy_blit,
464 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
465 .dma = &r200_copy_dma,
466 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
467 .copy = &r100_copy_blit,
468 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
469 },
9e6f3d02
AD
470 .surface = {
471 .set_reg = r100_set_surface_reg,
472 .clear_reg = r100_clear_surface_reg,
473 },
901ea57d
AD
474 .hpd = {
475 .init = &r100_hpd_init,
476 .fini = &r100_hpd_fini,
477 .sense = &r100_hpd_sense,
478 .set_polarity = &r100_hpd_set_polarity,
479 },
a02fa397
AD
480 .pm = {
481 .misc = &r100_pm_misc,
482 .prepare = &r100_pm_prepare,
483 .finish = &r100_pm_finish,
484 .init_profile = &r420_pm_init_profile,
485 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
486 .get_engine_clock = &radeon_atom_get_engine_clock,
487 .set_engine_clock = &radeon_atom_set_engine_clock,
488 .get_memory_clock = &radeon_atom_get_memory_clock,
489 .set_memory_clock = &radeon_atom_set_memory_clock,
490 .get_pcie_lanes = &rv370_get_pcie_lanes,
491 .set_pcie_lanes = &rv370_set_pcie_lanes,
492 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 493 },
0f9e006c
AD
494 .pflip = {
495 .pre_page_flip = &r100_pre_page_flip,
496 .page_flip = &r100_page_flip,
497 .post_page_flip = &r100_post_page_flip,
498 },
48e7a5f1
DV
499};
500
501static struct radeon_asic rs400_asic = {
502 .init = &rs400_init,
503 .fini = &rs400_fini,
504 .suspend = &rs400_suspend,
505 .resume = &rs400_resume,
506 .vga_set_state = &r100_vga_set_state,
225758d8 507 .gpu_is_lockup = &r300_gpu_is_lockup,
a2d07b74 508 .asic_reset = &r300_asic_reset,
54e88e06
AD
509 .ioctl_wait_idle = NULL,
510 .gui_idle = &r100_gui_idle,
511 .mc_wait_for_idle = &rs400_mc_wait_for_idle,
c5b3b850
AD
512 .gart = {
513 .tlb_flush = &rs400_gart_tlb_flush,
514 .set_page = &rs400_gart_set_page,
515 },
4c87bc26
CK
516 .ring = {
517 [RADEON_RING_TYPE_GFX_INDEX] = {
518 .ib_execute = &r100_ring_ib_execute,
519 .emit_fence = &r300_fence_ring_emit,
520 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 521 .cs_parse = &r300_cs_parse,
f712812e
AD
522 .ring_start = &r300_ring_start,
523 .ring_test = &r100_ring_test,
524 .ib_test = &r100_ib_test,
4c87bc26
CK
525 }
526 },
b35ea4ab
AD
527 .irq = {
528 .set = &r100_irq_set,
529 .process = &r100_irq_process,
530 },
c79a49ca
AD
531 .display = {
532 .bandwidth_update = &r100_bandwidth_update,
533 .get_vblank_counter = &r100_get_vblank_counter,
534 .wait_for_vblank = &r100_wait_for_vblank,
535 },
27cd7769
AD
536 .copy = {
537 .blit = &r100_copy_blit,
538 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
539 .dma = &r200_copy_dma,
540 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
541 .copy = &r100_copy_blit,
542 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
543 },
9e6f3d02
AD
544 .surface = {
545 .set_reg = r100_set_surface_reg,
546 .clear_reg = r100_clear_surface_reg,
547 },
901ea57d
AD
548 .hpd = {
549 .init = &r100_hpd_init,
550 .fini = &r100_hpd_fini,
551 .sense = &r100_hpd_sense,
552 .set_polarity = &r100_hpd_set_polarity,
553 },
a02fa397
AD
554 .pm = {
555 .misc = &r100_pm_misc,
556 .prepare = &r100_pm_prepare,
557 .finish = &r100_pm_finish,
558 .init_profile = &r100_pm_init_profile,
559 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
560 .get_engine_clock = &radeon_legacy_get_engine_clock,
561 .set_engine_clock = &radeon_legacy_set_engine_clock,
562 .get_memory_clock = &radeon_legacy_get_memory_clock,
563 .set_memory_clock = NULL,
564 .get_pcie_lanes = NULL,
565 .set_pcie_lanes = NULL,
566 .set_clock_gating = &radeon_legacy_set_clock_gating,
a02fa397 567 },
0f9e006c
AD
568 .pflip = {
569 .pre_page_flip = &r100_pre_page_flip,
570 .page_flip = &r100_page_flip,
571 .post_page_flip = &r100_post_page_flip,
572 },
48e7a5f1
DV
573};
574
575static struct radeon_asic rs600_asic = {
576 .init = &rs600_init,
577 .fini = &rs600_fini,
578 .suspend = &rs600_suspend,
579 .resume = &rs600_resume,
580 .vga_set_state = &r100_vga_set_state,
225758d8 581 .gpu_is_lockup = &r300_gpu_is_lockup,
90aca4d2 582 .asic_reset = &rs600_asic_reset,
54e88e06
AD
583 .ioctl_wait_idle = NULL,
584 .gui_idle = &r100_gui_idle,
585 .mc_wait_for_idle = &rs600_mc_wait_for_idle,
c5b3b850
AD
586 .gart = {
587 .tlb_flush = &rs600_gart_tlb_flush,
588 .set_page = &rs600_gart_set_page,
589 },
4c87bc26
CK
590 .ring = {
591 [RADEON_RING_TYPE_GFX_INDEX] = {
592 .ib_execute = &r100_ring_ib_execute,
593 .emit_fence = &r300_fence_ring_emit,
594 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 595 .cs_parse = &r300_cs_parse,
f712812e
AD
596 .ring_start = &r300_ring_start,
597 .ring_test = &r100_ring_test,
598 .ib_test = &r100_ib_test,
4c87bc26
CK
599 }
600 },
b35ea4ab
AD
601 .irq = {
602 .set = &rs600_irq_set,
603 .process = &rs600_irq_process,
604 },
c79a49ca
AD
605 .display = {
606 .bandwidth_update = &rs600_bandwidth_update,
607 .get_vblank_counter = &rs600_get_vblank_counter,
608 .wait_for_vblank = &avivo_wait_for_vblank,
609 },
27cd7769
AD
610 .copy = {
611 .blit = &r100_copy_blit,
612 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
613 .dma = &r200_copy_dma,
614 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
615 .copy = &r100_copy_blit,
616 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
617 },
9e6f3d02
AD
618 .surface = {
619 .set_reg = r100_set_surface_reg,
620 .clear_reg = r100_clear_surface_reg,
621 },
901ea57d
AD
622 .hpd = {
623 .init = &rs600_hpd_init,
624 .fini = &rs600_hpd_fini,
625 .sense = &rs600_hpd_sense,
626 .set_polarity = &rs600_hpd_set_polarity,
627 },
a02fa397
AD
628 .pm = {
629 .misc = &rs600_pm_misc,
630 .prepare = &rs600_pm_prepare,
631 .finish = &rs600_pm_finish,
632 .init_profile = &r420_pm_init_profile,
633 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
634 .get_engine_clock = &radeon_atom_get_engine_clock,
635 .set_engine_clock = &radeon_atom_set_engine_clock,
636 .get_memory_clock = &radeon_atom_get_memory_clock,
637 .set_memory_clock = &radeon_atom_set_memory_clock,
638 .get_pcie_lanes = NULL,
639 .set_pcie_lanes = NULL,
640 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 641 },
0f9e006c
AD
642 .pflip = {
643 .pre_page_flip = &rs600_pre_page_flip,
644 .page_flip = &rs600_page_flip,
645 .post_page_flip = &rs600_post_page_flip,
646 },
48e7a5f1
DV
647};
648
649static struct radeon_asic rs690_asic = {
650 .init = &rs690_init,
651 .fini = &rs690_fini,
652 .suspend = &rs690_suspend,
653 .resume = &rs690_resume,
654 .vga_set_state = &r100_vga_set_state,
225758d8 655 .gpu_is_lockup = &r300_gpu_is_lockup,
90aca4d2 656 .asic_reset = &rs600_asic_reset,
54e88e06
AD
657 .ioctl_wait_idle = NULL,
658 .gui_idle = &r100_gui_idle,
659 .mc_wait_for_idle = &rs690_mc_wait_for_idle,
c5b3b850
AD
660 .gart = {
661 .tlb_flush = &rs400_gart_tlb_flush,
662 .set_page = &rs400_gart_set_page,
663 },
4c87bc26
CK
664 .ring = {
665 [RADEON_RING_TYPE_GFX_INDEX] = {
666 .ib_execute = &r100_ring_ib_execute,
667 .emit_fence = &r300_fence_ring_emit,
668 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 669 .cs_parse = &r300_cs_parse,
f712812e
AD
670 .ring_start = &r300_ring_start,
671 .ring_test = &r100_ring_test,
672 .ib_test = &r100_ib_test,
4c87bc26
CK
673 }
674 },
b35ea4ab
AD
675 .irq = {
676 .set = &rs600_irq_set,
677 .process = &rs600_irq_process,
678 },
c79a49ca
AD
679 .display = {
680 .get_vblank_counter = &rs600_get_vblank_counter,
681 .bandwidth_update = &rs690_bandwidth_update,
682 .wait_for_vblank = &avivo_wait_for_vblank,
683 },
27cd7769
AD
684 .copy = {
685 .blit = &r100_copy_blit,
686 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
687 .dma = &r200_copy_dma,
688 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
689 .copy = &r200_copy_dma,
690 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
691 },
9e6f3d02
AD
692 .surface = {
693 .set_reg = r100_set_surface_reg,
694 .clear_reg = r100_clear_surface_reg,
695 },
901ea57d
AD
696 .hpd = {
697 .init = &rs600_hpd_init,
698 .fini = &rs600_hpd_fini,
699 .sense = &rs600_hpd_sense,
700 .set_polarity = &rs600_hpd_set_polarity,
701 },
a02fa397
AD
702 .pm = {
703 .misc = &rs600_pm_misc,
704 .prepare = &rs600_pm_prepare,
705 .finish = &rs600_pm_finish,
706 .init_profile = &r420_pm_init_profile,
707 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
708 .get_engine_clock = &radeon_atom_get_engine_clock,
709 .set_engine_clock = &radeon_atom_set_engine_clock,
710 .get_memory_clock = &radeon_atom_get_memory_clock,
711 .set_memory_clock = &radeon_atom_set_memory_clock,
712 .get_pcie_lanes = NULL,
713 .set_pcie_lanes = NULL,
714 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 715 },
0f9e006c
AD
716 .pflip = {
717 .pre_page_flip = &rs600_pre_page_flip,
718 .page_flip = &rs600_page_flip,
719 .post_page_flip = &rs600_post_page_flip,
720 },
48e7a5f1
DV
721};
722
723static struct radeon_asic rv515_asic = {
724 .init = &rv515_init,
725 .fini = &rv515_fini,
726 .suspend = &rv515_suspend,
727 .resume = &rv515_resume,
728 .vga_set_state = &r100_vga_set_state,
225758d8 729 .gpu_is_lockup = &r300_gpu_is_lockup,
90aca4d2 730 .asic_reset = &rs600_asic_reset,
54e88e06
AD
731 .ioctl_wait_idle = NULL,
732 .gui_idle = &r100_gui_idle,
733 .mc_wait_for_idle = &rv515_mc_wait_for_idle,
c5b3b850
AD
734 .gart = {
735 .tlb_flush = &rv370_pcie_gart_tlb_flush,
736 .set_page = &rv370_pcie_gart_set_page,
737 },
4c87bc26
CK
738 .ring = {
739 [RADEON_RING_TYPE_GFX_INDEX] = {
740 .ib_execute = &r100_ring_ib_execute,
741 .emit_fence = &r300_fence_ring_emit,
742 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 743 .cs_parse = &r300_cs_parse,
f712812e
AD
744 .ring_start = &rv515_ring_start,
745 .ring_test = &r100_ring_test,
746 .ib_test = &r100_ib_test,
4c87bc26
CK
747 }
748 },
b35ea4ab
AD
749 .irq = {
750 .set = &rs600_irq_set,
751 .process = &rs600_irq_process,
752 },
c79a49ca
AD
753 .display = {
754 .get_vblank_counter = &rs600_get_vblank_counter,
755 .bandwidth_update = &rv515_bandwidth_update,
756 .wait_for_vblank = &avivo_wait_for_vblank,
757 },
27cd7769
AD
758 .copy = {
759 .blit = &r100_copy_blit,
760 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
761 .dma = &r200_copy_dma,
762 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
763 .copy = &r100_copy_blit,
764 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
765 },
9e6f3d02
AD
766 .surface = {
767 .set_reg = r100_set_surface_reg,
768 .clear_reg = r100_clear_surface_reg,
769 },
901ea57d
AD
770 .hpd = {
771 .init = &rs600_hpd_init,
772 .fini = &rs600_hpd_fini,
773 .sense = &rs600_hpd_sense,
774 .set_polarity = &rs600_hpd_set_polarity,
775 },
a02fa397
AD
776 .pm = {
777 .misc = &rs600_pm_misc,
778 .prepare = &rs600_pm_prepare,
779 .finish = &rs600_pm_finish,
780 .init_profile = &r420_pm_init_profile,
781 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
782 .get_engine_clock = &radeon_atom_get_engine_clock,
783 .set_engine_clock = &radeon_atom_set_engine_clock,
784 .get_memory_clock = &radeon_atom_get_memory_clock,
785 .set_memory_clock = &radeon_atom_set_memory_clock,
786 .get_pcie_lanes = &rv370_get_pcie_lanes,
787 .set_pcie_lanes = &rv370_set_pcie_lanes,
788 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 789 },
0f9e006c
AD
790 .pflip = {
791 .pre_page_flip = &rs600_pre_page_flip,
792 .page_flip = &rs600_page_flip,
793 .post_page_flip = &rs600_post_page_flip,
794 },
48e7a5f1
DV
795};
796
797static struct radeon_asic r520_asic = {
798 .init = &r520_init,
799 .fini = &rv515_fini,
800 .suspend = &rv515_suspend,
801 .resume = &r520_resume,
802 .vga_set_state = &r100_vga_set_state,
225758d8 803 .gpu_is_lockup = &r300_gpu_is_lockup,
90aca4d2 804 .asic_reset = &rs600_asic_reset,
54e88e06
AD
805 .ioctl_wait_idle = NULL,
806 .gui_idle = &r100_gui_idle,
807 .mc_wait_for_idle = &r520_mc_wait_for_idle,
c5b3b850
AD
808 .gart = {
809 .tlb_flush = &rv370_pcie_gart_tlb_flush,
810 .set_page = &rv370_pcie_gart_set_page,
811 },
4c87bc26
CK
812 .ring = {
813 [RADEON_RING_TYPE_GFX_INDEX] = {
814 .ib_execute = &r100_ring_ib_execute,
815 .emit_fence = &r300_fence_ring_emit,
816 .emit_semaphore = &r100_semaphore_ring_emit,
eb0c19c5 817 .cs_parse = &r300_cs_parse,
f712812e
AD
818 .ring_start = &rv515_ring_start,
819 .ring_test = &r100_ring_test,
820 .ib_test = &r100_ib_test,
4c87bc26
CK
821 }
822 },
b35ea4ab
AD
823 .irq = {
824 .set = &rs600_irq_set,
825 .process = &rs600_irq_process,
826 },
c79a49ca
AD
827 .display = {
828 .bandwidth_update = &rv515_bandwidth_update,
829 .get_vblank_counter = &rs600_get_vblank_counter,
830 .wait_for_vblank = &avivo_wait_for_vblank,
831 },
27cd7769
AD
832 .copy = {
833 .blit = &r100_copy_blit,
834 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
835 .dma = &r200_copy_dma,
836 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
837 .copy = &r100_copy_blit,
838 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
839 },
9e6f3d02
AD
840 .surface = {
841 .set_reg = r100_set_surface_reg,
842 .clear_reg = r100_clear_surface_reg,
843 },
901ea57d
AD
844 .hpd = {
845 .init = &rs600_hpd_init,
846 .fini = &rs600_hpd_fini,
847 .sense = &rs600_hpd_sense,
848 .set_polarity = &rs600_hpd_set_polarity,
849 },
a02fa397
AD
850 .pm = {
851 .misc = &rs600_pm_misc,
852 .prepare = &rs600_pm_prepare,
853 .finish = &rs600_pm_finish,
854 .init_profile = &r420_pm_init_profile,
855 .get_dynpm_state = &r100_pm_get_dynpm_state,
798bcf73
AD
856 .get_engine_clock = &radeon_atom_get_engine_clock,
857 .set_engine_clock = &radeon_atom_set_engine_clock,
858 .get_memory_clock = &radeon_atom_get_memory_clock,
859 .set_memory_clock = &radeon_atom_set_memory_clock,
860 .get_pcie_lanes = &rv370_get_pcie_lanes,
861 .set_pcie_lanes = &rv370_set_pcie_lanes,
862 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 863 },
0f9e006c
AD
864 .pflip = {
865 .pre_page_flip = &rs600_pre_page_flip,
866 .page_flip = &rs600_page_flip,
867 .post_page_flip = &rs600_post_page_flip,
868 },
48e7a5f1
DV
869};
870
871static struct radeon_asic r600_asic = {
872 .init = &r600_init,
873 .fini = &r600_fini,
874 .suspend = &r600_suspend,
875 .resume = &r600_resume,
48e7a5f1 876 .vga_set_state = &r600_vga_set_state,
225758d8 877 .gpu_is_lockup = &r600_gpu_is_lockup,
a2d07b74 878 .asic_reset = &r600_asic_reset,
54e88e06
AD
879 .ioctl_wait_idle = r600_ioctl_wait_idle,
880 .gui_idle = &r600_gui_idle,
881 .mc_wait_for_idle = &r600_mc_wait_for_idle,
c5b3b850
AD
882 .gart = {
883 .tlb_flush = &r600_pcie_gart_tlb_flush,
884 .set_page = &rs600_gart_set_page,
885 },
4c87bc26
CK
886 .ring = {
887 [RADEON_RING_TYPE_GFX_INDEX] = {
888 .ib_execute = &r600_ring_ib_execute,
889 .emit_fence = &r600_fence_ring_emit,
890 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 891 .cs_parse = &r600_cs_parse,
f712812e
AD
892 .ring_test = &r600_ring_test,
893 .ib_test = &r600_ib_test,
4c87bc26
CK
894 }
895 },
b35ea4ab
AD
896 .irq = {
897 .set = &r600_irq_set,
898 .process = &r600_irq_process,
899 },
c79a49ca
AD
900 .display = {
901 .bandwidth_update = &rv515_bandwidth_update,
902 .get_vblank_counter = &rs600_get_vblank_counter,
903 .wait_for_vblank = &avivo_wait_for_vblank,
904 },
27cd7769
AD
905 .copy = {
906 .blit = &r600_copy_blit,
907 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
908 .dma = NULL,
909 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
910 .copy = &r600_copy_blit,
911 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
912 },
9e6f3d02
AD
913 .surface = {
914 .set_reg = r600_set_surface_reg,
915 .clear_reg = r600_clear_surface_reg,
916 },
901ea57d
AD
917 .hpd = {
918 .init = &r600_hpd_init,
919 .fini = &r600_hpd_fini,
920 .sense = &r600_hpd_sense,
921 .set_polarity = &r600_hpd_set_polarity,
922 },
a02fa397
AD
923 .pm = {
924 .misc = &r600_pm_misc,
925 .prepare = &rs600_pm_prepare,
926 .finish = &rs600_pm_finish,
927 .init_profile = &r600_pm_init_profile,
928 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
929 .get_engine_clock = &radeon_atom_get_engine_clock,
930 .set_engine_clock = &radeon_atom_set_engine_clock,
931 .get_memory_clock = &radeon_atom_get_memory_clock,
932 .set_memory_clock = &radeon_atom_set_memory_clock,
933 .get_pcie_lanes = &r600_get_pcie_lanes,
934 .set_pcie_lanes = &r600_set_pcie_lanes,
935 .set_clock_gating = NULL,
a02fa397 936 },
0f9e006c
AD
937 .pflip = {
938 .pre_page_flip = &rs600_pre_page_flip,
939 .page_flip = &rs600_page_flip,
940 .post_page_flip = &rs600_post_page_flip,
941 },
48e7a5f1
DV
942};
943
f47299c5
AD
944static struct radeon_asic rs780_asic = {
945 .init = &r600_init,
946 .fini = &r600_fini,
947 .suspend = &r600_suspend,
948 .resume = &r600_resume,
90aca4d2 949 .gpu_is_lockup = &r600_gpu_is_lockup,
f47299c5 950 .vga_set_state = &r600_vga_set_state,
a2d07b74 951 .asic_reset = &r600_asic_reset,
54e88e06
AD
952 .ioctl_wait_idle = r600_ioctl_wait_idle,
953 .gui_idle = &r600_gui_idle,
954 .mc_wait_for_idle = &r600_mc_wait_for_idle,
c5b3b850
AD
955 .gart = {
956 .tlb_flush = &r600_pcie_gart_tlb_flush,
957 .set_page = &rs600_gart_set_page,
958 },
4c87bc26
CK
959 .ring = {
960 [RADEON_RING_TYPE_GFX_INDEX] = {
961 .ib_execute = &r600_ring_ib_execute,
962 .emit_fence = &r600_fence_ring_emit,
963 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 964 .cs_parse = &r600_cs_parse,
f712812e
AD
965 .ring_test = &r600_ring_test,
966 .ib_test = &r600_ib_test,
4c87bc26
CK
967 }
968 },
b35ea4ab
AD
969 .irq = {
970 .set = &r600_irq_set,
971 .process = &r600_irq_process,
972 },
c79a49ca
AD
973 .display = {
974 .bandwidth_update = &rs690_bandwidth_update,
975 .get_vblank_counter = &rs600_get_vblank_counter,
976 .wait_for_vblank = &avivo_wait_for_vblank,
977 },
27cd7769
AD
978 .copy = {
979 .blit = &r600_copy_blit,
980 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
981 .dma = NULL,
982 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
983 .copy = &r600_copy_blit,
984 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
985 },
9e6f3d02
AD
986 .surface = {
987 .set_reg = r600_set_surface_reg,
988 .clear_reg = r600_clear_surface_reg,
989 },
901ea57d
AD
990 .hpd = {
991 .init = &r600_hpd_init,
992 .fini = &r600_hpd_fini,
993 .sense = &r600_hpd_sense,
994 .set_polarity = &r600_hpd_set_polarity,
995 },
a02fa397
AD
996 .pm = {
997 .misc = &r600_pm_misc,
998 .prepare = &rs600_pm_prepare,
999 .finish = &rs600_pm_finish,
1000 .init_profile = &rs780_pm_init_profile,
1001 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1002 .get_engine_clock = &radeon_atom_get_engine_clock,
1003 .set_engine_clock = &radeon_atom_set_engine_clock,
1004 .get_memory_clock = NULL,
1005 .set_memory_clock = NULL,
1006 .get_pcie_lanes = NULL,
1007 .set_pcie_lanes = NULL,
1008 .set_clock_gating = NULL,
a02fa397 1009 },
0f9e006c
AD
1010 .pflip = {
1011 .pre_page_flip = &rs600_pre_page_flip,
1012 .page_flip = &rs600_page_flip,
1013 .post_page_flip = &rs600_post_page_flip,
1014 },
f47299c5
AD
1015};
1016
48e7a5f1
DV
1017static struct radeon_asic rv770_asic = {
1018 .init = &rv770_init,
1019 .fini = &rv770_fini,
1020 .suspend = &rv770_suspend,
1021 .resume = &rv770_resume,
a2d07b74 1022 .asic_reset = &r600_asic_reset,
225758d8 1023 .gpu_is_lockup = &r600_gpu_is_lockup,
48e7a5f1 1024 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1025 .ioctl_wait_idle = r600_ioctl_wait_idle,
1026 .gui_idle = &r600_gui_idle,
1027 .mc_wait_for_idle = &r600_mc_wait_for_idle,
c5b3b850
AD
1028 .gart = {
1029 .tlb_flush = &r600_pcie_gart_tlb_flush,
1030 .set_page = &rs600_gart_set_page,
1031 },
4c87bc26
CK
1032 .ring = {
1033 [RADEON_RING_TYPE_GFX_INDEX] = {
1034 .ib_execute = &r600_ring_ib_execute,
1035 .emit_fence = &r600_fence_ring_emit,
1036 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1037 .cs_parse = &r600_cs_parse,
f712812e
AD
1038 .ring_test = &r600_ring_test,
1039 .ib_test = &r600_ib_test,
4c87bc26
CK
1040 }
1041 },
b35ea4ab
AD
1042 .irq = {
1043 .set = &r600_irq_set,
1044 .process = &r600_irq_process,
1045 },
c79a49ca
AD
1046 .display = {
1047 .bandwidth_update = &rv515_bandwidth_update,
1048 .get_vblank_counter = &rs600_get_vblank_counter,
1049 .wait_for_vblank = &avivo_wait_for_vblank,
1050 },
27cd7769
AD
1051 .copy = {
1052 .blit = &r600_copy_blit,
1053 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1054 .dma = NULL,
1055 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1056 .copy = &r600_copy_blit,
1057 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1058 },
9e6f3d02
AD
1059 .surface = {
1060 .set_reg = r600_set_surface_reg,
1061 .clear_reg = r600_clear_surface_reg,
1062 },
901ea57d
AD
1063 .hpd = {
1064 .init = &r600_hpd_init,
1065 .fini = &r600_hpd_fini,
1066 .sense = &r600_hpd_sense,
1067 .set_polarity = &r600_hpd_set_polarity,
1068 },
a02fa397
AD
1069 .pm = {
1070 .misc = &rv770_pm_misc,
1071 .prepare = &rs600_pm_prepare,
1072 .finish = &rs600_pm_finish,
1073 .init_profile = &r600_pm_init_profile,
1074 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1075 .get_engine_clock = &radeon_atom_get_engine_clock,
1076 .set_engine_clock = &radeon_atom_set_engine_clock,
1077 .get_memory_clock = &radeon_atom_get_memory_clock,
1078 .set_memory_clock = &radeon_atom_set_memory_clock,
1079 .get_pcie_lanes = &r600_get_pcie_lanes,
1080 .set_pcie_lanes = &r600_set_pcie_lanes,
1081 .set_clock_gating = &radeon_atom_set_clock_gating,
a02fa397 1082 },
0f9e006c
AD
1083 .pflip = {
1084 .pre_page_flip = &rs600_pre_page_flip,
1085 .page_flip = &rv770_page_flip,
1086 .post_page_flip = &rs600_post_page_flip,
1087 },
48e7a5f1
DV
1088};
1089
1090static struct radeon_asic evergreen_asic = {
1091 .init = &evergreen_init,
1092 .fini = &evergreen_fini,
1093 .suspend = &evergreen_suspend,
1094 .resume = &evergreen_resume,
225758d8 1095 .gpu_is_lockup = &evergreen_gpu_is_lockup,
a2d07b74 1096 .asic_reset = &evergreen_asic_reset,
48e7a5f1 1097 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1098 .ioctl_wait_idle = r600_ioctl_wait_idle,
1099 .gui_idle = &r600_gui_idle,
1100 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
c5b3b850
AD
1101 .gart = {
1102 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1103 .set_page = &rs600_gart_set_page,
1104 },
4c87bc26
CK
1105 .ring = {
1106 [RADEON_RING_TYPE_GFX_INDEX] = {
1107 .ib_execute = &evergreen_ring_ib_execute,
1108 .emit_fence = &r600_fence_ring_emit,
1109 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1110 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1111 .ring_test = &r600_ring_test,
1112 .ib_test = &r600_ib_test,
4c87bc26
CK
1113 }
1114 },
b35ea4ab
AD
1115 .irq = {
1116 .set = &evergreen_irq_set,
1117 .process = &evergreen_irq_process,
1118 },
c79a49ca
AD
1119 .display = {
1120 .bandwidth_update = &evergreen_bandwidth_update,
1121 .get_vblank_counter = &evergreen_get_vblank_counter,
1122 .wait_for_vblank = &dce4_wait_for_vblank,
1123 },
27cd7769
AD
1124 .copy = {
1125 .blit = &r600_copy_blit,
1126 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1127 .dma = NULL,
1128 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1129 .copy = &r600_copy_blit,
1130 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1131 },
9e6f3d02
AD
1132 .surface = {
1133 .set_reg = r600_set_surface_reg,
1134 .clear_reg = r600_clear_surface_reg,
1135 },
901ea57d
AD
1136 .hpd = {
1137 .init = &evergreen_hpd_init,
1138 .fini = &evergreen_hpd_fini,
1139 .sense = &evergreen_hpd_sense,
1140 .set_polarity = &evergreen_hpd_set_polarity,
1141 },
a02fa397
AD
1142 .pm = {
1143 .misc = &evergreen_pm_misc,
1144 .prepare = &evergreen_pm_prepare,
1145 .finish = &evergreen_pm_finish,
1146 .init_profile = &r600_pm_init_profile,
1147 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1148 .get_engine_clock = &radeon_atom_get_engine_clock,
1149 .set_engine_clock = &radeon_atom_set_engine_clock,
1150 .get_memory_clock = &radeon_atom_get_memory_clock,
1151 .set_memory_clock = &radeon_atom_set_memory_clock,
1152 .get_pcie_lanes = &r600_get_pcie_lanes,
1153 .set_pcie_lanes = &r600_set_pcie_lanes,
1154 .set_clock_gating = NULL,
a02fa397 1155 },
0f9e006c
AD
1156 .pflip = {
1157 .pre_page_flip = &evergreen_pre_page_flip,
1158 .page_flip = &evergreen_page_flip,
1159 .post_page_flip = &evergreen_post_page_flip,
1160 },
48e7a5f1
DV
1161};
1162
958261d1
AD
1163static struct radeon_asic sumo_asic = {
1164 .init = &evergreen_init,
1165 .fini = &evergreen_fini,
1166 .suspend = &evergreen_suspend,
1167 .resume = &evergreen_resume,
958261d1
AD
1168 .gpu_is_lockup = &evergreen_gpu_is_lockup,
1169 .asic_reset = &evergreen_asic_reset,
1170 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1171 .ioctl_wait_idle = r600_ioctl_wait_idle,
1172 .gui_idle = &r600_gui_idle,
1173 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
c5b3b850
AD
1174 .gart = {
1175 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1176 .set_page = &rs600_gart_set_page,
1177 },
4c87bc26
CK
1178 .ring = {
1179 [RADEON_RING_TYPE_GFX_INDEX] = {
1180 .ib_execute = &evergreen_ring_ib_execute,
1181 .emit_fence = &r600_fence_ring_emit,
1182 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1183 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1184 .ring_test = &r600_ring_test,
1185 .ib_test = &r600_ib_test,
eb0c19c5 1186 },
4c87bc26 1187 },
b35ea4ab
AD
1188 .irq = {
1189 .set = &evergreen_irq_set,
1190 .process = &evergreen_irq_process,
1191 },
c79a49ca
AD
1192 .display = {
1193 .bandwidth_update = &evergreen_bandwidth_update,
1194 .get_vblank_counter = &evergreen_get_vblank_counter,
1195 .wait_for_vblank = &dce4_wait_for_vblank,
1196 },
27cd7769
AD
1197 .copy = {
1198 .blit = &r600_copy_blit,
1199 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1200 .dma = NULL,
1201 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1202 .copy = &r600_copy_blit,
1203 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1204 },
9e6f3d02
AD
1205 .surface = {
1206 .set_reg = r600_set_surface_reg,
1207 .clear_reg = r600_clear_surface_reg,
1208 },
901ea57d
AD
1209 .hpd = {
1210 .init = &evergreen_hpd_init,
1211 .fini = &evergreen_hpd_fini,
1212 .sense = &evergreen_hpd_sense,
1213 .set_polarity = &evergreen_hpd_set_polarity,
1214 },
a02fa397
AD
1215 .pm = {
1216 .misc = &evergreen_pm_misc,
1217 .prepare = &evergreen_pm_prepare,
1218 .finish = &evergreen_pm_finish,
1219 .init_profile = &sumo_pm_init_profile,
1220 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1221 .get_engine_clock = &radeon_atom_get_engine_clock,
1222 .set_engine_clock = &radeon_atom_set_engine_clock,
1223 .get_memory_clock = NULL,
1224 .set_memory_clock = NULL,
1225 .get_pcie_lanes = NULL,
1226 .set_pcie_lanes = NULL,
1227 .set_clock_gating = NULL,
a02fa397 1228 },
0f9e006c
AD
1229 .pflip = {
1230 .pre_page_flip = &evergreen_pre_page_flip,
1231 .page_flip = &evergreen_page_flip,
1232 .post_page_flip = &evergreen_post_page_flip,
1233 },
958261d1
AD
1234};
1235
a43b7665
AD
1236static struct radeon_asic btc_asic = {
1237 .init = &evergreen_init,
1238 .fini = &evergreen_fini,
1239 .suspend = &evergreen_suspend,
1240 .resume = &evergreen_resume,
a43b7665
AD
1241 .gpu_is_lockup = &evergreen_gpu_is_lockup,
1242 .asic_reset = &evergreen_asic_reset,
1243 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1244 .ioctl_wait_idle = r600_ioctl_wait_idle,
1245 .gui_idle = &r600_gui_idle,
1246 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
c5b3b850
AD
1247 .gart = {
1248 .tlb_flush = &evergreen_pcie_gart_tlb_flush,
1249 .set_page = &rs600_gart_set_page,
1250 },
4c87bc26
CK
1251 .ring = {
1252 [RADEON_RING_TYPE_GFX_INDEX] = {
1253 .ib_execute = &evergreen_ring_ib_execute,
1254 .emit_fence = &r600_fence_ring_emit,
1255 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1256 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1257 .ring_test = &r600_ring_test,
1258 .ib_test = &r600_ib_test,
4c87bc26
CK
1259 }
1260 },
b35ea4ab
AD
1261 .irq = {
1262 .set = &evergreen_irq_set,
1263 .process = &evergreen_irq_process,
1264 },
c79a49ca
AD
1265 .display = {
1266 .bandwidth_update = &evergreen_bandwidth_update,
1267 .get_vblank_counter = &evergreen_get_vblank_counter,
1268 .wait_for_vblank = &dce4_wait_for_vblank,
1269 },
27cd7769
AD
1270 .copy = {
1271 .blit = &r600_copy_blit,
1272 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1273 .dma = NULL,
1274 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1275 .copy = &r600_copy_blit,
1276 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1277 },
9e6f3d02
AD
1278 .surface = {
1279 .set_reg = r600_set_surface_reg,
1280 .clear_reg = r600_clear_surface_reg,
1281 },
901ea57d
AD
1282 .hpd = {
1283 .init = &evergreen_hpd_init,
1284 .fini = &evergreen_hpd_fini,
1285 .sense = &evergreen_hpd_sense,
1286 .set_polarity = &evergreen_hpd_set_polarity,
1287 },
a02fa397
AD
1288 .pm = {
1289 .misc = &evergreen_pm_misc,
1290 .prepare = &evergreen_pm_prepare,
1291 .finish = &evergreen_pm_finish,
1292 .init_profile = &r600_pm_init_profile,
1293 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1294 .get_engine_clock = &radeon_atom_get_engine_clock,
1295 .set_engine_clock = &radeon_atom_set_engine_clock,
1296 .get_memory_clock = &radeon_atom_get_memory_clock,
1297 .set_memory_clock = &radeon_atom_set_memory_clock,
1298 .get_pcie_lanes = NULL,
1299 .set_pcie_lanes = NULL,
1300 .set_clock_gating = NULL,
a02fa397 1301 },
0f9e006c
AD
1302 .pflip = {
1303 .pre_page_flip = &evergreen_pre_page_flip,
1304 .page_flip = &evergreen_page_flip,
1305 .post_page_flip = &evergreen_post_page_flip,
1306 },
a43b7665
AD
1307};
1308
721604a1
JG
1309static const struct radeon_vm_funcs cayman_vm_funcs = {
1310 .init = &cayman_vm_init,
1311 .fini = &cayman_vm_fini,
1312 .bind = &cayman_vm_bind,
1313 .unbind = &cayman_vm_unbind,
1314 .tlb_flush = &cayman_vm_tlb_flush,
1315 .page_flags = &cayman_vm_page_flags,
1316 .set_page = &cayman_vm_set_page,
1317};
1318
e3487629
AD
1319static struct radeon_asic cayman_asic = {
1320 .init = &cayman_init,
1321 .fini = &cayman_fini,
1322 .suspend = &cayman_suspend,
1323 .resume = &cayman_resume,
e3487629
AD
1324 .gpu_is_lockup = &cayman_gpu_is_lockup,
1325 .asic_reset = &cayman_asic_reset,
1326 .vga_set_state = &r600_vga_set_state,
54e88e06
AD
1327 .ioctl_wait_idle = r600_ioctl_wait_idle,
1328 .gui_idle = &r600_gui_idle,
1329 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
c5b3b850
AD
1330 .gart = {
1331 .tlb_flush = &cayman_pcie_gart_tlb_flush,
1332 .set_page = &rs600_gart_set_page,
1333 },
4c87bc26
CK
1334 .ring = {
1335 [RADEON_RING_TYPE_GFX_INDEX] = {
721604a1
JG
1336 .ib_execute = &cayman_ring_ib_execute,
1337 .ib_parse = &evergreen_ib_parse,
b40e7e16 1338 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1339 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1340 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1341 .ring_test = &r600_ring_test,
1342 .ib_test = &r600_ib_test,
4c87bc26
CK
1343 },
1344 [CAYMAN_RING_TYPE_CP1_INDEX] = {
721604a1
JG
1345 .ib_execute = &cayman_ring_ib_execute,
1346 .ib_parse = &evergreen_ib_parse,
b40e7e16 1347 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1348 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1349 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1350 .ring_test = &r600_ring_test,
1351 .ib_test = &r600_ib_test,
4c87bc26
CK
1352 },
1353 [CAYMAN_RING_TYPE_CP2_INDEX] = {
721604a1
JG
1354 .ib_execute = &cayman_ring_ib_execute,
1355 .ib_parse = &evergreen_ib_parse,
b40e7e16 1356 .emit_fence = &cayman_fence_ring_emit,
4c87bc26 1357 .emit_semaphore = &r600_semaphore_ring_emit,
eb0c19c5 1358 .cs_parse = &evergreen_cs_parse,
f712812e
AD
1359 .ring_test = &r600_ring_test,
1360 .ib_test = &r600_ib_test,
4c87bc26
CK
1361 }
1362 },
b35ea4ab
AD
1363 .irq = {
1364 .set = &evergreen_irq_set,
1365 .process = &evergreen_irq_process,
1366 },
c79a49ca
AD
1367 .display = {
1368 .bandwidth_update = &evergreen_bandwidth_update,
1369 .get_vblank_counter = &evergreen_get_vblank_counter,
1370 .wait_for_vblank = &dce4_wait_for_vblank,
1371 },
27cd7769
AD
1372 .copy = {
1373 .blit = &r600_copy_blit,
1374 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1375 .dma = NULL,
1376 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1377 .copy = &r600_copy_blit,
1378 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1379 },
9e6f3d02
AD
1380 .surface = {
1381 .set_reg = r600_set_surface_reg,
1382 .clear_reg = r600_clear_surface_reg,
1383 },
901ea57d
AD
1384 .hpd = {
1385 .init = &evergreen_hpd_init,
1386 .fini = &evergreen_hpd_fini,
1387 .sense = &evergreen_hpd_sense,
1388 .set_polarity = &evergreen_hpd_set_polarity,
1389 },
a02fa397
AD
1390 .pm = {
1391 .misc = &evergreen_pm_misc,
1392 .prepare = &evergreen_pm_prepare,
1393 .finish = &evergreen_pm_finish,
1394 .init_profile = &r600_pm_init_profile,
1395 .get_dynpm_state = &r600_pm_get_dynpm_state,
798bcf73
AD
1396 .get_engine_clock = &radeon_atom_get_engine_clock,
1397 .set_engine_clock = &radeon_atom_set_engine_clock,
1398 .get_memory_clock = &radeon_atom_get_memory_clock,
1399 .set_memory_clock = &radeon_atom_set_memory_clock,
1400 .get_pcie_lanes = NULL,
1401 .set_pcie_lanes = NULL,
1402 .set_clock_gating = NULL,
a02fa397 1403 },
0f9e006c
AD
1404 .pflip = {
1405 .pre_page_flip = &evergreen_pre_page_flip,
1406 .page_flip = &evergreen_page_flip,
1407 .post_page_flip = &evergreen_post_page_flip,
1408 },
e3487629
AD
1409};
1410
02779c08
AD
1411static const struct radeon_vm_funcs si_vm_funcs = {
1412 .init = &si_vm_init,
1413 .fini = &si_vm_fini,
1414 .bind = &si_vm_bind,
1415 .unbind = &si_vm_unbind,
1416 .tlb_flush = &si_vm_tlb_flush,
1417 .page_flags = &cayman_vm_page_flags,
1418 .set_page = &cayman_vm_set_page,
1419};
1420
1421static struct radeon_asic si_asic = {
1422 .init = &si_init,
1423 .fini = &si_fini,
1424 .suspend = &si_suspend,
1425 .resume = &si_resume,
1426 .gpu_is_lockup = &si_gpu_is_lockup,
1427 .asic_reset = &si_asic_reset,
1428 .vga_set_state = &r600_vga_set_state,
1429 .ioctl_wait_idle = r600_ioctl_wait_idle,
1430 .gui_idle = &r600_gui_idle,
1431 .mc_wait_for_idle = &evergreen_mc_wait_for_idle,
1432 .gart = {
1433 .tlb_flush = &si_pcie_gart_tlb_flush,
1434 .set_page = &rs600_gart_set_page,
1435 },
1436 .ring = {
1437 [RADEON_RING_TYPE_GFX_INDEX] = {
1438 .ib_execute = &si_ring_ib_execute,
1439 .ib_parse = &si_ib_parse,
1440 .emit_fence = &si_fence_ring_emit,
1441 .emit_semaphore = &r600_semaphore_ring_emit,
1442 .cs_parse = NULL,
1443 .ring_test = &r600_ring_test,
1444 .ib_test = &r600_ib_test,
1445 },
1446 [CAYMAN_RING_TYPE_CP1_INDEX] = {
1447 .ib_execute = &si_ring_ib_execute,
1448 .ib_parse = &si_ib_parse,
1449 .emit_fence = &si_fence_ring_emit,
1450 .emit_semaphore = &r600_semaphore_ring_emit,
1451 .cs_parse = NULL,
1452 .ring_test = &r600_ring_test,
1453 .ib_test = &r600_ib_test,
1454 },
1455 [CAYMAN_RING_TYPE_CP2_INDEX] = {
1456 .ib_execute = &si_ring_ib_execute,
1457 .ib_parse = &si_ib_parse,
1458 .emit_fence = &si_fence_ring_emit,
1459 .emit_semaphore = &r600_semaphore_ring_emit,
1460 .cs_parse = NULL,
1461 .ring_test = &r600_ring_test,
1462 .ib_test = &r600_ib_test,
1463 }
1464 },
1465 .irq = {
1466 .set = &si_irq_set,
1467 .process = &si_irq_process,
1468 },
1469 .display = {
1470 .bandwidth_update = &dce6_bandwidth_update,
1471 .get_vblank_counter = &evergreen_get_vblank_counter,
1472 .wait_for_vblank = &dce4_wait_for_vblank,
1473 },
1474 .copy = {
1475 .blit = NULL,
1476 .blit_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1477 .dma = NULL,
1478 .dma_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1479 .copy = NULL,
1480 .copy_ring_index = RADEON_RING_TYPE_GFX_INDEX,
1481 },
1482 .surface = {
1483 .set_reg = r600_set_surface_reg,
1484 .clear_reg = r600_clear_surface_reg,
1485 },
1486 .hpd = {
1487 .init = &evergreen_hpd_init,
1488 .fini = &evergreen_hpd_fini,
1489 .sense = &evergreen_hpd_sense,
1490 .set_polarity = &evergreen_hpd_set_polarity,
1491 },
1492 .pm = {
1493 .misc = &evergreen_pm_misc,
1494 .prepare = &evergreen_pm_prepare,
1495 .finish = &evergreen_pm_finish,
1496 .init_profile = &sumo_pm_init_profile,
1497 .get_dynpm_state = &r600_pm_get_dynpm_state,
1498 .get_engine_clock = &radeon_atom_get_engine_clock,
1499 .set_engine_clock = &radeon_atom_set_engine_clock,
1500 .get_memory_clock = &radeon_atom_get_memory_clock,
1501 .set_memory_clock = &radeon_atom_set_memory_clock,
1502 .get_pcie_lanes = NULL,
1503 .set_pcie_lanes = NULL,
1504 .set_clock_gating = NULL,
1505 },
1506 .pflip = {
1507 .pre_page_flip = &evergreen_pre_page_flip,
1508 .page_flip = &evergreen_page_flip,
1509 .post_page_flip = &evergreen_post_page_flip,
1510 },
1511};
1512
0a10c851
DV
1513int radeon_asic_init(struct radeon_device *rdev)
1514{
1515 radeon_register_accessor_init(rdev);
ba7e05e9
AD
1516
1517 /* set the number of crtcs */
1518 if (rdev->flags & RADEON_SINGLE_CRTC)
1519 rdev->num_crtc = 1;
1520 else
1521 rdev->num_crtc = 2;
1522
0a10c851
DV
1523 switch (rdev->family) {
1524 case CHIP_R100:
1525 case CHIP_RV100:
1526 case CHIP_RS100:
1527 case CHIP_RV200:
1528 case CHIP_RS200:
1529 rdev->asic = &r100_asic;
1530 break;
1531 case CHIP_R200:
1532 case CHIP_RV250:
1533 case CHIP_RS300:
1534 case CHIP_RV280:
1535 rdev->asic = &r200_asic;
1536 break;
1537 case CHIP_R300:
1538 case CHIP_R350:
1539 case CHIP_RV350:
1540 case CHIP_RV380:
1541 if (rdev->flags & RADEON_IS_PCIE)
1542 rdev->asic = &r300_asic_pcie;
1543 else
1544 rdev->asic = &r300_asic;
1545 break;
1546 case CHIP_R420:
1547 case CHIP_R423:
1548 case CHIP_RV410:
1549 rdev->asic = &r420_asic;
07bb084c
AD
1550 /* handle macs */
1551 if (rdev->bios == NULL) {
798bcf73
AD
1552 rdev->asic->pm.get_engine_clock = &radeon_legacy_get_engine_clock;
1553 rdev->asic->pm.set_engine_clock = &radeon_legacy_set_engine_clock;
1554 rdev->asic->pm.get_memory_clock = &radeon_legacy_get_memory_clock;
1555 rdev->asic->pm.set_memory_clock = NULL;
07bb084c 1556 }
0a10c851
DV
1557 break;
1558 case CHIP_RS400:
1559 case CHIP_RS480:
1560 rdev->asic = &rs400_asic;
1561 break;
1562 case CHIP_RS600:
1563 rdev->asic = &rs600_asic;
1564 break;
1565 case CHIP_RS690:
1566 case CHIP_RS740:
1567 rdev->asic = &rs690_asic;
1568 break;
1569 case CHIP_RV515:
1570 rdev->asic = &rv515_asic;
1571 break;
1572 case CHIP_R520:
1573 case CHIP_RV530:
1574 case CHIP_RV560:
1575 case CHIP_RV570:
1576 case CHIP_R580:
1577 rdev->asic = &r520_asic;
1578 break;
1579 case CHIP_R600:
1580 case CHIP_RV610:
1581 case CHIP_RV630:
1582 case CHIP_RV620:
1583 case CHIP_RV635:
1584 case CHIP_RV670:
f47299c5
AD
1585 rdev->asic = &r600_asic;
1586 break;
0a10c851
DV
1587 case CHIP_RS780:
1588 case CHIP_RS880:
f47299c5 1589 rdev->asic = &rs780_asic;
0a10c851
DV
1590 break;
1591 case CHIP_RV770:
1592 case CHIP_RV730:
1593 case CHIP_RV710:
1594 case CHIP_RV740:
1595 rdev->asic = &rv770_asic;
1596 break;
1597 case CHIP_CEDAR:
1598 case CHIP_REDWOOD:
1599 case CHIP_JUNIPER:
1600 case CHIP_CYPRESS:
1601 case CHIP_HEMLOCK:
ba7e05e9
AD
1602 /* set num crtcs */
1603 if (rdev->family == CHIP_CEDAR)
1604 rdev->num_crtc = 4;
1605 else
1606 rdev->num_crtc = 6;
0a10c851
DV
1607 rdev->asic = &evergreen_asic;
1608 break;
958261d1 1609 case CHIP_PALM:
89da5a37
AD
1610 case CHIP_SUMO:
1611 case CHIP_SUMO2:
958261d1
AD
1612 rdev->asic = &sumo_asic;
1613 break;
a43b7665
AD
1614 case CHIP_BARTS:
1615 case CHIP_TURKS:
1616 case CHIP_CAICOS:
ba7e05e9
AD
1617 /* set num crtcs */
1618 if (rdev->family == CHIP_CAICOS)
1619 rdev->num_crtc = 4;
1620 else
1621 rdev->num_crtc = 6;
a43b7665
AD
1622 rdev->asic = &btc_asic;
1623 break;
e3487629
AD
1624 case CHIP_CAYMAN:
1625 rdev->asic = &cayman_asic;
ba7e05e9
AD
1626 /* set num crtcs */
1627 rdev->num_crtc = 6;
721604a1 1628 rdev->vm_manager.funcs = &cayman_vm_funcs;
e3487629 1629 break;
02779c08
AD
1630 case CHIP_TAHITI:
1631 case CHIP_PITCAIRN:
1632 case CHIP_VERDE:
1633 rdev->asic = &si_asic;
1634 /* set num crtcs */
1635 rdev->num_crtc = 6;
1636 rdev->vm_manager.funcs = &si_vm_funcs;
1637 break;
0a10c851
DV
1638 default:
1639 /* FIXME: not supported yet */
1640 return -EINVAL;
1641 }
1642
1643 if (rdev->flags & RADEON_IS_IGP) {
798bcf73
AD
1644 rdev->asic->pm.get_memory_clock = NULL;
1645 rdev->asic->pm.set_memory_clock = NULL;
0a10c851
DV
1646 }
1647
1648 return 0;
1649}
1650
This page took 0.342882 seconds and 5 git commands to generate.