drm/radeon: add indirect register accessors for SMC registers
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_asic.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
7433874e 34uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
771fe6b9 35void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
5ea597f3 36uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
37void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
7433874e 39uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
771fe6b9 40void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 41uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
42void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
37e9b6a6 45void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d 46u8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder);
37e9b6a6 47void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d 48u8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder);
37e9b6a6
AD
49
50
771fe6b9 51/*
44ca7478 52 * r100,rv100,rs100,rv200,rs200
771fe6b9 53 */
2b497502
DV
54struct r100_mc_save {
55 u32 GENMO_WT;
56 u32 CRTC_EXT_CNTL;
57 u32 CRTC_GEN_CNTL;
58 u32 CRTC2_GEN_CNTL;
59 u32 CUR_OFFSET;
60 u32 CUR2_OFFSET;
61};
62int r100_init(struct radeon_device *rdev);
63void r100_fini(struct radeon_device *rdev);
64int r100_suspend(struct radeon_device *rdev);
65int r100_resume(struct radeon_device *rdev);
28d52043 66void r100_vga_set_state(struct radeon_device *rdev, bool state);
e32eb50d 67bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 68int r100_asic_reset(struct radeon_device *rdev);
7ed220d7 69u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
70void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
71int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
f712812e 72void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
771fe6b9
JG
73int r100_irq_set(struct radeon_device *rdev);
74int r100_irq_process(struct radeon_device *rdev);
75void r100_fence_ring_emit(struct radeon_device *rdev,
76 struct radeon_fence *fence);
15d3332f 77void r100_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 78 struct radeon_ring *cp,
15d3332f 79 struct radeon_semaphore *semaphore,
7b1f2485 80 bool emit_wait);
771fe6b9
JG
81int r100_cs_parse(struct radeon_cs_parser *p);
82void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
83uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
84int r100_copy_blit(struct radeon_device *rdev,
85 uint64_t src_offset,
86 uint64_t dst_offset,
003cefe0 87 unsigned num_gpu_pages,
876dc9f3 88 struct radeon_fence **fence);
e024e110
DA
89int r100_set_surface_reg(struct radeon_device *rdev, int reg,
90 uint32_t tiling_flags, uint32_t pitch,
91 uint32_t offset, uint32_t obj_size);
9479c54f 92void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
c93bb85b 93void r100_bandwidth_update(struct radeon_device *rdev);
3ce0a23d 94void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 95int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
429770b3
AD
96void r100_hpd_init(struct radeon_device *rdev);
97void r100_hpd_fini(struct radeon_device *rdev);
98bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
99void r100_hpd_set_polarity(struct radeon_device *rdev,
100 enum radeon_hpd_id hpd);
2b497502
DV
101int r100_debugfs_rbbm_init(struct radeon_device *rdev);
102int r100_debugfs_cp_init(struct radeon_device *rdev);
103void r100_cp_disable(struct radeon_device *rdev);
104int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
105void r100_cp_fini(struct radeon_device *rdev);
106int r100_pci_gart_init(struct radeon_device *rdev);
107void r100_pci_gart_fini(struct radeon_device *rdev);
108int r100_pci_gart_enable(struct radeon_device *rdev);
109void r100_pci_gart_disable(struct radeon_device *rdev);
110int r100_debugfs_mc_info_init(struct radeon_device *rdev);
111int r100_gui_wait_for_idle(struct radeon_device *rdev);
f712812e 112int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
2b497502
DV
113void r100_irq_disable(struct radeon_device *rdev);
114void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
115void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
116void r100_vram_init_sizes(struct radeon_device *rdev);
2b497502
DV
117int r100_cp_reset(struct radeon_device *rdev);
118void r100_vga_render_disable(struct radeon_device *rdev);
4c712e6c 119void r100_restore_sanity(struct radeon_device *rdev);
2b497502
DV
120int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
121 struct radeon_cs_packet *pkt,
122 struct radeon_bo *robj);
123int r100_cs_parse_packet0(struct radeon_cs_parser *p,
124 struct radeon_cs_packet *pkt,
125 const unsigned *auth, unsigned n,
126 radeon_packet0_check_t check);
127int r100_cs_packet_parse(struct radeon_cs_parser *p,
128 struct radeon_cs_packet *pkt,
129 unsigned idx);
130void r100_enable_bm(struct radeon_device *rdev);
131void r100_set_common_regs(struct radeon_device *rdev);
90aca4d2 132void r100_bm_disable(struct radeon_device *rdev);
def9ba9c 133extern bool r100_gui_idle(struct radeon_device *rdev);
49e02b73
AD
134extern void r100_pm_misc(struct radeon_device *rdev);
135extern void r100_pm_prepare(struct radeon_device *rdev);
136extern void r100_pm_finish(struct radeon_device *rdev);
ce8f5370
AD
137extern void r100_pm_init_profile(struct radeon_device *rdev);
138extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
6f34be50
AD
139extern void r100_pre_page_flip(struct radeon_device *rdev, int crtc);
140extern u32 r100_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
141extern void r100_post_page_flip(struct radeon_device *rdev, int crtc);
3ae19b75 142extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
89e5181f 143extern int r100_mc_wait_for_idle(struct radeon_device *rdev);
bae6b562 144
44ca7478
PN
145/*
146 * r200,rv250,rs300,rv280
147 */
148extern int r200_copy_dma(struct radeon_device *rdev,
187f3da3
DV
149 uint64_t src_offset,
150 uint64_t dst_offset,
003cefe0 151 unsigned num_gpu_pages,
876dc9f3 152 struct radeon_fence **fence);
187f3da3 153void r200_set_safe_registers(struct radeon_device *rdev);
771fe6b9
JG
154
155/*
156 * r300,r350,rv350,rv380
157 */
207bf9e9
JG
158extern int r300_init(struct radeon_device *rdev);
159extern void r300_fini(struct radeon_device *rdev);
160extern int r300_suspend(struct radeon_device *rdev);
161extern int r300_resume(struct radeon_device *rdev);
a2d07b74 162extern int r300_asic_reset(struct radeon_device *rdev);
f712812e 163extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
207bf9e9
JG
164extern void r300_fence_ring_emit(struct radeon_device *rdev,
165 struct radeon_fence *fence);
166extern int r300_cs_parse(struct radeon_cs_parser *p);
167extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
168extern int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
207bf9e9 169extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
c836a412 170extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
187f3da3
DV
171extern void r300_set_reg_safe(struct radeon_device *rdev);
172extern void r300_mc_program(struct radeon_device *rdev);
173extern void r300_mc_init(struct radeon_device *rdev);
174extern void r300_clock_startup(struct radeon_device *rdev);
175extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
176extern int rv370_pcie_gart_init(struct radeon_device *rdev);
177extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
178extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
179extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
89e5181f 180extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
44ca7478 181
771fe6b9
JG
182/*
183 * r420,r423,rv410
184 */
9f022ddf
JG
185extern int r420_init(struct radeon_device *rdev);
186extern void r420_fini(struct radeon_device *rdev);
187extern int r420_suspend(struct radeon_device *rdev);
188extern int r420_resume(struct radeon_device *rdev);
ce8f5370 189extern void r420_pm_init_profile(struct radeon_device *rdev);
187f3da3
DV
190extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
191extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
192extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
193extern void r420_pipes_init(struct radeon_device *rdev);
771fe6b9
JG
194
195/*
196 * rs400,rs480
197 */
ca6ffc64
JG
198extern int rs400_init(struct radeon_device *rdev);
199extern void rs400_fini(struct radeon_device *rdev);
200extern int rs400_suspend(struct radeon_device *rdev);
201extern int rs400_resume(struct radeon_device *rdev);
771fe6b9
JG
202void rs400_gart_tlb_flush(struct radeon_device *rdev);
203int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
204uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
205void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
187f3da3
DV
206int rs400_gart_init(struct radeon_device *rdev);
207int rs400_gart_enable(struct radeon_device *rdev);
208void rs400_gart_adjust_size(struct radeon_device *rdev);
209void rs400_gart_disable(struct radeon_device *rdev);
210void rs400_gart_fini(struct radeon_device *rdev);
89e5181f 211extern int rs400_mc_wait_for_idle(struct radeon_device *rdev);
187f3da3 212
771fe6b9
JG
213/*
214 * rs600.
215 */
90aca4d2 216extern int rs600_asic_reset(struct radeon_device *rdev);
c010f800
JG
217extern int rs600_init(struct radeon_device *rdev);
218extern void rs600_fini(struct radeon_device *rdev);
219extern int rs600_suspend(struct radeon_device *rdev);
220extern int rs600_resume(struct radeon_device *rdev);
771fe6b9 221int rs600_irq_set(struct radeon_device *rdev);
7ed220d7 222int rs600_irq_process(struct radeon_device *rdev);
187f3da3 223void rs600_irq_disable(struct radeon_device *rdev);
7ed220d7 224u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9
JG
225void rs600_gart_tlb_flush(struct radeon_device *rdev);
226int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr);
227uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
228void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 229void rs600_bandwidth_update(struct radeon_device *rdev);
429770b3
AD
230void rs600_hpd_init(struct radeon_device *rdev);
231void rs600_hpd_fini(struct radeon_device *rdev);
232bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
233void rs600_hpd_set_polarity(struct radeon_device *rdev,
234 enum radeon_hpd_id hpd);
49e02b73
AD
235extern void rs600_pm_misc(struct radeon_device *rdev);
236extern void rs600_pm_prepare(struct radeon_device *rdev);
237extern void rs600_pm_finish(struct radeon_device *rdev);
6f34be50
AD
238extern void rs600_pre_page_flip(struct radeon_device *rdev, int crtc);
239extern u32 rs600_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
240extern void rs600_post_page_flip(struct radeon_device *rdev, int crtc);
187f3da3 241void rs600_set_safe_registers(struct radeon_device *rdev);
3ae19b75 242extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
89e5181f 243extern int rs600_mc_wait_for_idle(struct radeon_device *rdev);
429770b3 244
771fe6b9
JG
245/*
246 * rs690,rs740
247 */
3bc68535
JG
248int rs690_init(struct radeon_device *rdev);
249void rs690_fini(struct radeon_device *rdev);
250int rs690_resume(struct radeon_device *rdev);
251int rs690_suspend(struct radeon_device *rdev);
771fe6b9
JG
252uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
253void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 254void rs690_bandwidth_update(struct radeon_device *rdev);
187f3da3
DV
255void rs690_line_buffer_adjust(struct radeon_device *rdev,
256 struct drm_display_mode *mode1,
257 struct drm_display_mode *mode2);
89e5181f 258extern int rs690_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
259
260/*
261 * rv515
262 */
187f3da3 263struct rv515_mc_save {
187f3da3
DV
264 u32 vga_render_control;
265 u32 vga_hdp_control;
6253e4c7 266 bool crtc_enabled[2];
187f3da3 267};
81ee8fb6 268
068a117c 269int rv515_init(struct radeon_device *rdev);
d39c3b89 270void rv515_fini(struct radeon_device *rdev);
771fe6b9
JG
271uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
272void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
f712812e 273void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
c93bb85b 274void rv515_bandwidth_update(struct radeon_device *rdev);
d39c3b89
JG
275int rv515_resume(struct radeon_device *rdev);
276int rv515_suspend(struct radeon_device *rdev);
187f3da3
DV
277void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
278void rv515_vga_render_disable(struct radeon_device *rdev);
279void rv515_set_safe_registers(struct radeon_device *rdev);
280void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
281void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
282void rv515_clock_startup(struct radeon_device *rdev);
283void rv515_debugfs(struct radeon_device *rdev);
89e5181f 284int rv515_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
285
286/*
287 * r520,rv530,rv560,rv570,r580
288 */
d39c3b89 289int r520_init(struct radeon_device *rdev);
f0ed1f65 290int r520_resume(struct radeon_device *rdev);
89e5181f 291int r520_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
292
293/*
3ce0a23d 294 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
771fe6b9 295 */
3ce0a23d
JG
296int r600_init(struct radeon_device *rdev);
297void r600_fini(struct radeon_device *rdev);
298int r600_suspend(struct radeon_device *rdev);
299int r600_resume(struct radeon_device *rdev);
28d52043 300void r600_vga_set_state(struct radeon_device *rdev, bool state);
3ce0a23d
JG
301int r600_wb_init(struct radeon_device *rdev);
302void r600_wb_fini(struct radeon_device *rdev);
3ce0a23d 303void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
771fe6b9
JG
304uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
305void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
3ce0a23d 306int r600_cs_parse(struct radeon_cs_parser *p);
cf4ccd01 307int r600_dma_cs_parse(struct radeon_cs_parser *p);
3ce0a23d
JG
308void r600_fence_ring_emit(struct radeon_device *rdev,
309 struct radeon_fence *fence);
15d3332f 310void r600_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 311 struct radeon_ring *cp,
15d3332f 312 struct radeon_semaphore *semaphore,
7b1f2485 313 bool emit_wait);
4d75658b
AD
314void r600_dma_fence_ring_emit(struct radeon_device *rdev,
315 struct radeon_fence *fence);
316void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
317 struct radeon_ring *ring,
318 struct radeon_semaphore *semaphore,
319 bool emit_wait);
320void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
321bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
123bc183 322bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 323int r600_asic_reset(struct radeon_device *rdev);
3ce0a23d
JG
324int r600_set_surface_reg(struct radeon_device *rdev, int reg,
325 uint32_t tiling_flags, uint32_t pitch,
326 uint32_t offset, uint32_t obj_size);
9479c54f 327void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
f712812e 328int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
4d75658b 329int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
3ce0a23d 330void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 331int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
4d75658b 332int r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
f2ba57b5 333int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
3ce0a23d
JG
334int r600_copy_blit(struct radeon_device *rdev,
335 uint64_t src_offset, uint64_t dst_offset,
876dc9f3 336 unsigned num_gpu_pages, struct radeon_fence **fence);
4d75658b
AD
337int r600_copy_dma(struct radeon_device *rdev,
338 uint64_t src_offset, uint64_t dst_offset,
339 unsigned num_gpu_pages, struct radeon_fence **fence);
429770b3
AD
340void r600_hpd_init(struct radeon_device *rdev);
341void r600_hpd_fini(struct radeon_device *rdev);
342bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
343void r600_hpd_set_polarity(struct radeon_device *rdev,
344 enum radeon_hpd_id hpd);
062b389c 345extern void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo);
def9ba9c 346extern bool r600_gui_idle(struct radeon_device *rdev);
49e02b73 347extern void r600_pm_misc(struct radeon_device *rdev);
ce8f5370
AD
348extern void r600_pm_init_profile(struct radeon_device *rdev);
349extern void rs780_pm_init_profile(struct radeon_device *rdev);
65337e60
SL
350extern uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg);
351extern void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
ce8f5370 352extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
3313e3d4
AD
353extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
354extern int r600_get_pcie_lanes(struct radeon_device *rdev);
3574dda4
DV
355bool r600_card_posted(struct radeon_device *rdev);
356void r600_cp_stop(struct radeon_device *rdev);
357int r600_cp_start(struct radeon_device *rdev);
e32eb50d 358void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
3574dda4
DV
359int r600_cp_resume(struct radeon_device *rdev);
360void r600_cp_fini(struct radeon_device *rdev);
361int r600_count_pipe_bits(uint32_t val);
362int r600_mc_wait_for_idle(struct radeon_device *rdev);
363int r600_pcie_gart_init(struct radeon_device *rdev);
364void r600_scratch_init(struct radeon_device *rdev);
365int r600_blit_init(struct radeon_device *rdev);
366void r600_blit_fini(struct radeon_device *rdev);
367int r600_init_microcode(struct radeon_device *rdev);
368/* r600 irq */
369int r600_irq_process(struct radeon_device *rdev);
370int r600_irq_init(struct radeon_device *rdev);
371void r600_irq_fini(struct radeon_device *rdev);
372void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
373int r600_irq_set(struct radeon_device *rdev);
374void r600_irq_suspend(struct radeon_device *rdev);
375void r600_disable_interrupts(struct radeon_device *rdev);
376void r600_rlc_stop(struct radeon_device *rdev);
377/* r600 audio */
378int r600_audio_init(struct radeon_device *rdev);
3299de95 379struct r600_audio r600_audio_status(struct radeon_device *rdev);
3574dda4 380void r600_audio_fini(struct radeon_device *rdev);
3574dda4
DV
381int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
382void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
a973bea1
AD
383void r600_hdmi_enable(struct drm_encoder *encoder, bool enable);
384void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
4546b2c1 385/* r600 blit */
f237750f 386int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
220907d9
CK
387 struct radeon_fence **fence, struct radeon_sa_bo **vb,
388 struct radeon_semaphore **sem);
876dc9f3 389void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
220907d9 390 struct radeon_sa_bo *vb, struct radeon_semaphore *sem);
4546b2c1
DV
391void r600_kms_blit_copy(struct radeon_device *rdev,
392 u64 src_gpu_addr, u64 dst_gpu_addr,
f237750f
CK
393 unsigned num_gpu_pages,
394 struct radeon_sa_bo *vb);
89e5181f 395int r600_mc_wait_for_idle(struct radeon_device *rdev);
454d2e2a 396u32 r600_get_xclk(struct radeon_device *rdev);
d0418894 397uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev);
3ce0a23d 398
f2ba57b5
CK
399/* uvd */
400int r600_uvd_init(struct radeon_device *rdev);
401int r600_uvd_rbc_start(struct radeon_device *rdev);
402void r600_uvd_rbc_stop(struct radeon_device *rdev);
403int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
404void r600_uvd_fence_emit(struct radeon_device *rdev,
405 struct radeon_fence *fence);
406void r600_uvd_semaphore_emit(struct radeon_device *rdev,
407 struct radeon_ring *ring,
408 struct radeon_semaphore *semaphore,
409 bool emit_wait);
410void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
411
3ce0a23d
JG
412/*
413 * rv770,rv730,rv710,rv740
414 */
415int rv770_init(struct radeon_device *rdev);
416void rv770_fini(struct radeon_device *rdev);
417int rv770_suspend(struct radeon_device *rdev);
418int rv770_resume(struct radeon_device *rdev);
3574dda4
DV
419void rv770_pm_misc(struct radeon_device *rdev);
420u32 rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
421void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
422void r700_cp_stop(struct radeon_device *rdev);
423void r700_cp_fini(struct radeon_device *rdev);
43fb7787
AD
424int rv770_copy_dma(struct radeon_device *rdev,
425 uint64_t src_offset, uint64_t dst_offset,
426 unsigned num_gpu_pages,
427 struct radeon_fence **fence);
454d2e2a 428u32 rv770_get_xclk(struct radeon_device *rdev);
f2ba57b5 429int rv770_uvd_resume(struct radeon_device *rdev);
ef0e6e65 430int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
3ce0a23d 431
bcc1c2a1
AD
432/*
433 * evergreen
434 */
3574dda4 435struct evergreen_mc_save {
3574dda4
DV
436 u32 vga_render_control;
437 u32 vga_hdp_control;
62444b74 438 bool crtc_enabled[RADEON_MAX_CRTCS];
3574dda4 439};
81ee8fb6 440
0fcdb61e 441void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
bcc1c2a1
AD
442int evergreen_init(struct radeon_device *rdev);
443void evergreen_fini(struct radeon_device *rdev);
444int evergreen_suspend(struct radeon_device *rdev);
445int evergreen_resume(struct radeon_device *rdev);
123bc183
AD
446bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
447bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 448int evergreen_asic_reset(struct radeon_device *rdev);
bcc1c2a1 449void evergreen_bandwidth_update(struct radeon_device *rdev);
12920591 450void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
bcc1c2a1
AD
451void evergreen_hpd_init(struct radeon_device *rdev);
452void evergreen_hpd_fini(struct radeon_device *rdev);
453bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
454void evergreen_hpd_set_polarity(struct radeon_device *rdev,
455 enum radeon_hpd_id hpd);
45f9a39b
AD
456u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
457int evergreen_irq_set(struct radeon_device *rdev);
458int evergreen_irq_process(struct radeon_device *rdev);
cb5fcbd5 459extern int evergreen_cs_parse(struct radeon_cs_parser *p);
d2ead3ea 460extern int evergreen_dma_cs_parse(struct radeon_cs_parser *p);
49e02b73
AD
461extern void evergreen_pm_misc(struct radeon_device *rdev);
462extern void evergreen_pm_prepare(struct radeon_device *rdev);
463extern void evergreen_pm_finish(struct radeon_device *rdev);
a4c9e2ee 464extern void sumo_pm_init_profile(struct radeon_device *rdev);
27810fb2 465extern void btc_pm_init_profile(struct radeon_device *rdev);
23d33ba3 466int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
a8b4925c 467int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
6f34be50
AD
468extern void evergreen_pre_page_flip(struct radeon_device *rdev, int crtc);
469extern u32 evergreen_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
470extern void evergreen_post_page_flip(struct radeon_device *rdev, int crtc);
3ae19b75 471extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
3574dda4
DV
472void evergreen_disable_interrupt_state(struct radeon_device *rdev);
473int evergreen_blit_init(struct radeon_device *rdev);
89e5181f 474int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
233d1ad5
AD
475void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
476 struct radeon_fence *fence);
477void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
478 struct radeon_ib *ib);
479int evergreen_copy_dma(struct radeon_device *rdev,
480 uint64_t src_offset, uint64_t dst_offset,
481 unsigned num_gpu_pages,
482 struct radeon_fence **fence);
a973bea1
AD
483void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable);
484void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
4546b2c1 485
e3487629
AD
486/*
487 * cayman
488 */
b40e7e16
AD
489void cayman_fence_ring_emit(struct radeon_device *rdev,
490 struct radeon_fence *fence);
f2ba57b5
CK
491void cayman_uvd_semaphore_emit(struct radeon_device *rdev,
492 struct radeon_ring *ring,
493 struct radeon_semaphore *semaphore,
494 bool emit_wait);
e3487629
AD
495void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
496int cayman_init(struct radeon_device *rdev);
497void cayman_fini(struct radeon_device *rdev);
498int cayman_suspend(struct radeon_device *rdev);
499int cayman_resume(struct radeon_device *rdev);
e3487629 500int cayman_asic_reset(struct radeon_device *rdev);
721604a1
JG
501void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
502int cayman_vm_init(struct radeon_device *rdev);
503void cayman_vm_fini(struct radeon_device *rdev);
498522b4 504void cayman_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
089a786e 505uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags);
43f1214a
AD
506void cayman_vm_set_page(struct radeon_device *rdev,
507 struct radeon_ib *ib,
508 uint64_t pe,
dce34bfd
CK
509 uint64_t addr, unsigned count,
510 uint32_t incr, uint32_t flags);
721604a1 511int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
cd459e52 512int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
f60cbd11
AD
513void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
514 struct radeon_ib *ib);
123bc183 515bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
f60cbd11
AD
516bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
517void cayman_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
45f9a39b 518
43b3cd99
AD
519/* DCE6 - SI */
520void dce6_bandwidth_update(struct radeon_device *rdev);
521
02779c08
AD
522/*
523 * si
524 */
525void si_fence_ring_emit(struct radeon_device *rdev,
526 struct radeon_fence *fence);
527void si_pcie_gart_tlb_flush(struct radeon_device *rdev);
528int si_init(struct radeon_device *rdev);
529void si_fini(struct radeon_device *rdev);
530int si_suspend(struct radeon_device *rdev);
531int si_resume(struct radeon_device *rdev);
123bc183
AD
532bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
533bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
02779c08
AD
534int si_asic_reset(struct radeon_device *rdev);
535void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
536int si_irq_set(struct radeon_device *rdev);
537int si_irq_process(struct radeon_device *rdev);
538int si_vm_init(struct radeon_device *rdev);
539void si_vm_fini(struct radeon_device *rdev);
43f1214a
AD
540void si_vm_set_page(struct radeon_device *rdev,
541 struct radeon_ib *ib,
542 uint64_t pe,
82ffd92b
AD
543 uint64_t addr, unsigned count,
544 uint32_t incr, uint32_t flags);
498522b4 545void si_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
02779c08 546int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
8c5fd7ef
AD
547int si_copy_dma(struct radeon_device *rdev,
548 uint64_t src_offset, uint64_t dst_offset,
549 unsigned num_gpu_pages,
550 struct radeon_fence **fence);
551void si_dma_vm_flush(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
454d2e2a 552u32 si_get_xclk(struct radeon_device *rdev);
d0418894 553uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev);
2539eb02 554int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
02779c08 555
44fa346f
AD
556/*
557 * cik
558 */
559uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev);
560
771fe6b9 561#endif
This page took 0.261685 seconds and 5 git commands to generate.