drm/radeon: add get_allowed_info_register for CIK
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_asic.h
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __RADEON_ASIC_H__
29#define __RADEON_ASIC_H__
30
31/*
32 * common functions
33 */
7433874e 34uint32_t radeon_legacy_get_engine_clock(struct radeon_device *rdev);
771fe6b9 35void radeon_legacy_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
5ea597f3 36uint32_t radeon_legacy_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
37void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
38
7433874e 39uint32_t radeon_atom_get_engine_clock(struct radeon_device *rdev);
771fe6b9 40void radeon_atom_set_engine_clock(struct radeon_device *rdev, uint32_t eng_clock);
7433874e 41uint32_t radeon_atom_get_memory_clock(struct radeon_device *rdev);
771fe6b9
JG
42void radeon_atom_set_memory_clock(struct radeon_device *rdev, uint32_t mem_clock);
43void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
44
37e9b6a6 45void atombios_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d 46u8 atombios_get_backlight_level(struct radeon_encoder *radeon_encoder);
37e9b6a6 47void radeon_legacy_set_backlight_level(struct radeon_encoder *radeon_encoder, u8 level);
6d92f81d 48u8 radeon_legacy_get_backlight_level(struct radeon_encoder *radeon_encoder);
37e9b6a6 49
771fe6b9 50/*
44ca7478 51 * r100,rv100,rs100,rv200,rs200
771fe6b9 52 */
2b497502
DV
53struct r100_mc_save {
54 u32 GENMO_WT;
55 u32 CRTC_EXT_CNTL;
56 u32 CRTC_GEN_CNTL;
57 u32 CRTC2_GEN_CNTL;
58 u32 CUR_OFFSET;
59 u32 CUR2_OFFSET;
60};
61int r100_init(struct radeon_device *rdev);
62void r100_fini(struct radeon_device *rdev);
63int r100_suspend(struct radeon_device *rdev);
64int r100_resume(struct radeon_device *rdev);
28d52043 65void r100_vga_set_state(struct radeon_device *rdev, bool state);
e32eb50d 66bool r100_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 67int r100_asic_reset(struct radeon_device *rdev);
7ed220d7 68u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9 69void r100_pci_gart_tlb_flush(struct radeon_device *rdev);
cb658906 70uint64_t r100_pci_gart_get_page_entry(uint64_t addr, uint32_t flags);
7f90fc96 71void r100_pci_gart_set_page(struct radeon_device *rdev, unsigned i,
cb658906 72 uint64_t entry);
f712812e 73void r100_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
771fe6b9
JG
74int r100_irq_set(struct radeon_device *rdev);
75int r100_irq_process(struct radeon_device *rdev);
76void r100_fence_ring_emit(struct radeon_device *rdev,
77 struct radeon_fence *fence);
1654b817 78bool r100_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 79 struct radeon_ring *cp,
15d3332f 80 struct radeon_semaphore *semaphore,
7b1f2485 81 bool emit_wait);
771fe6b9
JG
82int r100_cs_parse(struct radeon_cs_parser *p);
83void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
84uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg);
57d20a43
CK
85struct radeon_fence *r100_copy_blit(struct radeon_device *rdev,
86 uint64_t src_offset,
87 uint64_t dst_offset,
88 unsigned num_gpu_pages,
89 struct reservation_object *resv);
e024e110
DA
90int r100_set_surface_reg(struct radeon_device *rdev, int reg,
91 uint32_t tiling_flags, uint32_t pitch,
92 uint32_t offset, uint32_t obj_size);
9479c54f 93void r100_clear_surface_reg(struct radeon_device *rdev, int reg);
c93bb85b 94void r100_bandwidth_update(struct radeon_device *rdev);
3ce0a23d 95void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 96int r100_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
429770b3
AD
97void r100_hpd_init(struct radeon_device *rdev);
98void r100_hpd_fini(struct radeon_device *rdev);
99bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
100void r100_hpd_set_polarity(struct radeon_device *rdev,
101 enum radeon_hpd_id hpd);
2b497502
DV
102int r100_debugfs_rbbm_init(struct radeon_device *rdev);
103int r100_debugfs_cp_init(struct radeon_device *rdev);
104void r100_cp_disable(struct radeon_device *rdev);
105int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
106void r100_cp_fini(struct radeon_device *rdev);
107int r100_pci_gart_init(struct radeon_device *rdev);
108void r100_pci_gart_fini(struct radeon_device *rdev);
109int r100_pci_gart_enable(struct radeon_device *rdev);
110void r100_pci_gart_disable(struct radeon_device *rdev);
111int r100_debugfs_mc_info_init(struct radeon_device *rdev);
112int r100_gui_wait_for_idle(struct radeon_device *rdev);
f712812e 113int r100_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
2b497502
DV
114void r100_irq_disable(struct radeon_device *rdev);
115void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save);
116void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save);
117void r100_vram_init_sizes(struct radeon_device *rdev);
2b497502
DV
118int r100_cp_reset(struct radeon_device *rdev);
119void r100_vga_render_disable(struct radeon_device *rdev);
4c712e6c 120void r100_restore_sanity(struct radeon_device *rdev);
2b497502
DV
121int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
122 struct radeon_cs_packet *pkt,
123 struct radeon_bo *robj);
124int r100_cs_parse_packet0(struct radeon_cs_parser *p,
125 struct radeon_cs_packet *pkt,
126 const unsigned *auth, unsigned n,
127 radeon_packet0_check_t check);
128int r100_cs_packet_parse(struct radeon_cs_parser *p,
129 struct radeon_cs_packet *pkt,
130 unsigned idx);
131void r100_enable_bm(struct radeon_device *rdev);
132void r100_set_common_regs(struct radeon_device *rdev);
90aca4d2 133void r100_bm_disable(struct radeon_device *rdev);
def9ba9c 134extern bool r100_gui_idle(struct radeon_device *rdev);
49e02b73
AD
135extern void r100_pm_misc(struct radeon_device *rdev);
136extern void r100_pm_prepare(struct radeon_device *rdev);
137extern void r100_pm_finish(struct radeon_device *rdev);
ce8f5370
AD
138extern void r100_pm_init_profile(struct radeon_device *rdev);
139extern void r100_pm_get_dynpm_state(struct radeon_device *rdev);
157fa14d
CK
140extern void r100_page_flip(struct radeon_device *rdev, int crtc,
141 u64 crtc_base);
142extern bool r100_page_flip_pending(struct radeon_device *rdev, int crtc);
3ae19b75 143extern void r100_wait_for_vblank(struct radeon_device *rdev, int crtc);
89e5181f 144extern int r100_mc_wait_for_idle(struct radeon_device *rdev);
bae6b562 145
ea31bf69
AD
146u32 r100_gfx_get_rptr(struct radeon_device *rdev,
147 struct radeon_ring *ring);
148u32 r100_gfx_get_wptr(struct radeon_device *rdev,
149 struct radeon_ring *ring);
150void r100_gfx_set_wptr(struct radeon_device *rdev,
151 struct radeon_ring *ring);
897eba82 152
44ca7478
PN
153/*
154 * r200,rv250,rs300,rv280
155 */
57d20a43
CK
156struct radeon_fence *r200_copy_dma(struct radeon_device *rdev,
157 uint64_t src_offset,
158 uint64_t dst_offset,
159 unsigned num_gpu_pages,
160 struct reservation_object *resv);
187f3da3 161void r200_set_safe_registers(struct radeon_device *rdev);
771fe6b9
JG
162
163/*
164 * r300,r350,rv350,rv380
165 */
207bf9e9
JG
166extern int r300_init(struct radeon_device *rdev);
167extern void r300_fini(struct radeon_device *rdev);
168extern int r300_suspend(struct radeon_device *rdev);
169extern int r300_resume(struct radeon_device *rdev);
a2d07b74 170extern int r300_asic_reset(struct radeon_device *rdev);
f712812e 171extern void r300_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
207bf9e9
JG
172extern void r300_fence_ring_emit(struct radeon_device *rdev,
173 struct radeon_fence *fence);
174extern int r300_cs_parse(struct radeon_cs_parser *p);
175extern void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev);
cb658906 176extern uint64_t rv370_pcie_gart_get_page_entry(uint64_t addr, uint32_t flags);
7f90fc96 177extern void rv370_pcie_gart_set_page(struct radeon_device *rdev, unsigned i,
cb658906 178 uint64_t entry);
207bf9e9 179extern void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes);
c836a412 180extern int rv370_get_pcie_lanes(struct radeon_device *rdev);
187f3da3
DV
181extern void r300_set_reg_safe(struct radeon_device *rdev);
182extern void r300_mc_program(struct radeon_device *rdev);
183extern void r300_mc_init(struct radeon_device *rdev);
184extern void r300_clock_startup(struct radeon_device *rdev);
185extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
186extern int rv370_pcie_gart_init(struct radeon_device *rdev);
187extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
188extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
189extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
89e5181f 190extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
44ca7478 191
771fe6b9
JG
192/*
193 * r420,r423,rv410
194 */
9f022ddf
JG
195extern int r420_init(struct radeon_device *rdev);
196extern void r420_fini(struct radeon_device *rdev);
197extern int r420_suspend(struct radeon_device *rdev);
198extern int r420_resume(struct radeon_device *rdev);
ce8f5370 199extern void r420_pm_init_profile(struct radeon_device *rdev);
187f3da3
DV
200extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
201extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
202extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
203extern void r420_pipes_init(struct radeon_device *rdev);
771fe6b9
JG
204
205/*
206 * rs400,rs480
207 */
ca6ffc64
JG
208extern int rs400_init(struct radeon_device *rdev);
209extern void rs400_fini(struct radeon_device *rdev);
210extern int rs400_suspend(struct radeon_device *rdev);
211extern int rs400_resume(struct radeon_device *rdev);
771fe6b9 212void rs400_gart_tlb_flush(struct radeon_device *rdev);
cb658906 213uint64_t rs400_gart_get_page_entry(uint64_t addr, uint32_t flags);
7f90fc96 214void rs400_gart_set_page(struct radeon_device *rdev, unsigned i,
cb658906 215 uint64_t entry);
771fe6b9
JG
216uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg);
217void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
187f3da3
DV
218int rs400_gart_init(struct radeon_device *rdev);
219int rs400_gart_enable(struct radeon_device *rdev);
220void rs400_gart_adjust_size(struct radeon_device *rdev);
221void rs400_gart_disable(struct radeon_device *rdev);
222void rs400_gart_fini(struct radeon_device *rdev);
89e5181f 223extern int rs400_mc_wait_for_idle(struct radeon_device *rdev);
187f3da3 224
771fe6b9
JG
225/*
226 * rs600.
227 */
90aca4d2 228extern int rs600_asic_reset(struct radeon_device *rdev);
c010f800
JG
229extern int rs600_init(struct radeon_device *rdev);
230extern void rs600_fini(struct radeon_device *rdev);
231extern int rs600_suspend(struct radeon_device *rdev);
232extern int rs600_resume(struct radeon_device *rdev);
771fe6b9 233int rs600_irq_set(struct radeon_device *rdev);
7ed220d7 234int rs600_irq_process(struct radeon_device *rdev);
187f3da3 235void rs600_irq_disable(struct radeon_device *rdev);
7ed220d7 236u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc);
771fe6b9 237void rs600_gart_tlb_flush(struct radeon_device *rdev);
cb658906 238uint64_t rs600_gart_get_page_entry(uint64_t addr, uint32_t flags);
7f90fc96 239void rs600_gart_set_page(struct radeon_device *rdev, unsigned i,
cb658906 240 uint64_t entry);
771fe6b9
JG
241uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg);
242void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 243void rs600_bandwidth_update(struct radeon_device *rdev);
429770b3
AD
244void rs600_hpd_init(struct radeon_device *rdev);
245void rs600_hpd_fini(struct radeon_device *rdev);
246bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
247void rs600_hpd_set_polarity(struct radeon_device *rdev,
248 enum radeon_hpd_id hpd);
49e02b73
AD
249extern void rs600_pm_misc(struct radeon_device *rdev);
250extern void rs600_pm_prepare(struct radeon_device *rdev);
251extern void rs600_pm_finish(struct radeon_device *rdev);
157fa14d
CK
252extern void rs600_page_flip(struct radeon_device *rdev, int crtc,
253 u64 crtc_base);
254extern bool rs600_page_flip_pending(struct radeon_device *rdev, int crtc);
187f3da3 255void rs600_set_safe_registers(struct radeon_device *rdev);
3ae19b75 256extern void avivo_wait_for_vblank(struct radeon_device *rdev, int crtc);
89e5181f 257extern int rs600_mc_wait_for_idle(struct radeon_device *rdev);
429770b3 258
771fe6b9
JG
259/*
260 * rs690,rs740
261 */
3bc68535
JG
262int rs690_init(struct radeon_device *rdev);
263void rs690_fini(struct radeon_device *rdev);
264int rs690_resume(struct radeon_device *rdev);
265int rs690_suspend(struct radeon_device *rdev);
771fe6b9
JG
266uint32_t rs690_mc_rreg(struct radeon_device *rdev, uint32_t reg);
267void rs690_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
c93bb85b 268void rs690_bandwidth_update(struct radeon_device *rdev);
187f3da3
DV
269void rs690_line_buffer_adjust(struct radeon_device *rdev,
270 struct drm_display_mode *mode1,
271 struct drm_display_mode *mode2);
89e5181f 272extern int rs690_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
273
274/*
275 * rv515
276 */
187f3da3 277struct rv515_mc_save {
187f3da3
DV
278 u32 vga_render_control;
279 u32 vga_hdp_control;
6253e4c7 280 bool crtc_enabled[2];
187f3da3 281};
81ee8fb6 282
068a117c 283int rv515_init(struct radeon_device *rdev);
d39c3b89 284void rv515_fini(struct radeon_device *rdev);
771fe6b9
JG
285uint32_t rv515_mc_rreg(struct radeon_device *rdev, uint32_t reg);
286void rv515_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
f712812e 287void rv515_ring_start(struct radeon_device *rdev, struct radeon_ring *ring);
c93bb85b 288void rv515_bandwidth_update(struct radeon_device *rdev);
d39c3b89
JG
289int rv515_resume(struct radeon_device *rdev);
290int rv515_suspend(struct radeon_device *rdev);
187f3da3
DV
291void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
292void rv515_vga_render_disable(struct radeon_device *rdev);
293void rv515_set_safe_registers(struct radeon_device *rdev);
294void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
295void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
296void rv515_clock_startup(struct radeon_device *rdev);
297void rv515_debugfs(struct radeon_device *rdev);
89e5181f 298int rv515_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
299
300/*
301 * r520,rv530,rv560,rv570,r580
302 */
d39c3b89 303int r520_init(struct radeon_device *rdev);
f0ed1f65 304int r520_resume(struct radeon_device *rdev);
89e5181f 305int r520_mc_wait_for_idle(struct radeon_device *rdev);
771fe6b9
JG
306
307/*
3ce0a23d 308 * r600,rv610,rv630,rv620,rv635,rv670,rs780,rs880
771fe6b9 309 */
3ce0a23d
JG
310int r600_init(struct radeon_device *rdev);
311void r600_fini(struct radeon_device *rdev);
312int r600_suspend(struct radeon_device *rdev);
313int r600_resume(struct radeon_device *rdev);
28d52043 314void r600_vga_set_state(struct radeon_device *rdev, bool state);
3ce0a23d
JG
315int r600_wb_init(struct radeon_device *rdev);
316void r600_wb_fini(struct radeon_device *rdev);
3ce0a23d 317void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
771fe6b9
JG
318uint32_t r600_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
319void r600_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
3ce0a23d 320int r600_cs_parse(struct radeon_cs_parser *p);
cf4ccd01 321int r600_dma_cs_parse(struct radeon_cs_parser *p);
3ce0a23d
JG
322void r600_fence_ring_emit(struct radeon_device *rdev,
323 struct radeon_fence *fence);
1654b817 324bool r600_semaphore_ring_emit(struct radeon_device *rdev,
e32eb50d 325 struct radeon_ring *cp,
15d3332f 326 struct radeon_semaphore *semaphore,
7b1f2485 327 bool emit_wait);
4d75658b
AD
328void r600_dma_fence_ring_emit(struct radeon_device *rdev,
329 struct radeon_fence *fence);
1654b817 330bool r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
4d75658b
AD
331 struct radeon_ring *ring,
332 struct radeon_semaphore *semaphore,
333 bool emit_wait);
334void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
335bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
123bc183 336bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 337int r600_asic_reset(struct radeon_device *rdev);
3ce0a23d
JG
338int r600_set_surface_reg(struct radeon_device *rdev, int reg,
339 uint32_t tiling_flags, uint32_t pitch,
340 uint32_t offset, uint32_t obj_size);
9479c54f 341void r600_clear_surface_reg(struct radeon_device *rdev, int reg);
f712812e 342int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
4d75658b 343int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
3ce0a23d 344void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
e32eb50d 345int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
4d75658b 346int r600_dma_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
57d20a43
CK
347struct radeon_fence *r600_copy_cpdma(struct radeon_device *rdev,
348 uint64_t src_offset, uint64_t dst_offset,
349 unsigned num_gpu_pages,
350 struct reservation_object *resv);
351struct radeon_fence *r600_copy_dma(struct radeon_device *rdev,
352 uint64_t src_offset, uint64_t dst_offset,
353 unsigned num_gpu_pages,
354 struct reservation_object *resv);
429770b3
AD
355void r600_hpd_init(struct radeon_device *rdev);
356void r600_hpd_fini(struct radeon_device *rdev);
357bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
358void r600_hpd_set_polarity(struct radeon_device *rdev,
359 enum radeon_hpd_id hpd);
124764f1 360extern void r600_mmio_hdp_flush(struct radeon_device *rdev);
def9ba9c 361extern bool r600_gui_idle(struct radeon_device *rdev);
49e02b73 362extern void r600_pm_misc(struct radeon_device *rdev);
ce8f5370
AD
363extern void r600_pm_init_profile(struct radeon_device *rdev);
364extern void rs780_pm_init_profile(struct radeon_device *rdev);
65337e60
SL
365extern uint32_t rs780_mc_rreg(struct radeon_device *rdev, uint32_t reg);
366extern void rs780_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
ce8f5370 367extern void r600_pm_get_dynpm_state(struct radeon_device *rdev);
3313e3d4
AD
368extern void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes);
369extern int r600_get_pcie_lanes(struct radeon_device *rdev);
3574dda4
DV
370bool r600_card_posted(struct radeon_device *rdev);
371void r600_cp_stop(struct radeon_device *rdev);
372int r600_cp_start(struct radeon_device *rdev);
e32eb50d 373void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size);
3574dda4
DV
374int r600_cp_resume(struct radeon_device *rdev);
375void r600_cp_fini(struct radeon_device *rdev);
376int r600_count_pipe_bits(uint32_t val);
377int r600_mc_wait_for_idle(struct radeon_device *rdev);
378int r600_pcie_gart_init(struct radeon_device *rdev);
379void r600_scratch_init(struct radeon_device *rdev);
3574dda4 380int r600_init_microcode(struct radeon_device *rdev);
ea31bf69
AD
381u32 r600_gfx_get_rptr(struct radeon_device *rdev,
382 struct radeon_ring *ring);
383u32 r600_gfx_get_wptr(struct radeon_device *rdev,
384 struct radeon_ring *ring);
385void r600_gfx_set_wptr(struct radeon_device *rdev,
386 struct radeon_ring *ring);
c6d2ac2c
AD
387int r600_get_allowed_info_register(struct radeon_device *rdev,
388 u32 reg, u32 *val);
3574dda4
DV
389/* r600 irq */
390int r600_irq_process(struct radeon_device *rdev);
391int r600_irq_init(struct radeon_device *rdev);
392void r600_irq_fini(struct radeon_device *rdev);
393void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
394int r600_irq_set(struct radeon_device *rdev);
395void r600_irq_suspend(struct radeon_device *rdev);
396void r600_disable_interrupts(struct radeon_device *rdev);
397void r600_rlc_stop(struct radeon_device *rdev);
398/* r600 audio */
3574dda4 399void r600_audio_fini(struct radeon_device *rdev);
8f33a156
RM
400void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock);
401void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder, void *buffer,
402 size_t size);
403void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock);
404void r600_hdmi_audio_workaround(struct drm_encoder *encoder);
3574dda4
DV
405int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
406void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
89e5181f 407int r600_mc_wait_for_idle(struct radeon_device *rdev);
454d2e2a 408u32 r600_get_xclk(struct radeon_device *rdev);
d0418894 409uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev);
6bd1c385 410int rv6xx_get_temp(struct radeon_device *rdev);
1b9ba70a 411int r600_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
98243917
AD
412int r600_dpm_pre_set_power_state(struct radeon_device *rdev);
413void r600_dpm_post_set_power_state(struct radeon_device *rdev);
a4643ba3 414int r600_dpm_late_enable(struct radeon_device *rdev);
2e1e6dad
CK
415/* r600 dma */
416uint32_t r600_dma_get_rptr(struct radeon_device *rdev,
417 struct radeon_ring *ring);
418uint32_t r600_dma_get_wptr(struct radeon_device *rdev,
419 struct radeon_ring *ring);
420void r600_dma_set_wptr(struct radeon_device *rdev,
421 struct radeon_ring *ring);
4a6369e9
AD
422/* rv6xx dpm */
423int rv6xx_dpm_init(struct radeon_device *rdev);
424int rv6xx_dpm_enable(struct radeon_device *rdev);
425void rv6xx_dpm_disable(struct radeon_device *rdev);
426int rv6xx_dpm_set_power_state(struct radeon_device *rdev);
427void rv6xx_setup_asic(struct radeon_device *rdev);
428void rv6xx_dpm_display_configuration_changed(struct radeon_device *rdev);
429void rv6xx_dpm_fini(struct radeon_device *rdev);
430u32 rv6xx_dpm_get_sclk(struct radeon_device *rdev, bool low);
431u32 rv6xx_dpm_get_mclk(struct radeon_device *rdev, bool low);
432void rv6xx_dpm_print_power_state(struct radeon_device *rdev,
433 struct radeon_ps *ps);
242916a5
AD
434void rv6xx_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
435 struct seq_file *m);
f4f85a8c
AD
436int rv6xx_dpm_force_performance_level(struct radeon_device *rdev,
437 enum radeon_dpm_forced_level level);
d0a04d3b
AD
438u32 rv6xx_dpm_get_current_sclk(struct radeon_device *rdev);
439u32 rv6xx_dpm_get_current_mclk(struct radeon_device *rdev);
9d67006e
AD
440/* rs780 dpm */
441int rs780_dpm_init(struct radeon_device *rdev);
442int rs780_dpm_enable(struct radeon_device *rdev);
443void rs780_dpm_disable(struct radeon_device *rdev);
444int rs780_dpm_set_power_state(struct radeon_device *rdev);
445void rs780_dpm_setup_asic(struct radeon_device *rdev);
446void rs780_dpm_display_configuration_changed(struct radeon_device *rdev);
447void rs780_dpm_fini(struct radeon_device *rdev);
448u32 rs780_dpm_get_sclk(struct radeon_device *rdev, bool low);
449u32 rs780_dpm_get_mclk(struct radeon_device *rdev, bool low);
450void rs780_dpm_print_power_state(struct radeon_device *rdev,
451 struct radeon_ps *ps);
444bddc4
AD
452void rs780_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
453 struct seq_file *m);
63580c3e
AB
454int rs780_dpm_force_performance_level(struct radeon_device *rdev,
455 enum radeon_dpm_forced_level level);
3c94566c
AD
456u32 rs780_dpm_get_current_sclk(struct radeon_device *rdev);
457u32 rs780_dpm_get_current_mclk(struct radeon_device *rdev);
3ce0a23d 458
3ce0a23d
JG
459/*
460 * rv770,rv730,rv710,rv740
461 */
462int rv770_init(struct radeon_device *rdev);
463void rv770_fini(struct radeon_device *rdev);
464int rv770_suspend(struct radeon_device *rdev);
465int rv770_resume(struct radeon_device *rdev);
3574dda4 466void rv770_pm_misc(struct radeon_device *rdev);
157fa14d
CK
467void rv770_page_flip(struct radeon_device *rdev, int crtc, u64 crtc_base);
468bool rv770_page_flip_pending(struct radeon_device *rdev, int crtc);
3574dda4
DV
469void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
470void r700_cp_stop(struct radeon_device *rdev);
471void r700_cp_fini(struct radeon_device *rdev);
57d20a43
CK
472struct radeon_fence *rv770_copy_dma(struct radeon_device *rdev,
473 uint64_t src_offset, uint64_t dst_offset,
474 unsigned num_gpu_pages,
475 struct reservation_object *resv);
454d2e2a 476u32 rv770_get_xclk(struct radeon_device *rdev);
ef0e6e65 477int rv770_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
6bd1c385 478int rv770_get_temp(struct radeon_device *rdev);
66229b20
AD
479/* rv7xx pm */
480int rv770_dpm_init(struct radeon_device *rdev);
481int rv770_dpm_enable(struct radeon_device *rdev);
a3f11245 482int rv770_dpm_late_enable(struct radeon_device *rdev);
66229b20
AD
483void rv770_dpm_disable(struct radeon_device *rdev);
484int rv770_dpm_set_power_state(struct radeon_device *rdev);
485void rv770_dpm_setup_asic(struct radeon_device *rdev);
486void rv770_dpm_display_configuration_changed(struct radeon_device *rdev);
487void rv770_dpm_fini(struct radeon_device *rdev);
488u32 rv770_dpm_get_sclk(struct radeon_device *rdev, bool low);
489u32 rv770_dpm_get_mclk(struct radeon_device *rdev, bool low);
490void rv770_dpm_print_power_state(struct radeon_device *rdev,
491 struct radeon_ps *ps);
bd210d11
AD
492void rv770_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
493 struct seq_file *m);
8b5e6b7f
AD
494int rv770_dpm_force_performance_level(struct radeon_device *rdev,
495 enum radeon_dpm_forced_level level);
b06195d9 496bool rv770_dpm_vblank_too_short(struct radeon_device *rdev);
296deb71
AD
497u32 rv770_dpm_get_current_sclk(struct radeon_device *rdev);
498u32 rv770_dpm_get_current_mclk(struct radeon_device *rdev);
3ce0a23d 499
bcc1c2a1
AD
500/*
501 * evergreen
502 */
3574dda4 503struct evergreen_mc_save {
3574dda4
DV
504 u32 vga_render_control;
505 u32 vga_hdp_control;
62444b74 506 bool crtc_enabled[RADEON_MAX_CRTCS];
3574dda4 507};
81ee8fb6 508
0fcdb61e 509void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev);
bcc1c2a1
AD
510int evergreen_init(struct radeon_device *rdev);
511void evergreen_fini(struct radeon_device *rdev);
512int evergreen_suspend(struct radeon_device *rdev);
513int evergreen_resume(struct radeon_device *rdev);
123bc183
AD
514bool evergreen_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
515bool evergreen_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
a2d07b74 516int evergreen_asic_reset(struct radeon_device *rdev);
bcc1c2a1 517void evergreen_bandwidth_update(struct radeon_device *rdev);
12920591 518void evergreen_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
bcc1c2a1
AD
519void evergreen_hpd_init(struct radeon_device *rdev);
520void evergreen_hpd_fini(struct radeon_device *rdev);
521bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd);
522void evergreen_hpd_set_polarity(struct radeon_device *rdev,
523 enum radeon_hpd_id hpd);
45f9a39b
AD
524u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc);
525int evergreen_irq_set(struct radeon_device *rdev);
526int evergreen_irq_process(struct radeon_device *rdev);
cb5fcbd5 527extern int evergreen_cs_parse(struct radeon_cs_parser *p);
d2ead3ea 528extern int evergreen_dma_cs_parse(struct radeon_cs_parser *p);
49e02b73
AD
529extern void evergreen_pm_misc(struct radeon_device *rdev);
530extern void evergreen_pm_prepare(struct radeon_device *rdev);
531extern void evergreen_pm_finish(struct radeon_device *rdev);
a4c9e2ee 532extern void sumo_pm_init_profile(struct radeon_device *rdev);
27810fb2 533extern void btc_pm_init_profile(struct radeon_device *rdev);
23d33ba3 534int sumo_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
a8b4925c 535int evergreen_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
157fa14d
CK
536extern void evergreen_page_flip(struct radeon_device *rdev, int crtc,
537 u64 crtc_base);
538extern bool evergreen_page_flip_pending(struct radeon_device *rdev, int crtc);
3ae19b75 539extern void dce4_wait_for_vblank(struct radeon_device *rdev, int crtc);
3574dda4 540void evergreen_disable_interrupt_state(struct radeon_device *rdev);
89e5181f 541int evergreen_mc_wait_for_idle(struct radeon_device *rdev);
233d1ad5
AD
542void evergreen_dma_fence_ring_emit(struct radeon_device *rdev,
543 struct radeon_fence *fence);
544void evergreen_dma_ring_ib_execute(struct radeon_device *rdev,
545 struct radeon_ib *ib);
57d20a43
CK
546struct radeon_fence *evergreen_copy_dma(struct radeon_device *rdev,
547 uint64_t src_offset, uint64_t dst_offset,
548 unsigned num_gpu_pages,
549 struct reservation_object *resv);
6bd1c385 550int evergreen_get_temp(struct radeon_device *rdev);
ff609975
AD
551int evergreen_get_allowed_info_register(struct radeon_device *rdev,
552 u32 reg, u32 *val);
6bd1c385 553int sumo_get_temp(struct radeon_device *rdev);
29a15221 554int tn_get_temp(struct radeon_device *rdev);
dc50ba7f
AD
555int cypress_dpm_init(struct radeon_device *rdev);
556void cypress_dpm_setup_asic(struct radeon_device *rdev);
557int cypress_dpm_enable(struct radeon_device *rdev);
558void cypress_dpm_disable(struct radeon_device *rdev);
559int cypress_dpm_set_power_state(struct radeon_device *rdev);
560void cypress_dpm_display_configuration_changed(struct radeon_device *rdev);
561void cypress_dpm_fini(struct radeon_device *rdev);
d0b54bdc 562bool cypress_dpm_vblank_too_short(struct radeon_device *rdev);
6596afd4
AD
563int btc_dpm_init(struct radeon_device *rdev);
564void btc_dpm_setup_asic(struct radeon_device *rdev);
565int btc_dpm_enable(struct radeon_device *rdev);
566void btc_dpm_disable(struct radeon_device *rdev);
e8a9539f 567int btc_dpm_pre_set_power_state(struct radeon_device *rdev);
6596afd4 568int btc_dpm_set_power_state(struct radeon_device *rdev);
e8a9539f 569void btc_dpm_post_set_power_state(struct radeon_device *rdev);
6596afd4 570void btc_dpm_fini(struct radeon_device *rdev);
e8a9539f
AD
571u32 btc_dpm_get_sclk(struct radeon_device *rdev, bool low);
572u32 btc_dpm_get_mclk(struct radeon_device *rdev, bool low);
a84301c6 573bool btc_dpm_vblank_too_short(struct radeon_device *rdev);
9f3f63f2
AD
574void btc_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
575 struct seq_file *m);
99550ee9
AD
576u32 btc_dpm_get_current_sclk(struct radeon_device *rdev);
577u32 btc_dpm_get_current_mclk(struct radeon_device *rdev);
80ea2c12
AD
578int sumo_dpm_init(struct radeon_device *rdev);
579int sumo_dpm_enable(struct radeon_device *rdev);
14ec9fab 580int sumo_dpm_late_enable(struct radeon_device *rdev);
80ea2c12 581void sumo_dpm_disable(struct radeon_device *rdev);
422a56bc 582int sumo_dpm_pre_set_power_state(struct radeon_device *rdev);
80ea2c12 583int sumo_dpm_set_power_state(struct radeon_device *rdev);
422a56bc 584void sumo_dpm_post_set_power_state(struct radeon_device *rdev);
80ea2c12
AD
585void sumo_dpm_setup_asic(struct radeon_device *rdev);
586void sumo_dpm_display_configuration_changed(struct radeon_device *rdev);
587void sumo_dpm_fini(struct radeon_device *rdev);
588u32 sumo_dpm_get_sclk(struct radeon_device *rdev, bool low);
589u32 sumo_dpm_get_mclk(struct radeon_device *rdev, bool low);
590void sumo_dpm_print_power_state(struct radeon_device *rdev,
591 struct radeon_ps *ps);
fb70160c
AD
592void sumo_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
593 struct seq_file *m);
5d5e5591
AD
594int sumo_dpm_force_performance_level(struct radeon_device *rdev,
595 enum radeon_dpm_forced_level level);
2f8e1eb7
AD
596u32 sumo_dpm_get_current_sclk(struct radeon_device *rdev);
597u32 sumo_dpm_get_current_mclk(struct radeon_device *rdev);
4546b2c1 598
e3487629
AD
599/*
600 * cayman
601 */
b40e7e16
AD
602void cayman_fence_ring_emit(struct radeon_device *rdev,
603 struct radeon_fence *fence);
e3487629
AD
604void cayman_pcie_gart_tlb_flush(struct radeon_device *rdev);
605int cayman_init(struct radeon_device *rdev);
606void cayman_fini(struct radeon_device *rdev);
607int cayman_suspend(struct radeon_device *rdev);
608int cayman_resume(struct radeon_device *rdev);
e3487629 609int cayman_asic_reset(struct radeon_device *rdev);
721604a1
JG
610void cayman_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
611int cayman_vm_init(struct radeon_device *rdev);
612void cayman_vm_fini(struct radeon_device *rdev);
faffaf62
CK
613void cayman_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
614 unsigned vm_id, uint64_t pd_addr);
089a786e 615uint32_t cayman_vm_page_flags(struct radeon_device *rdev, uint32_t flags);
721604a1 616int evergreen_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
cd459e52 617int evergreen_dma_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
f60cbd11
AD
618void cayman_dma_ring_ib_execute(struct radeon_device *rdev,
619 struct radeon_ib *ib);
123bc183 620bool cayman_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
f60cbd11 621bool cayman_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
03f62abd
CK
622
623void cayman_dma_vm_copy_pages(struct radeon_device *rdev,
624 struct radeon_ib *ib,
625 uint64_t pe, uint64_t src,
626 unsigned count);
627void cayman_dma_vm_write_pages(struct radeon_device *rdev,
628 struct radeon_ib *ib,
629 uint64_t pe,
630 uint64_t addr, unsigned count,
631 uint32_t incr, uint32_t flags);
632void cayman_dma_vm_set_pages(struct radeon_device *rdev,
633 struct radeon_ib *ib,
634 uint64_t pe,
635 uint64_t addr, unsigned count,
636 uint32_t incr, uint32_t flags);
637void cayman_dma_vm_pad_ib(struct radeon_ib *ib);
24c16439 638
faffaf62
CK
639void cayman_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
640 unsigned vm_id, uint64_t pd_addr);
45f9a39b 641
ea31bf69
AD
642u32 cayman_gfx_get_rptr(struct radeon_device *rdev,
643 struct radeon_ring *ring);
644u32 cayman_gfx_get_wptr(struct radeon_device *rdev,
645 struct radeon_ring *ring);
646void cayman_gfx_set_wptr(struct radeon_device *rdev,
647 struct radeon_ring *ring);
648uint32_t cayman_dma_get_rptr(struct radeon_device *rdev,
649 struct radeon_ring *ring);
650uint32_t cayman_dma_get_wptr(struct radeon_device *rdev,
651 struct radeon_ring *ring);
652void cayman_dma_set_wptr(struct radeon_device *rdev,
653 struct radeon_ring *ring);
e66582f9
AD
654int cayman_get_allowed_info_register(struct radeon_device *rdev,
655 u32 reg, u32 *val);
ea31bf69 656
69e0b57a
AD
657int ni_dpm_init(struct radeon_device *rdev);
658void ni_dpm_setup_asic(struct radeon_device *rdev);
659int ni_dpm_enable(struct radeon_device *rdev);
660void ni_dpm_disable(struct radeon_device *rdev);
fee3d744 661int ni_dpm_pre_set_power_state(struct radeon_device *rdev);
69e0b57a 662int ni_dpm_set_power_state(struct radeon_device *rdev);
fee3d744 663void ni_dpm_post_set_power_state(struct radeon_device *rdev);
69e0b57a
AD
664void ni_dpm_fini(struct radeon_device *rdev);
665u32 ni_dpm_get_sclk(struct radeon_device *rdev, bool low);
666u32 ni_dpm_get_mclk(struct radeon_device *rdev, bool low);
667void ni_dpm_print_power_state(struct radeon_device *rdev,
668 struct radeon_ps *ps);
bdf0c4f0
AD
669void ni_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
670 struct seq_file *m);
170a47f0
AD
671int ni_dpm_force_performance_level(struct radeon_device *rdev,
672 enum radeon_dpm_forced_level level);
76ad73e5 673bool ni_dpm_vblank_too_short(struct radeon_device *rdev);
1d633e3a
AD
674u32 ni_dpm_get_current_sclk(struct radeon_device *rdev);
675u32 ni_dpm_get_current_mclk(struct radeon_device *rdev);
d70229f7
AD
676int trinity_dpm_init(struct radeon_device *rdev);
677int trinity_dpm_enable(struct radeon_device *rdev);
bda44c1a 678int trinity_dpm_late_enable(struct radeon_device *rdev);
d70229f7 679void trinity_dpm_disable(struct radeon_device *rdev);
a284c48a 680int trinity_dpm_pre_set_power_state(struct radeon_device *rdev);
d70229f7 681int trinity_dpm_set_power_state(struct radeon_device *rdev);
a284c48a 682void trinity_dpm_post_set_power_state(struct radeon_device *rdev);
d70229f7
AD
683void trinity_dpm_setup_asic(struct radeon_device *rdev);
684void trinity_dpm_display_configuration_changed(struct radeon_device *rdev);
685void trinity_dpm_fini(struct radeon_device *rdev);
686u32 trinity_dpm_get_sclk(struct radeon_device *rdev, bool low);
687u32 trinity_dpm_get_mclk(struct radeon_device *rdev, bool low);
688void trinity_dpm_print_power_state(struct radeon_device *rdev,
689 struct radeon_ps *ps);
490ab931
AD
690void trinity_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
691 struct seq_file *m);
9b5de596
AD
692int trinity_dpm_force_performance_level(struct radeon_device *rdev,
693 enum radeon_dpm_forced_level level);
11877060 694void trinity_dpm_enable_bapm(struct radeon_device *rdev, bool enable);
7ce9cdae
AD
695u32 trinity_dpm_get_current_sclk(struct radeon_device *rdev);
696u32 trinity_dpm_get_current_mclk(struct radeon_device *rdev);
d70229f7 697
43b3cd99
AD
698/* DCE6 - SI */
699void dce6_bandwidth_update(struct radeon_device *rdev);
b530602f 700void dce6_audio_fini(struct radeon_device *rdev);
43b3cd99 701
02779c08
AD
702/*
703 * si
704 */
705void si_fence_ring_emit(struct radeon_device *rdev,
706 struct radeon_fence *fence);
707void si_pcie_gart_tlb_flush(struct radeon_device *rdev);
708int si_init(struct radeon_device *rdev);
709void si_fini(struct radeon_device *rdev);
710int si_suspend(struct radeon_device *rdev);
711int si_resume(struct radeon_device *rdev);
123bc183
AD
712bool si_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
713bool si_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
02779c08
AD
714int si_asic_reset(struct radeon_device *rdev);
715void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
716int si_irq_set(struct radeon_device *rdev);
717int si_irq_process(struct radeon_device *rdev);
718int si_vm_init(struct radeon_device *rdev);
719void si_vm_fini(struct radeon_device *rdev);
faffaf62
CK
720void si_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
721 unsigned vm_id, uint64_t pd_addr);
02779c08 722int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
57d20a43
CK
723struct radeon_fence *si_copy_dma(struct radeon_device *rdev,
724 uint64_t src_offset, uint64_t dst_offset,
725 unsigned num_gpu_pages,
726 struct reservation_object *resv);
03f62abd
CK
727
728void si_dma_vm_copy_pages(struct radeon_device *rdev,
729 struct radeon_ib *ib,
730 uint64_t pe, uint64_t src,
731 unsigned count);
732void si_dma_vm_write_pages(struct radeon_device *rdev,
733 struct radeon_ib *ib,
734 uint64_t pe,
735 uint64_t addr, unsigned count,
736 uint32_t incr, uint32_t flags);
737void si_dma_vm_set_pages(struct radeon_device *rdev,
738 struct radeon_ib *ib,
739 uint64_t pe,
740 uint64_t addr, unsigned count,
741 uint32_t incr, uint32_t flags);
742
faffaf62
CK
743void si_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
744 unsigned vm_id, uint64_t pd_addr);
454d2e2a 745u32 si_get_xclk(struct radeon_device *rdev);
d0418894 746uint64_t si_get_gpu_clock_counter(struct radeon_device *rdev);
2539eb02 747int si_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
6bd1c385 748int si_get_temp(struct radeon_device *rdev);
4af692f6
AD
749int si_get_allowed_info_register(struct radeon_device *rdev,
750 u32 reg, u32 *val);
a9e61410
AD
751int si_dpm_init(struct radeon_device *rdev);
752void si_dpm_setup_asic(struct radeon_device *rdev);
753int si_dpm_enable(struct radeon_device *rdev);
963c115d 754int si_dpm_late_enable(struct radeon_device *rdev);
a9e61410
AD
755void si_dpm_disable(struct radeon_device *rdev);
756int si_dpm_pre_set_power_state(struct radeon_device *rdev);
757int si_dpm_set_power_state(struct radeon_device *rdev);
758void si_dpm_post_set_power_state(struct radeon_device *rdev);
759void si_dpm_fini(struct radeon_device *rdev);
760void si_dpm_display_configuration_changed(struct radeon_device *rdev);
7982128c
AD
761void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
762 struct seq_file *m);
a160a6a3
AD
763int si_dpm_force_performance_level(struct radeon_device *rdev,
764 enum radeon_dpm_forced_level level);
5e8150a6
AD
765int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
766 u32 *speed);
767int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
768 u32 speed);
769u32 si_fan_ctrl_get_mode(struct radeon_device *rdev);
770void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode);
ca1110bc
AD
771u32 si_dpm_get_current_sclk(struct radeon_device *rdev);
772u32 si_dpm_get_current_mclk(struct radeon_device *rdev);
02779c08 773
0672e27b
AD
774/* DCE8 - CIK */
775void dce8_bandwidth_update(struct radeon_device *rdev);
776
44fa346f
AD
777/*
778 * cik
779 */
780uint64_t cik_get_gpu_clock_counter(struct radeon_device *rdev);
2c67912c 781u32 cik_get_xclk(struct radeon_device *rdev);
6e2c3c0a
AD
782uint32_t cik_pciep_rreg(struct radeon_device *rdev, uint32_t reg);
783void cik_pciep_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
87167bb1 784int cik_set_uvd_clocks(struct radeon_device *rdev, u32 vclk, u32 dclk);
5ad6bf91 785int cik_set_vce_clocks(struct radeon_device *rdev, u32 evclk, u32 ecclk);
0672e27b
AD
786void cik_sdma_fence_ring_emit(struct radeon_device *rdev,
787 struct radeon_fence *fence);
1654b817 788bool cik_sdma_semaphore_ring_emit(struct radeon_device *rdev,
0672e27b
AD
789 struct radeon_ring *ring,
790 struct radeon_semaphore *semaphore,
791 bool emit_wait);
792void cik_sdma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
57d20a43
CK
793struct radeon_fence *cik_copy_dma(struct radeon_device *rdev,
794 uint64_t src_offset, uint64_t dst_offset,
795 unsigned num_gpu_pages,
796 struct reservation_object *resv);
797struct radeon_fence *cik_copy_cpdma(struct radeon_device *rdev,
798 uint64_t src_offset, uint64_t dst_offset,
799 unsigned num_gpu_pages,
800 struct reservation_object *resv);
0672e27b
AD
801int cik_sdma_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
802int cik_sdma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
803bool cik_sdma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
804void cik_fence_gfx_ring_emit(struct radeon_device *rdev,
805 struct radeon_fence *fence);
806void cik_fence_compute_ring_emit(struct radeon_device *rdev,
807 struct radeon_fence *fence);
1654b817 808bool cik_semaphore_ring_emit(struct radeon_device *rdev,
0672e27b
AD
809 struct radeon_ring *cp,
810 struct radeon_semaphore *semaphore,
811 bool emit_wait);
812void cik_pcie_gart_tlb_flush(struct radeon_device *rdev);
813int cik_init(struct radeon_device *rdev);
814void cik_fini(struct radeon_device *rdev);
815int cik_suspend(struct radeon_device *rdev);
816int cik_resume(struct radeon_device *rdev);
817bool cik_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *cp);
818int cik_asic_reset(struct radeon_device *rdev);
819void cik_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
820int cik_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
821int cik_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
822int cik_irq_set(struct radeon_device *rdev);
823int cik_irq_process(struct radeon_device *rdev);
824int cik_vm_init(struct radeon_device *rdev);
825void cik_vm_fini(struct radeon_device *rdev);
faffaf62
CK
826void cik_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
827 unsigned vm_id, uint64_t pd_addr);
03f62abd
CK
828
829void cik_sdma_vm_copy_pages(struct radeon_device *rdev,
830 struct radeon_ib *ib,
831 uint64_t pe, uint64_t src,
832 unsigned count);
833void cik_sdma_vm_write_pages(struct radeon_device *rdev,
834 struct radeon_ib *ib,
835 uint64_t pe,
836 uint64_t addr, unsigned count,
837 uint32_t incr, uint32_t flags);
838void cik_sdma_vm_set_pages(struct radeon_device *rdev,
839 struct radeon_ib *ib,
840 uint64_t pe,
841 uint64_t addr, unsigned count,
842 uint32_t incr, uint32_t flags);
843void cik_sdma_vm_pad_ib(struct radeon_ib *ib);
844
faffaf62
CK
845void cik_dma_vm_flush(struct radeon_device *rdev, struct radeon_ring *ring,
846 unsigned vm_id, uint64_t pd_addr);
0672e27b 847int cik_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib);
ea31bf69
AD
848u32 cik_gfx_get_rptr(struct radeon_device *rdev,
849 struct radeon_ring *ring);
850u32 cik_gfx_get_wptr(struct radeon_device *rdev,
851 struct radeon_ring *ring);
852void cik_gfx_set_wptr(struct radeon_device *rdev,
853 struct radeon_ring *ring);
854u32 cik_compute_get_rptr(struct radeon_device *rdev,
855 struct radeon_ring *ring);
856u32 cik_compute_get_wptr(struct radeon_device *rdev,
857 struct radeon_ring *ring);
858void cik_compute_set_wptr(struct radeon_device *rdev,
859 struct radeon_ring *ring);
860u32 cik_sdma_get_rptr(struct radeon_device *rdev,
861 struct radeon_ring *ring);
862u32 cik_sdma_get_wptr(struct radeon_device *rdev,
863 struct radeon_ring *ring);
864void cik_sdma_set_wptr(struct radeon_device *rdev,
865 struct radeon_ring *ring);
286d9cc6
AD
866int ci_get_temp(struct radeon_device *rdev);
867int kv_get_temp(struct radeon_device *rdev);
353eec2a
AD
868int cik_get_allowed_info_register(struct radeon_device *rdev,
869 u32 reg, u32 *val);
44fa346f 870
cc8dbbb4
AD
871int ci_dpm_init(struct radeon_device *rdev);
872int ci_dpm_enable(struct radeon_device *rdev);
90208427 873int ci_dpm_late_enable(struct radeon_device *rdev);
cc8dbbb4
AD
874void ci_dpm_disable(struct radeon_device *rdev);
875int ci_dpm_pre_set_power_state(struct radeon_device *rdev);
876int ci_dpm_set_power_state(struct radeon_device *rdev);
877void ci_dpm_post_set_power_state(struct radeon_device *rdev);
878void ci_dpm_setup_asic(struct radeon_device *rdev);
879void ci_dpm_display_configuration_changed(struct radeon_device *rdev);
880void ci_dpm_fini(struct radeon_device *rdev);
881u32 ci_dpm_get_sclk(struct radeon_device *rdev, bool low);
882u32 ci_dpm_get_mclk(struct radeon_device *rdev, bool low);
883void ci_dpm_print_power_state(struct radeon_device *rdev,
884 struct radeon_ps *ps);
94b4adc5
AD
885void ci_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
886 struct seq_file *m);
89536fd6
AD
887int ci_dpm_force_performance_level(struct radeon_device *rdev,
888 enum radeon_dpm_forced_level level);
5496131e 889bool ci_dpm_vblank_too_short(struct radeon_device *rdev);
942bdf7f 890void ci_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
dbbd3c81
AD
891u32 ci_dpm_get_current_sclk(struct radeon_device *rdev);
892u32 ci_dpm_get_current_mclk(struct radeon_device *rdev);
cc8dbbb4 893
36689e57
OC
894int ci_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
895 u32 *speed);
896int ci_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
897 u32 speed);
898u32 ci_fan_ctrl_get_mode(struct radeon_device *rdev);
899void ci_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode);
900
41a524ab
AD
901int kv_dpm_init(struct radeon_device *rdev);
902int kv_dpm_enable(struct radeon_device *rdev);
d8852c34 903int kv_dpm_late_enable(struct radeon_device *rdev);
41a524ab
AD
904void kv_dpm_disable(struct radeon_device *rdev);
905int kv_dpm_pre_set_power_state(struct radeon_device *rdev);
906int kv_dpm_set_power_state(struct radeon_device *rdev);
907void kv_dpm_post_set_power_state(struct radeon_device *rdev);
908void kv_dpm_setup_asic(struct radeon_device *rdev);
909void kv_dpm_display_configuration_changed(struct radeon_device *rdev);
910void kv_dpm_fini(struct radeon_device *rdev);
911u32 kv_dpm_get_sclk(struct radeon_device *rdev, bool low);
912u32 kv_dpm_get_mclk(struct radeon_device *rdev, bool low);
913void kv_dpm_print_power_state(struct radeon_device *rdev,
914 struct radeon_ps *ps);
ae3e40e8
AD
915void kv_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
916 struct seq_file *m);
2b4c8022
AD
917int kv_dpm_force_performance_level(struct radeon_device *rdev,
918 enum radeon_dpm_forced_level level);
77df508a 919void kv_dpm_powergate_uvd(struct radeon_device *rdev, bool gate);
b7a5ae97 920void kv_dpm_enable_bapm(struct radeon_device *rdev, bool enable);
9b23bad0
AD
921u32 kv_dpm_get_current_sclk(struct radeon_device *rdev);
922u32 kv_dpm_get_current_mclk(struct radeon_device *rdev);
41a524ab 923
e409b128
CK
924/* uvd v1.0 */
925uint32_t uvd_v1_0_get_rptr(struct radeon_device *rdev,
926 struct radeon_ring *ring);
927uint32_t uvd_v1_0_get_wptr(struct radeon_device *rdev,
928 struct radeon_ring *ring);
929void uvd_v1_0_set_wptr(struct radeon_device *rdev,
930 struct radeon_ring *ring);
856754c3 931int uvd_v1_0_resume(struct radeon_device *rdev);
e409b128
CK
932
933int uvd_v1_0_init(struct radeon_device *rdev);
934void uvd_v1_0_fini(struct radeon_device *rdev);
935int uvd_v1_0_start(struct radeon_device *rdev);
936void uvd_v1_0_stop(struct radeon_device *rdev);
937
938int uvd_v1_0_ring_test(struct radeon_device *rdev, struct radeon_ring *ring);
856754c3
CK
939void uvd_v1_0_fence_emit(struct radeon_device *rdev,
940 struct radeon_fence *fence);
e409b128 941int uvd_v1_0_ib_test(struct radeon_device *rdev, struct radeon_ring *ring);
1654b817 942bool uvd_v1_0_semaphore_emit(struct radeon_device *rdev,
e409b128
CK
943 struct radeon_ring *ring,
944 struct radeon_semaphore *semaphore,
945 bool emit_wait);
946void uvd_v1_0_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib);
947
948/* uvd v2.2 */
949int uvd_v2_2_resume(struct radeon_device *rdev);
950void uvd_v2_2_fence_emit(struct radeon_device *rdev,
951 struct radeon_fence *fence);
952
953/* uvd v3.1 */
1654b817 954bool uvd_v3_1_semaphore_emit(struct radeon_device *rdev,
e409b128
CK
955 struct radeon_ring *ring,
956 struct radeon_semaphore *semaphore,
957 bool emit_wait);
958
959/* uvd v4.2 */
960int uvd_v4_2_resume(struct radeon_device *rdev);
961
d93f7937
CK
962/* vce v1.0 */
963uint32_t vce_v1_0_get_rptr(struct radeon_device *rdev,
964 struct radeon_ring *ring);
965uint32_t vce_v1_0_get_wptr(struct radeon_device *rdev,
966 struct radeon_ring *ring);
967void vce_v1_0_set_wptr(struct radeon_device *rdev,
968 struct radeon_ring *ring);
969int vce_v1_0_init(struct radeon_device *rdev);
970int vce_v1_0_start(struct radeon_device *rdev);
971
972/* vce v2.0 */
973int vce_v2_0_resume(struct radeon_device *rdev);
974
771fe6b9 975#endif
This page took 0.372732 seconds and 5 git commands to generate.