drm/radeon: Complete page flip even if waiting on the BO fence fails
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_display.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2007-8 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice shall be included in
13 * all copies or substantial portions of the Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21 * OTHER DEALINGS IN THE SOFTWARE.
22 *
23 * Authors: Dave Airlie
24 * Alex Deucher
25 */
760285e7
DH
26#include <drm/drmP.h>
27#include <drm/radeon_drm.h>
771fe6b9
JG
28#include "radeon.h"
29
30#include "atom.h"
31#include <asm/div64.h>
32
10ebc0bc 33#include <linux/pm_runtime.h>
760285e7
DH
34#include <drm/drm_crtc_helper.h>
35#include <drm/drm_edid.h>
771fe6b9 36
32167016
CK
37#include <linux/gcd.h>
38
771fe6b9
JG
39static void avivo_crtc_load_lut(struct drm_crtc *crtc)
40{
41 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
42 struct drm_device *dev = crtc->dev;
43 struct radeon_device *rdev = dev->dev_private;
44 int i;
45
d9fdaafb 46 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
771fe6b9
JG
47 WREG32(AVIVO_DC_LUTA_CONTROL + radeon_crtc->crtc_offset, 0);
48
49 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
50 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
51 WREG32(AVIVO_DC_LUTA_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
52
53 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
54 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
55 WREG32(AVIVO_DC_LUTA_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
56
57 WREG32(AVIVO_DC_LUT_RW_SELECT, radeon_crtc->crtc_id);
58 WREG32(AVIVO_DC_LUT_RW_MODE, 0);
59 WREG32(AVIVO_DC_LUT_WRITE_EN_MASK, 0x0000003f);
60
61 WREG8(AVIVO_DC_LUT_RW_INDEX, 0);
62 for (i = 0; i < 256; i++) {
63 WREG32(AVIVO_DC_LUT_30_COLOR,
64 (radeon_crtc->lut_r[i] << 20) |
65 (radeon_crtc->lut_g[i] << 10) |
66 (radeon_crtc->lut_b[i] << 0));
67 }
68
4366f3b5
MK
69 /* Only change bit 0 of LUT_SEL, other bits are set elsewhere */
70 WREG32_P(AVIVO_D1GRPH_LUT_SEL + radeon_crtc->crtc_offset, radeon_crtc->crtc_id, ~1);
771fe6b9
JG
71}
72
fee298fd 73static void dce4_crtc_load_lut(struct drm_crtc *crtc)
bcc1c2a1
AD
74{
75 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
76 struct drm_device *dev = crtc->dev;
77 struct radeon_device *rdev = dev->dev_private;
78 int i;
79
d9fdaafb 80 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
bcc1c2a1
AD
81 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
82
83 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
84 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
85 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
86
87 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
88 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
89 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
90
677d0768
AD
91 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
92 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
bcc1c2a1 93
677d0768 94 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
bcc1c2a1 95 for (i = 0; i < 256; i++) {
677d0768 96 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
bcc1c2a1
AD
97 (radeon_crtc->lut_r[i] << 20) |
98 (radeon_crtc->lut_g[i] << 10) |
99 (radeon_crtc->lut_b[i] << 0));
100 }
101}
102
fee298fd
AD
103static void dce5_crtc_load_lut(struct drm_crtc *crtc)
104{
105 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
106 struct drm_device *dev = crtc->dev;
107 struct radeon_device *rdev = dev->dev_private;
108 int i;
109
110 DRM_DEBUG_KMS("%d\n", radeon_crtc->crtc_id);
111
112 WREG32(NI_INPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
113 (NI_INPUT_CSC_GRPH_MODE(NI_INPUT_CSC_BYPASS) |
114 NI_INPUT_CSC_OVL_MODE(NI_INPUT_CSC_BYPASS)));
115 WREG32(NI_PRESCALE_GRPH_CONTROL + radeon_crtc->crtc_offset,
116 NI_GRPH_PRESCALE_BYPASS);
117 WREG32(NI_PRESCALE_OVL_CONTROL + radeon_crtc->crtc_offset,
118 NI_OVL_PRESCALE_BYPASS);
119 WREG32(NI_INPUT_GAMMA_CONTROL + radeon_crtc->crtc_offset,
120 (NI_GRPH_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT) |
121 NI_OVL_INPUT_GAMMA_MODE(NI_INPUT_GAMMA_USE_LUT)));
122
123 WREG32(EVERGREEN_DC_LUT_CONTROL + radeon_crtc->crtc_offset, 0);
124
125 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_BLUE + radeon_crtc->crtc_offset, 0);
126 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_GREEN + radeon_crtc->crtc_offset, 0);
127 WREG32(EVERGREEN_DC_LUT_BLACK_OFFSET_RED + radeon_crtc->crtc_offset, 0);
128
129 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_BLUE + radeon_crtc->crtc_offset, 0xffff);
130 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_GREEN + radeon_crtc->crtc_offset, 0xffff);
131 WREG32(EVERGREEN_DC_LUT_WHITE_OFFSET_RED + radeon_crtc->crtc_offset, 0xffff);
132
133 WREG32(EVERGREEN_DC_LUT_RW_MODE + radeon_crtc->crtc_offset, 0);
134 WREG32(EVERGREEN_DC_LUT_WRITE_EN_MASK + radeon_crtc->crtc_offset, 0x00000007);
135
136 WREG32(EVERGREEN_DC_LUT_RW_INDEX + radeon_crtc->crtc_offset, 0);
137 for (i = 0; i < 256; i++) {
138 WREG32(EVERGREEN_DC_LUT_30_COLOR + radeon_crtc->crtc_offset,
139 (radeon_crtc->lut_r[i] << 20) |
140 (radeon_crtc->lut_g[i] << 10) |
141 (radeon_crtc->lut_b[i] << 0));
142 }
143
144 WREG32(NI_DEGAMMA_CONTROL + radeon_crtc->crtc_offset,
145 (NI_GRPH_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
146 NI_OVL_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
147 NI_ICON_DEGAMMA_MODE(NI_DEGAMMA_BYPASS) |
148 NI_CURSOR_DEGAMMA_MODE(NI_DEGAMMA_BYPASS)));
149 WREG32(NI_GAMUT_REMAP_CONTROL + radeon_crtc->crtc_offset,
150 (NI_GRPH_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS) |
151 NI_OVL_GAMUT_REMAP_MODE(NI_GAMUT_REMAP_BYPASS)));
152 WREG32(NI_REGAMMA_CONTROL + radeon_crtc->crtc_offset,
153 (NI_GRPH_REGAMMA_MODE(NI_REGAMMA_BYPASS) |
154 NI_OVL_REGAMMA_MODE(NI_REGAMMA_BYPASS)));
155 WREG32(NI_OUTPUT_CSC_CONTROL + radeon_crtc->crtc_offset,
156 (NI_OUTPUT_CSC_GRPH_MODE(NI_OUTPUT_CSC_BYPASS) |
157 NI_OUTPUT_CSC_OVL_MODE(NI_OUTPUT_CSC_BYPASS)));
158 /* XXX match this to the depth of the crtc fmt block, move to modeset? */
159 WREG32(0x6940 + radeon_crtc->crtc_offset, 0);
9e05fa1d
AD
160 if (ASIC_IS_DCE8(rdev)) {
161 /* XXX this only needs to be programmed once per crtc at startup,
162 * not sure where the best place for it is
163 */
164 WREG32(CIK_ALPHA_CONTROL + radeon_crtc->crtc_offset,
165 CIK_CURSOR_ALPHA_BLND_ENA);
166 }
fee298fd
AD
167}
168
771fe6b9
JG
169static void legacy_crtc_load_lut(struct drm_crtc *crtc)
170{
171 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172 struct drm_device *dev = crtc->dev;
173 struct radeon_device *rdev = dev->dev_private;
174 int i;
175 uint32_t dac2_cntl;
176
177 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
178 if (radeon_crtc->crtc_id == 0)
179 dac2_cntl &= (uint32_t)~RADEON_DAC2_PALETTE_ACC_CTL;
180 else
181 dac2_cntl |= RADEON_DAC2_PALETTE_ACC_CTL;
182 WREG32(RADEON_DAC_CNTL2, dac2_cntl);
183
184 WREG8(RADEON_PALETTE_INDEX, 0);
185 for (i = 0; i < 256; i++) {
186 WREG32(RADEON_PALETTE_30_DATA,
187 (radeon_crtc->lut_r[i] << 20) |
188 (radeon_crtc->lut_g[i] << 10) |
189 (radeon_crtc->lut_b[i] << 0));
190 }
191}
192
193void radeon_crtc_load_lut(struct drm_crtc *crtc)
194{
195 struct drm_device *dev = crtc->dev;
196 struct radeon_device *rdev = dev->dev_private;
197
198 if (!crtc->enabled)
199 return;
200
fee298fd
AD
201 if (ASIC_IS_DCE5(rdev))
202 dce5_crtc_load_lut(crtc);
203 else if (ASIC_IS_DCE4(rdev))
204 dce4_crtc_load_lut(crtc);
bcc1c2a1 205 else if (ASIC_IS_AVIVO(rdev))
771fe6b9
JG
206 avivo_crtc_load_lut(crtc);
207 else
208 legacy_crtc_load_lut(crtc);
209}
210
b8c00ac5 211/** Sets the color ramps on behalf of fbcon */
771fe6b9
JG
212void radeon_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
213 u16 blue, int regno)
214{
215 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
216
771fe6b9
JG
217 radeon_crtc->lut_r[regno] = red >> 6;
218 radeon_crtc->lut_g[regno] = green >> 6;
219 radeon_crtc->lut_b[regno] = blue >> 6;
220}
221
b8c00ac5
DA
222/** Gets the color ramps on behalf of fbcon */
223void radeon_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
224 u16 *blue, int regno)
225{
226 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
227
228 *red = radeon_crtc->lut_r[regno] << 6;
229 *green = radeon_crtc->lut_g[regno] << 6;
230 *blue = radeon_crtc->lut_b[regno] << 6;
231}
232
771fe6b9 233static void radeon_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
7203425a 234 u16 *blue, uint32_t start, uint32_t size)
771fe6b9
JG
235{
236 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
7203425a 237 int end = (start + size > 256) ? 256 : start + size, i;
771fe6b9 238
b8c00ac5 239 /* userspace palettes are always correct as is */
7203425a 240 for (i = start; i < end; i++) {
b8c00ac5
DA
241 radeon_crtc->lut_r[i] = red[i] >> 6;
242 radeon_crtc->lut_g[i] = green[i] >> 6;
243 radeon_crtc->lut_b[i] = blue[i] >> 6;
771fe6b9 244 }
771fe6b9
JG
245 radeon_crtc_load_lut(crtc);
246}
247
248static void radeon_crtc_destroy(struct drm_crtc *crtc)
249{
250 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
251
771fe6b9 252 drm_crtc_cleanup(crtc);
fa7f517c 253 destroy_workqueue(radeon_crtc->flip_queue);
771fe6b9
JG
254 kfree(radeon_crtc);
255}
256
fa7f517c
CK
257/**
258 * radeon_unpin_work_func - unpin old buffer object
259 *
260 * @__work - kernel work item
261 *
262 * Unpin the old frame buffer object outside of the interrupt handler
6f34be50
AD
263 */
264static void radeon_unpin_work_func(struct work_struct *__work)
265{
fa7f517c
CK
266 struct radeon_flip_work *work =
267 container_of(__work, struct radeon_flip_work, unpin_work);
6f34be50
AD
268 int r;
269
270 /* unpin of the old buffer */
271 r = radeon_bo_reserve(work->old_rbo, false);
272 if (likely(r == 0)) {
273 r = radeon_bo_unpin(work->old_rbo);
274 if (unlikely(r != 0)) {
275 DRM_ERROR("failed to unpin buffer after flip\n");
276 }
277 radeon_bo_unreserve(work->old_rbo);
278 } else
279 DRM_ERROR("failed to reserve buffer after flip\n");
498c555f
DA
280
281 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
6f34be50
AD
282 kfree(work);
283}
284
1a0e7918 285void radeon_crtc_handle_vblank(struct radeon_device *rdev, int crtc_id)
6f34be50
AD
286{
287 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
6f34be50
AD
288 unsigned long flags;
289 u32 update_pending;
290 int vpos, hpos;
291
f5d636d2
CK
292 /* can happen during initialization */
293 if (radeon_crtc == NULL)
294 return;
6f34be50
AD
295
296 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
a2b6d3b3
MD
297 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
298 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
299 "RADEON_FLIP_SUBMITTED(%d)\n",
300 radeon_crtc->flip_status,
301 RADEON_FLIP_SUBMITTED);
6f34be50
AD
302 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
303 return;
304 }
fa7f517c
CK
305
306 update_pending = radeon_page_flip_pending(rdev, crtc_id);
6f34be50
AD
307
308 /* Has the pageflip already completed in crtc, or is it certain
309 * to complete in this vblank?
310 */
311 if (update_pending &&
abca9e45 312 (DRM_SCANOUTPOS_VALID & radeon_get_crtc_scanoutpos(rdev->ddev, crtc_id, 0,
d47abc58 313 &vpos, &hpos, NULL, NULL)) &&
81ffbbed
FK
314 ((vpos >= (99 * rdev->mode_info.crtcs[crtc_id]->base.hwmode.crtc_vdisplay)/100) ||
315 (vpos < 0 && !ASIC_IS_AVIVO(rdev)))) {
316 /* crtc didn't flip in this target vblank interval,
317 * but flip is pending in crtc. Based on the current
318 * scanout position we know that the current frame is
319 * (nearly) complete and the flip will (likely)
320 * complete before the start of the next frame.
321 */
322 update_pending = 0;
323 }
fa7f517c
CK
324 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
325 if (!update_pending)
1a0e7918 326 radeon_crtc_handle_flip(rdev, crtc_id);
1a0e7918
CK
327}
328
329/**
330 * radeon_crtc_handle_flip - page flip completed
331 *
332 * @rdev: radeon device pointer
333 * @crtc_id: crtc number this event is for
334 *
335 * Called when we are sure that a page flip for this crtc is completed.
336 */
337void radeon_crtc_handle_flip(struct radeon_device *rdev, int crtc_id)
338{
339 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
fa7f517c 340 struct radeon_flip_work *work;
1a0e7918
CK
341 unsigned long flags;
342
343 /* this can happen at init */
344 if (radeon_crtc == NULL)
345 return;
346
347 spin_lock_irqsave(&rdev->ddev->event_lock, flags);
fa7f517c 348 work = radeon_crtc->flip_work;
a2b6d3b3
MD
349 if (radeon_crtc->flip_status != RADEON_FLIP_SUBMITTED) {
350 DRM_DEBUG_DRIVER("radeon_crtc->flip_status = %d != "
351 "RADEON_FLIP_SUBMITTED(%d)\n",
352 radeon_crtc->flip_status,
353 RADEON_FLIP_SUBMITTED);
1a0e7918
CK
354 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
355 return;
6f34be50
AD
356 }
357
fa7f517c 358 /* Pageflip completed. Clean up. */
a2b6d3b3 359 radeon_crtc->flip_status = RADEON_FLIP_NONE;
fa7f517c 360 radeon_crtc->flip_work = NULL;
6f34be50
AD
361
362 /* wakeup userspace */
26ae4667
RC
363 if (work->event)
364 drm_send_vblank_event(rdev->ddev, crtc_id, work->event);
365
6f34be50
AD
366 spin_unlock_irqrestore(&rdev->ddev->event_lock, flags);
367
ca721b79 368 drm_vblank_put(rdev->ddev, radeon_crtc->crtc_id);
6f34be50 369 radeon_fence_unref(&work->fence);
46889d95 370 radeon_irq_kms_pflip_irq_put(rdev, work->crtc_id);
fa7f517c 371 queue_work(radeon_crtc->flip_queue, &work->unpin_work);
6f34be50
AD
372}
373
fa7f517c
CK
374/**
375 * radeon_flip_work_func - page flip framebuffer
376 *
377 * @work - kernel work item
378 *
379 * Wait for the buffer object to become idle and do the actual page flip
380 */
381static void radeon_flip_work_func(struct work_struct *__work)
6f34be50 382{
fa7f517c
CK
383 struct radeon_flip_work *work =
384 container_of(__work, struct radeon_flip_work, flip_work);
385 struct radeon_device *rdev = work->rdev;
386 struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[work->crtc_id];
6f34be50 387
fa7f517c 388 struct drm_crtc *crtc = &radeon_crtc->base;
fa7f517c
CK
389 unsigned long flags;
390 int r;
9af20792 391
fa7f517c 392 down_read(&rdev->exclusive_lock);
306f98d9 393 if (work->fence) {
fa7f517c
CK
394 r = radeon_fence_wait(work->fence, false);
395 if (r == -EDEADLK) {
396 up_read(&rdev->exclusive_lock);
397 r = radeon_gpu_reset(rdev);
398 down_read(&rdev->exclusive_lock);
399 }
306f98d9
MD
400 if (r)
401 DRM_ERROR("failed to wait on page flip fence (%d)!\n", r);
6f34be50 402
306f98d9
MD
403 /* We continue with the page flip even if we failed to wait on
404 * the fence, otherwise the DRM core and userspace will be
405 * confused about which BO the CRTC is scanning out
406 */
407
408 radeon_fence_unref(&work->fence);
6f34be50 409 }
6f34be50 410
c60381bd
MD
411 /* do the flip (mmio) */
412 radeon_page_flip(rdev, radeon_crtc->crtc_id, work->base);
413
414 /* We borrow the event spin lock for protecting flip_status */
415 spin_lock_irqsave(&crtc->dev->event_lock, flags);
416
417 /* set the proper interrupt */
418 radeon_irq_kms_pflip_irq_get(rdev, radeon_crtc->crtc_id);
419
420 radeon_crtc->flip_status = RADEON_FLIP_SUBMITTED;
421 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
422 up_read(&rdev->exclusive_lock);
c60381bd
MD
423}
424
425static int radeon_crtc_page_flip(struct drm_crtc *crtc,
426 struct drm_framebuffer *fb,
427 struct drm_pending_vblank_event *event,
428 uint32_t page_flip_flags)
429{
430 struct drm_device *dev = crtc->dev;
431 struct radeon_device *rdev = dev->dev_private;
432 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
433 struct radeon_framebuffer *old_radeon_fb;
434 struct radeon_framebuffer *new_radeon_fb;
435 struct drm_gem_object *obj;
436 struct radeon_flip_work *work;
437 struct radeon_bo *new_rbo;
438 uint32_t tiling_flags, pitch_pixels;
439 uint64_t base;
440 unsigned long flags;
441 int r;
442
443 work = kzalloc(sizeof *work, GFP_KERNEL);
444 if (work == NULL)
445 return -ENOMEM;
446
447 INIT_WORK(&work->flip_work, radeon_flip_work_func);
448 INIT_WORK(&work->unpin_work, radeon_unpin_work_func);
449
450 work->rdev = rdev;
451 work->crtc_id = radeon_crtc->crtc_id;
452 work->event = event;
453
454 /* schedule unpin of the old buffer */
455 old_radeon_fb = to_radeon_framebuffer(crtc->primary->fb);
456 obj = old_radeon_fb->obj;
457
458 /* take a reference to the old object */
459 drm_gem_object_reference(obj);
460 work->old_rbo = gem_to_radeon_bo(obj);
461
462 new_radeon_fb = to_radeon_framebuffer(fb);
463 obj = new_radeon_fb->obj;
464 new_rbo = gem_to_radeon_bo(obj);
465
466 spin_lock(&new_rbo->tbo.bdev->fence_lock);
467 if (new_rbo->tbo.sync_obj)
468 work->fence = radeon_fence_ref(new_rbo->tbo.sync_obj);
469 spin_unlock(&new_rbo->tbo.bdev->fence_lock);
470
6f34be50 471 /* pin the new buffer */
c60381bd
MD
472 DRM_DEBUG_DRIVER("flip-ioctl() cur_rbo = %p, new_rbo = %p\n",
473 work->old_rbo, new_rbo);
6f34be50 474
c60381bd 475 r = radeon_bo_reserve(new_rbo, false);
6f34be50
AD
476 if (unlikely(r != 0)) {
477 DRM_ERROR("failed to reserve new rbo buffer before flip\n");
fa7f517c 478 goto cleanup;
6f34be50 479 }
0349af70 480 /* Only 27 bit offset for legacy CRTC */
c60381bd 481 r = radeon_bo_pin_restricted(new_rbo, RADEON_GEM_DOMAIN_VRAM,
0349af70 482 ASIC_IS_AVIVO(rdev) ? 0 : 1 << 27, &base);
6f34be50 483 if (unlikely(r != 0)) {
c60381bd 484 radeon_bo_unreserve(new_rbo);
6f34be50
AD
485 r = -EINVAL;
486 DRM_ERROR("failed to pin new rbo buffer before flip\n");
fa7f517c 487 goto cleanup;
6f34be50 488 }
c60381bd
MD
489 radeon_bo_get_tiling_flags(new_rbo, &tiling_flags, NULL);
490 radeon_bo_unreserve(new_rbo);
6f34be50
AD
491
492 if (!ASIC_IS_AVIVO(rdev)) {
493 /* crtc offset is from display base addr not FB location */
494 base -= radeon_crtc->legacy_display_base_addr;
01f2c773 495 pitch_pixels = fb->pitches[0] / (fb->bits_per_pixel / 8);
6f34be50
AD
496
497 if (tiling_flags & RADEON_TILING_MACRO) {
498 if (ASIC_IS_R300(rdev)) {
499 base &= ~0x7ff;
500 } else {
501 int byteshift = fb->bits_per_pixel >> 4;
502 int tile_addr = (((crtc->y >> 3) * pitch_pixels + crtc->x) >> (8 - byteshift)) << 11;
503 base += tile_addr + ((crtc->x << byteshift) % 256) + ((crtc->y % 8) << 8);
504 }
505 } else {
506 int offset = crtc->y * pitch_pixels + crtc->x;
507 switch (fb->bits_per_pixel) {
508 case 8:
509 default:
510 offset *= 1;
511 break;
512 case 15:
513 case 16:
514 offset *= 2;
515 break;
516 case 24:
517 offset *= 3;
518 break;
519 case 32:
520 offset *= 4;
521 break;
522 }
523 base += offset;
524 }
525 base &= ~7;
526 }
c60381bd 527 work->base = base;
6f34be50 528
ca721b79
MD
529 r = drm_vblank_get(crtc->dev, radeon_crtc->crtc_id);
530 if (r) {
531 DRM_ERROR("failed to get vblank before flip\n");
532 goto pflip_cleanup;
533 }
534
fa7f517c
CK
535 /* We borrow the event spin lock for protecting flip_work */
536 spin_lock_irqsave(&crtc->dev->event_lock, flags);
b15eb4ea 537
c60381bd
MD
538 if (radeon_crtc->flip_status != RADEON_FLIP_NONE) {
539 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
540 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
541 r = -EBUSY;
542 goto pflip_cleanup;
543 }
544 radeon_crtc->flip_status = RADEON_FLIP_PENDING;
545 radeon_crtc->flip_work = work;
6f34be50 546
c60381bd
MD
547 /* update crtc fb */
548 crtc->primary->fb = fb;
fa7f517c
CK
549
550 spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
fa7f517c 551
c60381bd
MD
552 queue_work(radeon_crtc->flip_queue, &work->flip_work);
553 return 0;
1aab5514 554
ca721b79 555pflip_cleanup:
c60381bd 556 if (unlikely(radeon_bo_reserve(new_rbo, false) != 0)) {
ca721b79
MD
557 DRM_ERROR("failed to reserve new rbo in error path\n");
558 goto cleanup;
559 }
c60381bd 560 if (unlikely(radeon_bo_unpin(new_rbo) != 0)) {
ca721b79
MD
561 DRM_ERROR("failed to unpin new rbo in error path\n");
562 }
c60381bd 563 radeon_bo_unreserve(new_rbo);
ca721b79 564
fa7f517c
CK
565cleanup:
566 drm_gem_object_unreference_unlocked(&work->old_rbo->gem_base);
fcc485d6 567 radeon_fence_unref(&work->fence);
6f34be50 568 kfree(work);
fa7f517c 569
c60381bd 570 return r;
6f34be50
AD
571}
572
10ebc0bc
DA
573static int
574radeon_crtc_set_config(struct drm_mode_set *set)
575{
576 struct drm_device *dev;
577 struct radeon_device *rdev;
578 struct drm_crtc *crtc;
579 bool active = false;
580 int ret;
581
582 if (!set || !set->crtc)
583 return -EINVAL;
584
585 dev = set->crtc->dev;
586
587 ret = pm_runtime_get_sync(dev->dev);
588 if (ret < 0)
589 return ret;
590
591 ret = drm_crtc_helper_set_config(set);
592
593 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head)
594 if (crtc->enabled)
595 active = true;
596
597 pm_runtime_mark_last_busy(dev->dev);
598
599 rdev = dev->dev_private;
600 /* if we have active crtcs and we don't have a power ref,
601 take the current one */
602 if (active && !rdev->have_disp_power_ref) {
603 rdev->have_disp_power_ref = true;
604 return ret;
605 }
606 /* if we have no active crtcs, then drop the power ref
607 we got before */
608 if (!active && rdev->have_disp_power_ref) {
609 pm_runtime_put_autosuspend(dev->dev);
610 rdev->have_disp_power_ref = false;
611 }
612
613 /* drop the power reference we got coming in here */
614 pm_runtime_put_autosuspend(dev->dev);
615 return ret;
616}
771fe6b9
JG
617static const struct drm_crtc_funcs radeon_crtc_funcs = {
618 .cursor_set = radeon_crtc_cursor_set,
619 .cursor_move = radeon_crtc_cursor_move,
620 .gamma_set = radeon_crtc_gamma_set,
10ebc0bc 621 .set_config = radeon_crtc_set_config,
771fe6b9 622 .destroy = radeon_crtc_destroy,
6f34be50 623 .page_flip = radeon_crtc_page_flip,
771fe6b9
JG
624};
625
626static void radeon_crtc_init(struct drm_device *dev, int index)
627{
628 struct radeon_device *rdev = dev->dev_private;
629 struct radeon_crtc *radeon_crtc;
630 int i;
631
632 radeon_crtc = kzalloc(sizeof(struct radeon_crtc) + (RADEONFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
633 if (radeon_crtc == NULL)
634 return;
635
636 drm_crtc_init(dev, &radeon_crtc->base, &radeon_crtc_funcs);
637
638 drm_mode_crtc_set_gamma_size(&radeon_crtc->base, 256);
639 radeon_crtc->crtc_id = index;
fa7f517c 640 radeon_crtc->flip_queue = create_singlethread_workqueue("radeon-crtc");
c93bb85b 641 rdev->mode_info.crtcs[index] = radeon_crtc;
771fe6b9 642
9e05fa1d
AD
643 if (rdev->family >= CHIP_BONAIRE) {
644 radeon_crtc->max_cursor_width = CIK_CURSOR_WIDTH;
645 radeon_crtc->max_cursor_height = CIK_CURSOR_HEIGHT;
646 } else {
647 radeon_crtc->max_cursor_width = CURSOR_WIDTH;
648 radeon_crtc->max_cursor_height = CURSOR_HEIGHT;
649 }
bea61c59
AD
650 dev->mode_config.cursor_width = radeon_crtc->max_cursor_width;
651 dev->mode_config.cursor_height = radeon_crtc->max_cursor_height;
9e05fa1d 652
785b93ef 653#if 0
771fe6b9
JG
654 radeon_crtc->mode_set.crtc = &radeon_crtc->base;
655 radeon_crtc->mode_set.connectors = (struct drm_connector **)(radeon_crtc + 1);
656 radeon_crtc->mode_set.num_connectors = 0;
785b93ef 657#endif
771fe6b9
JG
658
659 for (i = 0; i < 256; i++) {
660 radeon_crtc->lut_r[i] = i << 2;
661 radeon_crtc->lut_g[i] = i << 2;
662 radeon_crtc->lut_b[i] = i << 2;
663 }
664
665 if (rdev->is_atom_bios && (ASIC_IS_AVIVO(rdev) || radeon_r4xx_atom))
666 radeon_atombios_init_crtc(dev, radeon_crtc);
667 else
668 radeon_legacy_init_crtc(dev, radeon_crtc);
669}
670
e68adef8 671static const char *encoder_names[38] = {
771fe6b9
JG
672 "NONE",
673 "INTERNAL_LVDS",
674 "INTERNAL_TMDS1",
675 "INTERNAL_TMDS2",
676 "INTERNAL_DAC1",
677 "INTERNAL_DAC2",
678 "INTERNAL_SDVOA",
679 "INTERNAL_SDVOB",
680 "SI170B",
681 "CH7303",
682 "CH7301",
683 "INTERNAL_DVO1",
684 "EXTERNAL_SDVOA",
685 "EXTERNAL_SDVOB",
686 "TITFP513",
687 "INTERNAL_LVTM1",
688 "VT1623",
689 "HDMI_SI1930",
690 "HDMI_INTERNAL",
691 "INTERNAL_KLDSCP_TMDS1",
692 "INTERNAL_KLDSCP_DVO1",
693 "INTERNAL_KLDSCP_DAC1",
694 "INTERNAL_KLDSCP_DAC2",
695 "SI178",
696 "MVPU_FPGA",
697 "INTERNAL_DDI",
698 "VT1625",
699 "HDMI_SI1932",
700 "DP_AN9801",
701 "DP_DP501",
702 "INTERNAL_UNIPHY",
703 "INTERNAL_KLDSCP_LVTMA",
704 "INTERNAL_UNIPHY1",
705 "INTERNAL_UNIPHY2",
bf982ebf
AD
706 "NUTMEG",
707 "TRAVIS",
e68adef8
AD
708 "INTERNAL_VCE",
709 "INTERNAL_UNIPHY3",
771fe6b9
JG
710};
711
cbd4623d 712static const char *hpd_names[6] = {
eed45b30
AD
713 "HPD1",
714 "HPD2",
715 "HPD3",
716 "HPD4",
717 "HPD5",
718 "HPD6",
719};
720
771fe6b9
JG
721static void radeon_print_display_setup(struct drm_device *dev)
722{
723 struct drm_connector *connector;
724 struct radeon_connector *radeon_connector;
725 struct drm_encoder *encoder;
726 struct radeon_encoder *radeon_encoder;
727 uint32_t devices;
728 int i = 0;
729
730 DRM_INFO("Radeon Display Connectors\n");
731 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
732 radeon_connector = to_radeon_connector(connector);
733 DRM_INFO("Connector %d:\n", i);
72082093 734 DRM_INFO(" %s\n", connector->name);
eed45b30
AD
735 if (radeon_connector->hpd.hpd != RADEON_HPD_NONE)
736 DRM_INFO(" %s\n", hpd_names[radeon_connector->hpd.hpd]);
4b9d2a21 737 if (radeon_connector->ddc_bus) {
771fe6b9
JG
738 DRM_INFO(" DDC: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
739 radeon_connector->ddc_bus->rec.mask_clk_reg,
740 radeon_connector->ddc_bus->rec.mask_data_reg,
741 radeon_connector->ddc_bus->rec.a_clk_reg,
742 radeon_connector->ddc_bus->rec.a_data_reg,
9b9fe724
AD
743 radeon_connector->ddc_bus->rec.en_clk_reg,
744 radeon_connector->ddc_bus->rec.en_data_reg,
745 radeon_connector->ddc_bus->rec.y_clk_reg,
746 radeon_connector->ddc_bus->rec.y_data_reg);
fb939dfc 747 if (radeon_connector->router.ddc_valid)
26b5bc98 748 DRM_INFO(" DDC Router 0x%x/0x%x\n",
fb939dfc
AD
749 radeon_connector->router.ddc_mux_control_pin,
750 radeon_connector->router.ddc_mux_state);
751 if (radeon_connector->router.cd_valid)
752 DRM_INFO(" Clock/Data Router 0x%x/0x%x\n",
753 radeon_connector->router.cd_mux_control_pin,
754 radeon_connector->router.cd_mux_state);
4b9d2a21
DA
755 } else {
756 if (connector->connector_type == DRM_MODE_CONNECTOR_VGA ||
757 connector->connector_type == DRM_MODE_CONNECTOR_DVII ||
758 connector->connector_type == DRM_MODE_CONNECTOR_DVID ||
759 connector->connector_type == DRM_MODE_CONNECTOR_DVIA ||
760 connector->connector_type == DRM_MODE_CONNECTOR_HDMIA ||
761 connector->connector_type == DRM_MODE_CONNECTOR_HDMIB)
762 DRM_INFO(" DDC: no ddc bus - possible BIOS bug - please report to xorg-driver-ati@lists.x.org\n");
763 }
771fe6b9
JG
764 DRM_INFO(" Encoders:\n");
765 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
766 radeon_encoder = to_radeon_encoder(encoder);
767 devices = radeon_encoder->devices & radeon_connector->devices;
768 if (devices) {
769 if (devices & ATOM_DEVICE_CRT1_SUPPORT)
770 DRM_INFO(" CRT1: %s\n", encoder_names[radeon_encoder->encoder_id]);
771 if (devices & ATOM_DEVICE_CRT2_SUPPORT)
772 DRM_INFO(" CRT2: %s\n", encoder_names[radeon_encoder->encoder_id]);
773 if (devices & ATOM_DEVICE_LCD1_SUPPORT)
774 DRM_INFO(" LCD1: %s\n", encoder_names[radeon_encoder->encoder_id]);
775 if (devices & ATOM_DEVICE_DFP1_SUPPORT)
776 DRM_INFO(" DFP1: %s\n", encoder_names[radeon_encoder->encoder_id]);
777 if (devices & ATOM_DEVICE_DFP2_SUPPORT)
778 DRM_INFO(" DFP2: %s\n", encoder_names[radeon_encoder->encoder_id]);
779 if (devices & ATOM_DEVICE_DFP3_SUPPORT)
780 DRM_INFO(" DFP3: %s\n", encoder_names[radeon_encoder->encoder_id]);
781 if (devices & ATOM_DEVICE_DFP4_SUPPORT)
782 DRM_INFO(" DFP4: %s\n", encoder_names[radeon_encoder->encoder_id]);
783 if (devices & ATOM_DEVICE_DFP5_SUPPORT)
784 DRM_INFO(" DFP5: %s\n", encoder_names[radeon_encoder->encoder_id]);
73758a5d
AD
785 if (devices & ATOM_DEVICE_DFP6_SUPPORT)
786 DRM_INFO(" DFP6: %s\n", encoder_names[radeon_encoder->encoder_id]);
771fe6b9
JG
787 if (devices & ATOM_DEVICE_TV1_SUPPORT)
788 DRM_INFO(" TV1: %s\n", encoder_names[radeon_encoder->encoder_id]);
789 if (devices & ATOM_DEVICE_CV_SUPPORT)
790 DRM_INFO(" CV: %s\n", encoder_names[radeon_encoder->encoder_id]);
791 }
792 }
793 i++;
794 }
795}
796
4ce001ab 797static bool radeon_setup_enc_conn(struct drm_device *dev)
771fe6b9
JG
798{
799 struct radeon_device *rdev = dev->dev_private;
771fe6b9
JG
800 bool ret = false;
801
802 if (rdev->bios) {
803 if (rdev->is_atom_bios) {
a084e6ee
AD
804 ret = radeon_get_atom_connector_info_from_supported_devices_table(dev);
805 if (ret == false)
771fe6b9 806 ret = radeon_get_atom_connector_info_from_object_table(dev);
b9597a1c 807 } else {
771fe6b9 808 ret = radeon_get_legacy_connector_info_from_bios(dev);
b9597a1c
AD
809 if (ret == false)
810 ret = radeon_get_legacy_connector_info_from_table(dev);
811 }
771fe6b9
JG
812 } else {
813 if (!ASIC_IS_AVIVO(rdev))
814 ret = radeon_get_legacy_connector_info_from_table(dev);
815 }
816 if (ret) {
1f3b6a45 817 radeon_setup_encoder_clones(dev);
771fe6b9 818 radeon_print_display_setup(dev);
771fe6b9
JG
819 }
820
821 return ret;
822}
823
824int radeon_ddc_get_modes(struct radeon_connector *radeon_connector)
825{
3c537889
AD
826 struct drm_device *dev = radeon_connector->base.dev;
827 struct radeon_device *rdev = dev->dev_private;
771fe6b9
JG
828 int ret = 0;
829
0ac66eff
AD
830 /* don't leak the edid if we already fetched it in detect() */
831 if (radeon_connector->edid)
832 goto got_edid;
833
26b5bc98 834 /* on hw with routers, select right port */
fb939dfc
AD
835 if (radeon_connector->router.ddc_valid)
836 radeon_router_select_ddc_port(radeon_connector);
26b5bc98 837
0a9069d3
NOS
838 if (radeon_connector_encoder_get_dp_bridge_encoder_id(&radeon_connector->base) !=
839 ENCODER_OBJECT_ID_NONE) {
379dfc25 840 if (radeon_connector->ddc_bus->has_aux)
0a9069d3 841 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
379dfc25 842 &radeon_connector->ddc_bus->aux.ddc);
0a9069d3
NOS
843 } else if ((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
844 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)) {
746c1aa4 845 struct radeon_connector_atom_dig *dig = radeon_connector->con_priv;
b06947b5 846
7a15cbd4 847 if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
379dfc25
AD
848 dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
849 radeon_connector->ddc_bus->has_aux)
b06947b5 850 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
379dfc25 851 &radeon_connector->ddc_bus->aux.ddc);
b06947b5
AD
852 else if (radeon_connector->ddc_bus && !radeon_connector->edid)
853 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
854 &radeon_connector->ddc_bus->adapter);
855 } else {
856 if (radeon_connector->ddc_bus && !radeon_connector->edid)
857 radeon_connector->edid = drm_get_edid(&radeon_connector->base,
858 &radeon_connector->ddc_bus->adapter);
0294cf4f 859 }
c324acd5
AD
860
861 if (!radeon_connector->edid) {
862 if (rdev->is_atom_bios) {
863 /* some laptops provide a hardcoded edid in rom for LCDs */
864 if (((radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_LVDS) ||
865 (radeon_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)))
866 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
867 } else
868 /* some servers provide a hardcoded edid in rom for KVMs */
869 radeon_connector->edid = radeon_bios_get_hardcoded_edid(rdev);
870 }
0294cf4f 871 if (radeon_connector->edid) {
0ac66eff 872got_edid:
0294cf4f
AD
873 drm_mode_connector_update_edid_property(&radeon_connector->base, radeon_connector->edid);
874 ret = drm_add_edid_modes(&radeon_connector->base, radeon_connector->edid);
16086279 875 drm_edid_to_eld(&radeon_connector->base, radeon_connector->edid);
771fe6b9
JG
876 return ret;
877 }
878 drm_mode_connector_update_edid_property(&radeon_connector->base, NULL);
42dea5dd 879 return 0;
771fe6b9
JG
880}
881
f523f74e 882/* avivo */
f523f74e 883
32167016
CK
884/**
885 * avivo_reduce_ratio - fractional number reduction
886 *
887 * @nom: nominator
888 * @den: denominator
889 * @nom_min: minimum value for nominator
890 * @den_min: minimum value for denominator
891 *
892 * Find the greatest common divisor and apply it on both nominator and
893 * denominator, but make nominator and denominator are at least as large
894 * as their minimum values.
895 */
896static void avivo_reduce_ratio(unsigned *nom, unsigned *den,
897 unsigned nom_min, unsigned den_min)
f523f74e 898{
32167016
CK
899 unsigned tmp;
900
901 /* reduce the numbers to a simpler ratio */
902 tmp = gcd(*nom, *den);
903 *nom /= tmp;
904 *den /= tmp;
905
906 /* make sure nominator is large enough */
907 if (*nom < nom_min) {
3b333c55 908 tmp = DIV_ROUND_UP(nom_min, *nom);
32167016
CK
909 *nom *= tmp;
910 *den *= tmp;
f523f74e
AD
911 }
912
32167016
CK
913 /* make sure the denominator is large enough */
914 if (*den < den_min) {
3b333c55 915 tmp = DIV_ROUND_UP(den_min, *den);
32167016
CK
916 *nom *= tmp;
917 *den *= tmp;
f523f74e 918 }
f523f74e
AD
919}
920
c2fb3094
CK
921/**
922 * avivo_get_fb_ref_div - feedback and ref divider calculation
923 *
924 * @nom: nominator
925 * @den: denominator
926 * @post_div: post divider
927 * @fb_div_max: feedback divider maximum
928 * @ref_div_max: reference divider maximum
929 * @fb_div: resulting feedback divider
930 * @ref_div: resulting reference divider
931 *
932 * Calculate feedback and reference divider for a given post divider. Makes
933 * sure we stay within the limits.
934 */
935static void avivo_get_fb_ref_div(unsigned nom, unsigned den, unsigned post_div,
936 unsigned fb_div_max, unsigned ref_div_max,
937 unsigned *fb_div, unsigned *ref_div)
938{
939 /* limit reference * post divider to a maximum */
4b21ce1b 940 ref_div_max = max(min(100 / post_div, ref_div_max), 1u);
c2fb3094
CK
941
942 /* get matching reference and feedback divider */
943 *ref_div = min(max(DIV_ROUND_CLOSEST(den, post_div), 1u), ref_div_max);
944 *fb_div = DIV_ROUND_CLOSEST(nom * *ref_div * post_div, den);
945
946 /* limit fb divider to its maximum */
947 if (*fb_div > fb_div_max) {
948 *ref_div = DIV_ROUND_CLOSEST(*ref_div * fb_div_max, *fb_div);
949 *fb_div = fb_div_max;
950 }
951}
952
32167016
CK
953/**
954 * radeon_compute_pll_avivo - compute PLL paramaters
955 *
956 * @pll: information about the PLL
957 * @dot_clock_p: resulting pixel clock
958 * fb_div_p: resulting feedback divider
959 * frac_fb_div_p: fractional part of the feedback divider
960 * ref_div_p: resulting reference divider
961 * post_div_p: resulting reference divider
962 *
963 * Try to calculate the PLL parameters to generate the given frequency:
964 * dot_clock = (ref_freq * feedback_div) / (ref_div * post_div)
965 */
f523f74e
AD
966void radeon_compute_pll_avivo(struct radeon_pll *pll,
967 u32 freq,
968 u32 *dot_clock_p,
969 u32 *fb_div_p,
970 u32 *frac_fb_div_p,
971 u32 *ref_div_p,
972 u32 *post_div_p)
973{
c2fb3094
CK
974 unsigned target_clock = pll->flags & RADEON_PLL_USE_FRAC_FB_DIV ?
975 freq : freq / 10;
976
32167016
CK
977 unsigned fb_div_min, fb_div_max, fb_div;
978 unsigned post_div_min, post_div_max, post_div;
979 unsigned ref_div_min, ref_div_max, ref_div;
980 unsigned post_div_best, diff_best;
f8a2645e 981 unsigned nom, den;
f523f74e 982
32167016
CK
983 /* determine allowed feedback divider range */
984 fb_div_min = pll->min_feedback_div;
985 fb_div_max = pll->max_feedback_div;
f523f74e
AD
986
987 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
32167016
CK
988 fb_div_min *= 10;
989 fb_div_max *= 10;
990 }
991
992 /* determine allowed ref divider range */
993 if (pll->flags & RADEON_PLL_USE_REF_DIV)
994 ref_div_min = pll->reference_div;
995 else
996 ref_div_min = pll->min_ref_div;
24315814
CK
997
998 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV &&
999 pll->flags & RADEON_PLL_USE_REF_DIV)
1000 ref_div_max = pll->reference_div;
1001 else
1002 ref_div_max = pll->max_ref_div;
32167016
CK
1003
1004 /* determine allowed post divider range */
1005 if (pll->flags & RADEON_PLL_USE_POST_DIV) {
1006 post_div_min = pll->post_div;
1007 post_div_max = pll->post_div;
1008 } else {
32167016
CK
1009 unsigned vco_min, vco_max;
1010
1011 if (pll->flags & RADEON_PLL_IS_LCD) {
1012 vco_min = pll->lcd_pll_out_min;
1013 vco_max = pll->lcd_pll_out_max;
1014 } else {
1015 vco_min = pll->pll_out_min;
1016 vco_max = pll->pll_out_max;
f523f74e 1017 }
32167016 1018
c2fb3094
CK
1019 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1020 vco_min *= 10;
1021 vco_max *= 10;
1022 }
1023
32167016
CK
1024 post_div_min = vco_min / target_clock;
1025 if ((target_clock * post_div_min) < vco_min)
1026 ++post_div_min;
1027 if (post_div_min < pll->min_post_div)
1028 post_div_min = pll->min_post_div;
1029
1030 post_div_max = vco_max / target_clock;
1031 if ((target_clock * post_div_max) > vco_max)
1032 --post_div_max;
1033 if (post_div_max > pll->max_post_div)
1034 post_div_max = pll->max_post_div;
1035 }
1036
1037 /* represent the searched ratio as fractional number */
c2fb3094 1038 nom = target_clock;
32167016
CK
1039 den = pll->reference_freq;
1040
1041 /* reduce the numbers to a simpler ratio */
1042 avivo_reduce_ratio(&nom, &den, fb_div_min, post_div_min);
1043
1044 /* now search for a post divider */
1045 if (pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP)
1046 post_div_best = post_div_min;
1047 else
1048 post_div_best = post_div_max;
1049 diff_best = ~0;
1050
1051 for (post_div = post_div_min; post_div <= post_div_max; ++post_div) {
c2fb3094
CK
1052 unsigned diff;
1053 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max,
1054 ref_div_max, &fb_div, &ref_div);
1055 diff = abs(target_clock - (pll->reference_freq * fb_div) /
1056 (ref_div * post_div));
1057
32167016
CK
1058 if (diff < diff_best || (diff == diff_best &&
1059 !(pll->flags & RADEON_PLL_PREFER_MINM_OVER_MAXP))) {
1060
1061 post_div_best = post_div;
1062 diff_best = diff;
f523f74e 1063 }
32167016
CK
1064 }
1065 post_div = post_div_best;
1066
c2fb3094
CK
1067 /* get the feedback and reference divider for the optimal value */
1068 avivo_get_fb_ref_div(nom, den, post_div, fb_div_max, ref_div_max,
1069 &fb_div, &ref_div);
32167016
CK
1070
1071 /* reduce the numbers to a simpler ratio once more */
1072 /* this also makes sure that the reference divider is large enough */
1073 avivo_reduce_ratio(&fb_div, &ref_div, fb_div_min, ref_div_min);
1074
3b333c55
CK
1075 /* avoid high jitter with small fractional dividers */
1076 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV && (fb_div % 10)) {
74ad54f2 1077 fb_div_min = max(fb_div_min, (9 - (fb_div % 10)) * 20 + 50);
3b333c55
CK
1078 if (fb_div < fb_div_min) {
1079 unsigned tmp = DIV_ROUND_UP(fb_div_min, fb_div);
1080 fb_div *= tmp;
1081 ref_div *= tmp;
1082 }
1083 }
1084
32167016
CK
1085 /* and finally save the result */
1086 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
1087 *fb_div_p = fb_div / 10;
1088 *frac_fb_div_p = fb_div % 10;
f523f74e 1089 } else {
32167016
CK
1090 *fb_div_p = fb_div;
1091 *frac_fb_div_p = 0;
f523f74e
AD
1092 }
1093
32167016
CK
1094 *dot_clock_p = ((pll->reference_freq * *fb_div_p * 10) +
1095 (pll->reference_freq * *frac_fb_div_p)) /
1096 (ref_div * post_div * 10);
f523f74e
AD
1097 *ref_div_p = ref_div;
1098 *post_div_p = post_div;
32167016
CK
1099
1100 DRM_DEBUG_KMS("%d - %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
c2fb3094 1101 freq, *dot_clock_p * 10, *fb_div_p, *frac_fb_div_p,
32167016 1102 ref_div, post_div);
f523f74e
AD
1103}
1104
1105/* pre-avivo */
771fe6b9
JG
1106static inline uint32_t radeon_div(uint64_t n, uint32_t d)
1107{
1108 uint64_t mod;
1109
1110 n += d / 2;
1111
1112 mod = do_div(n, d);
1113 return n;
1114}
1115
f523f74e
AD
1116void radeon_compute_pll_legacy(struct radeon_pll *pll,
1117 uint64_t freq,
1118 uint32_t *dot_clock_p,
1119 uint32_t *fb_div_p,
1120 uint32_t *frac_fb_div_p,
1121 uint32_t *ref_div_p,
1122 uint32_t *post_div_p)
771fe6b9
JG
1123{
1124 uint32_t min_ref_div = pll->min_ref_div;
1125 uint32_t max_ref_div = pll->max_ref_div;
fc10332b
AD
1126 uint32_t min_post_div = pll->min_post_div;
1127 uint32_t max_post_div = pll->max_post_div;
771fe6b9
JG
1128 uint32_t min_fractional_feed_div = 0;
1129 uint32_t max_fractional_feed_div = 0;
1130 uint32_t best_vco = pll->best_vco;
1131 uint32_t best_post_div = 1;
1132 uint32_t best_ref_div = 1;
1133 uint32_t best_feedback_div = 1;
1134 uint32_t best_frac_feedback_div = 0;
1135 uint32_t best_freq = -1;
1136 uint32_t best_error = 0xffffffff;
1137 uint32_t best_vco_diff = 1;
1138 uint32_t post_div;
86cb2bbf 1139 u32 pll_out_min, pll_out_max;
771fe6b9 1140
d9fdaafb 1141 DRM_DEBUG_KMS("PLL freq %llu %u %u\n", freq, pll->min_ref_div, pll->max_ref_div);
771fe6b9
JG
1142 freq = freq * 1000;
1143
86cb2bbf
AD
1144 if (pll->flags & RADEON_PLL_IS_LCD) {
1145 pll_out_min = pll->lcd_pll_out_min;
1146 pll_out_max = pll->lcd_pll_out_max;
1147 } else {
1148 pll_out_min = pll->pll_out_min;
1149 pll_out_max = pll->pll_out_max;
1150 }
1151
619efb10
AD
1152 if (pll_out_min > 64800)
1153 pll_out_min = 64800;
1154
fc10332b 1155 if (pll->flags & RADEON_PLL_USE_REF_DIV)
771fe6b9
JG
1156 min_ref_div = max_ref_div = pll->reference_div;
1157 else {
1158 while (min_ref_div < max_ref_div-1) {
1159 uint32_t mid = (min_ref_div + max_ref_div) / 2;
1160 uint32_t pll_in = pll->reference_freq / mid;
1161 if (pll_in < pll->pll_in_min)
1162 max_ref_div = mid;
1163 else if (pll_in > pll->pll_in_max)
1164 min_ref_div = mid;
1165 else
1166 break;
1167 }
1168 }
1169
fc10332b
AD
1170 if (pll->flags & RADEON_PLL_USE_POST_DIV)
1171 min_post_div = max_post_div = pll->post_div;
1172
1173 if (pll->flags & RADEON_PLL_USE_FRAC_FB_DIV) {
771fe6b9
JG
1174 min_fractional_feed_div = pll->min_frac_feedback_div;
1175 max_fractional_feed_div = pll->max_frac_feedback_div;
1176 }
1177
bd6a60af 1178 for (post_div = max_post_div; post_div >= min_post_div; --post_div) {
771fe6b9
JG
1179 uint32_t ref_div;
1180
fc10332b 1181 if ((pll->flags & RADEON_PLL_NO_ODD_POST_DIV) && (post_div & 1))
771fe6b9
JG
1182 continue;
1183
1184 /* legacy radeons only have a few post_divs */
fc10332b 1185 if (pll->flags & RADEON_PLL_LEGACY) {
771fe6b9
JG
1186 if ((post_div == 5) ||
1187 (post_div == 7) ||
1188 (post_div == 9) ||
1189 (post_div == 10) ||
1190 (post_div == 11) ||
1191 (post_div == 13) ||
1192 (post_div == 14) ||
1193 (post_div == 15))
1194 continue;
1195 }
1196
1197 for (ref_div = min_ref_div; ref_div <= max_ref_div; ++ref_div) {
1198 uint32_t feedback_div, current_freq = 0, error, vco_diff;
1199 uint32_t pll_in = pll->reference_freq / ref_div;
1200 uint32_t min_feed_div = pll->min_feedback_div;
1201 uint32_t max_feed_div = pll->max_feedback_div + 1;
1202
1203 if (pll_in < pll->pll_in_min || pll_in > pll->pll_in_max)
1204 continue;
1205
1206 while (min_feed_div < max_feed_div) {
1207 uint32_t vco;
1208 uint32_t min_frac_feed_div = min_fractional_feed_div;
1209 uint32_t max_frac_feed_div = max_fractional_feed_div + 1;
1210 uint32_t frac_feedback_div;
1211 uint64_t tmp;
1212
1213 feedback_div = (min_feed_div + max_feed_div) / 2;
1214
1215 tmp = (uint64_t)pll->reference_freq * feedback_div;
1216 vco = radeon_div(tmp, ref_div);
1217
86cb2bbf 1218 if (vco < pll_out_min) {
771fe6b9
JG
1219 min_feed_div = feedback_div + 1;
1220 continue;
86cb2bbf 1221 } else if (vco > pll_out_max) {
771fe6b9
JG
1222 max_feed_div = feedback_div;
1223 continue;
1224 }
1225
1226 while (min_frac_feed_div < max_frac_feed_div) {
1227 frac_feedback_div = (min_frac_feed_div + max_frac_feed_div) / 2;
1228 tmp = (uint64_t)pll->reference_freq * 10000 * feedback_div;
1229 tmp += (uint64_t)pll->reference_freq * 1000 * frac_feedback_div;
1230 current_freq = radeon_div(tmp, ref_div * post_div);
1231
fc10332b 1232 if (pll->flags & RADEON_PLL_PREFER_CLOSEST_LOWER) {
167ffc44
DC
1233 if (freq < current_freq)
1234 error = 0xffffffff;
1235 else
1236 error = freq - current_freq;
d0e275a9
AD
1237 } else
1238 error = abs(current_freq - freq);
771fe6b9
JG
1239 vco_diff = abs(vco - best_vco);
1240
1241 if ((best_vco == 0 && error < best_error) ||
1242 (best_vco != 0 &&
167ffc44 1243 ((best_error > 100 && error < best_error - 100) ||
5480f727 1244 (abs(error - best_error) < 100 && vco_diff < best_vco_diff)))) {
771fe6b9
JG
1245 best_post_div = post_div;
1246 best_ref_div = ref_div;
1247 best_feedback_div = feedback_div;
1248 best_frac_feedback_div = frac_feedback_div;
1249 best_freq = current_freq;
1250 best_error = error;
1251 best_vco_diff = vco_diff;
5480f727
DA
1252 } else if (current_freq == freq) {
1253 if (best_freq == -1) {
1254 best_post_div = post_div;
1255 best_ref_div = ref_div;
1256 best_feedback_div = feedback_div;
1257 best_frac_feedback_div = frac_feedback_div;
1258 best_freq = current_freq;
1259 best_error = error;
1260 best_vco_diff = vco_diff;
1261 } else if (((pll->flags & RADEON_PLL_PREFER_LOW_REF_DIV) && (ref_div < best_ref_div)) ||
1262 ((pll->flags & RADEON_PLL_PREFER_HIGH_REF_DIV) && (ref_div > best_ref_div)) ||
1263 ((pll->flags & RADEON_PLL_PREFER_LOW_FB_DIV) && (feedback_div < best_feedback_div)) ||
1264 ((pll->flags & RADEON_PLL_PREFER_HIGH_FB_DIV) && (feedback_div > best_feedback_div)) ||
1265 ((pll->flags & RADEON_PLL_PREFER_LOW_POST_DIV) && (post_div < best_post_div)) ||
1266 ((pll->flags & RADEON_PLL_PREFER_HIGH_POST_DIV) && (post_div > best_post_div))) {
1267 best_post_div = post_div;
1268 best_ref_div = ref_div;
1269 best_feedback_div = feedback_div;
1270 best_frac_feedback_div = frac_feedback_div;
1271 best_freq = current_freq;
1272 best_error = error;
1273 best_vco_diff = vco_diff;
1274 }
771fe6b9
JG
1275 }
1276 if (current_freq < freq)
1277 min_frac_feed_div = frac_feedback_div + 1;
1278 else
1279 max_frac_feed_div = frac_feedback_div;
1280 }
1281 if (current_freq < freq)
1282 min_feed_div = feedback_div + 1;
1283 else
1284 max_feed_div = feedback_div;
1285 }
1286 }
1287 }
1288
1289 *dot_clock_p = best_freq / 10000;
1290 *fb_div_p = best_feedback_div;
1291 *frac_fb_div_p = best_frac_feedback_div;
1292 *ref_div_p = best_ref_div;
1293 *post_div_p = best_post_div;
bbb0aef5
JP
1294 DRM_DEBUG_KMS("%lld %d, pll dividers - fb: %d.%d ref: %d, post %d\n",
1295 (long long)freq,
1296 best_freq / 1000, best_feedback_div, best_frac_feedback_div,
51d4bf84
AD
1297 best_ref_div, best_post_div);
1298
771fe6b9
JG
1299}
1300
1301static void radeon_user_framebuffer_destroy(struct drm_framebuffer *fb)
1302{
1303 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
771fe6b9 1304
29d08b3e 1305 if (radeon_fb->obj) {
bc9025bd 1306 drm_gem_object_unreference_unlocked(radeon_fb->obj);
29d08b3e 1307 }
771fe6b9
JG
1308 drm_framebuffer_cleanup(fb);
1309 kfree(radeon_fb);
1310}
1311
1312static int radeon_user_framebuffer_create_handle(struct drm_framebuffer *fb,
1313 struct drm_file *file_priv,
1314 unsigned int *handle)
1315{
1316 struct radeon_framebuffer *radeon_fb = to_radeon_framebuffer(fb);
1317
1318 return drm_gem_handle_create(file_priv, radeon_fb->obj, handle);
1319}
1320
1321static const struct drm_framebuffer_funcs radeon_fb_funcs = {
1322 .destroy = radeon_user_framebuffer_destroy,
1323 .create_handle = radeon_user_framebuffer_create_handle,
1324};
1325
aaefcd42 1326int
38651674
DA
1327radeon_framebuffer_init(struct drm_device *dev,
1328 struct radeon_framebuffer *rfb,
308e5bcb 1329 struct drm_mode_fb_cmd2 *mode_cmd,
38651674 1330 struct drm_gem_object *obj)
771fe6b9 1331{
aaefcd42 1332 int ret;
38651674 1333 rfb->obj = obj;
c7d73f6a 1334 drm_helper_mode_fill_fb_struct(&rfb->base, mode_cmd);
aaefcd42
DA
1335 ret = drm_framebuffer_init(dev, &rfb->base, &radeon_fb_funcs);
1336 if (ret) {
1337 rfb->obj = NULL;
1338 return ret;
1339 }
aaefcd42 1340 return 0;
771fe6b9
JG
1341}
1342
1343static struct drm_framebuffer *
1344radeon_user_framebuffer_create(struct drm_device *dev,
1345 struct drm_file *file_priv,
308e5bcb 1346 struct drm_mode_fb_cmd2 *mode_cmd)
771fe6b9
JG
1347{
1348 struct drm_gem_object *obj;
38651674 1349 struct radeon_framebuffer *radeon_fb;
aaefcd42 1350 int ret;
771fe6b9 1351
308e5bcb 1352 obj = drm_gem_object_lookup(dev, file_priv, mode_cmd->handles[0]);
7e71c9e2
JG
1353 if (obj == NULL) {
1354 dev_err(&dev->pdev->dev, "No GEM object associated to handle 0x%08X, "
308e5bcb 1355 "can't create framebuffer\n", mode_cmd->handles[0]);
cce13ff7 1356 return ERR_PTR(-ENOENT);
7e71c9e2 1357 }
38651674
DA
1358
1359 radeon_fb = kzalloc(sizeof(*radeon_fb), GFP_KERNEL);
f2d68cf4 1360 if (radeon_fb == NULL) {
1361 drm_gem_object_unreference_unlocked(obj);
cce13ff7 1362 return ERR_PTR(-ENOMEM);
f2d68cf4 1363 }
38651674 1364
aaefcd42
DA
1365 ret = radeon_framebuffer_init(dev, radeon_fb, mode_cmd, obj);
1366 if (ret) {
1367 kfree(radeon_fb);
1368 drm_gem_object_unreference_unlocked(obj);
b2f4b03f 1369 return ERR_PTR(ret);
aaefcd42 1370 }
38651674
DA
1371
1372 return &radeon_fb->base;
771fe6b9
JG
1373}
1374
eb1f8e4f
DA
1375static void radeon_output_poll_changed(struct drm_device *dev)
1376{
1377 struct radeon_device *rdev = dev->dev_private;
1378 radeon_fb_output_poll_changed(rdev);
1379}
1380
771fe6b9
JG
1381static const struct drm_mode_config_funcs radeon_mode_funcs = {
1382 .fb_create = radeon_user_framebuffer_create,
eb1f8e4f 1383 .output_poll_changed = radeon_output_poll_changed
771fe6b9
JG
1384};
1385
445282db
DA
1386static struct drm_prop_enum_list radeon_tmds_pll_enum_list[] =
1387{ { 0, "driver" },
1388 { 1, "bios" },
1389};
1390
1391static struct drm_prop_enum_list radeon_tv_std_enum_list[] =
1392{ { TV_STD_NTSC, "ntsc" },
1393 { TV_STD_PAL, "pal" },
1394 { TV_STD_PAL_M, "pal-m" },
1395 { TV_STD_PAL_60, "pal-60" },
1396 { TV_STD_NTSC_J, "ntsc-j" },
1397 { TV_STD_SCART_PAL, "scart-pal" },
1398 { TV_STD_PAL_CN, "pal-cn" },
1399 { TV_STD_SECAM, "secam" },
1400};
1401
5b1714d3
AD
1402static struct drm_prop_enum_list radeon_underscan_enum_list[] =
1403{ { UNDERSCAN_OFF, "off" },
1404 { UNDERSCAN_ON, "on" },
1405 { UNDERSCAN_AUTO, "auto" },
1406};
1407
8666c076
AD
1408static struct drm_prop_enum_list radeon_audio_enum_list[] =
1409{ { RADEON_AUDIO_DISABLE, "off" },
1410 { RADEON_AUDIO_ENABLE, "on" },
1411 { RADEON_AUDIO_AUTO, "auto" },
1412};
1413
6214bb74
AD
1414/* XXX support different dither options? spatial, temporal, both, etc. */
1415static struct drm_prop_enum_list radeon_dither_enum_list[] =
1416{ { RADEON_FMT_DITHER_DISABLE, "off" },
1417 { RADEON_FMT_DITHER_ENABLE, "on" },
1418};
1419
d79766fa 1420static int radeon_modeset_create_props(struct radeon_device *rdev)
445282db 1421{
4a67d391 1422 int sz;
445282db
DA
1423
1424 if (rdev->is_atom_bios) {
1425 rdev->mode_info.coherent_mode_property =
d9bc3c02 1426 drm_property_create_range(rdev->ddev, 0 , "coherent", 0, 1);
445282db
DA
1427 if (!rdev->mode_info.coherent_mode_property)
1428 return -ENOMEM;
445282db
DA
1429 }
1430
1431 if (!ASIC_IS_AVIVO(rdev)) {
1432 sz = ARRAY_SIZE(radeon_tmds_pll_enum_list);
1433 rdev->mode_info.tmds_pll_property =
4a67d391
SH
1434 drm_property_create_enum(rdev->ddev, 0,
1435 "tmds_pll",
1436 radeon_tmds_pll_enum_list, sz);
445282db
DA
1437 }
1438
1439 rdev->mode_info.load_detect_property =
d9bc3c02 1440 drm_property_create_range(rdev->ddev, 0, "load detection", 0, 1);
445282db
DA
1441 if (!rdev->mode_info.load_detect_property)
1442 return -ENOMEM;
445282db
DA
1443
1444 drm_mode_create_scaling_mode_property(rdev->ddev);
1445
1446 sz = ARRAY_SIZE(radeon_tv_std_enum_list);
1447 rdev->mode_info.tv_std_property =
4a67d391
SH
1448 drm_property_create_enum(rdev->ddev, 0,
1449 "tv standard",
1450 radeon_tv_std_enum_list, sz);
445282db 1451
5b1714d3
AD
1452 sz = ARRAY_SIZE(radeon_underscan_enum_list);
1453 rdev->mode_info.underscan_property =
4a67d391
SH
1454 drm_property_create_enum(rdev->ddev, 0,
1455 "underscan",
1456 radeon_underscan_enum_list, sz);
5b1714d3 1457
5bccf5e3 1458 rdev->mode_info.underscan_hborder_property =
d9bc3c02
SH
1459 drm_property_create_range(rdev->ddev, 0,
1460 "underscan hborder", 0, 128);
5bccf5e3
MG
1461 if (!rdev->mode_info.underscan_hborder_property)
1462 return -ENOMEM;
5bccf5e3
MG
1463
1464 rdev->mode_info.underscan_vborder_property =
d9bc3c02
SH
1465 drm_property_create_range(rdev->ddev, 0,
1466 "underscan vborder", 0, 128);
5bccf5e3
MG
1467 if (!rdev->mode_info.underscan_vborder_property)
1468 return -ENOMEM;
5bccf5e3 1469
8666c076
AD
1470 sz = ARRAY_SIZE(radeon_audio_enum_list);
1471 rdev->mode_info.audio_property =
1472 drm_property_create_enum(rdev->ddev, 0,
1473 "audio",
1474 radeon_audio_enum_list, sz);
1475
6214bb74
AD
1476 sz = ARRAY_SIZE(radeon_dither_enum_list);
1477 rdev->mode_info.dither_property =
1478 drm_property_create_enum(rdev->ddev, 0,
1479 "dither",
1480 radeon_dither_enum_list, sz);
1481
445282db
DA
1482 return 0;
1483}
1484
f46c0120
AD
1485void radeon_update_display_priority(struct radeon_device *rdev)
1486{
1487 /* adjustment options for the display watermarks */
1488 if ((radeon_disp_priority == 0) || (radeon_disp_priority > 2)) {
1489 /* set display priority to high for r3xx, rv515 chips
1490 * this avoids flickering due to underflow to the
1491 * display controllers during heavy acceleration.
45737447
AD
1492 * Don't force high on rs4xx igp chips as it seems to
1493 * affect the sound card. See kernel bug 15982.
f46c0120 1494 */
45737447
AD
1495 if ((ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV515)) &&
1496 !(rdev->flags & RADEON_IS_IGP))
f46c0120
AD
1497 rdev->disp_priority = 2;
1498 else
1499 rdev->disp_priority = 0;
1500 } else
1501 rdev->disp_priority = radeon_disp_priority;
1502
1503}
1504
0783986a
AD
1505/*
1506 * Allocate hdmi structs and determine register offsets
1507 */
1508static void radeon_afmt_init(struct radeon_device *rdev)
1509{
1510 int i;
1511
1512 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++)
1513 rdev->mode_info.afmt[i] = NULL;
1514
b530602f
AD
1515 if (ASIC_IS_NODCE(rdev)) {
1516 /* nothing to do */
0783986a 1517 } else if (ASIC_IS_DCE4(rdev)) {
a4d39e68
RM
1518 static uint32_t eg_offsets[] = {
1519 EVERGREEN_CRTC0_REGISTER_OFFSET,
1520 EVERGREEN_CRTC1_REGISTER_OFFSET,
1521 EVERGREEN_CRTC2_REGISTER_OFFSET,
1522 EVERGREEN_CRTC3_REGISTER_OFFSET,
1523 EVERGREEN_CRTC4_REGISTER_OFFSET,
1524 EVERGREEN_CRTC5_REGISTER_OFFSET,
b530602f 1525 0x13830 - 0x7030,
a4d39e68
RM
1526 };
1527 int num_afmt;
1528
b530602f
AD
1529 /* DCE8 has 7 audio blocks tied to DIG encoders */
1530 /* DCE6 has 6 audio blocks tied to DIG encoders */
0783986a
AD
1531 /* DCE4/5 has 6 audio blocks tied to DIG encoders */
1532 /* DCE4.1 has 2 audio blocks tied to DIG encoders */
b530602f
AD
1533 if (ASIC_IS_DCE8(rdev))
1534 num_afmt = 7;
1535 else if (ASIC_IS_DCE6(rdev))
1536 num_afmt = 6;
1537 else if (ASIC_IS_DCE5(rdev))
a4d39e68
RM
1538 num_afmt = 6;
1539 else if (ASIC_IS_DCE41(rdev))
1540 num_afmt = 2;
1541 else /* DCE4 */
1542 num_afmt = 6;
1543
1544 BUG_ON(num_afmt > ARRAY_SIZE(eg_offsets));
1545 for (i = 0; i < num_afmt; i++) {
1546 rdev->mode_info.afmt[i] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1547 if (rdev->mode_info.afmt[i]) {
1548 rdev->mode_info.afmt[i]->offset = eg_offsets[i];
1549 rdev->mode_info.afmt[i]->id = i;
0783986a
AD
1550 }
1551 }
1552 } else if (ASIC_IS_DCE3(rdev)) {
1553 /* DCE3.x has 2 audio blocks tied to DIG encoders */
1554 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1555 if (rdev->mode_info.afmt[0]) {
1556 rdev->mode_info.afmt[0]->offset = DCE3_HDMI_OFFSET0;
1557 rdev->mode_info.afmt[0]->id = 0;
1558 }
1559 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1560 if (rdev->mode_info.afmt[1]) {
1561 rdev->mode_info.afmt[1]->offset = DCE3_HDMI_OFFSET1;
1562 rdev->mode_info.afmt[1]->id = 1;
1563 }
1564 } else if (ASIC_IS_DCE2(rdev)) {
1565 /* DCE2 has at least 1 routable audio block */
1566 rdev->mode_info.afmt[0] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1567 if (rdev->mode_info.afmt[0]) {
1568 rdev->mode_info.afmt[0]->offset = DCE2_HDMI_OFFSET0;
1569 rdev->mode_info.afmt[0]->id = 0;
1570 }
1571 /* r6xx has 2 routable audio blocks */
1572 if (rdev->family >= CHIP_R600) {
1573 rdev->mode_info.afmt[1] = kzalloc(sizeof(struct radeon_afmt), GFP_KERNEL);
1574 if (rdev->mode_info.afmt[1]) {
1575 rdev->mode_info.afmt[1]->offset = DCE2_HDMI_OFFSET1;
1576 rdev->mode_info.afmt[1]->id = 1;
1577 }
1578 }
1579 }
1580}
1581
1582static void radeon_afmt_fini(struct radeon_device *rdev)
1583{
1584 int i;
1585
1586 for (i = 0; i < RADEON_MAX_AFMT_BLOCKS; i++) {
1587 kfree(rdev->mode_info.afmt[i]);
1588 rdev->mode_info.afmt[i] = NULL;
1589 }
1590}
1591
771fe6b9
JG
1592int radeon_modeset_init(struct radeon_device *rdev)
1593{
18917b60 1594 int i;
771fe6b9
JG
1595 int ret;
1596
1597 drm_mode_config_init(rdev->ddev);
1598 rdev->mode_info.mode_config_initialized = true;
1599
e6ecefaa 1600 rdev->ddev->mode_config.funcs = &radeon_mode_funcs;
771fe6b9 1601
881dd74e
AD
1602 if (ASIC_IS_DCE5(rdev)) {
1603 rdev->ddev->mode_config.max_width = 16384;
1604 rdev->ddev->mode_config.max_height = 16384;
1605 } else if (ASIC_IS_AVIVO(rdev)) {
771fe6b9
JG
1606 rdev->ddev->mode_config.max_width = 8192;
1607 rdev->ddev->mode_config.max_height = 8192;
1608 } else {
1609 rdev->ddev->mode_config.max_width = 4096;
1610 rdev->ddev->mode_config.max_height = 4096;
1611 }
1612
019d96cb
DA
1613 rdev->ddev->mode_config.preferred_depth = 24;
1614 rdev->ddev->mode_config.prefer_shadow = 1;
1615
771fe6b9
JG
1616 rdev->ddev->mode_config.fb_base = rdev->mc.aper_base;
1617
445282db
DA
1618 ret = radeon_modeset_create_props(rdev);
1619 if (ret) {
1620 return ret;
1621 }
dfee5614 1622
f376b94f
AD
1623 /* init i2c buses */
1624 radeon_i2c_init(rdev);
1625
3c537889
AD
1626 /* check combios for a valid hardcoded EDID - Sun servers */
1627 if (!rdev->is_atom_bios) {
1628 /* check for hardcoded EDID in BIOS */
1629 radeon_combios_check_hardcoded_edid(rdev);
1630 }
1631
dfee5614 1632 /* allocate crtcs */
18917b60 1633 for (i = 0; i < rdev->num_crtc; i++) {
771fe6b9
JG
1634 radeon_crtc_init(rdev->ddev, i);
1635 }
1636
1637 /* okay we should have all the bios connectors */
1638 ret = radeon_setup_enc_conn(rdev->ddev);
1639 if (!ret) {
1640 return ret;
1641 }
ac89af1e 1642
3fa47d9e
AD
1643 /* init dig PHYs, disp eng pll */
1644 if (rdev->is_atom_bios) {
ac89af1e 1645 radeon_atom_encoder_init(rdev);
f3f1f03e 1646 radeon_atom_disp_eng_pll_init(rdev);
3fa47d9e 1647 }
ac89af1e 1648
d4877cf2
AD
1649 /* initialize hpd */
1650 radeon_hpd_init(rdev);
38651674 1651
0783986a
AD
1652 /* setup afmt */
1653 radeon_afmt_init(rdev);
1654
38651674 1655 radeon_fbdev_init(rdev);
eb1f8e4f
DA
1656 drm_kms_helper_poll_init(rdev->ddev);
1657
6c7bccea
AD
1658 if (rdev->pm.dpm_enabled) {
1659 /* do dpm late init */
1660 ret = radeon_pm_late_init(rdev);
1661 if (ret) {
1662 rdev->pm.dpm_enabled = false;
1663 DRM_ERROR("radeon_pm_late_init failed, disabling dpm\n");
1664 }
1665 /* set the dpm state for PX since there won't be
1666 * a modeset to call this.
1667 */
1668 radeon_pm_compute_clocks(rdev);
1669 }
1670
771fe6b9
JG
1671 return 0;
1672}
1673
1674void radeon_modeset_fini(struct radeon_device *rdev)
1675{
38651674 1676 radeon_fbdev_fini(rdev);
3c537889
AD
1677 kfree(rdev->mode_info.bios_hardcoded_edid);
1678
771fe6b9 1679 if (rdev->mode_info.mode_config_initialized) {
0783986a 1680 radeon_afmt_fini(rdev);
eb1f8e4f 1681 drm_kms_helper_poll_fini(rdev->ddev);
d4877cf2 1682 radeon_hpd_fini(rdev);
771fe6b9
JG
1683 drm_mode_config_cleanup(rdev->ddev);
1684 rdev->mode_info.mode_config_initialized = false;
1685 }
f376b94f
AD
1686 /* free i2c buses */
1687 radeon_i2c_fini(rdev);
771fe6b9
JG
1688}
1689
e811f5ae 1690static bool is_hdtv_mode(const struct drm_display_mode *mode)
039ed2d9
AD
1691{
1692 /* try and guess if this is a tv or a monitor */
1693 if ((mode->vdisplay == 480 && mode->hdisplay == 720) || /* 480p */
1694 (mode->vdisplay == 576) || /* 576p */
1695 (mode->vdisplay == 720) || /* 720p */
1696 (mode->vdisplay == 1080)) /* 1080p */
1697 return true;
1698 else
1699 return false;
1700}
1701
c93bb85b 1702bool radeon_crtc_scaling_mode_fixup(struct drm_crtc *crtc,
e811f5ae 1703 const struct drm_display_mode *mode,
c93bb85b 1704 struct drm_display_mode *adjusted_mode)
771fe6b9 1705{
c93bb85b 1706 struct drm_device *dev = crtc->dev;
5b1714d3 1707 struct radeon_device *rdev = dev->dev_private;
c93bb85b
JG
1708 struct drm_encoder *encoder;
1709 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1710 struct radeon_encoder *radeon_encoder;
5b1714d3
AD
1711 struct drm_connector *connector;
1712 struct radeon_connector *radeon_connector;
c93bb85b 1713 bool first = true;
d65d65b1
AD
1714 u32 src_v = 1, dst_v = 1;
1715 u32 src_h = 1, dst_h = 1;
771fe6b9 1716
5b1714d3
AD
1717 radeon_crtc->h_border = 0;
1718 radeon_crtc->v_border = 0;
1719
c93bb85b 1720 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
c93bb85b
JG
1721 if (encoder->crtc != crtc)
1722 continue;
d65d65b1 1723 radeon_encoder = to_radeon_encoder(encoder);
5b1714d3
AD
1724 connector = radeon_get_connector_for_encoder(encoder);
1725 radeon_connector = to_radeon_connector(connector);
1726
c93bb85b 1727 if (first) {
80297e87
AD
1728 /* set scaling */
1729 if (radeon_encoder->rmx_type == RMX_OFF)
1730 radeon_crtc->rmx_type = RMX_OFF;
1731 else if (mode->hdisplay < radeon_encoder->native_mode.hdisplay ||
1732 mode->vdisplay < radeon_encoder->native_mode.vdisplay)
1733 radeon_crtc->rmx_type = radeon_encoder->rmx_type;
1734 else
1735 radeon_crtc->rmx_type = RMX_OFF;
1736 /* copy native mode */
c93bb85b 1737 memcpy(&radeon_crtc->native_mode,
80297e87 1738 &radeon_encoder->native_mode,
de2103e4 1739 sizeof(struct drm_display_mode));
ff32a59d
AD
1740 src_v = crtc->mode.vdisplay;
1741 dst_v = radeon_crtc->native_mode.vdisplay;
1742 src_h = crtc->mode.hdisplay;
1743 dst_h = radeon_crtc->native_mode.hdisplay;
5b1714d3
AD
1744
1745 /* fix up for overscan on hdmi */
1746 if (ASIC_IS_AVIVO(rdev) &&
e6db0da0 1747 (!(mode->flags & DRM_MODE_FLAG_INTERLACE)) &&
5b1714d3
AD
1748 ((radeon_encoder->underscan_type == UNDERSCAN_ON) ||
1749 ((radeon_encoder->underscan_type == UNDERSCAN_AUTO) &&
039ed2d9
AD
1750 drm_detect_hdmi_monitor(radeon_connector->edid) &&
1751 is_hdtv_mode(mode)))) {
5bccf5e3
MG
1752 if (radeon_encoder->underscan_hborder != 0)
1753 radeon_crtc->h_border = radeon_encoder->underscan_hborder;
1754 else
1755 radeon_crtc->h_border = (mode->hdisplay >> 5) + 16;
1756 if (radeon_encoder->underscan_vborder != 0)
1757 radeon_crtc->v_border = radeon_encoder->underscan_vborder;
1758 else
1759 radeon_crtc->v_border = (mode->vdisplay >> 5) + 16;
5b1714d3
AD
1760 radeon_crtc->rmx_type = RMX_FULL;
1761 src_v = crtc->mode.vdisplay;
1762 dst_v = crtc->mode.vdisplay - (radeon_crtc->v_border * 2);
1763 src_h = crtc->mode.hdisplay;
1764 dst_h = crtc->mode.hdisplay - (radeon_crtc->h_border * 2);
1765 }
c93bb85b
JG
1766 first = false;
1767 } else {
1768 if (radeon_crtc->rmx_type != radeon_encoder->rmx_type) {
1769 /* WARNING: Right now this can't happen but
1770 * in the future we need to check that scaling
d65d65b1 1771 * are consistent across different encoder
c93bb85b
JG
1772 * (ie all encoder can work with the same
1773 * scaling).
1774 */
d65d65b1 1775 DRM_ERROR("Scaling not consistent across encoder.\n");
c93bb85b
JG
1776 return false;
1777 }
771fe6b9
JG
1778 }
1779 }
c93bb85b
JG
1780 if (radeon_crtc->rmx_type != RMX_OFF) {
1781 fixed20_12 a, b;
d65d65b1
AD
1782 a.full = dfixed_const(src_v);
1783 b.full = dfixed_const(dst_v);
68adac5e 1784 radeon_crtc->vsc.full = dfixed_div(a, b);
d65d65b1
AD
1785 a.full = dfixed_const(src_h);
1786 b.full = dfixed_const(dst_h);
68adac5e 1787 radeon_crtc->hsc.full = dfixed_div(a, b);
771fe6b9 1788 } else {
68adac5e
BS
1789 radeon_crtc->vsc.full = dfixed_const(1);
1790 radeon_crtc->hsc.full = dfixed_const(1);
771fe6b9 1791 }
c93bb85b 1792 return true;
771fe6b9 1793}
6383cf7d
MK
1794
1795/*
d47abc58
MK
1796 * Retrieve current video scanout position of crtc on a given gpu, and
1797 * an optional accurate timestamp of when query happened.
6383cf7d 1798 *
f5a80209 1799 * \param dev Device to query.
6383cf7d 1800 * \param crtc Crtc to query.
abca9e45 1801 * \param flags Flags from caller (DRM_CALLED_FROM_VBLIRQ or 0).
6383cf7d
MK
1802 * \param *vpos Location where vertical scanout position should be stored.
1803 * \param *hpos Location where horizontal scanout position should go.
d47abc58
MK
1804 * \param *stime Target location for timestamp taken immediately before
1805 * scanout position query. Can be NULL to skip timestamp.
1806 * \param *etime Target location for timestamp taken immediately after
1807 * scanout position query. Can be NULL to skip timestamp.
6383cf7d
MK
1808 *
1809 * Returns vpos as a positive number while in active scanout area.
1810 * Returns vpos as a negative number inside vblank, counting the number
1811 * of scanlines to go until end of vblank, e.g., -1 means "one scanline
1812 * until start of active scanout / end of vblank."
1813 *
1814 * \return Flags, or'ed together as follows:
1815 *
25985edc 1816 * DRM_SCANOUTPOS_VALID = Query successful.
f5a80209
MK
1817 * DRM_SCANOUTPOS_INVBL = Inside vblank.
1818 * DRM_SCANOUTPOS_ACCURATE = Returned position is accurate. A lack of
6383cf7d
MK
1819 * this flag means that returned position may be offset by a constant but
1820 * unknown small number of scanlines wrt. real scanout position.
1821 *
1822 */
abca9e45
VS
1823int radeon_get_crtc_scanoutpos(struct drm_device *dev, int crtc, unsigned int flags,
1824 int *vpos, int *hpos, ktime_t *stime, ktime_t *etime)
6383cf7d
MK
1825{
1826 u32 stat_crtc = 0, vbl = 0, position = 0;
1827 int vbl_start, vbl_end, vtotal, ret = 0;
1828 bool in_vbl = true;
1829
f5a80209
MK
1830 struct radeon_device *rdev = dev->dev_private;
1831
d47abc58
MK
1832 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
1833
1834 /* Get optional system timestamp before query. */
1835 if (stime)
1836 *stime = ktime_get();
1837
6383cf7d
MK
1838 if (ASIC_IS_DCE4(rdev)) {
1839 if (crtc == 0) {
1840 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1841 EVERGREEN_CRTC0_REGISTER_OFFSET);
1842 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1843 EVERGREEN_CRTC0_REGISTER_OFFSET);
f5a80209 1844 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1845 }
1846 if (crtc == 1) {
1847 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1848 EVERGREEN_CRTC1_REGISTER_OFFSET);
1849 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1850 EVERGREEN_CRTC1_REGISTER_OFFSET);
f5a80209 1851 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1852 }
1853 if (crtc == 2) {
1854 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1855 EVERGREEN_CRTC2_REGISTER_OFFSET);
1856 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1857 EVERGREEN_CRTC2_REGISTER_OFFSET);
f5a80209 1858 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1859 }
1860 if (crtc == 3) {
1861 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1862 EVERGREEN_CRTC3_REGISTER_OFFSET);
1863 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1864 EVERGREEN_CRTC3_REGISTER_OFFSET);
f5a80209 1865 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1866 }
1867 if (crtc == 4) {
1868 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1869 EVERGREEN_CRTC4_REGISTER_OFFSET);
1870 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1871 EVERGREEN_CRTC4_REGISTER_OFFSET);
f5a80209 1872 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1873 }
1874 if (crtc == 5) {
1875 vbl = RREG32(EVERGREEN_CRTC_V_BLANK_START_END +
1876 EVERGREEN_CRTC5_REGISTER_OFFSET);
1877 position = RREG32(EVERGREEN_CRTC_STATUS_POSITION +
1878 EVERGREEN_CRTC5_REGISTER_OFFSET);
f5a80209 1879 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1880 }
1881 } else if (ASIC_IS_AVIVO(rdev)) {
1882 if (crtc == 0) {
1883 vbl = RREG32(AVIVO_D1CRTC_V_BLANK_START_END);
1884 position = RREG32(AVIVO_D1CRTC_STATUS_POSITION);
f5a80209 1885 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1886 }
1887 if (crtc == 1) {
1888 vbl = RREG32(AVIVO_D2CRTC_V_BLANK_START_END);
1889 position = RREG32(AVIVO_D2CRTC_STATUS_POSITION);
f5a80209 1890 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1891 }
1892 } else {
1893 /* Pre-AVIVO: Different encoding of scanout pos and vblank interval. */
1894 if (crtc == 0) {
1895 /* Assume vbl_end == 0, get vbl_start from
1896 * upper 16 bits.
1897 */
1898 vbl = (RREG32(RADEON_CRTC_V_TOTAL_DISP) &
1899 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1900 /* Only retrieve vpos from upper 16 bits, set hpos == 0. */
1901 position = (RREG32(RADEON_CRTC_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1902 stat_crtc = RREG32(RADEON_CRTC_STATUS);
1903 if (!(stat_crtc & 1))
1904 in_vbl = false;
1905
f5a80209 1906 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1907 }
1908 if (crtc == 1) {
1909 vbl = (RREG32(RADEON_CRTC2_V_TOTAL_DISP) &
1910 RADEON_CRTC_V_DISP) >> RADEON_CRTC_V_DISP_SHIFT;
1911 position = (RREG32(RADEON_CRTC2_VLINE_CRNT_VLINE) >> 16) & RADEON_CRTC_V_TOTAL;
1912 stat_crtc = RREG32(RADEON_CRTC2_STATUS);
1913 if (!(stat_crtc & 1))
1914 in_vbl = false;
1915
f5a80209 1916 ret |= DRM_SCANOUTPOS_VALID;
6383cf7d
MK
1917 }
1918 }
1919
d47abc58
MK
1920 /* Get optional system timestamp after query. */
1921 if (etime)
1922 *etime = ktime_get();
1923
1924 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
1925
6383cf7d
MK
1926 /* Decode into vertical and horizontal scanout position. */
1927 *vpos = position & 0x1fff;
1928 *hpos = (position >> 16) & 0x1fff;
1929
1930 /* Valid vblank area boundaries from gpu retrieved? */
1931 if (vbl > 0) {
1932 /* Yes: Decode. */
f5a80209 1933 ret |= DRM_SCANOUTPOS_ACCURATE;
6383cf7d
MK
1934 vbl_start = vbl & 0x1fff;
1935 vbl_end = (vbl >> 16) & 0x1fff;
1936 }
1937 else {
1938 /* No: Fake something reasonable which gives at least ok results. */
f5a80209 1939 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
6383cf7d
MK
1940 vbl_end = 0;
1941 }
1942
1943 /* Test scanout position against vblank region. */
1944 if ((*vpos < vbl_start) && (*vpos >= vbl_end))
1945 in_vbl = false;
1946
1947 /* Check if inside vblank area and apply corrective offsets:
1948 * vpos will then be >=0 in video scanout area, but negative
1949 * within vblank area, counting down the number of lines until
1950 * start of scanout.
1951 */
1952
1953 /* Inside "upper part" of vblank area? Apply corrective offset if so: */
1954 if (in_vbl && (*vpos >= vbl_start)) {
f5a80209 1955 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
6383cf7d
MK
1956 *vpos = *vpos - vtotal;
1957 }
1958
1959 /* Correct for shifted end of vbl at vbl_end. */
1960 *vpos = *vpos - vbl_end;
1961
1962 /* In vblank? */
1963 if (in_vbl)
f5a80209 1964 ret |= DRM_SCANOUTPOS_INVBL;
6383cf7d 1965
8072bfa6
VS
1966 /* Is vpos outside nominal vblank area, but less than
1967 * 1/100 of a frame height away from start of vblank?
1968 * If so, assume this isn't a massively delayed vblank
1969 * interrupt, but a vblank interrupt that fired a few
1970 * microseconds before true start of vblank. Compensate
1971 * by adding a full frame duration to the final timestamp.
1972 * Happens, e.g., on ATI R500, R600.
1973 *
1974 * We only do this if DRM_CALLED_FROM_VBLIRQ.
1975 */
1976 if ((flags & DRM_CALLED_FROM_VBLIRQ) && !in_vbl) {
1977 vbl_start = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vdisplay;
1978 vtotal = rdev->mode_info.crtcs[crtc]->base.hwmode.crtc_vtotal;
1979
1980 if (vbl_start - *vpos < vtotal / 100) {
1981 *vpos -= vtotal;
1982
1983 /* Signal this correction as "applied". */
1984 ret |= 0x8;
1985 }
1986 }
1987
6383cf7d
MK
1988 return ret;
1989}
This page took 0.429678 seconds and 5 git commands to generate.