drm: Replace pitch with pitches[] in drm_framebuffer
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_fb.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright © 2007 David Airlie
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * David Airlie
25 */
771fe6b9 26#include <linux/module.h>
5a0e3ad6 27#include <linux/slab.h>
771fe6b9 28#include <linux/fb.h>
771fe6b9
JG
29
30#include "drmP.h"
31#include "drm.h"
32#include "drm_crtc.h"
33#include "drm_crtc_helper.h"
34#include "radeon_drm.h"
35#include "radeon.h"
36
785b93ef
DA
37#include "drm_fb_helper.h"
38
6a9ee8af
DA
39#include <linux/vga_switcheroo.h>
40
38651674
DA
41/* object hierarchy -
42 this contains a helper + a radeon fb
43 the helper contains a pointer to radeon framebuffer baseclass.
44*/
8be48d92 45struct radeon_fbdev {
785b93ef 46 struct drm_fb_helper helper;
38651674
DA
47 struct radeon_framebuffer rfb;
48 struct list_head fbdev_list;
49 struct radeon_device *rdev;
771fe6b9
JG
50};
51
771fe6b9
JG
52static struct fb_ops radeonfb_ops = {
53 .owner = THIS_MODULE,
c88f9f0c 54 .fb_check_var = drm_fb_helper_check_var,
785b93ef 55 .fb_set_par = drm_fb_helper_set_par,
771fe6b9
JG
56 .fb_fillrect = cfb_fillrect,
57 .fb_copyarea = cfb_copyarea,
58 .fb_imageblit = cfb_imageblit,
785b93ef
DA
59 .fb_pan_display = drm_fb_helper_pan_display,
60 .fb_blank = drm_fb_helper_blank,
068143d3 61 .fb_setcmap = drm_fb_helper_setcmap,
4dd19b0d
CB
62 .fb_debug_enter = drm_fb_helper_debug_enter,
63 .fb_debug_leave = drm_fb_helper_debug_leave,
771fe6b9
JG
64};
65
771fe6b9 66
ff72145b 67int radeon_align_pitch(struct radeon_device *rdev, int width, int bpp, bool tiled)
771fe6b9
JG
68{
69 int aligned = width;
e024e110 70 int align_large = (ASIC_IS_AVIVO(rdev)) || tiled;
771fe6b9
JG
71 int pitch_mask = 0;
72
73 switch (bpp / 8) {
74 case 1:
75 pitch_mask = align_large ? 255 : 127;
76 break;
77 case 2:
78 pitch_mask = align_large ? 127 : 31;
79 break;
80 case 3:
81 case 4:
82 pitch_mask = align_large ? 63 : 15;
83 break;
84 }
85
86 aligned += pitch_mask;
87 aligned &= ~pitch_mask;
88 return aligned;
89}
90
8be48d92 91static void radeonfb_destroy_pinned_object(struct drm_gem_object *gobj)
771fe6b9 92{
7e4d15d9 93 struct radeon_bo *rbo = gem_to_radeon_bo(gobj);
8be48d92
DA
94 int ret;
95
96 ret = radeon_bo_reserve(rbo, false);
97 if (likely(ret == 0)) {
98 radeon_bo_kunmap(rbo);
29d08b3e 99 radeon_bo_unpin(rbo);
8be48d92
DA
100 radeon_bo_unreserve(rbo);
101 }
102 drm_gem_object_unreference_unlocked(gobj);
103}
785b93ef 104
8be48d92 105static int radeonfb_create_pinned_object(struct radeon_fbdev *rfbdev,
308e5bcb 106 struct drm_mode_fb_cmd2 *mode_cmd,
8be48d92 107 struct drm_gem_object **gobj_p)
771fe6b9 108{
8be48d92 109 struct radeon_device *rdev = rfbdev->rdev;
771fe6b9 110 struct drm_gem_object *gobj = NULL;
4c788679 111 struct radeon_bo *rbo = NULL;
e024e110 112 bool fb_tiled = false; /* useful for testing */
c88f9f0c 113 u32 tiling_flags = 0;
8be48d92
DA
114 int ret;
115 int aligned_size, size;
e40b6fc8 116 int height = mode_cmd->height;
308e5bcb
JB
117 u32 bpp, depth;
118
248dbc23 119 drm_fb_get_bpp_depth(mode_cmd->pixel_format, &depth, &bpp);
771fe6b9 120
771fe6b9 121 /* need to align pitch with crtc limits */
308e5bcb
JB
122 mode_cmd->pitches[0] = radeon_align_pitch(rdev, mode_cmd->width, bpp,
123 fb_tiled) * ((bpp + 1) / 8);
771fe6b9 124
e40b6fc8
DA
125 if (rdev->family >= CHIP_R600)
126 height = ALIGN(mode_cmd->height, 8);
308e5bcb 127 size = mode_cmd->pitches[0] * height;
771fe6b9 128 aligned_size = ALIGN(size, PAGE_SIZE);
771fe6b9 129 ret = radeon_gem_object_create(rdev, aligned_size, 0,
8be48d92 130 RADEON_GEM_DOMAIN_VRAM,
4dfe947e 131 false, true,
8be48d92 132 &gobj);
771fe6b9 133 if (ret) {
8be48d92
DA
134 printk(KERN_ERR "failed to allocate framebuffer (%d)\n",
135 aligned_size);
136 return -ENOMEM;
771fe6b9 137 }
7e4d15d9 138 rbo = gem_to_radeon_bo(gobj);
771fe6b9 139
e024e110 140 if (fb_tiled)
c88f9f0c
MD
141 tiling_flags = RADEON_TILING_MACRO;
142
143#ifdef __BIG_ENDIAN
435ddd92 144 switch (bpp) {
c88f9f0c
MD
145 case 32:
146 tiling_flags |= RADEON_TILING_SWAP_32BIT;
147 break;
148 case 16:
149 tiling_flags |= RADEON_TILING_SWAP_16BIT;
150 default:
151 break;
152 }
153#endif
154
4c788679
JG
155 if (tiling_flags) {
156 ret = radeon_bo_set_tiling_flags(rbo,
8be48d92 157 tiling_flags | RADEON_TILING_SURFACE,
308e5bcb 158 mode_cmd->pitches[0]);
4c788679
JG
159 if (ret)
160 dev_err(rdev->dev, "FB failed to set tiling flags\n");
161 }
8be48d92 162
38651674 163
4c788679
JG
164 ret = radeon_bo_reserve(rbo, false);
165 if (unlikely(ret != 0))
166 goto out_unref;
8be48d92 167 ret = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, NULL);
4c788679
JG
168 if (ret) {
169 radeon_bo_unreserve(rbo);
170 goto out_unref;
171 }
172 if (fb_tiled)
173 radeon_bo_check_tiling(rbo, 0, 0);
8be48d92 174 ret = radeon_bo_kmap(rbo, NULL);
4c788679 175 radeon_bo_unreserve(rbo);
f92e93eb 176 if (ret) {
f92e93eb
JG
177 goto out_unref;
178 }
771fe6b9 179
8be48d92
DA
180 *gobj_p = gobj;
181 return 0;
182out_unref:
183 radeonfb_destroy_pinned_object(gobj);
184 *gobj_p = NULL;
185 return ret;
186}
187
188static int radeonfb_create(struct radeon_fbdev *rfbdev,
189 struct drm_fb_helper_surface_size *sizes)
190{
191 struct radeon_device *rdev = rfbdev->rdev;
192 struct fb_info *info;
193 struct drm_framebuffer *fb = NULL;
308e5bcb 194 struct drm_mode_fb_cmd2 mode_cmd;
8be48d92
DA
195 struct drm_gem_object *gobj = NULL;
196 struct radeon_bo *rbo = NULL;
197 struct device *device = &rdev->pdev->dev;
198 int ret;
199 unsigned long tmp;
200
201 mode_cmd.width = sizes->surface_width;
202 mode_cmd.height = sizes->surface_height;
203
204 /* avivo can't scanout real 24bpp */
205 if ((sizes->surface_bpp == 24) && ASIC_IS_AVIVO(rdev))
206 sizes->surface_bpp = 32;
207
308e5bcb
JB
208 mode_cmd.pixel_format = drm_mode_legacy_fb_format(sizes->surface_bpp,
209 sizes->surface_depth);
771fe6b9 210
8be48d92 211 ret = radeonfb_create_pinned_object(rfbdev, &mode_cmd, &gobj);
7e4d15d9 212 rbo = gem_to_radeon_bo(gobj);
771fe6b9 213
8be48d92
DA
214 /* okay we have an object now allocate the framebuffer */
215 info = framebuffer_alloc(0, device);
771fe6b9
JG
216 if (info == NULL) {
217 ret = -ENOMEM;
218 goto out_unref;
219 }
785b93ef 220
8be48d92 221 info->par = rfbdev;
771fe6b9 222
8be48d92
DA
223 radeon_framebuffer_init(rdev->ddev, &rfbdev->rfb, &mode_cmd, gobj);
224
38651674
DA
225 fb = &rfbdev->rfb.base;
226
227 /* setup helper */
228 rfbdev->helper.fb = fb;
229 rfbdev->helper.fbdev = info;
38651674 230
8be48d92 231 memset_io(rbo->kptr, 0x0, radeon_bo_size(rbo));
bf8e828b 232
771fe6b9 233 strcpy(info->fix.id, "radeondrmfb");
785b93ef 234
01f2c773 235 drm_fb_helper_fill_fix(info, fb->pitches[0], fb->depth);
3632ef89 236
8fd4bd22 237 info->flags = FBINFO_DEFAULT | FBINFO_CAN_FORCE_OUTPUT;
771fe6b9 238 info->fbops = &radeonfb_ops;
785b93ef 239
8be48d92 240 tmp = radeon_bo_gpu_offset(rbo) - rdev->mc.vram_start;
f92e93eb 241 info->fix.smem_start = rdev->mc.aper_base + tmp;
8be48d92
DA
242 info->fix.smem_len = radeon_bo_size(rbo);
243 info->screen_base = rbo->kptr;
244 info->screen_size = radeon_bo_size(rbo);
785b93ef 245
38651674 246 drm_fb_helper_fill_var(info, &rfbdev->helper, sizes->fb_width, sizes->fb_height);
ed8f0d9e
DA
247
248 /* setup aperture base/size for vesafb takeover */
1471ca9a
MS
249 info->apertures = alloc_apertures(1);
250 if (!info->apertures) {
251 ret = -ENOMEM;
252 goto out_unref;
253 }
254 info->apertures->ranges[0].base = rdev->ddev->mode_config.fb_base;
68d30596 255 info->apertures->ranges[0].size = rdev->mc.aper_size;
ed8f0d9e 256
771fe6b9
JG
257 info->pixmap.size = 64*1024;
258 info->pixmap.buf_align = 8;
259 info->pixmap.access_align = 32;
260 info->pixmap.flags = FB_PIXMAP_SYSTEM;
261 info->pixmap.scan_align = 1;
4abe3520 262
771fe6b9
JG
263 if (info->screen_base == NULL) {
264 ret = -ENOSPC;
265 goto out_unref;
266 }
4abe3520
DA
267
268 ret = fb_alloc_cmap(&info->cmap, 256, 0);
269 if (ret) {
270 ret = -ENOMEM;
271 goto out_unref;
272 }
273
771fe6b9
JG
274 DRM_INFO("fb mappable at 0x%lX\n", info->fix.smem_start);
275 DRM_INFO("vram apper at 0x%lX\n", (unsigned long)rdev->mc.aper_base);
8be48d92 276 DRM_INFO("size %lu\n", (unsigned long)radeon_bo_size(rbo));
771fe6b9 277 DRM_INFO("fb depth is %d\n", fb->depth);
01f2c773 278 DRM_INFO(" pitch is %d\n", fb->pitches[0]);
771fe6b9 279
6a9ee8af 280 vga_switcheroo_client_fb_set(rdev->ddev->pdev, info);
771fe6b9
JG
281 return 0;
282
283out_unref:
4c788679 284 if (rbo) {
8be48d92 285
771fe6b9 286 }
f92e93eb 287 if (fb && ret) {
771fe6b9
JG
288 drm_gem_object_unreference(gobj);
289 drm_framebuffer_cleanup(fb);
290 kfree(fb);
291 }
771fe6b9
JG
292 return ret;
293}
294
8be48d92
DA
295static int radeon_fb_find_or_create_single(struct drm_fb_helper *helper,
296 struct drm_fb_helper_surface_size *sizes)
38651674 297{
8be48d92 298 struct radeon_fbdev *rfbdev = (struct radeon_fbdev *)helper;
38651674
DA
299 int new_fb = 0;
300 int ret;
301
8be48d92
DA
302 if (!helper->fb) {
303 ret = radeonfb_create(rfbdev, sizes);
38651674
DA
304 if (ret)
305 return ret;
38651674 306 new_fb = 1;
38651674 307 }
38651674
DA
308 return new_fb;
309}
310
d50ba256
DA
311static char *mode_option;
312int radeon_parse_options(char *options)
313{
314 char *this_opt;
315
316 if (!options || !*options)
317 return 0;
318
319 while ((this_opt = strsep(&options, ",")) != NULL) {
320 if (!*this_opt)
321 continue;
322 mode_option = this_opt;
323 }
324 return 0;
325}
326
eb1f8e4f 327void radeon_fb_output_poll_changed(struct radeon_device *rdev)
771fe6b9 328{
eb1f8e4f 329 drm_fb_helper_hotplug_event(&rdev->mode_info.rfbdev->helper);
771fe6b9 330}
771fe6b9 331
8be48d92 332static int radeon_fbdev_destroy(struct drm_device *dev, struct radeon_fbdev *rfbdev)
771fe6b9
JG
333{
334 struct fb_info *info;
38651674 335 struct radeon_framebuffer *rfb = &rfbdev->rfb;
771fe6b9 336
8be48d92
DA
337 if (rfbdev->helper.fbdev) {
338 info = rfbdev->helper.fbdev;
4abe3520 339
8be48d92 340 unregister_framebuffer(info);
4abe3520
DA
341 if (info->cmap.len)
342 fb_dealloc_cmap(&info->cmap);
8be48d92 343 framebuffer_release(info);
771fe6b9 344 }
771fe6b9 345
8be48d92 346 if (rfb->obj) {
29d08b3e
DA
347 radeonfb_destroy_pinned_object(rfb->obj);
348 rfb->obj = NULL;
771fe6b9 349 }
4abe3520 350 drm_fb_helper_fini(&rfbdev->helper);
38651674 351 drm_framebuffer_cleanup(&rfb->base);
771fe6b9 352
771fe6b9
JG
353 return 0;
354}
785b93ef 355
4abe3520
DA
356static struct drm_fb_helper_funcs radeon_fb_helper_funcs = {
357 .gamma_set = radeon_crtc_fb_gamma_set,
358 .gamma_get = radeon_crtc_fb_gamma_get,
359 .fb_probe = radeon_fb_find_or_create_single,
4abe3520 360};
38651674
DA
361
362int radeon_fbdev_init(struct radeon_device *rdev)
363{
8be48d92 364 struct radeon_fbdev *rfbdev;
4abe3520 365 int bpp_sel = 32;
5a79395b 366 int ret;
4abe3520
DA
367
368 /* select 8 bpp console on RN50 or 16MB cards */
369 if (ASIC_IS_RN50(rdev) || rdev->mc.real_vram_size <= (32*1024*1024))
370 bpp_sel = 8;
8be48d92
DA
371
372 rfbdev = kzalloc(sizeof(struct radeon_fbdev), GFP_KERNEL);
373 if (!rfbdev)
374 return -ENOMEM;
375
376 rfbdev->rdev = rdev;
377 rdev->mode_info.rfbdev = rfbdev;
4abe3520 378 rfbdev->helper.funcs = &radeon_fb_helper_funcs;
8be48d92 379
5a79395b
CW
380 ret = drm_fb_helper_init(rdev->ddev, &rfbdev->helper,
381 rdev->num_crtc,
382 RADEONFB_CONN_LIMIT);
383 if (ret) {
384 kfree(rfbdev);
385 return ret;
386 }
387
0b4c0f3f 388 drm_fb_helper_single_add_all_connectors(&rfbdev->helper);
4abe3520 389 drm_fb_helper_initial_config(&rfbdev->helper, bpp_sel);
771fe6b9 390 return 0;
38651674
DA
391}
392
393void radeon_fbdev_fini(struct radeon_device *rdev)
394{
8be48d92
DA
395 if (!rdev->mode_info.rfbdev)
396 return;
397
38651674 398 radeon_fbdev_destroy(rdev->ddev, rdev->mode_info.rfbdev);
8be48d92 399 kfree(rdev->mode_info.rfbdev);
38651674
DA
400 rdev->mode_info.rfbdev = NULL;
401}
402
403void radeon_fbdev_set_suspend(struct radeon_device *rdev, int state)
404{
405 fb_set_suspend(rdev->mode_info.rfbdev->helper.fbdev, state);
406}
407
408int radeon_fbdev_total_size(struct radeon_device *rdev)
409{
410 struct radeon_bo *robj;
411 int size = 0;
412
7e4d15d9 413 robj = gem_to_radeon_bo(rdev->mode_info.rfbdev->rfb.obj);
38651674
DA
414 size += radeon_bo_size(robj);
415 return size;
416}
417
418bool radeon_fbdev_robj_is_fb(struct radeon_device *rdev, struct radeon_bo *robj)
419{
7e4d15d9 420 if (robj == gem_to_radeon_bo(rdev->mode_info.rfbdev->rfb.obj))
38651674
DA
421 return true;
422 return false;
771fe6b9 423}
This page took 0.193109 seconds and 5 git commands to generate.