drm/ttm: Hide the implementation details of reservation
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_kms.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
760285e7 28#include <drm/drmP.h>
771fe6b9 29#include "radeon.h"
760285e7 30#include <drm/radeon_drm.h>
6759a0a7 31#include "radeon_asic.h"
771fe6b9 32
6a9ee8af 33#include <linux/vga_switcheroo.h>
5a0e3ad6 34#include <linux/slab.h>
10ebc0bc 35#include <linux/pm_runtime.h>
78488659
AD
36
37#if defined(CONFIG_VGA_SWITCHEROO)
38bool radeon_is_px(void);
39#else
40static inline bool radeon_is_px(void) { return false; }
41#endif
42
f482a141
AD
43/**
44 * radeon_driver_unload_kms - Main unload function for KMS.
45 *
46 * @dev: drm dev pointer
47 *
48 * This is the main unload function for KMS (all asics).
49 * It calls radeon_modeset_fini() to tear down the
50 * displays, and radeon_device_fini() to tear down
51 * the rest of the device (CP, writeback, etc.).
52 * Returns 0 on success.
53 */
cf0fe456
JG
54int radeon_driver_unload_kms(struct drm_device *dev)
55{
56 struct radeon_device *rdev = dev->dev_private;
57
58 if (rdev == NULL)
59 return 0;
10ebc0bc 60
0cd9cb76
AD
61 if (rdev->rmmio == NULL)
62 goto done_free;
10ebc0bc
DA
63
64 pm_runtime_get_sync(dev->dev);
65
c4917074 66 radeon_acpi_fini(rdev);
10ebc0bc 67
cf0fe456
JG
68 radeon_modeset_fini(rdev);
69 radeon_device_fini(rdev);
0cd9cb76
AD
70
71done_free:
cf0fe456
JG
72 kfree(rdev);
73 dev->dev_private = NULL;
74 return 0;
75}
771fe6b9 76
f482a141
AD
77/**
78 * radeon_driver_load_kms - Main load function for KMS.
79 *
80 * @dev: drm dev pointer
81 * @flags: device flags
82 *
83 * This is the main load function for KMS (all asics).
84 * It calls radeon_device_init() to set up the non-display
85 * parts of the chip (asic init, CP, writeback, etc.), and
86 * radeon_modeset_init() to set up the display parts
87 * (crtcs, encoders, hotplug detect, etc.).
88 * Returns 0 on success, error on failure.
89 */
771fe6b9
JG
90int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
91{
92 struct radeon_device *rdev;
d7a2952f 93 int r, acpi_status;
771fe6b9
JG
94
95 rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
96 if (rdev == NULL) {
97 return -ENOMEM;
98 }
99 dev->dev_private = (void *)rdev;
100
101 /* update BUS flag */
8410ea3b 102 if (drm_pci_device_is_agp(dev)) {
771fe6b9 103 flags |= RADEON_IS_AGP;
58b6542b 104 } else if (pci_is_pcie(dev->pdev)) {
771fe6b9
JG
105 flags |= RADEON_IS_PCIE;
106 } else {
107 flags |= RADEON_IS_PCI;
108 }
109
6cf8a3f5
JG
110 /* radeon_device_init should report only fatal error
111 * like memory allocation failure or iomapping failure,
112 * or memory manager initialization failure, it must
113 * properly initialize the GPU MC controller and permit
114 * VRAM allocation
115 */
771fe6b9
JG
116 r = radeon_device_init(rdev, dev, dev->pdev, flags);
117 if (r) {
cf0fe456
JG
118 dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
119 goto out;
6cf8a3f5 120 }
d7a2952f 121
6cf8a3f5
JG
122 /* Again modeset_init should fail only on fatal error
123 * otherwise it should provide enough functionalities
124 * for shadowfb to run
125 */
126 r = radeon_modeset_init(rdev);
cf0fe456
JG
127 if (r)
128 dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
fda4b25c
LT
129
130 /* Call ACPI methods: require modeset init
131 * but failure is not fatal
132 */
133 if (!r) {
134 acpi_status = radeon_acpi_init(rdev);
135 if (acpi_status)
136 dev_dbg(&dev->pdev->dev,
137 "Error during ACPI methods call\n");
138 }
139
78488659
AD
140 if ((radeon_runtime_pm == 1) ||
141 ((radeon_runtime_pm == -1) && radeon_is_px())) {
10ebc0bc
DA
142 pm_runtime_use_autosuspend(dev->dev);
143 pm_runtime_set_autosuspend_delay(dev->dev, 5000);
144 pm_runtime_set_active(dev->dev);
145 pm_runtime_allow(dev->dev);
146 pm_runtime_mark_last_busy(dev->dev);
147 pm_runtime_put_autosuspend(dev->dev);
148 }
149
cf0fe456
JG
150out:
151 if (r)
152 radeon_driver_unload_kms(dev);
10ebc0bc
DA
153
154
cf0fe456 155 return r;
771fe6b9
JG
156}
157
f482a141
AD
158/**
159 * radeon_set_filp_rights - Set filp right.
160 *
161 * @dev: drm dev pointer
162 * @owner: drm file
163 * @applier: drm file
164 * @value: value
165 *
166 * Sets the filp rights for the device (all asics).
167 */
9eba4a93
MO
168static void radeon_set_filp_rights(struct drm_device *dev,
169 struct drm_file **owner,
170 struct drm_file *applier,
171 uint32_t *value)
172{
173 mutex_lock(&dev->struct_mutex);
174 if (*value == 1) {
175 /* wants rights */
176 if (!*owner)
177 *owner = applier;
178 } else if (*value == 0) {
179 /* revokes rights */
180 if (*owner == applier)
181 *owner = NULL;
182 }
183 *value = *owner == applier ? 1 : 0;
184 mutex_unlock(&dev->struct_mutex);
185}
771fe6b9
JG
186
187/*
9eba4a93 188 * Userspace get information ioctl
771fe6b9 189 */
f482a141
AD
190/**
191 * radeon_info_ioctl - answer a device specific request.
192 *
193 * @rdev: radeon device pointer
194 * @data: request object
195 * @filp: drm filp
196 *
197 * This function is used to pass device specific parameters to the userspace
198 * drivers. Examples include: pci device id, pipeline parms, tiling params,
199 * etc. (all asics).
200 * Returns 0 on success, -EINVAL on failure.
201 */
5520345f 202static int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
771fe6b9
JG
203{
204 struct radeon_device *rdev = dev->dev_private;
6759a0a7 205 struct drm_radeon_info *info = data;
bc35afdb 206 struct radeon_mode_info *minfo = &rdev->mode_info;
64d7b8be
JG
207 uint32_t *value, value_tmp, *value_ptr, value_size;
208 uint64_t value64;
bc35afdb
JG
209 struct drm_crtc *crtc;
210 int i, found;
771fe6b9 211
771fe6b9 212 value_ptr = (uint32_t *)((unsigned long)info->value);
64d7b8be
JG
213 value = &value_tmp;
214 value_size = sizeof(uint32_t);
d8ab3557 215
771fe6b9
JG
216 switch (info->request) {
217 case RADEON_INFO_DEVICE_ID:
ffbab09b 218 *value = dev->pdev->device;
771fe6b9
JG
219 break;
220 case RADEON_INFO_NUM_GB_PIPES:
64d7b8be 221 *value = rdev->num_gb_pipes;
771fe6b9 222 break;
f779b3e5 223 case RADEON_INFO_NUM_Z_PIPES:
64d7b8be 224 *value = rdev->num_z_pipes;
f779b3e5 225 break;
733289c2 226 case RADEON_INFO_ACCEL_WORKING:
148a03bc
AD
227 /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
228 if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
64d7b8be 229 *value = false;
148a03bc 230 else
64d7b8be 231 *value = rdev->accel_working;
733289c2 232 break;
bc35afdb 233 case RADEON_INFO_CRTC_FROM_ID:
1d6ac185 234 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
235 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
236 return -EFAULT;
237 }
bc35afdb
JG
238 for (i = 0, found = 0; i < rdev->num_crtc; i++) {
239 crtc = (struct drm_crtc *)minfo->crtcs[i];
64d7b8be 240 if (crtc && crtc->base.id == *value) {
0baf2d8f 241 struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
64d7b8be 242 *value = radeon_crtc->crtc_id;
bc35afdb
JG
243 found = 1;
244 break;
245 }
246 }
247 if (!found) {
64d7b8be 248 DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
bc35afdb
JG
249 return -EINVAL;
250 }
251 break;
148a03bc 252 case RADEON_INFO_ACCEL_WORKING2:
64d7b8be 253 *value = rdev->accel_working;
148a03bc 254 break;
e7aeeba6 255 case RADEON_INFO_TILING_CONFIG:
64f759cc
AD
256 if (rdev->family >= CHIP_BONAIRE)
257 *value = rdev->config.cik.tile_config;
258 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 259 *value = rdev->config.si.tile_config;
c1b2f69f 260 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 261 *value = rdev->config.cayman.tile_config;
fecf1d07 262 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 263 *value = rdev->config.evergreen.tile_config;
e7aeeba6 264 else if (rdev->family >= CHIP_RV770)
64d7b8be 265 *value = rdev->config.rv770.tile_config;
e7aeeba6 266 else if (rdev->family >= CHIP_R600)
64d7b8be 267 *value = rdev->config.r600.tile_config;
e7aeeba6 268 else {
d9fdaafb 269 DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
e7aeeba6
AD
270 return -EINVAL;
271 }
b824b364 272 break;
ab9e1f59 273 case RADEON_INFO_WANT_HYPERZ:
43861f71
MO
274 /* The "value" here is both an input and output parameter.
275 * If the input value is 1, filp requests hyper-z access.
276 * If the input value is 0, filp revokes its hyper-z access.
277 *
278 * When returning, the value is 1 if filp owns hyper-z access,
279 * 0 otherwise. */
1d6ac185 280 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
281 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
282 return -EFAULT;
283 }
284 if (*value >= 2) {
285 DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
43861f71
MO
286 return -EINVAL;
287 }
64d7b8be 288 radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
9eba4a93
MO
289 break;
290 case RADEON_INFO_WANT_CMASK:
291 /* The same logic as Hyper-Z. */
1d6ac185 292 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
293 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
294 return -EFAULT;
295 }
296 if (*value >= 2) {
297 DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
9eba4a93 298 return -EINVAL;
ab9e1f59 299 }
64d7b8be 300 radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
e7aeeba6 301 break;
58bbf018
AD
302 case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
303 /* return clock value in KHz */
454d2e2a 304 if (rdev->asic->get_xclk)
64d7b8be 305 *value = radeon_get_xclk(rdev) * 10;
454d2e2a 306 else
64d7b8be 307 *value = rdev->clock.spll.reference_freq * 10;
58bbf018 308 break;
486af189 309 case RADEON_INFO_NUM_BACKENDS:
64f759cc
AD
310 if (rdev->family >= CHIP_BONAIRE)
311 *value = rdev->config.cik.max_backends_per_se *
312 rdev->config.cik.max_shader_engines;
313 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 314 *value = rdev->config.si.max_backends_per_se *
c1b2f69f
MD
315 rdev->config.si.max_shader_engines;
316 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 317 *value = rdev->config.cayman.max_backends_per_se *
fecf1d07
AD
318 rdev->config.cayman.max_shader_engines;
319 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 320 *value = rdev->config.evergreen.max_backends;
486af189 321 else if (rdev->family >= CHIP_RV770)
64d7b8be 322 *value = rdev->config.rv770.max_backends;
486af189 323 else if (rdev->family >= CHIP_R600)
64d7b8be 324 *value = rdev->config.r600.max_backends;
486af189
DA
325 else {
326 return -EINVAL;
327 }
328 break;
6565945b 329 case RADEON_INFO_NUM_TILE_PIPES:
64f759cc
AD
330 if (rdev->family >= CHIP_BONAIRE)
331 *value = rdev->config.cik.max_tile_pipes;
332 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 333 *value = rdev->config.si.max_tile_pipes;
c1b2f69f 334 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 335 *value = rdev->config.cayman.max_tile_pipes;
6565945b 336 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 337 *value = rdev->config.evergreen.max_tile_pipes;
6565945b 338 else if (rdev->family >= CHIP_RV770)
64d7b8be 339 *value = rdev->config.rv770.max_tile_pipes;
6565945b 340 else if (rdev->family >= CHIP_R600)
64d7b8be 341 *value = rdev->config.r600.max_tile_pipes;
6565945b
AD
342 else {
343 return -EINVAL;
344 }
345 break;
8aeb96f8 346 case RADEON_INFO_FUSION_GART_WORKING:
64d7b8be 347 *value = 1;
8aeb96f8 348 break;
e55b9422 349 case RADEON_INFO_BACKEND_MAP:
64f759cc 350 if (rdev->family >= CHIP_BONAIRE)
1ddce27d 351 *value = rdev->config.cik.backend_map;
64f759cc 352 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 353 *value = rdev->config.si.backend_map;
c1b2f69f 354 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 355 *value = rdev->config.cayman.backend_map;
e55b9422 356 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 357 *value = rdev->config.evergreen.backend_map;
e55b9422 358 else if (rdev->family >= CHIP_RV770)
64d7b8be 359 *value = rdev->config.rv770.backend_map;
e55b9422 360 else if (rdev->family >= CHIP_R600)
64d7b8be 361 *value = rdev->config.r600.backend_map;
e55b9422
AD
362 else {
363 return -EINVAL;
364 }
365 break;
721604a1
JG
366 case RADEON_INFO_VA_START:
367 /* this is where we report if vm is supported or not */
368 if (rdev->family < CHIP_CAYMAN)
369 return -EINVAL;
64d7b8be 370 *value = RADEON_VA_RESERVED_SIZE;
721604a1
JG
371 break;
372 case RADEON_INFO_IB_VM_MAX_SIZE:
373 /* this is where we report if vm is supported or not */
374 if (rdev->family < CHIP_CAYMAN)
375 return -EINVAL;
64d7b8be 376 *value = RADEON_IB_VM_MAX_SIZE;
721604a1 377 break;
609c1e15 378 case RADEON_INFO_MAX_PIPES:
64f759cc
AD
379 if (rdev->family >= CHIP_BONAIRE)
380 *value = rdev->config.cik.max_cu_per_sh;
381 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 382 *value = rdev->config.si.max_cu_per_sh;
c1b2f69f 383 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 384 *value = rdev->config.cayman.max_pipes_per_simd;
609c1e15 385 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 386 *value = rdev->config.evergreen.max_pipes;
609c1e15 387 else if (rdev->family >= CHIP_RV770)
64d7b8be 388 *value = rdev->config.rv770.max_pipes;
609c1e15 389 else if (rdev->family >= CHIP_R600)
64d7b8be 390 *value = rdev->config.r600.max_pipes;
609c1e15
TS
391 else {
392 return -EINVAL;
393 }
394 break;
64d7b8be
JG
395 case RADEON_INFO_TIMESTAMP:
396 if (rdev->family < CHIP_R600) {
397 DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
398 return -EINVAL;
399 }
400 value = (uint32_t*)&value64;
401 value_size = sizeof(uint64_t);
402 value64 = radeon_get_gpu_clock_counter(rdev);
403 break;
2e1a7674 404 case RADEON_INFO_MAX_SE:
64f759cc
AD
405 if (rdev->family >= CHIP_BONAIRE)
406 *value = rdev->config.cik.max_shader_engines;
407 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 408 *value = rdev->config.si.max_shader_engines;
2e1a7674 409 else if (rdev->family >= CHIP_CAYMAN)
64d7b8be 410 *value = rdev->config.cayman.max_shader_engines;
2e1a7674 411 else if (rdev->family >= CHIP_CEDAR)
64d7b8be 412 *value = rdev->config.evergreen.num_ses;
2e1a7674 413 else
64d7b8be 414 *value = 1;
2e1a7674
AD
415 break;
416 case RADEON_INFO_MAX_SH_PER_SE:
64f759cc
AD
417 if (rdev->family >= CHIP_BONAIRE)
418 *value = rdev->config.cik.max_sh_per_se;
419 else if (rdev->family >= CHIP_TAHITI)
64d7b8be 420 *value = rdev->config.si.max_sh_per_se;
2e1a7674
AD
421 else
422 return -EINVAL;
423 break;
a0a53aa8 424 case RADEON_INFO_FASTFB_WORKING:
64d7b8be 425 *value = rdev->fastfb_working;
a0a53aa8 426 break;
902aaef6 427 case RADEON_INFO_RING_WORKING:
1d6ac185 428 if (copy_from_user(value, value_ptr, sizeof(uint32_t))) {
64d7b8be
JG
429 DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
430 return -EFAULT;
431 }
432 switch (*value) {
902aaef6
CK
433 case RADEON_CS_RING_GFX:
434 case RADEON_CS_RING_COMPUTE:
64d7b8be 435 *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
902aaef6
CK
436 break;
437 case RADEON_CS_RING_DMA:
64d7b8be
JG
438 *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
439 *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
902aaef6
CK
440 break;
441 case RADEON_CS_RING_UVD:
64d7b8be 442 *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
902aaef6 443 break;
f7ba8b04
CK
444 case RADEON_CS_RING_VCE:
445 *value = rdev->ring[TN_RING_TYPE_VCE1_INDEX].ready;
446 break;
902aaef6
CK
447 default:
448 return -EINVAL;
449 }
450 break;
64d7b8be 451 case RADEON_INFO_SI_TILE_MODE_ARRAY:
64f759cc 452 if (rdev->family >= CHIP_BONAIRE) {
39aee490
AD
453 value = rdev->config.cik.tile_mode_array;
454 value_size = sizeof(uint32_t)*32;
455 } else if (rdev->family >= CHIP_TAHITI) {
456 value = rdev->config.si.tile_mode_array;
457 value_size = sizeof(uint32_t)*32;
458 } else {
459 DRM_DEBUG_KMS("tile mode array is si+ only!\n");
64f759cc
AD
460 return -EINVAL;
461 }
64d7b8be 462 break;
32f79a8a
MD
463 case RADEON_INFO_CIK_MACROTILE_MODE_ARRAY:
464 if (rdev->family >= CHIP_BONAIRE) {
465 value = rdev->config.cik.macrotile_mode_array;
466 value_size = sizeof(uint32_t)*16;
467 } else {
468 DRM_DEBUG_KMS("macrotile mode array is cik+ only!\n");
469 return -EINVAL;
470 }
471 break;
e5b9e750
TS
472 case RADEON_INFO_SI_CP_DMA_COMPUTE:
473 *value = 1;
474 break;
439a1cff
MO
475 case RADEON_INFO_SI_BACKEND_ENABLED_MASK:
476 if (rdev->family >= CHIP_BONAIRE) {
477 *value = rdev->config.cik.backend_enable_mask;
478 } else if (rdev->family >= CHIP_TAHITI) {
479 *value = rdev->config.si.backend_enable_mask;
480 } else {
481 DRM_DEBUG_KMS("BACKEND_ENABLED_MASK is si+ only!\n");
482 }
483 break;
f5f1f897
AD
484 case RADEON_INFO_MAX_SCLK:
485 if ((rdev->pm.pm_method == PM_METHOD_DPM) &&
486 rdev->pm.dpm_enabled)
487 *value = rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk * 10;
488 else
489 *value = rdev->pm.default_sclk * 10;
490 break;
98ccc291
CK
491 case RADEON_INFO_VCE_FW_VERSION:
492 *value = rdev->vce.fw_version;
493 break;
494 case RADEON_INFO_VCE_FB_VERSION:
495 *value = rdev->vce.fb_version;
496 break;
67e8e3f9
MO
497 case RADEON_INFO_NUM_BYTES_MOVED:
498 value = (uint32_t*)&value64;
499 value_size = sizeof(uint64_t);
500 value64 = atomic64_read(&rdev->num_bytes_moved);
501 break;
502 case RADEON_INFO_VRAM_USAGE:
503 value = (uint32_t*)&value64;
504 value_size = sizeof(uint64_t);
505 value64 = atomic64_read(&rdev->vram_usage);
506 break;
507 case RADEON_INFO_GTT_USAGE:
508 value = (uint32_t*)&value64;
509 value_size = sizeof(uint64_t);
510 value64 = atomic64_read(&rdev->gtt_usage);
511 break;
771fe6b9 512 default:
d9fdaafb 513 DRM_DEBUG_KMS("Invalid request %d\n", info->request);
771fe6b9
JG
514 return -EINVAL;
515 }
1d6ac185 516 if (copy_to_user(value_ptr, (char*)value, value_size)) {
6759a0a7 517 DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
771fe6b9
JG
518 return -EFAULT;
519 }
520 return 0;
521}
522
523
524/*
525 * Outdated mess for old drm with Xorg being in charge (void function now).
526 */
f482a141
AD
527/**
528 * radeon_driver_firstopen_kms - drm callback for last close
529 *
530 * @dev: drm dev pointer
531 *
532 * Switch vga switcheroo state after last close (all asics).
533 */
771fe6b9
JG
534void radeon_driver_lastclose_kms(struct drm_device *dev)
535{
6a9ee8af 536 vga_switcheroo_process_delayed_switch();
771fe6b9
JG
537}
538
f482a141
AD
539/**
540 * radeon_driver_open_kms - drm callback for open
541 *
542 * @dev: drm dev pointer
543 * @file_priv: drm file
544 *
545 * On device open, init vm on cayman+ (all asics).
546 * Returns 0 on success, error on failure.
547 */
771fe6b9
JG
548int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
549{
721604a1 550 struct radeon_device *rdev = dev->dev_private;
10ebc0bc 551 int r;
721604a1
JG
552
553 file_priv->driver_priv = NULL;
554
10ebc0bc
DA
555 r = pm_runtime_get_sync(dev->dev);
556 if (r < 0)
557 return r;
558
721604a1
JG
559 /* new gpu have virtual address space support */
560 if (rdev->family >= CHIP_CAYMAN) {
561 struct radeon_fpriv *fpriv;
d72d43cf 562 struct radeon_bo_va *bo_va;
721604a1
JG
563 int r;
564
565 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
566 if (unlikely(!fpriv)) {
567 return -ENOMEM;
568 }
569
6d2f2944
CK
570 r = radeon_vm_init(rdev, &fpriv->vm);
571 if (r)
572 return r;
d72d43cf 573
f1e3dc70
CK
574 r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
575 if (r)
576 return r;
577
d72d43cf
CK
578 /* map the ib pool buffer read only into
579 * virtual address space */
580 bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
581 rdev->ring_tmp_bo.bo);
582 r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
583 RADEON_VM_PAGE_READABLE |
584 RADEON_VM_PAGE_SNOOPED);
f1e3dc70
CK
585
586 radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
721604a1
JG
587 if (r) {
588 radeon_vm_fini(rdev, &fpriv->vm);
589 kfree(fpriv);
590 return r;
591 }
592
593 file_priv->driver_priv = fpriv;
594 }
10ebc0bc
DA
595
596 pm_runtime_mark_last_busy(dev->dev);
597 pm_runtime_put_autosuspend(dev->dev);
771fe6b9
JG
598 return 0;
599}
600
f482a141
AD
601/**
602 * radeon_driver_postclose_kms - drm callback for post close
603 *
604 * @dev: drm dev pointer
605 * @file_priv: drm file
606 *
607 * On device post close, tear down vm on cayman+ (all asics).
608 */
771fe6b9
JG
609void radeon_driver_postclose_kms(struct drm_device *dev,
610 struct drm_file *file_priv)
611{
721604a1
JG
612 struct radeon_device *rdev = dev->dev_private;
613
614 /* new gpu have virtual address space support */
615 if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
616 struct radeon_fpriv *fpriv = file_priv->driver_priv;
d72d43cf
CK
617 struct radeon_bo_va *bo_va;
618 int r;
619
620 r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
621 if (!r) {
622 bo_va = radeon_vm_bo_find(&fpriv->vm,
623 rdev->ring_tmp_bo.bo);
624 if (bo_va)
625 radeon_vm_bo_rmv(rdev, bo_va);
626 radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
627 }
721604a1
JG
628
629 radeon_vm_fini(rdev, &fpriv->vm);
630 kfree(fpriv);
631 file_priv->driver_priv = NULL;
632 }
771fe6b9
JG
633}
634
f482a141
AD
635/**
636 * radeon_driver_preclose_kms - drm callback for pre close
637 *
638 * @dev: drm dev pointer
639 * @file_priv: drm file
640 *
641 * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
642 * (all asics).
643 */
771fe6b9
JG
644void radeon_driver_preclose_kms(struct drm_device *dev,
645 struct drm_file *file_priv)
646{
ab9e1f59
DA
647 struct radeon_device *rdev = dev->dev_private;
648 if (rdev->hyperz_filp == file_priv)
649 rdev->hyperz_filp = NULL;
dca0d612
MO
650 if (rdev->cmask_filp == file_priv)
651 rdev->cmask_filp = NULL;
f2ba57b5 652 radeon_uvd_free_handles(rdev, file_priv);
d93f7937 653 radeon_vce_free_handles(rdev, file_priv);
771fe6b9
JG
654}
655
771fe6b9
JG
656/*
657 * VBlank related functions.
658 */
f482a141
AD
659/**
660 * radeon_get_vblank_counter_kms - get frame count
661 *
662 * @dev: drm dev pointer
663 * @crtc: crtc to get the frame count from
664 *
665 * Gets the frame count on the requested crtc (all asics).
666 * Returns frame count on success, -EINVAL on failure.
667 */
771fe6b9
JG
668u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
669{
7ed220d7
MD
670 struct radeon_device *rdev = dev->dev_private;
671
9c950a43 672 if (crtc < 0 || crtc >= rdev->num_crtc) {
7ed220d7
MD
673 DRM_ERROR("Invalid crtc %d\n", crtc);
674 return -EINVAL;
675 }
676
677 return radeon_get_vblank_counter(rdev, crtc);
771fe6b9
JG
678}
679
f482a141
AD
680/**
681 * radeon_enable_vblank_kms - enable vblank interrupt
682 *
683 * @dev: drm dev pointer
684 * @crtc: crtc to enable vblank interrupt for
685 *
686 * Enable the interrupt on the requested crtc (all asics).
687 * Returns 0 on success, -EINVAL on failure.
688 */
771fe6b9
JG
689int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
690{
7ed220d7 691 struct radeon_device *rdev = dev->dev_private;
fb98257a
CK
692 unsigned long irqflags;
693 int r;
7ed220d7 694
9c950a43 695 if (crtc < 0 || crtc >= rdev->num_crtc) {
7ed220d7
MD
696 DRM_ERROR("Invalid crtc %d\n", crtc);
697 return -EINVAL;
698 }
699
fb98257a 700 spin_lock_irqsave(&rdev->irq.lock, irqflags);
7ed220d7 701 rdev->irq.crtc_vblank_int[crtc] = true;
fb98257a
CK
702 r = radeon_irq_set(rdev);
703 spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
704 return r;
771fe6b9
JG
705}
706
f482a141
AD
707/**
708 * radeon_disable_vblank_kms - disable vblank interrupt
709 *
710 * @dev: drm dev pointer
711 * @crtc: crtc to disable vblank interrupt for
712 *
713 * Disable the interrupt on the requested crtc (all asics).
714 */
771fe6b9
JG
715void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
716{
7ed220d7 717 struct radeon_device *rdev = dev->dev_private;
fb98257a 718 unsigned long irqflags;
7ed220d7 719
9c950a43 720 if (crtc < 0 || crtc >= rdev->num_crtc) {
7ed220d7
MD
721 DRM_ERROR("Invalid crtc %d\n", crtc);
722 return;
723 }
724
fb98257a 725 spin_lock_irqsave(&rdev->irq.lock, irqflags);
7ed220d7 726 rdev->irq.crtc_vblank_int[crtc] = false;
7ed220d7 727 radeon_irq_set(rdev);
fb98257a 728 spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
771fe6b9
JG
729}
730
f482a141
AD
731/**
732 * radeon_get_vblank_timestamp_kms - get vblank timestamp
733 *
734 * @dev: drm dev pointer
735 * @crtc: crtc to get the timestamp for
736 * @max_error: max error
737 * @vblank_time: time value
738 * @flags: flags passed to the driver
739 *
740 * Gets the timestamp on the requested crtc based on the
741 * scanout position. (all asics).
742 * Returns postive status flags on success, negative error on failure.
743 */
f5a80209
MK
744int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
745 int *max_error,
746 struct timeval *vblank_time,
747 unsigned flags)
748{
749 struct drm_crtc *drmcrtc;
750 struct radeon_device *rdev = dev->dev_private;
751
752 if (crtc < 0 || crtc >= dev->num_crtcs) {
753 DRM_ERROR("Invalid crtc %d\n", crtc);
754 return -EINVAL;
755 }
756
757 /* Get associated drm_crtc: */
758 drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
759
760 /* Helper routine in DRM core does all the work: */
761 return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
762 vblank_time, flags,
7da903ef 763 drmcrtc, &drmcrtc->hwmode);
f5a80209 764}
771fe6b9 765
771fe6b9 766#define KMS_INVALID_IOCTL(name) \
f6e2e407
RK
767static int name(struct drm_device *dev, void *data, struct drm_file \
768 *file_priv) \
771fe6b9
JG
769{ \
770 DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
771 return -EINVAL; \
772}
773
774/*
775 * All these ioctls are invalid in kms world.
776 */
777KMS_INVALID_IOCTL(radeon_cp_init_kms)
778KMS_INVALID_IOCTL(radeon_cp_start_kms)
779KMS_INVALID_IOCTL(radeon_cp_stop_kms)
780KMS_INVALID_IOCTL(radeon_cp_reset_kms)
781KMS_INVALID_IOCTL(radeon_cp_idle_kms)
782KMS_INVALID_IOCTL(radeon_cp_resume_kms)
783KMS_INVALID_IOCTL(radeon_engine_reset_kms)
784KMS_INVALID_IOCTL(radeon_fullscreen_kms)
785KMS_INVALID_IOCTL(radeon_cp_swap_kms)
786KMS_INVALID_IOCTL(radeon_cp_clear_kms)
787KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
788KMS_INVALID_IOCTL(radeon_cp_indices_kms)
789KMS_INVALID_IOCTL(radeon_cp_texture_kms)
790KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
791KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
792KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
793KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
794KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
795KMS_INVALID_IOCTL(radeon_cp_flip_kms)
796KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
797KMS_INVALID_IOCTL(radeon_mem_free_kms)
798KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
799KMS_INVALID_IOCTL(radeon_irq_emit_kms)
800KMS_INVALID_IOCTL(radeon_irq_wait_kms)
801KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
802KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
803KMS_INVALID_IOCTL(radeon_surface_free_kms)
804
805
baa70943 806const struct drm_ioctl_desc radeon_ioctls_kms[] = {
1b2f1489
DA
807 DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
808 DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
809 DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
810 DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
811 DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
812 DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
813 DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
814 DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
815 DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
816 DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
817 DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
818 DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
819 DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
820 DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
821 DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
822 DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
823 DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
824 DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
825 DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
826 DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
827 DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
828 DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
829 DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
830 DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
831 DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
832 DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
833 DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
771fe6b9 834 /* KMS */
f33bcab9
CK
835 DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
836 DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
837 DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
838 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
1b2f1489
DA
839 DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
840 DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
f33bcab9
CK
841 DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
842 DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
843 DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
844 DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
845 DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
846 DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
847 DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
bda72d58 848 DRM_IOCTL_DEF_DRV(RADEON_GEM_OP, radeon_gem_op_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
771fe6b9
JG
849};
850int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);
This page took 0.342863 seconds and 5 git commands to generate.