drm/amdgpu: bump the afmt limit for CZ, ST, Polaris
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_ttm.c
CommitLineData
771fe6b9
JG
1/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
8d7cddcd 36#include <ttm/ttm_page_alloc.h>
771fe6b9
JG
37#include <drm/drmP.h>
38#include <drm/radeon_drm.h>
fa8a1238 39#include <linux/seq_file.h>
5a0e3ad6 40#include <linux/slab.h>
4cfe7629 41#include <linux/swiotlb.h>
f72a113a
CK
42#include <linux/swap.h>
43#include <linux/pagemap.h>
2014b569 44#include <linux/debugfs.h>
771fe6b9
JG
45#include "radeon_reg.h"
46#include "radeon.h"
47
48#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
49
fa8a1238 50static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
2014b569 51static void radeon_ttm_debugfs_fini(struct radeon_device *rdev);
fa8a1238 52
771fe6b9
JG
53static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
54{
55 struct radeon_mman *mman;
56 struct radeon_device *rdev;
57
58 mman = container_of(bdev, struct radeon_mman, bdev);
59 rdev = container_of(mman, struct radeon_device, mman);
60 return rdev;
61}
62
63
64/*
65 * Global memory.
66 */
ba4420c2 67static int radeon_ttm_mem_global_init(struct drm_global_reference *ref)
771fe6b9
JG
68{
69 return ttm_mem_global_init(ref->object);
70}
71
ba4420c2 72static void radeon_ttm_mem_global_release(struct drm_global_reference *ref)
771fe6b9
JG
73{
74 ttm_mem_global_release(ref->object);
75}
76
77static int radeon_ttm_global_init(struct radeon_device *rdev)
78{
ba4420c2 79 struct drm_global_reference *global_ref;
771fe6b9
JG
80 int r;
81
82 rdev->mman.mem_global_referenced = false;
83 global_ref = &rdev->mman.mem_global_ref;
ba4420c2 84 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
771fe6b9
JG
85 global_ref->size = sizeof(struct ttm_mem_global);
86 global_ref->init = &radeon_ttm_mem_global_init;
87 global_ref->release = &radeon_ttm_mem_global_release;
ba4420c2 88 r = drm_global_item_ref(global_ref);
771fe6b9 89 if (r != 0) {
a987fcaa
TH
90 DRM_ERROR("Failed setting up TTM memory accounting "
91 "subsystem.\n");
771fe6b9
JG
92 return r;
93 }
a987fcaa
TH
94
95 rdev->mman.bo_global_ref.mem_glob =
96 rdev->mman.mem_global_ref.object;
97 global_ref = &rdev->mman.bo_global_ref.ref;
ba4420c2 98 global_ref->global_type = DRM_GLOBAL_TTM_BO;
7f5f4db2 99 global_ref->size = sizeof(struct ttm_bo_global);
a987fcaa
TH
100 global_ref->init = &ttm_bo_global_init;
101 global_ref->release = &ttm_bo_global_release;
ba4420c2 102 r = drm_global_item_ref(global_ref);
a987fcaa
TH
103 if (r != 0) {
104 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
ba4420c2 105 drm_global_item_unref(&rdev->mman.mem_global_ref);
a987fcaa
TH
106 return r;
107 }
108
771fe6b9
JG
109 rdev->mman.mem_global_referenced = true;
110 return 0;
111}
112
113static void radeon_ttm_global_fini(struct radeon_device *rdev)
114{
115 if (rdev->mman.mem_global_referenced) {
ba4420c2
DA
116 drm_global_item_unref(&rdev->mman.bo_global_ref.ref);
117 drm_global_item_unref(&rdev->mman.mem_global_ref);
771fe6b9
JG
118 rdev->mman.mem_global_referenced = false;
119 }
120}
121
771fe6b9
JG
122static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
123{
124 return 0;
125}
126
127static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
128 struct ttm_mem_type_manager *man)
129{
130 struct radeon_device *rdev;
131
132 rdev = radeon_get_rdev(bdev);
133
134 switch (type) {
135 case TTM_PL_SYSTEM:
136 /* System memory */
137 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
138 man->available_caching = TTM_PL_MASK_CACHING;
139 man->default_caching = TTM_PL_FLAG_CACHED;
140 break;
141 case TTM_PL_TT:
d961db75 142 man->func = &ttm_bo_manager_func;
d594e46a 143 man->gpu_offset = rdev->mc.gtt_start;
771fe6b9
JG
144 man->available_caching = TTM_PL_MASK_CACHING;
145 man->default_caching = TTM_PL_FLAG_CACHED;
55c93278 146 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
a7fb8a23 147#if IS_ENABLED(CONFIG_AGP)
771fe6b9 148 if (rdev->flags & RADEON_IS_AGP) {
d9906753 149 if (!rdev->ddev->agp) {
771fe6b9
JG
150 DRM_ERROR("AGP is not enabled for memory type %u\n",
151 (unsigned)type);
152 return -EINVAL;
153 }
55c93278 154 if (!rdev->ddev->agp->cant_use_aperture)
0a2d50e3 155 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
771fe6b9
JG
156 man->available_caching = TTM_PL_FLAG_UNCACHED |
157 TTM_PL_FLAG_WC;
158 man->default_caching = TTM_PL_FLAG_WC;
771fe6b9 159 }
0c321c79 160#endif
771fe6b9
JG
161 break;
162 case TTM_PL_VRAM:
163 /* "On-card" video ram */
d961db75 164 man->func = &ttm_bo_manager_func;
d594e46a 165 man->gpu_offset = rdev->mc.vram_start;
771fe6b9 166 man->flags = TTM_MEMTYPE_FLAG_FIXED |
771fe6b9
JG
167 TTM_MEMTYPE_FLAG_MAPPABLE;
168 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
169 man->default_caching = TTM_PL_FLAG_WC;
771fe6b9
JG
170 break;
171 default:
172 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
173 return -EINVAL;
174 }
175 return 0;
176}
177
312ea8da
JG
178static void radeon_evict_flags(struct ttm_buffer_object *bo,
179 struct ttm_placement *placement)
771fe6b9 180{
f1217ed0
CK
181 static struct ttm_place placements = {
182 .fpfn = 0,
183 .lpfn = 0,
184 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
185 };
186
d03d8589 187 struct radeon_bo *rbo;
d03d8589
JG
188
189 if (!radeon_ttm_bo_is_radeon_bo(bo)) {
d03d8589
JG
190 placement->placement = &placements;
191 placement->busy_placement = &placements;
192 placement->num_placement = 1;
193 placement->num_busy_placement = 1;
194 return;
195 }
196 rbo = container_of(bo, struct radeon_bo, tbo);
771fe6b9 197 switch (bo->mem.mem_type) {
312ea8da 198 case TTM_PL_VRAM:
5e5c21ca 199 if (rbo->rdev->ring[radeon_copy_ring_index(rbo->rdev)].ready == false)
9270eb1b 200 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
2a85aedd
MD
201 else if (rbo->rdev->mc.visible_vram_size < rbo->rdev->mc.real_vram_size &&
202 bo->mem.start < (rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT)) {
203 unsigned fpfn = rbo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
204 int i;
205
206 /* Try evicting to the CPU inaccessible part of VRAM
207 * first, but only set GTT as busy placement, so this
208 * BO will be evicted to GTT rather than causing other
209 * BOs to be evicted from VRAM
210 */
211 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM |
212 RADEON_GEM_DOMAIN_GTT);
213 rbo->placement.num_busy_placement = 0;
214 for (i = 0; i < rbo->placement.num_placement; i++) {
215 if (rbo->placements[i].flags & TTM_PL_FLAG_VRAM) {
216 if (rbo->placements[0].fpfn < fpfn)
217 rbo->placements[0].fpfn = fpfn;
218 } else {
219 rbo->placement.busy_placement =
220 &rbo->placements[i];
221 rbo->placement.num_busy_placement = 1;
222 }
223 }
224 } else
9270eb1b 225 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
312ea8da
JG
226 break;
227 case TTM_PL_TT:
771fe6b9 228 default:
312ea8da 229 radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
771fe6b9 230 }
eaa5fd1a 231 *placement = rbo->placement;
771fe6b9
JG
232}
233
234static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
235{
acb46527
DH
236 struct radeon_bo *rbo = container_of(bo, struct radeon_bo, tbo);
237
238 return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
771fe6b9
JG
239}
240
241static void radeon_move_null(struct ttm_buffer_object *bo,
242 struct ttm_mem_reg *new_mem)
243{
244 struct ttm_mem_reg *old_mem = &bo->mem;
245
246 BUG_ON(old_mem->mm_node != NULL);
247 *old_mem = *new_mem;
248 new_mem->mm_node = NULL;
249}
250
251static int radeon_move_blit(struct ttm_buffer_object *bo,
97a875cb 252 bool evict, bool no_wait_gpu,
9d87fa21
JG
253 struct ttm_mem_reg *new_mem,
254 struct ttm_mem_reg *old_mem)
771fe6b9
JG
255{
256 struct radeon_device *rdev;
257 uint64_t old_start, new_start;
876dc9f3 258 struct radeon_fence *fence;
57d20a43 259 unsigned num_pages;
876dc9f3 260 int r, ridx;
771fe6b9
JG
261
262 rdev = radeon_get_rdev(bo->bdev);
876dc9f3 263 ridx = radeon_copy_ring_index(rdev);
d961db75
BS
264 old_start = old_mem->start << PAGE_SHIFT;
265 new_start = new_mem->start << PAGE_SHIFT;
771fe6b9
JG
266
267 switch (old_mem->mem_type) {
268 case TTM_PL_VRAM:
d594e46a 269 old_start += rdev->mc.vram_start;
771fe6b9
JG
270 break;
271 case TTM_PL_TT:
d594e46a 272 old_start += rdev->mc.gtt_start;
771fe6b9
JG
273 break;
274 default:
275 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
276 return -EINVAL;
277 }
278 switch (new_mem->mem_type) {
279 case TTM_PL_VRAM:
d594e46a 280 new_start += rdev->mc.vram_start;
771fe6b9
JG
281 break;
282 case TTM_PL_TT:
d594e46a 283 new_start += rdev->mc.gtt_start;
771fe6b9
JG
284 break;
285 default:
286 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
287 return -EINVAL;
288 }
876dc9f3 289 if (!rdev->ring[ridx].ready) {
3000bf39 290 DRM_ERROR("Trying to move memory with ring turned off.\n");
771fe6b9
JG
291 return -EINVAL;
292 }
003cefe0
AD
293
294 BUILD_BUG_ON((PAGE_SIZE % RADEON_GPU_PAGE_SIZE) != 0);
295
57d20a43
CK
296 num_pages = new_mem->num_pages * (PAGE_SIZE / RADEON_GPU_PAGE_SIZE);
297 fence = radeon_copy(rdev, old_start, new_start, num_pages, bo->resv);
298 if (IS_ERR(fence))
299 return PTR_ERR(fence);
300
f2c24b83 301 r = ttm_bo_move_accel_cleanup(bo, &fence->base,
97a875cb 302 evict, no_wait_gpu, new_mem);
771fe6b9
JG
303 radeon_fence_unref(&fence);
304 return r;
305}
306
307static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
9d87fa21 308 bool evict, bool interruptible,
97a875cb 309 bool no_wait_gpu,
771fe6b9
JG
310 struct ttm_mem_reg *new_mem)
311{
312 struct radeon_device *rdev;
313 struct ttm_mem_reg *old_mem = &bo->mem;
314 struct ttm_mem_reg tmp_mem;
f1217ed0 315 struct ttm_place placements;
312ea8da 316 struct ttm_placement placement;
771fe6b9
JG
317 int r;
318
319 rdev = radeon_get_rdev(bo->bdev);
320 tmp_mem = *new_mem;
321 tmp_mem.mm_node = NULL;
312ea8da
JG
322 placement.num_placement = 1;
323 placement.placement = &placements;
324 placement.num_busy_placement = 1;
325 placement.busy_placement = &placements;
f1217ed0
CK
326 placements.fpfn = 0;
327 placements.lpfn = 0;
328 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
312ea8da 329 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
97a875cb 330 interruptible, no_wait_gpu);
771fe6b9
JG
331 if (unlikely(r)) {
332 return r;
333 }
df67bed9
DA
334
335 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
336 if (unlikely(r)) {
337 goto out_cleanup;
338 }
339
771fe6b9
JG
340 r = ttm_tt_bind(bo->ttm, &tmp_mem);
341 if (unlikely(r)) {
342 goto out_cleanup;
343 }
97a875cb 344 r = radeon_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
771fe6b9
JG
345 if (unlikely(r)) {
346 goto out_cleanup;
347 }
97a875cb 348 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
771fe6b9 349out_cleanup:
42311ff9 350 ttm_bo_mem_put(bo, &tmp_mem);
771fe6b9
JG
351 return r;
352}
353
354static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
9d87fa21 355 bool evict, bool interruptible,
97a875cb 356 bool no_wait_gpu,
771fe6b9
JG
357 struct ttm_mem_reg *new_mem)
358{
359 struct radeon_device *rdev;
360 struct ttm_mem_reg *old_mem = &bo->mem;
361 struct ttm_mem_reg tmp_mem;
312ea8da 362 struct ttm_placement placement;
f1217ed0 363 struct ttm_place placements;
771fe6b9
JG
364 int r;
365
366 rdev = radeon_get_rdev(bo->bdev);
367 tmp_mem = *new_mem;
368 tmp_mem.mm_node = NULL;
312ea8da
JG
369 placement.num_placement = 1;
370 placement.placement = &placements;
371 placement.num_busy_placement = 1;
372 placement.busy_placement = &placements;
f1217ed0
CK
373 placements.fpfn = 0;
374 placements.lpfn = 0;
375 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
97a875cb
ML
376 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
377 interruptible, no_wait_gpu);
771fe6b9
JG
378 if (unlikely(r)) {
379 return r;
380 }
97a875cb 381 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
771fe6b9
JG
382 if (unlikely(r)) {
383 goto out_cleanup;
384 }
97a875cb 385 r = radeon_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
771fe6b9
JG
386 if (unlikely(r)) {
387 goto out_cleanup;
388 }
389out_cleanup:
42311ff9 390 ttm_bo_mem_put(bo, &tmp_mem);
771fe6b9
JG
391 return r;
392}
393
394static int radeon_bo_move(struct ttm_buffer_object *bo,
9d87fa21 395 bool evict, bool interruptible,
97a875cb 396 bool no_wait_gpu,
9d87fa21 397 struct ttm_mem_reg *new_mem)
771fe6b9
JG
398{
399 struct radeon_device *rdev;
e1a575ad 400 struct radeon_bo *rbo;
771fe6b9
JG
401 struct ttm_mem_reg *old_mem = &bo->mem;
402 int r;
403
e1a575ad
MD
404 /* Can't move a pinned BO */
405 rbo = container_of(bo, struct radeon_bo, tbo);
406 if (WARN_ON_ONCE(rbo->pin_count > 0))
407 return -EINVAL;
408
771fe6b9
JG
409 rdev = radeon_get_rdev(bo->bdev);
410 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
411 radeon_move_null(bo, new_mem);
412 return 0;
413 }
414 if ((old_mem->mem_type == TTM_PL_TT &&
415 new_mem->mem_type == TTM_PL_SYSTEM) ||
416 (old_mem->mem_type == TTM_PL_SYSTEM &&
417 new_mem->mem_type == TTM_PL_TT)) {
af901ca1 418 /* bind is enough */
771fe6b9
JG
419 radeon_move_null(bo, new_mem);
420 return 0;
421 }
27cd7769
AD
422 if (!rdev->ring[radeon_copy_ring_index(rdev)].ready ||
423 rdev->asic->copy.copy == NULL) {
771fe6b9 424 /* use memcpy */
1ab2e105 425 goto memcpy;
771fe6b9
JG
426 }
427
428 if (old_mem->mem_type == TTM_PL_VRAM &&
429 new_mem->mem_type == TTM_PL_SYSTEM) {
1ab2e105 430 r = radeon_move_vram_ram(bo, evict, interruptible,
97a875cb 431 no_wait_gpu, new_mem);
771fe6b9
JG
432 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
433 new_mem->mem_type == TTM_PL_VRAM) {
1ab2e105 434 r = radeon_move_ram_vram(bo, evict, interruptible,
97a875cb 435 no_wait_gpu, new_mem);
771fe6b9 436 } else {
97a875cb 437 r = radeon_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
771fe6b9 438 }
1ab2e105
MD
439
440 if (r) {
441memcpy:
97a875cb 442 r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
67e8e3f9
MO
443 if (r) {
444 return r;
445 }
1ab2e105 446 }
67e8e3f9
MO
447
448 /* update statistics */
449 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &rdev->num_bytes_moved);
450 return 0;
771fe6b9
JG
451}
452
0a2d50e3
JG
453static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
454{
455 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
456 struct radeon_device *rdev = radeon_get_rdev(bdev);
457
458 mem->bus.addr = NULL;
459 mem->bus.offset = 0;
460 mem->bus.size = mem->num_pages << PAGE_SHIFT;
461 mem->bus.base = 0;
462 mem->bus.is_iomem = false;
463 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
464 return -EINVAL;
465 switch (mem->mem_type) {
466 case TTM_PL_SYSTEM:
467 /* system memory */
468 return 0;
469 case TTM_PL_TT:
a7fb8a23 470#if IS_ENABLED(CONFIG_AGP)
0a2d50e3
JG
471 if (rdev->flags & RADEON_IS_AGP) {
472 /* RADEON_IS_AGP is set only if AGP is active */
d961db75 473 mem->bus.offset = mem->start << PAGE_SHIFT;
0a2d50e3 474 mem->bus.base = rdev->mc.agp_base;
365048ff 475 mem->bus.is_iomem = !rdev->ddev->agp->cant_use_aperture;
0a2d50e3
JG
476 }
477#endif
478 break;
479 case TTM_PL_VRAM:
d961db75 480 mem->bus.offset = mem->start << PAGE_SHIFT;
0a2d50e3
JG
481 /* check if it's visible */
482 if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
483 return -EINVAL;
484 mem->bus.base = rdev->mc.aper_base;
485 mem->bus.is_iomem = true;
ffb57c4b
JE
486#ifdef __alpha__
487 /*
488 * Alpha: use bus.addr to hold the ioremap() return,
489 * so we can modify bus.base below.
490 */
491 if (mem->placement & TTM_PL_FLAG_WC)
492 mem->bus.addr =
493 ioremap_wc(mem->bus.base + mem->bus.offset,
494 mem->bus.size);
495 else
496 mem->bus.addr =
497 ioremap_nocache(mem->bus.base + mem->bus.offset,
498 mem->bus.size);
499
500 /*
501 * Alpha: Use just the bus offset plus
502 * the hose/domain memory base for bus.base.
503 * It then can be used to build PTEs for VRAM
504 * access, as done in ttm_bo_vm_fault().
505 */
506 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
507 rdev->ddev->hose->dense_mem_base;
508#endif
0a2d50e3
JG
509 break;
510 default:
511 return -EINVAL;
512 }
513 return 0;
514}
515
516static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
517{
518}
519
649bf3ca
JG
520/*
521 * TTM backend functions.
522 */
523struct radeon_ttm_tt {
8e7e7052 524 struct ttm_dma_tt ttm;
649bf3ca
JG
525 struct radeon_device *rdev;
526 u64 offset;
f72a113a
CK
527
528 uint64_t userptr;
529 struct mm_struct *usermm;
530 uint32_t userflags;
649bf3ca
JG
531};
532
f72a113a
CK
533/* prepare the sg table with the user pages */
534static int radeon_ttm_tt_pin_userptr(struct ttm_tt *ttm)
535{
536 struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
537 struct radeon_ttm_tt *gtt = (void *)ttm;
538 unsigned pinned = 0, nents;
539 int r;
540
541 int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
542 enum dma_data_direction direction = write ?
543 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
544
545 if (current->mm != gtt->usermm)
546 return -EPERM;
547
ddd00e33
CK
548 if (gtt->userflags & RADEON_GEM_USERPTR_ANONONLY) {
549 /* check that we only pin down anonymous memory
550 to prevent problems with writeback */
551 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
552 struct vm_area_struct *vma;
553 vma = find_vma(gtt->usermm, gtt->userptr);
554 if (!vma || vma->vm_file || vma->vm_end < end)
555 return -EPERM;
556 }
557
f72a113a
CK
558 do {
559 unsigned num_pages = ttm->num_pages - pinned;
560 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
561 struct page **pages = ttm->pages + pinned;
562
d4edcf0d 563 r = get_user_pages(userptr, num_pages, write, 0, pages, NULL);
f72a113a
CK
564 if (r < 0)
565 goto release_pages;
566
567 pinned += r;
568
569 } while (pinned < ttm->num_pages);
570
571 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
572 ttm->num_pages << PAGE_SHIFT,
573 GFP_KERNEL);
574 if (r)
575 goto release_sg;
576
577 r = -ENOMEM;
578 nents = dma_map_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
579 if (nents != ttm->sg->nents)
580 goto release_sg;
581
582 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
583 gtt->ttm.dma_address, ttm->num_pages);
584
585 return 0;
586
587release_sg:
588 kfree(ttm->sg);
589
590release_pages:
591 release_pages(ttm->pages, pinned, 0);
592 return r;
593}
594
595static void radeon_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
596{
597 struct radeon_device *rdev = radeon_get_rdev(ttm->bdev);
598 struct radeon_ttm_tt *gtt = (void *)ttm;
db12973c 599 struct sg_page_iter sg_iter;
f72a113a
CK
600
601 int write = !(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
602 enum dma_data_direction direction = write ?
603 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
604
863653fe
CK
605 /* double check that we don't free the table twice */
606 if (!ttm->sg->sgl)
607 return;
608
f72a113a
CK
609 /* free the sg table and pages again */
610 dma_unmap_sg(rdev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
611
db12973c 612 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
613 struct page *page = sg_page_iter_page(&sg_iter);
f72a113a
CK
614 if (!(gtt->userflags & RADEON_GEM_USERPTR_READONLY))
615 set_page_dirty(page);
616
617 mark_page_accessed(page);
09cbfeaf 618 put_page(page);
f72a113a
CK
619 }
620
621 sg_free_table(ttm->sg);
622}
623
649bf3ca
JG
624static int radeon_ttm_backend_bind(struct ttm_tt *ttm,
625 struct ttm_mem_reg *bo_mem)
626{
8e7e7052 627 struct radeon_ttm_tt *gtt = (void*)ttm;
77497f27
MD
628 uint32_t flags = RADEON_GART_PAGE_VALID | RADEON_GART_PAGE_READ |
629 RADEON_GART_PAGE_WRITE;
649bf3ca
JG
630 int r;
631
f72a113a
CK
632 if (gtt->userptr) {
633 radeon_ttm_tt_pin_userptr(ttm);
634 flags &= ~RADEON_GART_PAGE_WRITE;
635 }
636
649bf3ca
JG
637 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
638 if (!ttm->num_pages) {
639 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
640 ttm->num_pages, bo_mem, ttm);
641 }
77497f27
MD
642 if (ttm->caching_state == tt_cached)
643 flags |= RADEON_GART_PAGE_SNOOP;
644 r = radeon_gart_bind(gtt->rdev, gtt->offset, ttm->num_pages,
645 ttm->pages, gtt->ttm.dma_address, flags);
649bf3ca
JG
646 if (r) {
647 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
648 ttm->num_pages, (unsigned)gtt->offset);
649 return r;
650 }
651 return 0;
652}
653
654static int radeon_ttm_backend_unbind(struct ttm_tt *ttm)
655{
8e7e7052 656 struct radeon_ttm_tt *gtt = (void *)ttm;
649bf3ca 657
649bf3ca 658 radeon_gart_unbind(gtt->rdev, gtt->offset, ttm->num_pages);
f72a113a
CK
659
660 if (gtt->userptr)
661 radeon_ttm_tt_unpin_userptr(ttm);
662
649bf3ca
JG
663 return 0;
664}
665
666static void radeon_ttm_backend_destroy(struct ttm_tt *ttm)
667{
8e7e7052 668 struct radeon_ttm_tt *gtt = (void *)ttm;
649bf3ca 669
8e7e7052 670 ttm_dma_tt_fini(&gtt->ttm);
649bf3ca
JG
671 kfree(gtt);
672}
673
674static struct ttm_backend_func radeon_backend_func = {
675 .bind = &radeon_ttm_backend_bind,
676 .unbind = &radeon_ttm_backend_unbind,
677 .destroy = &radeon_ttm_backend_destroy,
678};
679
1109ca09 680static struct ttm_tt *radeon_ttm_tt_create(struct ttm_bo_device *bdev,
649bf3ca
JG
681 unsigned long size, uint32_t page_flags,
682 struct page *dummy_read_page)
683{
684 struct radeon_device *rdev;
685 struct radeon_ttm_tt *gtt;
686
687 rdev = radeon_get_rdev(bdev);
a7fb8a23 688#if IS_ENABLED(CONFIG_AGP)
649bf3ca
JG
689 if (rdev->flags & RADEON_IS_AGP) {
690 return ttm_agp_tt_create(bdev, rdev->ddev->agp->bridge,
691 size, page_flags, dummy_read_page);
692 }
693#endif
694
695 gtt = kzalloc(sizeof(struct radeon_ttm_tt), GFP_KERNEL);
696 if (gtt == NULL) {
697 return NULL;
698 }
8e7e7052 699 gtt->ttm.ttm.func = &radeon_backend_func;
649bf3ca 700 gtt->rdev = rdev;
8e7e7052
JG
701 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
702 kfree(gtt);
649bf3ca
JG
703 return NULL;
704 }
8e7e7052 705 return &gtt->ttm.ttm;
649bf3ca
JG
706}
707
3840a656
CK
708static struct radeon_ttm_tt *radeon_ttm_tt_to_gtt(struct ttm_tt *ttm)
709{
710 if (!ttm || ttm->func != &radeon_backend_func)
711 return NULL;
712 return (struct radeon_ttm_tt *)ttm;
713}
714
c52494f6
KRW
715static int radeon_ttm_tt_populate(struct ttm_tt *ttm)
716{
3840a656 717 struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
c52494f6
KRW
718 struct radeon_device *rdev;
719 unsigned i;
720 int r;
40f5cf99 721 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
c52494f6
KRW
722
723 if (ttm->state != tt_unpopulated)
724 return 0;
725
3840a656 726 if (gtt && gtt->userptr) {
69ee2410 727 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
f72a113a
CK
728 if (!ttm->sg)
729 return -ENOMEM;
730
731 ttm->page_flags |= TTM_PAGE_FLAG_SG;
732 ttm->state = tt_unbound;
733 return 0;
734 }
735
40f5cf99
AD
736 if (slave && ttm->sg) {
737 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
738 gtt->ttm.dma_address, ttm->num_pages);
739 ttm->state = tt_unbound;
740 return 0;
741 }
742
c52494f6 743 rdev = radeon_get_rdev(ttm->bdev);
a7fb8a23 744#if IS_ENABLED(CONFIG_AGP)
dea7e0ac
JG
745 if (rdev->flags & RADEON_IS_AGP) {
746 return ttm_agp_tt_populate(ttm);
747 }
748#endif
c52494f6
KRW
749
750#ifdef CONFIG_SWIOTLB
751 if (swiotlb_nr_tbl()) {
8e7e7052 752 return ttm_dma_populate(&gtt->ttm, rdev->dev);
c52494f6
KRW
753 }
754#endif
755
756 r = ttm_pool_populate(ttm);
757 if (r) {
758 return r;
759 }
760
761 for (i = 0; i < ttm->num_pages; i++) {
8e7e7052
JG
762 gtt->ttm.dma_address[i] = pci_map_page(rdev->pdev, ttm->pages[i],
763 0, PAGE_SIZE,
764 PCI_DMA_BIDIRECTIONAL);
765 if (pci_dma_mapping_error(rdev->pdev, gtt->ttm.dma_address[i])) {
bc3f5d8c 766 while (i--) {
8e7e7052 767 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
c52494f6 768 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
8e7e7052 769 gtt->ttm.dma_address[i] = 0;
c52494f6
KRW
770 }
771 ttm_pool_unpopulate(ttm);
772 return -EFAULT;
773 }
774 }
775 return 0;
776}
777
778static void radeon_ttm_tt_unpopulate(struct ttm_tt *ttm)
779{
780 struct radeon_device *rdev;
3840a656 781 struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
c52494f6 782 unsigned i;
40f5cf99
AD
783 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
784
3840a656 785 if (gtt && gtt->userptr) {
f72a113a
CK
786 kfree(ttm->sg);
787 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
788 return;
789 }
790
40f5cf99
AD
791 if (slave)
792 return;
c52494f6
KRW
793
794 rdev = radeon_get_rdev(ttm->bdev);
a7fb8a23 795#if IS_ENABLED(CONFIG_AGP)
dea7e0ac
JG
796 if (rdev->flags & RADEON_IS_AGP) {
797 ttm_agp_tt_unpopulate(ttm);
798 return;
799 }
800#endif
c52494f6
KRW
801
802#ifdef CONFIG_SWIOTLB
803 if (swiotlb_nr_tbl()) {
8e7e7052 804 ttm_dma_unpopulate(&gtt->ttm, rdev->dev);
c52494f6
KRW
805 return;
806 }
807#endif
808
809 for (i = 0; i < ttm->num_pages; i++) {
8e7e7052
JG
810 if (gtt->ttm.dma_address[i]) {
811 pci_unmap_page(rdev->pdev, gtt->ttm.dma_address[i],
c52494f6
KRW
812 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
813 }
814 }
815
816 ttm_pool_unpopulate(ttm);
817}
649bf3ca 818
f72a113a
CK
819int radeon_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
820 uint32_t flags)
821{
3840a656 822 struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
f72a113a
CK
823
824 if (gtt == NULL)
825 return -EINVAL;
826
827 gtt->userptr = addr;
828 gtt->usermm = current->mm;
829 gtt->userflags = flags;
830 return 0;
831}
832
833bool radeon_ttm_tt_has_userptr(struct ttm_tt *ttm)
834{
3840a656 835 struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
f72a113a
CK
836
837 if (gtt == NULL)
838 return false;
839
840 return !!gtt->userptr;
841}
842
843bool radeon_ttm_tt_is_readonly(struct ttm_tt *ttm)
844{
3840a656 845 struct radeon_ttm_tt *gtt = radeon_ttm_tt_to_gtt(ttm);
f72a113a
CK
846
847 if (gtt == NULL)
848 return false;
849
850 return !!(gtt->userflags & RADEON_GEM_USERPTR_READONLY);
851}
852
771fe6b9 853static struct ttm_bo_driver radeon_bo_driver = {
649bf3ca 854 .ttm_tt_create = &radeon_ttm_tt_create,
c52494f6
KRW
855 .ttm_tt_populate = &radeon_ttm_tt_populate,
856 .ttm_tt_unpopulate = &radeon_ttm_tt_unpopulate,
771fe6b9
JG
857 .invalidate_caches = &radeon_invalidate_caches,
858 .init_mem_type = &radeon_init_mem_type,
859 .evict_flags = &radeon_evict_flags,
860 .move = &radeon_bo_move,
861 .verify_access = &radeon_verify_access,
e024e110
DA
862 .move_notify = &radeon_bo_move_notify,
863 .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
0a2d50e3
JG
864 .io_mem_reserve = &radeon_ttm_io_mem_reserve,
865 .io_mem_free = &radeon_ttm_io_mem_free,
771fe6b9
JG
866};
867
868int radeon_ttm_init(struct radeon_device *rdev)
869{
870 int r;
871
872 r = radeon_ttm_global_init(rdev);
873 if (r) {
874 return r;
875 }
876 /* No others user of address space so set it to 0 */
877 r = ttm_bo_device_init(&rdev->mman.bdev,
a987fcaa 878 rdev->mman.bo_global_ref.ref.object,
44d847b7
DH
879 &radeon_bo_driver,
880 rdev->ddev->anon_inode->i_mapping,
881 DRM_FILE_PAGE_OFFSET,
ad49f501 882 rdev->need_dma32);
771fe6b9
JG
883 if (r) {
884 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
885 return r;
886 }
0a0c7596 887 rdev->mman.initialized = true;
4c788679 888 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
312ea8da 889 rdev->mc.real_vram_size >> PAGE_SHIFT);
771fe6b9
JG
890 if (r) {
891 DRM_ERROR("Failed initializing VRAM heap.\n");
892 return r;
893 }
14eedc32
LK
894 /* Change the size here instead of the init above so only lpfn is affected */
895 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
896
441921d5 897 r = radeon_bo_create(rdev, 256 * 1024, PAGE_SIZE, true,
831b6966 898 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
40f5cf99 899 NULL, &rdev->stollen_vga_memory);
771fe6b9
JG
900 if (r) {
901 return r;
902 }
4c788679
JG
903 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
904 if (r)
905 return r;
906 r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
907 radeon_bo_unreserve(rdev->stollen_vga_memory);
771fe6b9 908 if (r) {
4c788679 909 radeon_bo_unref(&rdev->stollen_vga_memory);
771fe6b9
JG
910 return r;
911 }
912 DRM_INFO("radeon: %uM of VRAM memory ready\n",
fc986034 913 (unsigned) (rdev->mc.real_vram_size / (1024 * 1024)));
4c788679 914 r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
312ea8da 915 rdev->mc.gtt_size >> PAGE_SHIFT);
771fe6b9
JG
916 if (r) {
917 DRM_ERROR("Failed initializing GTT heap.\n");
918 return r;
919 }
920 DRM_INFO("radeon: %uM of GTT memory ready.\n",
3ce0a23d 921 (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
fa8a1238
DA
922
923 r = radeon_ttm_debugfs_init(rdev);
924 if (r) {
925 DRM_ERROR("Failed to init debugfs\n");
926 return r;
927 }
771fe6b9
JG
928 return 0;
929}
930
931void radeon_ttm_fini(struct radeon_device *rdev)
932{
4c788679
JG
933 int r;
934
0a0c7596
JG
935 if (!rdev->mman.initialized)
936 return;
2014b569 937 radeon_ttm_debugfs_fini(rdev);
771fe6b9 938 if (rdev->stollen_vga_memory) {
4c788679
JG
939 r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
940 if (r == 0) {
941 radeon_bo_unpin(rdev->stollen_vga_memory);
942 radeon_bo_unreserve(rdev->stollen_vga_memory);
943 }
944 radeon_bo_unref(&rdev->stollen_vga_memory);
771fe6b9
JG
945 }
946 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
947 ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
948 ttm_bo_device_release(&rdev->mman.bdev);
949 radeon_gart_fini(rdev);
950 radeon_ttm_global_fini(rdev);
0a0c7596 951 rdev->mman.initialized = false;
771fe6b9
JG
952 DRM_INFO("radeon: ttm finalized\n");
953}
954
53595338
DA
955/* this should only be called at bootup or when userspace
956 * isn't running */
957void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size)
958{
959 struct ttm_mem_type_manager *man;
960
961 if (!rdev->mman.initialized)
962 return;
963
964 man = &rdev->mman.bdev.man[TTM_PL_VRAM];
965 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
966 man->size = size >> PAGE_SHIFT;
967}
968
771fe6b9 969static struct vm_operations_struct radeon_ttm_vm_ops;
f0f37e2f 970static const struct vm_operations_struct *ttm_vm_ops = NULL;
771fe6b9
JG
971
972static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
973{
974 struct ttm_buffer_object *bo;
5876dd24 975 struct radeon_device *rdev;
771fe6b9
JG
976 int r;
977
5876dd24 978 bo = (struct ttm_buffer_object *)vma->vm_private_data;
771fe6b9
JG
979 if (bo == NULL) {
980 return VM_FAULT_NOPAGE;
981 }
5876dd24 982 rdev = radeon_get_rdev(bo->bdev);
db7fce39 983 down_read(&rdev->pm.mclk_lock);
771fe6b9 984 r = ttm_vm_ops->fault(vma, vmf);
db7fce39 985 up_read(&rdev->pm.mclk_lock);
771fe6b9
JG
986 return r;
987}
988
989int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
990{
991 struct drm_file *file_priv;
992 struct radeon_device *rdev;
993 int r;
994
995 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
884c6dab 996 return -EINVAL;
771fe6b9
JG
997 }
998
40b3be3f 999 file_priv = filp->private_data;
771fe6b9
JG
1000 rdev = file_priv->minor->dev->dev_private;
1001 if (rdev == NULL) {
1002 return -EINVAL;
1003 }
1004 r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
1005 if (unlikely(r != 0)) {
1006 return r;
1007 }
1008 if (unlikely(ttm_vm_ops == NULL)) {
1009 ttm_vm_ops = vma->vm_ops;
1010 radeon_ttm_vm_ops = *ttm_vm_ops;
1011 radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
1012 }
1013 vma->vm_ops = &radeon_ttm_vm_ops;
1014 return 0;
1015}
1016
fa8a1238 1017#if defined(CONFIG_DEBUG_FS)
893d6e6e 1018
fa8a1238
DA
1019static int radeon_mm_dump_table(struct seq_file *m, void *data)
1020{
1021 struct drm_info_node *node = (struct drm_info_node *)m->private;
893d6e6e 1022 unsigned ttm_pl = *(int *)node->info_ent->data;
fa8a1238
DA
1023 struct drm_device *dev = node->minor->dev;
1024 struct radeon_device *rdev = dev->dev_private;
893d6e6e 1025 struct drm_mm *mm = (struct drm_mm *)rdev->mman.bdev.man[ttm_pl].priv;
fa8a1238
DA
1026 int ret;
1027 struct ttm_bo_global *glob = rdev->mman.bdev.glob;
1028
1029 spin_lock(&glob->lru_lock);
1030 ret = drm_mm_dump_table(m, mm);
1031 spin_unlock(&glob->lru_lock);
1032 return ret;
1033}
893d6e6e
CK
1034
1035static int ttm_pl_vram = TTM_PL_VRAM;
1036static int ttm_pl_tt = TTM_PL_TT;
1037
1038static struct drm_info_list radeon_ttm_debugfs_list[] = {
1039 {"radeon_vram_mm", radeon_mm_dump_table, 0, &ttm_pl_vram},
1040 {"radeon_gtt_mm", radeon_mm_dump_table, 0, &ttm_pl_tt},
1041 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1042#ifdef CONFIG_SWIOTLB
1043 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1044#endif
1045};
1046
2014b569
CK
1047static int radeon_ttm_vram_open(struct inode *inode, struct file *filep)
1048{
1049 struct radeon_device *rdev = inode->i_private;
1050 i_size_write(inode, rdev->mc.mc_vram_size);
1051 filep->private_data = inode->i_private;
1052 return 0;
1053}
1054
1055static ssize_t radeon_ttm_vram_read(struct file *f, char __user *buf,
1056 size_t size, loff_t *pos)
1057{
1058 struct radeon_device *rdev = f->private_data;
1059 ssize_t result = 0;
1060 int r;
1061
1062 if (size & 0x3 || *pos & 0x3)
1063 return -EINVAL;
1064
1065 while (size) {
1066 unsigned long flags;
1067 uint32_t value;
1068
1069 if (*pos >= rdev->mc.mc_vram_size)
1070 return result;
1071
1072 spin_lock_irqsave(&rdev->mmio_idx_lock, flags);
1073 WREG32(RADEON_MM_INDEX, ((uint32_t)*pos) | 0x80000000);
1074 if (rdev->family >= CHIP_CEDAR)
1075 WREG32(EVERGREEN_MM_INDEX_HI, *pos >> 31);
1076 value = RREG32(RADEON_MM_DATA);
1077 spin_unlock_irqrestore(&rdev->mmio_idx_lock, flags);
1078
1079 r = put_user(value, (uint32_t *)buf);
1080 if (r)
1081 return r;
1082
1083 result += 4;
1084 buf += 4;
1085 *pos += 4;
1086 size -= 4;
1087 }
1088
1089 return result;
1090}
1091
1092static const struct file_operations radeon_ttm_vram_fops = {
1093 .owner = THIS_MODULE,
1094 .open = radeon_ttm_vram_open,
1095 .read = radeon_ttm_vram_read,
1096 .llseek = default_llseek
1097};
1098
dd66d20e
CK
1099static int radeon_ttm_gtt_open(struct inode *inode, struct file *filep)
1100{
1101 struct radeon_device *rdev = inode->i_private;
1102 i_size_write(inode, rdev->mc.gtt_size);
1103 filep->private_data = inode->i_private;
1104 return 0;
1105}
1106
1107static ssize_t radeon_ttm_gtt_read(struct file *f, char __user *buf,
1108 size_t size, loff_t *pos)
1109{
1110 struct radeon_device *rdev = f->private_data;
1111 ssize_t result = 0;
1112 int r;
1113
1114 while (size) {
1115 loff_t p = *pos / PAGE_SIZE;
1116 unsigned off = *pos & ~PAGE_MASK;
0d997b68 1117 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
dd66d20e
CK
1118 struct page *page;
1119 void *ptr;
1120
1121 if (p >= rdev->gart.num_cpu_pages)
1122 return result;
1123
1124 page = rdev->gart.pages[p];
1125 if (page) {
1126 ptr = kmap(page);
1127 ptr += off;
1128
1129 r = copy_to_user(buf, ptr, cur_size);
1130 kunmap(rdev->gart.pages[p]);
1131 } else
1132 r = clear_user(buf, cur_size);
1133
1134 if (r)
1135 return -EFAULT;
1136
1137 result += cur_size;
1138 buf += cur_size;
1139 *pos += cur_size;
1140 size -= cur_size;
1141 }
1142
1143 return result;
1144}
1145
1146static const struct file_operations radeon_ttm_gtt_fops = {
1147 .owner = THIS_MODULE,
1148 .open = radeon_ttm_gtt_open,
1149 .read = radeon_ttm_gtt_read,
1150 .llseek = default_llseek
1151};
1152
fa8a1238
DA
1153#endif
1154
1155static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
1156{
f4e45d02 1157#if defined(CONFIG_DEBUG_FS)
2014b569
CK
1158 unsigned count;
1159
1160 struct drm_minor *minor = rdev->ddev->primary;
1161 struct dentry *ent, *root = minor->debugfs_root;
1162
1163 ent = debugfs_create_file("radeon_vram", S_IFREG | S_IRUGO, root,
1164 rdev, &radeon_ttm_vram_fops);
1165 if (IS_ERR(ent))
1166 return PTR_ERR(ent);
1167 rdev->mman.vram = ent;
1168
dd66d20e
CK
1169 ent = debugfs_create_file("radeon_gtt", S_IFREG | S_IRUGO, root,
1170 rdev, &radeon_ttm_gtt_fops);
1171 if (IS_ERR(ent))
1172 return PTR_ERR(ent);
1173 rdev->mman.gtt = ent;
1174
2014b569 1175 count = ARRAY_SIZE(radeon_ttm_debugfs_list);
fa8a1238 1176
c52494f6 1177#ifdef CONFIG_SWIOTLB
893d6e6e
CK
1178 if (!swiotlb_nr_tbl())
1179 --count;
c52494f6 1180#endif
fa8a1238 1181
893d6e6e
CK
1182 return radeon_debugfs_add_files(rdev, radeon_ttm_debugfs_list, count);
1183#else
1184
fa8a1238 1185 return 0;
893d6e6e 1186#endif
fa8a1238 1187}
2014b569
CK
1188
1189static void radeon_ttm_debugfs_fini(struct radeon_device *rdev)
1190{
1191#if defined(CONFIG_DEBUG_FS)
1192
1193 debugfs_remove(rdev->mman.vram);
1194 rdev->mman.vram = NULL;
dd66d20e
CK
1195
1196 debugfs_remove(rdev->mman.gtt);
1197 rdev->mman.gtt = NULL;
2014b569
CK
1198#endif
1199}
This page took 0.530044 seconds and 5 git commands to generate.