Merge branch 'next' of git://git.kernel.org/pub/scm/linux/kernel/git/rzhang/linux
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_vm.c
CommitLineData
2280ab57
CK
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
30#include "radeon.h"
31#include "radeon_trace.h"
32
33/*
34 * GPUVM
35 * GPUVM is similar to the legacy gart on older asics, however
36 * rather than there being a single global gart table
37 * for the entire GPU, there are multiple VM page tables active
38 * at any given time. The VM page tables can contain a mix
39 * vram pages and system memory pages and system memory pages
40 * can be mapped as snooped (cached system pages) or unsnooped
41 * (uncached system pages).
42 * Each VM has an ID associated with it and there is a page table
43 * associated with each VMID. When execting a command buffer,
44 * the kernel tells the the ring what VMID to use for that command
45 * buffer. VMIDs are allocated dynamically as commands are submitted.
46 * The userspace drivers maintain their own address space and the kernel
47 * sets up their pages tables accordingly when they submit their
48 * command buffers and a VMID is assigned.
49 * Cayman/Trinity support up to 8 active VMs at any given time;
50 * SI supports 16.
51 */
52
53/**
54 * radeon_vm_num_pde - return the number of page directory entries
55 *
56 * @rdev: radeon_device pointer
57 *
58 * Calculate the number of page directory entries (cayman+).
59 */
60static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
61{
4510fb98 62 return rdev->vm_manager.max_pfn >> radeon_vm_block_size;
2280ab57
CK
63}
64
65/**
66 * radeon_vm_directory_size - returns the size of the page directory in bytes
67 *
68 * @rdev: radeon_device pointer
69 *
70 * Calculate the size of the page directory in bytes (cayman+).
71 */
72static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
73{
74 return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
75}
76
77/**
78 * radeon_vm_manager_init - init the vm manager
79 *
80 * @rdev: radeon_device pointer
81 *
82 * Init the vm manager (cayman+).
83 * Returns 0 for success, error for failure.
84 */
85int radeon_vm_manager_init(struct radeon_device *rdev)
86{
2280ab57 87 int r;
2280ab57
CK
88
89 if (!rdev->vm_manager.enabled) {
2280ab57
CK
90 r = radeon_asic_vm_init(rdev);
91 if (r)
92 return r;
93
94 rdev->vm_manager.enabled = true;
2280ab57
CK
95 }
96 return 0;
97}
98
2280ab57
CK
99/**
100 * radeon_vm_manager_fini - tear down the vm manager
101 *
102 * @rdev: radeon_device pointer
103 *
104 * Tear down the VM manager (cayman+).
105 */
106void radeon_vm_manager_fini(struct radeon_device *rdev)
107{
2280ab57
CK
108 int i;
109
110 if (!rdev->vm_manager.enabled)
111 return;
112
6d2f2944 113 for (i = 0; i < RADEON_NUM_VM; ++i)
2280ab57 114 radeon_fence_unref(&rdev->vm_manager.active[i]);
2280ab57 115 radeon_asic_vm_fini(rdev);
2280ab57
CK
116 rdev->vm_manager.enabled = false;
117}
118
119/**
6d2f2944 120 * radeon_vm_get_bos - add the vm BOs to a validation list
2280ab57 121 *
6d2f2944
CK
122 * @vm: vm providing the BOs
123 * @head: head of validation list
2280ab57 124 *
6d2f2944
CK
125 * Add the page directory to the list of BOs to
126 * validate for command submission (cayman+).
2280ab57 127 */
1d0c0942 128struct radeon_bo_list *radeon_vm_get_bos(struct radeon_device *rdev,
df0af440
CK
129 struct radeon_vm *vm,
130 struct list_head *head)
2280ab57 131{
1d0c0942 132 struct radeon_bo_list *list;
7d95f6cc 133 unsigned i, idx;
2280ab57 134
e5a5fd4d 135 list = drm_malloc_ab(vm->max_pde_used + 2,
1d0c0942 136 sizeof(struct radeon_bo_list));
6d2f2944
CK
137 if (!list)
138 return NULL;
2280ab57 139
6d2f2944 140 /* add the vm page table to the list */
df0af440 141 list[0].robj = vm->page_directory;
ce6758c8
CK
142 list[0].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
143 list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
6d2f2944 144 list[0].tv.bo = &vm->page_directory->tbo;
587cdda8 145 list[0].tv.shared = true;
df0af440 146 list[0].tiling_flags = 0;
6d2f2944 147 list_add(&list[0].tv.head, head);
2280ab57 148
6d2f2944
CK
149 for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
150 if (!vm->page_tables[i].bo)
151 continue;
2280ab57 152
df0af440 153 list[idx].robj = vm->page_tables[i].bo;
ce6758c8
CK
154 list[idx].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
155 list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
df0af440 156 list[idx].tv.bo = &list[idx].robj->tbo;
587cdda8 157 list[idx].tv.shared = true;
df0af440 158 list[idx].tiling_flags = 0;
6d2f2944 159 list_add(&list[idx++].tv.head, head);
2280ab57
CK
160 }
161
6d2f2944 162 return list;
2280ab57
CK
163}
164
165/**
166 * radeon_vm_grab_id - allocate the next free VMID
167 *
168 * @rdev: radeon_device pointer
169 * @vm: vm to allocate id for
170 * @ring: ring we want to submit job to
171 *
172 * Allocate an id for the vm (cayman+).
173 * Returns the fence we need to sync to (if any).
174 *
175 * Global and local mutex must be locked!
176 */
177struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
178 struct radeon_vm *vm, int ring)
179{
180 struct radeon_fence *best[RADEON_NUM_RINGS] = {};
7c42bc1a
CK
181 struct radeon_vm_id *vm_id = &vm->ids[ring];
182
2280ab57
CK
183 unsigned choices[2] = {};
184 unsigned i;
185
186 /* check if the id is still valid */
7c42bc1a
CK
187 if (vm_id->id && vm_id->last_id_use &&
188 vm_id->last_id_use == rdev->vm_manager.active[vm_id->id])
2280ab57
CK
189 return NULL;
190
191 /* we definately need to flush */
7c42bc1a 192 vm_id->pd_gpu_addr = ~0ll;
2280ab57
CK
193
194 /* skip over VMID 0, since it is the system VM */
195 for (i = 1; i < rdev->vm_manager.nvm; ++i) {
196 struct radeon_fence *fence = rdev->vm_manager.active[i];
197
198 if (fence == NULL) {
199 /* found a free one */
7c42bc1a
CK
200 vm_id->id = i;
201 trace_radeon_vm_grab_id(i, ring);
2280ab57
CK
202 return NULL;
203 }
204
205 if (radeon_fence_is_earlier(fence, best[fence->ring])) {
206 best[fence->ring] = fence;
207 choices[fence->ring == ring ? 0 : 1] = i;
208 }
209 }
210
211 for (i = 0; i < 2; ++i) {
212 if (choices[i]) {
7c42bc1a
CK
213 vm_id->id = choices[i];
214 trace_radeon_vm_grab_id(choices[i], ring);
2280ab57
CK
215 return rdev->vm_manager.active[choices[i]];
216 }
217 }
218
219 /* should never happen */
220 BUG();
221 return NULL;
222}
223
fa688343
CK
224/**
225 * radeon_vm_flush - hardware flush the vm
226 *
227 * @rdev: radeon_device pointer
228 * @vm: vm we want to flush
229 * @ring: ring to use for flush
ad1a58a4 230 * @updates: last vm update that is waited for
fa688343
CK
231 *
232 * Flush the vm (cayman+).
233 *
234 * Global and local mutex must be locked!
235 */
236void radeon_vm_flush(struct radeon_device *rdev,
237 struct radeon_vm *vm,
ad1a58a4 238 int ring, struct radeon_fence *updates)
fa688343 239{
6d2f2944 240 uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
7c42bc1a 241 struct radeon_vm_id *vm_id = &vm->ids[ring];
6d2f2944 242
7c42bc1a
CK
243 if (pd_addr != vm_id->pd_gpu_addr || !vm_id->flushed_updates ||
244 radeon_fence_is_earlier(vm_id->flushed_updates, updates)) {
ad1a58a4 245
7c42bc1a
CK
246 trace_radeon_vm_flush(pd_addr, ring, vm->ids[ring].id);
247 radeon_fence_unref(&vm_id->flushed_updates);
248 vm_id->flushed_updates = radeon_fence_ref(updates);
249 vm_id->pd_gpu_addr = pd_addr;
faffaf62 250 radeon_ring_vm_flush(rdev, &rdev->ring[ring],
7c42bc1a
CK
251 vm_id->id, vm_id->pd_gpu_addr);
252
6d2f2944 253 }
fa688343
CK
254}
255
2280ab57
CK
256/**
257 * radeon_vm_fence - remember fence for vm
258 *
259 * @rdev: radeon_device pointer
260 * @vm: vm we want to fence
261 * @fence: fence to remember
262 *
263 * Fence the vm (cayman+).
264 * Set the fence used to protect page table and id.
265 *
266 * Global and local mutex must be locked!
267 */
268void radeon_vm_fence(struct radeon_device *rdev,
269 struct radeon_vm *vm,
270 struct radeon_fence *fence)
271{
7c42bc1a
CK
272 unsigned vm_id = vm->ids[fence->ring].id;
273
7c42bc1a
CK
274 radeon_fence_unref(&rdev->vm_manager.active[vm_id]);
275 rdev->vm_manager.active[vm_id] = radeon_fence_ref(fence);
fa688343 276
7c42bc1a
CK
277 radeon_fence_unref(&vm->ids[fence->ring].last_id_use);
278 vm->ids[fence->ring].last_id_use = radeon_fence_ref(fence);
2280ab57
CK
279}
280
281/**
282 * radeon_vm_bo_find - find the bo_va for a specific vm & bo
283 *
284 * @vm: requested vm
285 * @bo: requested buffer object
286 *
287 * Find @bo inside the requested vm (cayman+).
288 * Search inside the @bos vm list for the requested vm
289 * Returns the found bo_va or NULL if none is found
290 *
291 * Object has to be reserved!
292 */
293struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
294 struct radeon_bo *bo)
295{
296 struct radeon_bo_va *bo_va;
297
298 list_for_each_entry(bo_va, &bo->va, bo_list) {
299 if (bo_va->vm == vm) {
300 return bo_va;
301 }
302 }
303 return NULL;
304}
305
306/**
307 * radeon_vm_bo_add - add a bo to a specific vm
308 *
309 * @rdev: radeon_device pointer
310 * @vm: requested vm
311 * @bo: radeon buffer object
312 *
313 * Add @bo into the requested vm (cayman+).
314 * Add @bo to the list of bos associated with the vm
315 * Returns newly added bo_va or NULL for failure
316 *
317 * Object has to be reserved!
318 */
319struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
320 struct radeon_vm *vm,
321 struct radeon_bo *bo)
322{
323 struct radeon_bo_va *bo_va;
324
325 bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
326 if (bo_va == NULL) {
327 return NULL;
328 }
329 bo_va->vm = vm;
330 bo_va->bo = bo;
0aea5e4a
AD
331 bo_va->it.start = 0;
332 bo_va->it.last = 0;
2280ab57 333 bo_va->flags = 0;
2280ab57
CK
334 bo_va->ref_count = 1;
335 INIT_LIST_HEAD(&bo_va->bo_list);
036bf46a 336 INIT_LIST_HEAD(&bo_va->vm_status);
2280ab57
CK
337
338 mutex_lock(&vm->mutex);
2280ab57
CK
339 list_add_tail(&bo_va->bo_list, &bo->va);
340 mutex_unlock(&vm->mutex);
341
342 return bo_va;
343}
344
03f62abd
CK
345/**
346 * radeon_vm_set_pages - helper to call the right asic function
347 *
348 * @rdev: radeon_device pointer
349 * @ib: indirect buffer to fill with commands
350 * @pe: addr of the page entry
351 * @addr: dst addr to write into pe
352 * @count: number of page entries to update
353 * @incr: increase next addr by incr bytes
354 * @flags: hw access flags
355 *
356 * Traces the parameters and calls the right asic functions
357 * to setup the page table using the DMA.
358 */
359static void radeon_vm_set_pages(struct radeon_device *rdev,
360 struct radeon_ib *ib,
361 uint64_t pe,
362 uint64_t addr, unsigned count,
363 uint32_t incr, uint32_t flags)
364{
365 trace_radeon_vm_set_page(pe, addr, count, incr, flags);
366
367 if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
368 uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
369 radeon_asic_vm_copy_pages(rdev, ib, pe, src, count);
370
371 } else if ((flags & R600_PTE_SYSTEM) || (count < 3)) {
372 radeon_asic_vm_write_pages(rdev, ib, pe, addr,
373 count, incr, flags);
374
375 } else {
376 radeon_asic_vm_set_pages(rdev, ib, pe, addr,
377 count, incr, flags);
378 }
379}
380
6d2f2944
CK
381/**
382 * radeon_vm_clear_bo - initially clear the page dir/table
383 *
384 * @rdev: radeon_device pointer
385 * @bo: bo to clear
386 */
387static int radeon_vm_clear_bo(struct radeon_device *rdev,
388 struct radeon_bo *bo)
389{
6d2f2944
CK
390 struct radeon_ib ib;
391 unsigned entries;
392 uint64_t addr;
393 int r;
394
587cdda8
CK
395 r = radeon_bo_reserve(bo, false);
396 if (r)
6d2f2944
CK
397 return r;
398
587cdda8
CK
399 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
400 if (r)
401 goto error_unreserve;
6d2f2944
CK
402
403 addr = radeon_bo_gpu_offset(bo);
404 entries = radeon_bo_size(bo) / 8;
405
cc6f3536 406 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, 256);
6d2f2944 407 if (r)
587cdda8 408 goto error_unreserve;
6d2f2944
CK
409
410 ib.length_dw = 0;
411
03f62abd
CK
412 radeon_vm_set_pages(rdev, &ib, addr, 0, entries, 0, 0);
413 radeon_asic_vm_pad_ib(rdev, &ib);
cc6f3536 414 WARN_ON(ib.length_dw > 64);
6d2f2944 415
1538a9e0 416 r = radeon_ib_schedule(rdev, &ib, NULL, false);
6d2f2944 417 if (r)
587cdda8 418 goto error_free;
6d2f2944 419
ad1a58a4 420 ib.fence->is_vm_update = true;
587cdda8 421 radeon_bo_fence(bo, ib.fence, false);
6d2f2944 422
587cdda8
CK
423error_free:
424 radeon_ib_free(rdev, &ib);
6d2f2944 425
587cdda8
CK
426error_unreserve:
427 radeon_bo_unreserve(bo);
6d2f2944
CK
428 return r;
429}
430
2280ab57
CK
431/**
432 * radeon_vm_bo_set_addr - set bos virtual address inside a vm
433 *
434 * @rdev: radeon_device pointer
435 * @bo_va: bo_va to store the address
436 * @soffset: requested offset of the buffer in the VM address space
437 * @flags: attributes of pages (read/write/valid/etc.)
438 *
439 * Set offset of @bo_va (cayman+).
440 * Validate and set the offset requested within the vm address space.
441 * Returns 0 for success, error for failure.
442 *
85761f60 443 * Object has to be reserved and gets unreserved by this function!
2280ab57
CK
444 */
445int radeon_vm_bo_set_addr(struct radeon_device *rdev,
446 struct radeon_bo_va *bo_va,
447 uint64_t soffset,
448 uint32_t flags)
449{
450 uint64_t size = radeon_bo_size(bo_va->bo);
2280ab57 451 struct radeon_vm *vm = bo_va->vm;
6d2f2944 452 unsigned last_pfn, pt_idx;
0aea5e4a 453 uint64_t eoffset;
6d2f2944 454 int r;
2280ab57
CK
455
456 if (soffset) {
457 /* make sure object fit at this offset */
42ef344c 458 eoffset = soffset + size - 1;
2280ab57 459 if (soffset >= eoffset) {
ee18e599
MD
460 r = -EINVAL;
461 goto error_unreserve;
2280ab57
CK
462 }
463
464 last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
42ef344c
FK
465 if (last_pfn >= rdev->vm_manager.max_pfn) {
466 dev_err(rdev->dev, "va above limit (0x%08X >= 0x%08X)\n",
2280ab57 467 last_pfn, rdev->vm_manager.max_pfn);
ee18e599
MD
468 r = -EINVAL;
469 goto error_unreserve;
2280ab57
CK
470 }
471
472 } else {
473 eoffset = last_pfn = 0;
474 }
475
476 mutex_lock(&vm->mutex);
c29c0876
CK
477 soffset /= RADEON_GPU_PAGE_SIZE;
478 eoffset /= RADEON_GPU_PAGE_SIZE;
479 if (soffset || eoffset) {
480 struct interval_tree_node *it;
42ef344c 481 it = interval_tree_iter_first(&vm->va, soffset, eoffset);
c29c0876
CK
482 if (it && it != &bo_va->it) {
483 struct radeon_bo_va *tmp;
484 tmp = container_of(it, struct radeon_bo_va, it);
485 /* bo and tmp overlap, invalid offset */
486 dev_err(rdev->dev, "bo %p va 0x%010Lx conflict with "
487 "(bo %p 0x%010lx 0x%010lx)\n", bo_va->bo,
488 soffset, tmp->bo, tmp->it.start, tmp->it.last);
489 mutex_unlock(&vm->mutex);
ee18e599
MD
490 r = -EINVAL;
491 goto error_unreserve;
c29c0876
CK
492 }
493 }
494
0aea5e4a 495 if (bo_va->it.start || bo_va->it.last) {
eb99070b
CK
496 /* add a clone of the bo_va to clear the old address */
497 struct radeon_bo_va *tmp;
498 tmp = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
499 if (!tmp) {
500 mutex_unlock(&vm->mutex);
501 r = -ENOMEM;
502 goto error_unreserve;
2280ab57 503 }
eb99070b
CK
504 tmp->it.start = bo_va->it.start;
505 tmp->it.last = bo_va->it.last;
506 tmp->vm = vm;
507 tmp->bo = radeon_bo_ref(bo_va->bo);
2280ab57 508
0aea5e4a 509 interval_tree_remove(&bo_va->it, &vm->va);
dbedff05 510 spin_lock(&vm->status_lock);
0aea5e4a
AD
511 bo_va->it.start = 0;
512 bo_va->it.last = 0;
eb99070b
CK
513 list_del_init(&bo_va->vm_status);
514 list_add(&tmp->vm_status, &vm->freed);
515 spin_unlock(&vm->status_lock);
2280ab57
CK
516 }
517
0aea5e4a 518 if (soffset || eoffset) {
dbedff05 519 spin_lock(&vm->status_lock);
0aea5e4a 520 bo_va->it.start = soffset;
42ef344c 521 bo_va->it.last = eoffset;
161ab658
CK
522 list_add(&bo_va->vm_status, &vm->cleared);
523 spin_unlock(&vm->status_lock);
dbedff05 524 interval_tree_insert(&bo_va->it, &vm->va);
036bf46a
CK
525 }
526
2280ab57 527 bo_va->flags = flags;
2280ab57 528
0aea5e4a
AD
529 soffset >>= radeon_vm_block_size;
530 eoffset >>= radeon_vm_block_size;
4510fb98
CK
531
532 BUG_ON(eoffset >= radeon_vm_num_pdes(rdev));
6d2f2944
CK
533
534 if (eoffset > vm->max_pde_used)
535 vm->max_pde_used = eoffset;
536
537 radeon_bo_unreserve(bo_va->bo);
538
539 /* walk over the address space and allocate the page tables */
540 for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
541 struct radeon_bo *pt;
542
543 if (vm->page_tables[pt_idx].bo)
544 continue;
545
546 /* drop mutex to allocate and clear page table */
547 mutex_unlock(&vm->mutex);
548
549 r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
7dae77f8 550 RADEON_GPU_PAGE_SIZE, true,
831b6966
ML
551 RADEON_GEM_DOMAIN_VRAM, 0,
552 NULL, NULL, &pt);
6d2f2944
CK
553 if (r)
554 return r;
555
556 r = radeon_vm_clear_bo(rdev, pt);
557 if (r) {
558 radeon_bo_unref(&pt);
6d2f2944
CK
559 return r;
560 }
561
562 /* aquire mutex again */
563 mutex_lock(&vm->mutex);
564 if (vm->page_tables[pt_idx].bo) {
565 /* someone else allocated the pt in the meantime */
566 mutex_unlock(&vm->mutex);
567 radeon_bo_unref(&pt);
568 mutex_lock(&vm->mutex);
569 continue;
570 }
571
572 vm->page_tables[pt_idx].addr = 0;
573 vm->page_tables[pt_idx].bo = pt;
574 }
575
2280ab57 576 mutex_unlock(&vm->mutex);
85761f60 577 return 0;
ee18e599
MD
578
579error_unreserve:
580 radeon_bo_unreserve(bo_va->bo);
581 return r;
2280ab57
CK
582}
583
584/**
585 * radeon_vm_map_gart - get the physical address of a gart page
586 *
587 * @rdev: radeon_device pointer
588 * @addr: the unmapped addr
589 *
590 * Look up the physical address of the page that the pte resolves
591 * to (cayman+).
592 * Returns the physical address of the page.
593 */
594uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
595{
596 uint64_t result;
597
598 /* page table offset */
16653dba
MD
599 result = rdev->gart.pages_entry[addr >> RADEON_GPU_PAGE_SHIFT];
600 result &= ~RADEON_GPU_PAGE_MASK;
2280ab57
CK
601
602 return result;
603}
604
605/**
606 * radeon_vm_page_flags - translate page flags to what the hw uses
607 *
608 * @flags: flags comming from userspace
609 *
610 * Translate the flags the userspace ABI uses to hw flags.
611 */
612static uint32_t radeon_vm_page_flags(uint32_t flags)
613{
3cf8bb1a
JG
614 uint32_t hw_flags = 0;
615
616 hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
617 hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
618 hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
619 if (flags & RADEON_VM_PAGE_SYSTEM) {
620 hw_flags |= R600_PTE_SYSTEM;
621 hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
622 }
623 return hw_flags;
2280ab57
CK
624}
625
626/**
627 * radeon_vm_update_pdes - make sure that page directory is valid
628 *
629 * @rdev: radeon_device pointer
630 * @vm: requested vm
631 * @start: start of GPU address range
632 * @end: end of GPU address range
633 *
634 * Allocates new page tables if necessary
635 * and updates the page directory (cayman+).
636 * Returns 0 for success, error for failure.
637 *
638 * Global and local mutex must be locked!
639 */
6d2f2944
CK
640int radeon_vm_update_page_directory(struct radeon_device *rdev,
641 struct radeon_vm *vm)
2280ab57 642{
37903b5e
CK
643 struct radeon_bo *pd = vm->page_directory;
644 uint64_t pd_addr = radeon_bo_gpu_offset(pd);
4510fb98 645 uint32_t incr = RADEON_VM_PTE_COUNT * 8;
2280ab57 646 uint64_t last_pde = ~0, last_pt = ~0;
6d2f2944
CK
647 unsigned count = 0, pt_idx, ndw;
648 struct radeon_ib ib;
2280ab57
CK
649 int r;
650
6d2f2944
CK
651 /* padding, etc. */
652 ndw = 64;
653
654 /* assume the worst case */
cc6f3536 655 ndw += vm->max_pde_used * 6;
6d2f2944
CK
656
657 /* update too big for an IB */
658 if (ndw > 0xfffff)
659 return -ENOMEM;
660
661 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
662 if (r)
663 return r;
664 ib.length_dw = 0;
2280ab57
CK
665
666 /* walk over the address space and update the page directory */
6d2f2944
CK
667 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
668 struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
2280ab57
CK
669 uint64_t pde, pt;
670
6d2f2944 671 if (bo == NULL)
2280ab57
CK
672 continue;
673
6d2f2944
CK
674 pt = radeon_bo_gpu_offset(bo);
675 if (vm->page_tables[pt_idx].addr == pt)
676 continue;
677 vm->page_tables[pt_idx].addr = pt;
2280ab57 678
6d2f2944 679 pde = pd_addr + pt_idx * 8;
2280ab57
CK
680 if (((last_pde + 8 * count) != pde) ||
681 ((last_pt + incr * count) != pt)) {
682
683 if (count) {
03f62abd
CK
684 radeon_vm_set_pages(rdev, &ib, last_pde,
685 last_pt, count, incr,
686 R600_PTE_VALID);
2280ab57
CK
687 }
688
689 count = 1;
690 last_pde = pde;
691 last_pt = pt;
692 } else {
693 ++count;
694 }
695 }
696
6d2f2944 697 if (count)
03f62abd
CK
698 radeon_vm_set_pages(rdev, &ib, last_pde, last_pt, count,
699 incr, R600_PTE_VALID);
2280ab57 700
6d2f2944 701 if (ib.length_dw != 0) {
03f62abd 702 radeon_asic_vm_pad_ib(rdev, &ib);
f2c24b83 703
43ac8857 704 radeon_sync_resv(rdev, &ib.sync, pd->tbo.resv, true);
cc6f3536 705 WARN_ON(ib.length_dw > ndw);
1538a9e0 706 r = radeon_ib_schedule(rdev, &ib, NULL, false);
6d2f2944
CK
707 if (r) {
708 radeon_ib_free(rdev, &ib);
709 return r;
710 }
ad1a58a4 711 ib.fence->is_vm_update = true;
587cdda8 712 radeon_bo_fence(pd, ib.fence, false);
2280ab57 713 }
6d2f2944 714 radeon_ib_free(rdev, &ib);
2280ab57
CK
715
716 return 0;
717}
718
ec3dbbcb
CK
719/**
720 * radeon_vm_frag_ptes - add fragment information to PTEs
721 *
722 * @rdev: radeon_device pointer
723 * @ib: IB for the update
724 * @pe_start: first PTE to handle
725 * @pe_end: last PTE to handle
726 * @addr: addr those PTEs should point to
727 * @flags: hw mapping flags
728 *
729 * Global and local mutex must be locked!
730 */
731static void radeon_vm_frag_ptes(struct radeon_device *rdev,
732 struct radeon_ib *ib,
733 uint64_t pe_start, uint64_t pe_end,
734 uint64_t addr, uint32_t flags)
735{
736 /**
737 * The MC L1 TLB supports variable sized pages, based on a fragment
738 * field in the PTE. When this field is set to a non-zero value, page
739 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
740 * flags are considered valid for all PTEs within the fragment range
741 * and corresponding mappings are assumed to be physically contiguous.
742 *
743 * The L1 TLB can store a single PTE for the whole fragment,
744 * significantly increasing the space available for translation
745 * caching. This leads to large improvements in throughput when the
746 * TLB is under pressure.
747 *
748 * The L2 TLB distributes small and large fragments into two
749 * asymmetric partitions. The large fragment cache is significantly
750 * larger. Thus, we try to use large fragments wherever possible.
751 * Userspace can support this by aligning virtual base address and
752 * allocation size to the fragment size.
753 */
754
755 /* NI is optimized for 256KB fragments, SI and newer for 64KB */
a124d068
AD
756 uint64_t frag_flags = ((rdev->family == CHIP_CAYMAN) ||
757 (rdev->family == CHIP_ARUBA)) ?
ec3dbbcb 758 R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
a124d068
AD
759 uint64_t frag_align = ((rdev->family == CHIP_CAYMAN) ||
760 (rdev->family == CHIP_ARUBA)) ? 0x200 : 0x80;
ec3dbbcb
CK
761
762 uint64_t frag_start = ALIGN(pe_start, frag_align);
763 uint64_t frag_end = pe_end & ~(frag_align - 1);
764
765 unsigned count;
766
767 /* system pages are non continuously */
768 if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
769 (frag_start >= frag_end)) {
770
771 count = (pe_end - pe_start) / 8;
03f62abd
CK
772 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
773 RADEON_GPU_PAGE_SIZE, flags);
ec3dbbcb
CK
774 return;
775 }
776
777 /* handle the 4K area at the beginning */
778 if (pe_start != frag_start) {
779 count = (frag_start - pe_start) / 8;
03f62abd
CK
780 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
781 RADEON_GPU_PAGE_SIZE, flags);
ec3dbbcb
CK
782 addr += RADEON_GPU_PAGE_SIZE * count;
783 }
784
785 /* handle the area in the middle */
786 count = (frag_end - frag_start) / 8;
03f62abd
CK
787 radeon_vm_set_pages(rdev, ib, frag_start, addr, count,
788 RADEON_GPU_PAGE_SIZE, flags | frag_flags);
ec3dbbcb
CK
789
790 /* handle the 4K area at the end */
791 if (frag_end != pe_end) {
792 addr += RADEON_GPU_PAGE_SIZE * count;
793 count = (pe_end - frag_end) / 8;
03f62abd
CK
794 radeon_vm_set_pages(rdev, ib, frag_end, addr, count,
795 RADEON_GPU_PAGE_SIZE, flags);
ec3dbbcb
CK
796 }
797}
798
2280ab57
CK
799/**
800 * radeon_vm_update_ptes - make sure that page tables are valid
801 *
802 * @rdev: radeon_device pointer
803 * @vm: requested vm
804 * @start: start of GPU address range
805 * @end: end of GPU address range
806 * @dst: destination address to map to
807 * @flags: mapping flags
808 *
809 * Update the page tables in the range @start - @end (cayman+).
810 *
811 * Global and local mutex must be locked!
812 */
44c4bd21
CK
813static int radeon_vm_update_ptes(struct radeon_device *rdev,
814 struct radeon_vm *vm,
815 struct radeon_ib *ib,
816 uint64_t start, uint64_t end,
817 uint64_t dst, uint32_t flags)
2280ab57 818{
4510fb98 819 uint64_t mask = RADEON_VM_PTE_COUNT - 1;
2280ab57
CK
820 uint64_t last_pte = ~0, last_dst = ~0;
821 unsigned count = 0;
822 uint64_t addr;
823
2280ab57
CK
824 /* walk over the address space and update the page tables */
825 for (addr = start; addr < end; ) {
4510fb98 826 uint64_t pt_idx = addr >> radeon_vm_block_size;
37903b5e 827 struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
2280ab57
CK
828 unsigned nptes;
829 uint64_t pte;
44c4bd21 830 int r;
2280ab57 831
d1968e1d 832 radeon_sync_resv(rdev, &ib->sync, pt->tbo.resv, true);
44c4bd21
CK
833 r = reservation_object_reserve_shared(pt->tbo.resv);
834 if (r)
835 return r;
37903b5e 836
2280ab57
CK
837 if ((addr & ~mask) == (end & ~mask))
838 nptes = end - addr;
839 else
840 nptes = RADEON_VM_PTE_COUNT - (addr & mask);
841
37903b5e 842 pte = radeon_bo_gpu_offset(pt);
2280ab57
CK
843 pte += (addr & mask) * 8;
844
845 if ((last_pte + 8 * count) != pte) {
846
847 if (count) {
ec3dbbcb
CK
848 radeon_vm_frag_ptes(rdev, ib, last_pte,
849 last_pte + 8 * count,
850 last_dst, flags);
2280ab57
CK
851 }
852
853 count = nptes;
854 last_pte = pte;
855 last_dst = dst;
856 } else {
857 count += nptes;
858 }
859
860 addr += nptes;
861 dst += nptes * RADEON_GPU_PAGE_SIZE;
862 }
863
864 if (count) {
ec3dbbcb
CK
865 radeon_vm_frag_ptes(rdev, ib, last_pte,
866 last_pte + 8 * count,
867 last_dst, flags);
2280ab57 868 }
44c4bd21
CK
869
870 return 0;
2280ab57
CK
871}
872
587cdda8
CK
873/**
874 * radeon_vm_fence_pts - fence page tables after an update
875 *
876 * @vm: requested vm
877 * @start: start of GPU address range
878 * @end: end of GPU address range
879 * @fence: fence to use
880 *
881 * Fence the page tables in the range @start - @end (cayman+).
882 *
883 * Global and local mutex must be locked!
884 */
885static void radeon_vm_fence_pts(struct radeon_vm *vm,
886 uint64_t start, uint64_t end,
887 struct radeon_fence *fence)
888{
889 unsigned i;
890
891 start >>= radeon_vm_block_size;
42ef344c 892 end = (end - 1) >> radeon_vm_block_size;
587cdda8
CK
893
894 for (i = start; i <= end; ++i)
44c4bd21 895 radeon_bo_fence(vm->page_tables[i].bo, fence, true);
587cdda8
CK
896}
897
2280ab57
CK
898/**
899 * radeon_vm_bo_update - map a bo into the vm page table
900 *
901 * @rdev: radeon_device pointer
902 * @vm: requested vm
903 * @bo: radeon buffer object
904 * @mem: ttm mem
905 *
906 * Fill in the page table entries for @bo (cayman+).
907 * Returns 0 for success, -EINVAL for failure.
908 *
529364e0 909 * Object have to be reserved and mutex must be locked!
2280ab57
CK
910 */
911int radeon_vm_bo_update(struct radeon_device *rdev,
036bf46a 912 struct radeon_bo_va *bo_va,
2280ab57
CK
913 struct ttm_mem_reg *mem)
914{
036bf46a 915 struct radeon_vm *vm = bo_va->vm;
2280ab57 916 struct radeon_ib ib;
cc6f3536 917 unsigned nptes, ncmds, ndw;
2280ab57 918 uint64_t addr;
cc6f3536 919 uint32_t flags;
2280ab57
CK
920 int r;
921
0aea5e4a 922 if (!bo_va->it.start) {
2280ab57 923 dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
036bf46a 924 bo_va->bo, vm);
2280ab57
CK
925 return -EINVAL;
926 }
927
f7a3db75 928 spin_lock(&vm->status_lock);
161ab658
CK
929 if (mem) {
930 if (list_empty(&bo_va->vm_status)) {
931 spin_unlock(&vm->status_lock);
932 return 0;
933 }
934 list_del_init(&bo_va->vm_status);
935 } else {
936 list_del(&bo_va->vm_status);
937 list_add(&bo_va->vm_status, &vm->cleared);
938 }
f7a3db75 939 spin_unlock(&vm->status_lock);
2280ab57
CK
940
941 bo_va->flags &= ~RADEON_VM_PAGE_VALID;
942 bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
02376d82 943 bo_va->flags &= ~RADEON_VM_PAGE_SNOOPED;
f72a113a
CK
944 if (bo_va->bo && radeon_ttm_tt_is_readonly(bo_va->bo->tbo.ttm))
945 bo_va->flags &= ~RADEON_VM_PAGE_WRITEABLE;
946
2280ab57
CK
947 if (mem) {
948 addr = mem->start << PAGE_SHIFT;
949 if (mem->mem_type != TTM_PL_SYSTEM) {
950 bo_va->flags |= RADEON_VM_PAGE_VALID;
2280ab57
CK
951 }
952 if (mem->mem_type == TTM_PL_TT) {
953 bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
02376d82
MD
954 if (!(bo_va->bo->flags & (RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC)))
955 bo_va->flags |= RADEON_VM_PAGE_SNOOPED;
956
2280ab57
CK
957 } else {
958 addr += rdev->vm_manager.vram_base_offset;
959 }
960 } else {
961 addr = 0;
2280ab57
CK
962 }
963
964 trace_radeon_vm_bo_update(bo_va);
965
0aea5e4a 966 nptes = bo_va->it.last - bo_va->it.start + 1;
2280ab57 967
cc6f3536
CK
968 /* reserve space for one command every (1 << BLOCK_SIZE) entries
969 or 2k dwords (whatever is smaller) */
970 ncmds = (nptes >> min(radeon_vm_block_size, 11)) + 1;
971
2280ab57
CK
972 /* padding, etc. */
973 ndw = 64;
974
cc6f3536
CK
975 flags = radeon_vm_page_flags(bo_va->flags);
976 if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
977 /* only copy commands needed */
978 ndw += ncmds * 7;
979
980 } else if (flags & R600_PTE_SYSTEM) {
981 /* header for write data commands */
982 ndw += ncmds * 4;
983
984 /* body of write data command */
985 ndw += nptes * 2;
2280ab57 986
cc6f3536
CK
987 } else {
988 /* set page commands needed */
989 ndw += ncmds * 10;
990
991 /* two extra commands for begin/end of fragment */
992 ndw += 2 * 10;
993 }
2280ab57 994
2280ab57
CK
995 /* update too big for an IB */
996 if (ndw > 0xfffff)
997 return -ENOMEM;
998
999 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
1000 if (r)
1001 return r;
1002 ib.length_dw = 0;
1003
d1968e1d
CK
1004 if (!(bo_va->flags & RADEON_VM_PAGE_VALID)) {
1005 unsigned i;
1006
1007 for (i = 0; i < RADEON_NUM_RINGS; ++i)
1008 radeon_sync_fence(&ib.sync, vm->ids[i].last_id_use);
1009 }
1010
44c4bd21
CK
1011 r = radeon_vm_update_ptes(rdev, vm, &ib, bo_va->it.start,
1012 bo_va->it.last + 1, addr,
1013 radeon_vm_page_flags(bo_va->flags));
1014 if (r) {
1015 radeon_ib_free(rdev, &ib);
1016 return r;
1017 }
2280ab57 1018
03f62abd 1019 radeon_asic_vm_pad_ib(rdev, &ib);
cc6f3536
CK
1020 WARN_ON(ib.length_dw > ndw);
1021
1538a9e0 1022 r = radeon_ib_schedule(rdev, &ib, NULL, false);
2280ab57
CK
1023 if (r) {
1024 radeon_ib_free(rdev, &ib);
1025 return r;
1026 }
ad1a58a4 1027 ib.fence->is_vm_update = true;
587cdda8 1028 radeon_vm_fence_pts(vm, bo_va->it.start, bo_va->it.last + 1, ib.fence);
94214635
CK
1029 radeon_fence_unref(&bo_va->last_pt_update);
1030 bo_va->last_pt_update = radeon_fence_ref(ib.fence);
2280ab57 1031 radeon_ib_free(rdev, &ib);
2280ab57
CK
1032
1033 return 0;
1034}
1035
036bf46a
CK
1036/**
1037 * radeon_vm_clear_freed - clear freed BOs in the PT
1038 *
1039 * @rdev: radeon_device pointer
1040 * @vm: requested vm
1041 *
1042 * Make sure all freed BOs are cleared in the PT.
1043 * Returns 0 for success.
1044 *
1045 * PTs have to be reserved and mutex must be locked!
1046 */
1047int radeon_vm_clear_freed(struct radeon_device *rdev,
1048 struct radeon_vm *vm)
1049{
f7a3db75 1050 struct radeon_bo_va *bo_va;
161ab658 1051 int r = 0;
036bf46a 1052
f7a3db75
CK
1053 spin_lock(&vm->status_lock);
1054 while (!list_empty(&vm->freed)) {
1055 bo_va = list_first_entry(&vm->freed,
1056 struct radeon_bo_va, vm_status);
1057 spin_unlock(&vm->status_lock);
1058
036bf46a 1059 r = radeon_vm_bo_update(rdev, bo_va, NULL);
ee26d83f 1060 radeon_bo_unref(&bo_va->bo);
94214635 1061 radeon_fence_unref(&bo_va->last_pt_update);
161ab658
CK
1062 spin_lock(&vm->status_lock);
1063 list_del(&bo_va->vm_status);
036bf46a
CK
1064 kfree(bo_va);
1065 if (r)
161ab658 1066 break;
f7a3db75 1067
036bf46a 1068 }
f7a3db75 1069 spin_unlock(&vm->status_lock);
161ab658 1070 return r;
036bf46a
CK
1071
1072}
1073
e31ad969
CK
1074/**
1075 * radeon_vm_clear_invalids - clear invalidated BOs in the PT
1076 *
1077 * @rdev: radeon_device pointer
1078 * @vm: requested vm
1079 *
1080 * Make sure all invalidated BOs are cleared in the PT.
1081 * Returns 0 for success.
1082 *
1083 * PTs have to be reserved and mutex must be locked!
1084 */
1085int radeon_vm_clear_invalids(struct radeon_device *rdev,
1086 struct radeon_vm *vm)
1087{
f7a3db75 1088 struct radeon_bo_va *bo_va;
e31ad969
CK
1089 int r;
1090
f7a3db75
CK
1091 spin_lock(&vm->status_lock);
1092 while (!list_empty(&vm->invalidated)) {
1093 bo_va = list_first_entry(&vm->invalidated,
1094 struct radeon_bo_va, vm_status);
1095 spin_unlock(&vm->status_lock);
1096
e31ad969
CK
1097 r = radeon_vm_bo_update(rdev, bo_va, NULL);
1098 if (r)
1099 return r;
f7a3db75
CK
1100
1101 spin_lock(&vm->status_lock);
e31ad969 1102 }
f7a3db75
CK
1103 spin_unlock(&vm->status_lock);
1104
e31ad969
CK
1105 return 0;
1106}
1107
2280ab57
CK
1108/**
1109 * radeon_vm_bo_rmv - remove a bo to a specific vm
1110 *
1111 * @rdev: radeon_device pointer
1112 * @bo_va: requested bo_va
1113 *
1114 * Remove @bo_va->bo from the requested vm (cayman+).
2280ab57
CK
1115 *
1116 * Object have to be reserved!
1117 */
036bf46a
CK
1118void radeon_vm_bo_rmv(struct radeon_device *rdev,
1119 struct radeon_bo_va *bo_va)
2280ab57 1120{
036bf46a 1121 struct radeon_vm *vm = bo_va->vm;
2280ab57 1122
036bf46a 1123 list_del(&bo_va->bo_list);
529364e0 1124
036bf46a 1125 mutex_lock(&vm->mutex);
26d4d129
CK
1126 if (bo_va->it.start || bo_va->it.last)
1127 interval_tree_remove(&bo_va->it, &vm->va);
2280ab57 1128
161ab658 1129 spin_lock(&vm->status_lock);
b13e22ae
CK
1130 list_del(&bo_va->vm_status);
1131 if (bo_va->it.start || bo_va->it.last) {
ee26d83f 1132 bo_va->bo = radeon_bo_ref(bo_va->bo);
036bf46a
CK
1133 list_add(&bo_va->vm_status, &vm->freed);
1134 } else {
94214635 1135 radeon_fence_unref(&bo_va->last_pt_update);
036bf46a
CK
1136 kfree(bo_va);
1137 }
f7a3db75 1138 spin_unlock(&vm->status_lock);
036bf46a
CK
1139
1140 mutex_unlock(&vm->mutex);
2280ab57
CK
1141}
1142
1143/**
1144 * radeon_vm_bo_invalidate - mark the bo as invalid
1145 *
1146 * @rdev: radeon_device pointer
1147 * @vm: requested vm
1148 * @bo: radeon buffer object
1149 *
1150 * Mark @bo as invalid (cayman+).
1151 */
1152void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1153 struct radeon_bo *bo)
1154{
1155 struct radeon_bo_va *bo_va;
1156
1157 list_for_each_entry(bo_va, &bo->va, bo_list) {
161ab658 1158 spin_lock(&bo_va->vm->status_lock);
dbedff05
CK
1159 if (list_empty(&bo_va->vm_status) &&
1160 (bo_va->it.start || bo_va->it.last))
e31ad969 1161 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
161ab658 1162 spin_unlock(&bo_va->vm->status_lock);
2280ab57
CK
1163 }
1164}
1165
1166/**
1167 * radeon_vm_init - initialize a vm instance
1168 *
1169 * @rdev: radeon_device pointer
1170 * @vm: requested vm
1171 *
1172 * Init @vm fields (cayman+).
1173 */
6d2f2944 1174int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
2280ab57 1175{
1c89d27f
CK
1176 const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
1177 RADEON_VM_PTE_COUNT * 8);
6d2f2944 1178 unsigned pd_size, pd_entries, pts_size;
7c42bc1a 1179 int i, r;
6d2f2944 1180
cc9e67e3 1181 vm->ib_bo_va = NULL;
7c42bc1a
CK
1182 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1183 vm->ids[i].id = 0;
1184 vm->ids[i].flushed_updates = NULL;
1185 vm->ids[i].last_id_use = NULL;
1186 }
2280ab57 1187 mutex_init(&vm->mutex);
0aea5e4a 1188 vm->va = RB_ROOT;
f7a3db75 1189 spin_lock_init(&vm->status_lock);
e31ad969 1190 INIT_LIST_HEAD(&vm->invalidated);
036bf46a 1191 INIT_LIST_HEAD(&vm->freed);
161ab658 1192 INIT_LIST_HEAD(&vm->cleared);
6d2f2944
CK
1193
1194 pd_size = radeon_vm_directory_size(rdev);
1195 pd_entries = radeon_vm_num_pdes(rdev);
1196
1197 /* allocate page table array */
1198 pts_size = pd_entries * sizeof(struct radeon_vm_pt);
1199 vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
1200 if (vm->page_tables == NULL) {
1201 DRM_ERROR("Cannot allocate memory for page table array\n");
1202 return -ENOMEM;
1203 }
1204
7dae77f8 1205 r = radeon_bo_create(rdev, pd_size, align, true,
02376d82 1206 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
831b6966 1207 NULL, &vm->page_directory);
6d2f2944
CK
1208 if (r)
1209 return r;
1210
1211 r = radeon_vm_clear_bo(rdev, vm->page_directory);
1212 if (r) {
1213 radeon_bo_unref(&vm->page_directory);
1214 vm->page_directory = NULL;
1215 return r;
1216 }
1217
1218 return 0;
2280ab57
CK
1219}
1220
1221/**
1222 * radeon_vm_fini - tear down a vm instance
1223 *
1224 * @rdev: radeon_device pointer
1225 * @vm: requested vm
1226 *
1227 * Tear down @vm (cayman+).
1228 * Unbind the VM and remove all bos from the vm bo list
1229 */
1230void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1231{
1232 struct radeon_bo_va *bo_va, *tmp;
6d2f2944 1233 int i, r;
2280ab57 1234
0aea5e4a 1235 if (!RB_EMPTY_ROOT(&vm->va)) {
2280ab57
CK
1236 dev_err(rdev->dev, "still active bo inside vm\n");
1237 }
0aea5e4a
AD
1238 rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb) {
1239 interval_tree_remove(&bo_va->it, &vm->va);
2280ab57
CK
1240 r = radeon_bo_reserve(bo_va->bo, false);
1241 if (!r) {
1242 list_del_init(&bo_va->bo_list);
1243 radeon_bo_unreserve(bo_va->bo);
94214635 1244 radeon_fence_unref(&bo_va->last_pt_update);
2280ab57
CK
1245 kfree(bo_va);
1246 }
1247 }
ee26d83f
CK
1248 list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
1249 radeon_bo_unref(&bo_va->bo);
94214635 1250 radeon_fence_unref(&bo_va->last_pt_update);
036bf46a 1251 kfree(bo_va);
ee26d83f 1252 }
6d2f2944
CK
1253
1254 for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
1255 radeon_bo_unref(&vm->page_tables[i].bo);
1256 kfree(vm->page_tables);
1257
1258 radeon_bo_unref(&vm->page_directory);
1259
7c42bc1a
CK
1260 for (i = 0; i < RADEON_NUM_RINGS; ++i) {
1261 radeon_fence_unref(&vm->ids[i].flushed_updates);
1262 radeon_fence_unref(&vm->ids[i].last_id_use);
1263 }
6d2f2944
CK
1264
1265 mutex_destroy(&vm->mutex);
2280ab57 1266}
This page took 0.199077 seconds and 5 git commands to generate.