drm/radeon: split PT setup in more functions
[deliverable/linux.git] / drivers / gpu / drm / radeon / radeon_vm.c
CommitLineData
2280ab57
CK
1/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#include <drm/drmP.h>
29#include <drm/radeon_drm.h>
30#include "radeon.h"
31#include "radeon_trace.h"
32
33/*
34 * GPUVM
35 * GPUVM is similar to the legacy gart on older asics, however
36 * rather than there being a single global gart table
37 * for the entire GPU, there are multiple VM page tables active
38 * at any given time. The VM page tables can contain a mix
39 * vram pages and system memory pages and system memory pages
40 * can be mapped as snooped (cached system pages) or unsnooped
41 * (uncached system pages).
42 * Each VM has an ID associated with it and there is a page table
43 * associated with each VMID. When execting a command buffer,
44 * the kernel tells the the ring what VMID to use for that command
45 * buffer. VMIDs are allocated dynamically as commands are submitted.
46 * The userspace drivers maintain their own address space and the kernel
47 * sets up their pages tables accordingly when they submit their
48 * command buffers and a VMID is assigned.
49 * Cayman/Trinity support up to 8 active VMs at any given time;
50 * SI supports 16.
51 */
52
53/**
54 * radeon_vm_num_pde - return the number of page directory entries
55 *
56 * @rdev: radeon_device pointer
57 *
58 * Calculate the number of page directory entries (cayman+).
59 */
60static unsigned radeon_vm_num_pdes(struct radeon_device *rdev)
61{
4510fb98 62 return rdev->vm_manager.max_pfn >> radeon_vm_block_size;
2280ab57
CK
63}
64
65/**
66 * radeon_vm_directory_size - returns the size of the page directory in bytes
67 *
68 * @rdev: radeon_device pointer
69 *
70 * Calculate the size of the page directory in bytes (cayman+).
71 */
72static unsigned radeon_vm_directory_size(struct radeon_device *rdev)
73{
74 return RADEON_GPU_PAGE_ALIGN(radeon_vm_num_pdes(rdev) * 8);
75}
76
77/**
78 * radeon_vm_manager_init - init the vm manager
79 *
80 * @rdev: radeon_device pointer
81 *
82 * Init the vm manager (cayman+).
83 * Returns 0 for success, error for failure.
84 */
85int radeon_vm_manager_init(struct radeon_device *rdev)
86{
2280ab57 87 int r;
2280ab57
CK
88
89 if (!rdev->vm_manager.enabled) {
2280ab57
CK
90 r = radeon_asic_vm_init(rdev);
91 if (r)
92 return r;
93
94 rdev->vm_manager.enabled = true;
2280ab57
CK
95 }
96 return 0;
97}
98
2280ab57
CK
99/**
100 * radeon_vm_manager_fini - tear down the vm manager
101 *
102 * @rdev: radeon_device pointer
103 *
104 * Tear down the VM manager (cayman+).
105 */
106void radeon_vm_manager_fini(struct radeon_device *rdev)
107{
2280ab57
CK
108 int i;
109
110 if (!rdev->vm_manager.enabled)
111 return;
112
6d2f2944 113 for (i = 0; i < RADEON_NUM_VM; ++i)
2280ab57 114 radeon_fence_unref(&rdev->vm_manager.active[i]);
2280ab57 115 radeon_asic_vm_fini(rdev);
2280ab57
CK
116 rdev->vm_manager.enabled = false;
117}
118
119/**
6d2f2944 120 * radeon_vm_get_bos - add the vm BOs to a validation list
2280ab57 121 *
6d2f2944
CK
122 * @vm: vm providing the BOs
123 * @head: head of validation list
2280ab57 124 *
6d2f2944
CK
125 * Add the page directory to the list of BOs to
126 * validate for command submission (cayman+).
2280ab57 127 */
df0af440
CK
128struct radeon_cs_reloc *radeon_vm_get_bos(struct radeon_device *rdev,
129 struct radeon_vm *vm,
130 struct list_head *head)
2280ab57 131{
df0af440 132 struct radeon_cs_reloc *list;
7d95f6cc 133 unsigned i, idx;
2280ab57 134
2f93dc32 135 list = kmalloc_array(vm->max_pde_used + 2,
7d95f6cc 136 sizeof(struct radeon_cs_reloc), GFP_KERNEL);
6d2f2944
CK
137 if (!list)
138 return NULL;
2280ab57 139
6d2f2944 140 /* add the vm page table to the list */
df0af440
CK
141 list[0].gobj = NULL;
142 list[0].robj = vm->page_directory;
ce6758c8
CK
143 list[0].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
144 list[0].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
6d2f2944 145 list[0].tv.bo = &vm->page_directory->tbo;
df0af440
CK
146 list[0].tiling_flags = 0;
147 list[0].handle = 0;
6d2f2944 148 list_add(&list[0].tv.head, head);
2280ab57 149
6d2f2944
CK
150 for (i = 0, idx = 1; i <= vm->max_pde_used; i++) {
151 if (!vm->page_tables[i].bo)
152 continue;
2280ab57 153
df0af440
CK
154 list[idx].gobj = NULL;
155 list[idx].robj = vm->page_tables[i].bo;
ce6758c8
CK
156 list[idx].prefered_domains = RADEON_GEM_DOMAIN_VRAM;
157 list[idx].allowed_domains = RADEON_GEM_DOMAIN_VRAM;
df0af440
CK
158 list[idx].tv.bo = &list[idx].robj->tbo;
159 list[idx].tiling_flags = 0;
160 list[idx].handle = 0;
6d2f2944 161 list_add(&list[idx++].tv.head, head);
2280ab57
CK
162 }
163
6d2f2944 164 return list;
2280ab57
CK
165}
166
167/**
168 * radeon_vm_grab_id - allocate the next free VMID
169 *
170 * @rdev: radeon_device pointer
171 * @vm: vm to allocate id for
172 * @ring: ring we want to submit job to
173 *
174 * Allocate an id for the vm (cayman+).
175 * Returns the fence we need to sync to (if any).
176 *
177 * Global and local mutex must be locked!
178 */
179struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
180 struct radeon_vm *vm, int ring)
181{
182 struct radeon_fence *best[RADEON_NUM_RINGS] = {};
183 unsigned choices[2] = {};
184 unsigned i;
185
186 /* check if the id is still valid */
187 if (vm->last_id_use && vm->last_id_use == rdev->vm_manager.active[vm->id])
188 return NULL;
189
190 /* we definately need to flush */
191 radeon_fence_unref(&vm->last_flush);
192
193 /* skip over VMID 0, since it is the system VM */
194 for (i = 1; i < rdev->vm_manager.nvm; ++i) {
195 struct radeon_fence *fence = rdev->vm_manager.active[i];
196
197 if (fence == NULL) {
198 /* found a free one */
199 vm->id = i;
200 trace_radeon_vm_grab_id(vm->id, ring);
201 return NULL;
202 }
203
204 if (radeon_fence_is_earlier(fence, best[fence->ring])) {
205 best[fence->ring] = fence;
206 choices[fence->ring == ring ? 0 : 1] = i;
207 }
208 }
209
210 for (i = 0; i < 2; ++i) {
211 if (choices[i]) {
212 vm->id = choices[i];
213 trace_radeon_vm_grab_id(vm->id, ring);
214 return rdev->vm_manager.active[choices[i]];
215 }
216 }
217
218 /* should never happen */
219 BUG();
220 return NULL;
221}
222
fa688343
CK
223/**
224 * radeon_vm_flush - hardware flush the vm
225 *
226 * @rdev: radeon_device pointer
227 * @vm: vm we want to flush
228 * @ring: ring to use for flush
229 *
230 * Flush the vm (cayman+).
231 *
232 * Global and local mutex must be locked!
233 */
234void radeon_vm_flush(struct radeon_device *rdev,
235 struct radeon_vm *vm,
236 int ring)
237{
6d2f2944
CK
238 uint64_t pd_addr = radeon_bo_gpu_offset(vm->page_directory);
239
fa688343 240 /* if we can't remember our last VM flush then flush now! */
f77c4f02 241 if (!vm->last_flush || pd_addr != vm->pd_gpu_addr) {
a3a9226d 242 trace_radeon_vm_flush(pd_addr, ring, vm->id);
6d2f2944 243 vm->pd_gpu_addr = pd_addr;
fa688343 244 radeon_ring_vm_flush(rdev, ring, vm);
6d2f2944 245 }
fa688343
CK
246}
247
2280ab57
CK
248/**
249 * radeon_vm_fence - remember fence for vm
250 *
251 * @rdev: radeon_device pointer
252 * @vm: vm we want to fence
253 * @fence: fence to remember
254 *
255 * Fence the vm (cayman+).
256 * Set the fence used to protect page table and id.
257 *
258 * Global and local mutex must be locked!
259 */
260void radeon_vm_fence(struct radeon_device *rdev,
261 struct radeon_vm *vm,
262 struct radeon_fence *fence)
263{
2280ab57
CK
264 radeon_fence_unref(&vm->fence);
265 vm->fence = radeon_fence_ref(fence);
266
fa688343
CK
267 radeon_fence_unref(&rdev->vm_manager.active[vm->id]);
268 rdev->vm_manager.active[vm->id] = radeon_fence_ref(fence);
269
2280ab57
CK
270 radeon_fence_unref(&vm->last_id_use);
271 vm->last_id_use = radeon_fence_ref(fence);
fa688343
CK
272
273 /* we just flushed the VM, remember that */
274 if (!vm->last_flush)
275 vm->last_flush = radeon_fence_ref(fence);
2280ab57
CK
276}
277
278/**
279 * radeon_vm_bo_find - find the bo_va for a specific vm & bo
280 *
281 * @vm: requested vm
282 * @bo: requested buffer object
283 *
284 * Find @bo inside the requested vm (cayman+).
285 * Search inside the @bos vm list for the requested vm
286 * Returns the found bo_va or NULL if none is found
287 *
288 * Object has to be reserved!
289 */
290struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
291 struct radeon_bo *bo)
292{
293 struct radeon_bo_va *bo_va;
294
295 list_for_each_entry(bo_va, &bo->va, bo_list) {
296 if (bo_va->vm == vm) {
297 return bo_va;
298 }
299 }
300 return NULL;
301}
302
303/**
304 * radeon_vm_bo_add - add a bo to a specific vm
305 *
306 * @rdev: radeon_device pointer
307 * @vm: requested vm
308 * @bo: radeon buffer object
309 *
310 * Add @bo into the requested vm (cayman+).
311 * Add @bo to the list of bos associated with the vm
312 * Returns newly added bo_va or NULL for failure
313 *
314 * Object has to be reserved!
315 */
316struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
317 struct radeon_vm *vm,
318 struct radeon_bo *bo)
319{
320 struct radeon_bo_va *bo_va;
321
322 bo_va = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
323 if (bo_va == NULL) {
324 return NULL;
325 }
326 bo_va->vm = vm;
327 bo_va->bo = bo;
0aea5e4a
AD
328 bo_va->it.start = 0;
329 bo_va->it.last = 0;
2280ab57 330 bo_va->flags = 0;
e31ad969 331 bo_va->addr = 0;
2280ab57
CK
332 bo_va->ref_count = 1;
333 INIT_LIST_HEAD(&bo_va->bo_list);
036bf46a 334 INIT_LIST_HEAD(&bo_va->vm_status);
2280ab57
CK
335
336 mutex_lock(&vm->mutex);
2280ab57
CK
337 list_add_tail(&bo_va->bo_list, &bo->va);
338 mutex_unlock(&vm->mutex);
339
340 return bo_va;
341}
342
03f62abd
CK
343/**
344 * radeon_vm_set_pages - helper to call the right asic function
345 *
346 * @rdev: radeon_device pointer
347 * @ib: indirect buffer to fill with commands
348 * @pe: addr of the page entry
349 * @addr: dst addr to write into pe
350 * @count: number of page entries to update
351 * @incr: increase next addr by incr bytes
352 * @flags: hw access flags
353 *
354 * Traces the parameters and calls the right asic functions
355 * to setup the page table using the DMA.
356 */
357static void radeon_vm_set_pages(struct radeon_device *rdev,
358 struct radeon_ib *ib,
359 uint64_t pe,
360 uint64_t addr, unsigned count,
361 uint32_t incr, uint32_t flags)
362{
363 trace_radeon_vm_set_page(pe, addr, count, incr, flags);
364
365 if ((flags & R600_PTE_GART_MASK) == R600_PTE_GART_MASK) {
366 uint64_t src = rdev->gart.table_addr + (addr >> 12) * 8;
367 radeon_asic_vm_copy_pages(rdev, ib, pe, src, count);
368
369 } else if ((flags & R600_PTE_SYSTEM) || (count < 3)) {
370 radeon_asic_vm_write_pages(rdev, ib, pe, addr,
371 count, incr, flags);
372
373 } else {
374 radeon_asic_vm_set_pages(rdev, ib, pe, addr,
375 count, incr, flags);
376 }
377}
378
6d2f2944
CK
379/**
380 * radeon_vm_clear_bo - initially clear the page dir/table
381 *
382 * @rdev: radeon_device pointer
383 * @bo: bo to clear
384 */
385static int radeon_vm_clear_bo(struct radeon_device *rdev,
386 struct radeon_bo *bo)
387{
388 struct ttm_validate_buffer tv;
389 struct ww_acquire_ctx ticket;
390 struct list_head head;
391 struct radeon_ib ib;
392 unsigned entries;
393 uint64_t addr;
394 int r;
395
396 memset(&tv, 0, sizeof(tv));
397 tv.bo = &bo->tbo;
398
399 INIT_LIST_HEAD(&head);
400 list_add(&tv.head, &head);
401
402 r = ttm_eu_reserve_buffers(&ticket, &head);
403 if (r)
404 return r;
405
406 r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
407 if (r)
408 goto error;
409
410 addr = radeon_bo_gpu_offset(bo);
411 entries = radeon_bo_size(bo) / 8;
412
413 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib,
414 NULL, entries * 2 + 64);
415 if (r)
416 goto error;
417
418 ib.length_dw = 0;
419
03f62abd
CK
420 radeon_vm_set_pages(rdev, &ib, addr, 0, entries, 0, 0);
421 radeon_asic_vm_pad_ib(rdev, &ib);
6d2f2944
CK
422
423 r = radeon_ib_schedule(rdev, &ib, NULL);
424 if (r)
425 goto error;
426
427 ttm_eu_fence_buffer_objects(&ticket, &head, ib.fence);
428 radeon_ib_free(rdev, &ib);
429
430 return 0;
431
432error:
433 ttm_eu_backoff_reservation(&ticket, &head);
434 return r;
435}
436
2280ab57
CK
437/**
438 * radeon_vm_bo_set_addr - set bos virtual address inside a vm
439 *
440 * @rdev: radeon_device pointer
441 * @bo_va: bo_va to store the address
442 * @soffset: requested offset of the buffer in the VM address space
443 * @flags: attributes of pages (read/write/valid/etc.)
444 *
445 * Set offset of @bo_va (cayman+).
446 * Validate and set the offset requested within the vm address space.
447 * Returns 0 for success, error for failure.
448 *
449 * Object has to be reserved!
450 */
451int radeon_vm_bo_set_addr(struct radeon_device *rdev,
452 struct radeon_bo_va *bo_va,
453 uint64_t soffset,
454 uint32_t flags)
455{
456 uint64_t size = radeon_bo_size(bo_va->bo);
2280ab57 457 struct radeon_vm *vm = bo_va->vm;
6d2f2944 458 unsigned last_pfn, pt_idx;
0aea5e4a 459 uint64_t eoffset;
6d2f2944 460 int r;
2280ab57
CK
461
462 if (soffset) {
463 /* make sure object fit at this offset */
464 eoffset = soffset + size;
465 if (soffset >= eoffset) {
466 return -EINVAL;
467 }
468
469 last_pfn = eoffset / RADEON_GPU_PAGE_SIZE;
470 if (last_pfn > rdev->vm_manager.max_pfn) {
471 dev_err(rdev->dev, "va above limit (0x%08X > 0x%08X)\n",
472 last_pfn, rdev->vm_manager.max_pfn);
473 return -EINVAL;
474 }
475
476 } else {
477 eoffset = last_pfn = 0;
478 }
479
480 mutex_lock(&vm->mutex);
0aea5e4a
AD
481 if (bo_va->it.start || bo_va->it.last) {
482 if (bo_va->addr) {
483 /* add a clone of the bo_va to clear the old address */
484 struct radeon_bo_va *tmp;
485 tmp = kzalloc(sizeof(struct radeon_bo_va), GFP_KERNEL);
486 tmp->it.start = bo_va->it.start;
487 tmp->it.last = bo_va->it.last;
488 tmp->vm = vm;
489 tmp->addr = bo_va->addr;
ee26d83f 490 tmp->bo = radeon_bo_ref(bo_va->bo);
0aea5e4a 491 list_add(&tmp->vm_status, &vm->freed);
2280ab57
CK
492 }
493
0aea5e4a
AD
494 interval_tree_remove(&bo_va->it, &vm->va);
495 bo_va->it.start = 0;
496 bo_va->it.last = 0;
2280ab57
CK
497 }
498
0aea5e4a
AD
499 soffset /= RADEON_GPU_PAGE_SIZE;
500 eoffset /= RADEON_GPU_PAGE_SIZE;
501 if (soffset || eoffset) {
502 struct interval_tree_node *it;
503 it = interval_tree_iter_first(&vm->va, soffset, eoffset - 1);
504 if (it) {
505 struct radeon_bo_va *tmp;
506 tmp = container_of(it, struct radeon_bo_va, it);
507 /* bo and tmp overlap, invalid offset */
508 dev_err(rdev->dev, "bo %p va 0x%010Lx conflict with "
509 "(bo %p 0x%010lx 0x%010lx)\n", bo_va->bo,
510 soffset, tmp->bo, tmp->it.start, tmp->it.last);
5b753275 511 mutex_unlock(&vm->mutex);
0aea5e4a 512 return -EINVAL;
5b753275 513 }
0aea5e4a
AD
514 bo_va->it.start = soffset;
515 bo_va->it.last = eoffset - 1;
516 interval_tree_insert(&bo_va->it, &vm->va);
036bf46a
CK
517 }
518
2280ab57 519 bo_va->flags = flags;
e31ad969 520 bo_va->addr = 0;
2280ab57 521
0aea5e4a
AD
522 soffset >>= radeon_vm_block_size;
523 eoffset >>= radeon_vm_block_size;
4510fb98
CK
524
525 BUG_ON(eoffset >= radeon_vm_num_pdes(rdev));
6d2f2944
CK
526
527 if (eoffset > vm->max_pde_used)
528 vm->max_pde_used = eoffset;
529
530 radeon_bo_unreserve(bo_va->bo);
531
532 /* walk over the address space and allocate the page tables */
533 for (pt_idx = soffset; pt_idx <= eoffset; ++pt_idx) {
534 struct radeon_bo *pt;
535
536 if (vm->page_tables[pt_idx].bo)
537 continue;
538
539 /* drop mutex to allocate and clear page table */
540 mutex_unlock(&vm->mutex);
541
542 r = radeon_bo_create(rdev, RADEON_VM_PTE_COUNT * 8,
7dae77f8 543 RADEON_GPU_PAGE_SIZE, true,
02376d82 544 RADEON_GEM_DOMAIN_VRAM, 0, NULL, &pt);
6d2f2944
CK
545 if (r)
546 return r;
547
548 r = radeon_vm_clear_bo(rdev, pt);
549 if (r) {
550 radeon_bo_unref(&pt);
551 radeon_bo_reserve(bo_va->bo, false);
552 return r;
553 }
554
555 /* aquire mutex again */
556 mutex_lock(&vm->mutex);
557 if (vm->page_tables[pt_idx].bo) {
558 /* someone else allocated the pt in the meantime */
559 mutex_unlock(&vm->mutex);
560 radeon_bo_unref(&pt);
561 mutex_lock(&vm->mutex);
562 continue;
563 }
564
565 vm->page_tables[pt_idx].addr = 0;
566 vm->page_tables[pt_idx].bo = pt;
567 }
568
2280ab57 569 mutex_unlock(&vm->mutex);
6d2f2944 570 return radeon_bo_reserve(bo_va->bo, false);
2280ab57
CK
571}
572
573/**
574 * radeon_vm_map_gart - get the physical address of a gart page
575 *
576 * @rdev: radeon_device pointer
577 * @addr: the unmapped addr
578 *
579 * Look up the physical address of the page that the pte resolves
580 * to (cayman+).
581 * Returns the physical address of the page.
582 */
583uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr)
584{
585 uint64_t result;
586
587 /* page table offset */
588 result = rdev->gart.pages_addr[addr >> PAGE_SHIFT];
589
590 /* in case cpu page size != gpu page size*/
591 result |= addr & (~PAGE_MASK);
592
593 return result;
594}
595
596/**
597 * radeon_vm_page_flags - translate page flags to what the hw uses
598 *
599 * @flags: flags comming from userspace
600 *
601 * Translate the flags the userspace ABI uses to hw flags.
602 */
603static uint32_t radeon_vm_page_flags(uint32_t flags)
604{
605 uint32_t hw_flags = 0;
606 hw_flags |= (flags & RADEON_VM_PAGE_VALID) ? R600_PTE_VALID : 0;
607 hw_flags |= (flags & RADEON_VM_PAGE_READABLE) ? R600_PTE_READABLE : 0;
608 hw_flags |= (flags & RADEON_VM_PAGE_WRITEABLE) ? R600_PTE_WRITEABLE : 0;
609 if (flags & RADEON_VM_PAGE_SYSTEM) {
610 hw_flags |= R600_PTE_SYSTEM;
611 hw_flags |= (flags & RADEON_VM_PAGE_SNOOPED) ? R600_PTE_SNOOPED : 0;
612 }
613 return hw_flags;
614}
615
616/**
617 * radeon_vm_update_pdes - make sure that page directory is valid
618 *
619 * @rdev: radeon_device pointer
620 * @vm: requested vm
621 * @start: start of GPU address range
622 * @end: end of GPU address range
623 *
624 * Allocates new page tables if necessary
625 * and updates the page directory (cayman+).
626 * Returns 0 for success, error for failure.
627 *
628 * Global and local mutex must be locked!
629 */
6d2f2944
CK
630int radeon_vm_update_page_directory(struct radeon_device *rdev,
631 struct radeon_vm *vm)
2280ab57 632{
37903b5e
CK
633 struct radeon_bo *pd = vm->page_directory;
634 uint64_t pd_addr = radeon_bo_gpu_offset(pd);
4510fb98 635 uint32_t incr = RADEON_VM_PTE_COUNT * 8;
2280ab57 636 uint64_t last_pde = ~0, last_pt = ~0;
6d2f2944
CK
637 unsigned count = 0, pt_idx, ndw;
638 struct radeon_ib ib;
2280ab57
CK
639 int r;
640
6d2f2944
CK
641 /* padding, etc. */
642 ndw = 64;
643
644 /* assume the worst case */
4906f689 645 ndw += vm->max_pde_used * 16;
6d2f2944
CK
646
647 /* update too big for an IB */
648 if (ndw > 0xfffff)
649 return -ENOMEM;
650
651 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
652 if (r)
653 return r;
654 ib.length_dw = 0;
2280ab57
CK
655
656 /* walk over the address space and update the page directory */
6d2f2944
CK
657 for (pt_idx = 0; pt_idx <= vm->max_pde_used; ++pt_idx) {
658 struct radeon_bo *bo = vm->page_tables[pt_idx].bo;
2280ab57
CK
659 uint64_t pde, pt;
660
6d2f2944 661 if (bo == NULL)
2280ab57
CK
662 continue;
663
6d2f2944
CK
664 pt = radeon_bo_gpu_offset(bo);
665 if (vm->page_tables[pt_idx].addr == pt)
666 continue;
667 vm->page_tables[pt_idx].addr = pt;
2280ab57 668
6d2f2944 669 pde = pd_addr + pt_idx * 8;
2280ab57
CK
670 if (((last_pde + 8 * count) != pde) ||
671 ((last_pt + incr * count) != pt)) {
672
673 if (count) {
03f62abd
CK
674 radeon_vm_set_pages(rdev, &ib, last_pde,
675 last_pt, count, incr,
676 R600_PTE_VALID);
2280ab57
CK
677 }
678
679 count = 1;
680 last_pde = pde;
681 last_pt = pt;
682 } else {
683 ++count;
684 }
685 }
686
6d2f2944 687 if (count)
03f62abd
CK
688 radeon_vm_set_pages(rdev, &ib, last_pde, last_pt, count,
689 incr, R600_PTE_VALID);
2280ab57 690
6d2f2944 691 if (ib.length_dw != 0) {
03f62abd 692 radeon_asic_vm_pad_ib(rdev, &ib);
37903b5e 693 radeon_semaphore_sync_to(ib.semaphore, pd->tbo.sync_obj);
6d2f2944
CK
694 radeon_semaphore_sync_to(ib.semaphore, vm->last_id_use);
695 r = radeon_ib_schedule(rdev, &ib, NULL);
696 if (r) {
697 radeon_ib_free(rdev, &ib);
698 return r;
699 }
700 radeon_fence_unref(&vm->fence);
701 vm->fence = radeon_fence_ref(ib.fence);
702 radeon_fence_unref(&vm->last_flush);
2280ab57 703 }
6d2f2944 704 radeon_ib_free(rdev, &ib);
2280ab57
CK
705
706 return 0;
707}
708
ec3dbbcb
CK
709/**
710 * radeon_vm_frag_ptes - add fragment information to PTEs
711 *
712 * @rdev: radeon_device pointer
713 * @ib: IB for the update
714 * @pe_start: first PTE to handle
715 * @pe_end: last PTE to handle
716 * @addr: addr those PTEs should point to
717 * @flags: hw mapping flags
718 *
719 * Global and local mutex must be locked!
720 */
721static void radeon_vm_frag_ptes(struct radeon_device *rdev,
722 struct radeon_ib *ib,
723 uint64_t pe_start, uint64_t pe_end,
724 uint64_t addr, uint32_t flags)
725{
726 /**
727 * The MC L1 TLB supports variable sized pages, based on a fragment
728 * field in the PTE. When this field is set to a non-zero value, page
729 * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
730 * flags are considered valid for all PTEs within the fragment range
731 * and corresponding mappings are assumed to be physically contiguous.
732 *
733 * The L1 TLB can store a single PTE for the whole fragment,
734 * significantly increasing the space available for translation
735 * caching. This leads to large improvements in throughput when the
736 * TLB is under pressure.
737 *
738 * The L2 TLB distributes small and large fragments into two
739 * asymmetric partitions. The large fragment cache is significantly
740 * larger. Thus, we try to use large fragments wherever possible.
741 * Userspace can support this by aligning virtual base address and
742 * allocation size to the fragment size.
743 */
744
745 /* NI is optimized for 256KB fragments, SI and newer for 64KB */
746 uint64_t frag_flags = rdev->family == CHIP_CAYMAN ?
747 R600_PTE_FRAG_256KB : R600_PTE_FRAG_64KB;
748 uint64_t frag_align = rdev->family == CHIP_CAYMAN ? 0x200 : 0x80;
749
750 uint64_t frag_start = ALIGN(pe_start, frag_align);
751 uint64_t frag_end = pe_end & ~(frag_align - 1);
752
753 unsigned count;
754
755 /* system pages are non continuously */
756 if ((flags & R600_PTE_SYSTEM) || !(flags & R600_PTE_VALID) ||
757 (frag_start >= frag_end)) {
758
759 count = (pe_end - pe_start) / 8;
03f62abd
CK
760 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
761 RADEON_GPU_PAGE_SIZE, flags);
ec3dbbcb
CK
762 return;
763 }
764
765 /* handle the 4K area at the beginning */
766 if (pe_start != frag_start) {
767 count = (frag_start - pe_start) / 8;
03f62abd
CK
768 radeon_vm_set_pages(rdev, ib, pe_start, addr, count,
769 RADEON_GPU_PAGE_SIZE, flags);
ec3dbbcb
CK
770 addr += RADEON_GPU_PAGE_SIZE * count;
771 }
772
773 /* handle the area in the middle */
774 count = (frag_end - frag_start) / 8;
03f62abd
CK
775 radeon_vm_set_pages(rdev, ib, frag_start, addr, count,
776 RADEON_GPU_PAGE_SIZE, flags | frag_flags);
ec3dbbcb
CK
777
778 /* handle the 4K area at the end */
779 if (frag_end != pe_end) {
780 addr += RADEON_GPU_PAGE_SIZE * count;
781 count = (pe_end - frag_end) / 8;
03f62abd
CK
782 radeon_vm_set_pages(rdev, ib, frag_end, addr, count,
783 RADEON_GPU_PAGE_SIZE, flags);
ec3dbbcb
CK
784 }
785}
786
2280ab57
CK
787/**
788 * radeon_vm_update_ptes - make sure that page tables are valid
789 *
790 * @rdev: radeon_device pointer
791 * @vm: requested vm
792 * @start: start of GPU address range
793 * @end: end of GPU address range
794 * @dst: destination address to map to
795 * @flags: mapping flags
796 *
797 * Update the page tables in the range @start - @end (cayman+).
798 *
799 * Global and local mutex must be locked!
800 */
801static void radeon_vm_update_ptes(struct radeon_device *rdev,
802 struct radeon_vm *vm,
803 struct radeon_ib *ib,
804 uint64_t start, uint64_t end,
805 uint64_t dst, uint32_t flags)
806{
4510fb98 807 uint64_t mask = RADEON_VM_PTE_COUNT - 1;
2280ab57
CK
808 uint64_t last_pte = ~0, last_dst = ~0;
809 unsigned count = 0;
810 uint64_t addr;
811
2280ab57
CK
812 /* walk over the address space and update the page tables */
813 for (addr = start; addr < end; ) {
4510fb98 814 uint64_t pt_idx = addr >> radeon_vm_block_size;
37903b5e 815 struct radeon_bo *pt = vm->page_tables[pt_idx].bo;
2280ab57
CK
816 unsigned nptes;
817 uint64_t pte;
818
37903b5e
CK
819 radeon_semaphore_sync_to(ib->semaphore, pt->tbo.sync_obj);
820
2280ab57
CK
821 if ((addr & ~mask) == (end & ~mask))
822 nptes = end - addr;
823 else
824 nptes = RADEON_VM_PTE_COUNT - (addr & mask);
825
37903b5e 826 pte = radeon_bo_gpu_offset(pt);
2280ab57
CK
827 pte += (addr & mask) * 8;
828
829 if ((last_pte + 8 * count) != pte) {
830
831 if (count) {
ec3dbbcb
CK
832 radeon_vm_frag_ptes(rdev, ib, last_pte,
833 last_pte + 8 * count,
834 last_dst, flags);
2280ab57
CK
835 }
836
837 count = nptes;
838 last_pte = pte;
839 last_dst = dst;
840 } else {
841 count += nptes;
842 }
843
844 addr += nptes;
845 dst += nptes * RADEON_GPU_PAGE_SIZE;
846 }
847
848 if (count) {
ec3dbbcb
CK
849 radeon_vm_frag_ptes(rdev, ib, last_pte,
850 last_pte + 8 * count,
851 last_dst, flags);
2280ab57
CK
852 }
853}
854
855/**
856 * radeon_vm_bo_update - map a bo into the vm page table
857 *
858 * @rdev: radeon_device pointer
859 * @vm: requested vm
860 * @bo: radeon buffer object
861 * @mem: ttm mem
862 *
863 * Fill in the page table entries for @bo (cayman+).
864 * Returns 0 for success, -EINVAL for failure.
865 *
529364e0 866 * Object have to be reserved and mutex must be locked!
2280ab57
CK
867 */
868int radeon_vm_bo_update(struct radeon_device *rdev,
036bf46a 869 struct radeon_bo_va *bo_va,
2280ab57
CK
870 struct ttm_mem_reg *mem)
871{
036bf46a 872 struct radeon_vm *vm = bo_va->vm;
2280ab57 873 struct radeon_ib ib;
6d2f2944 874 unsigned nptes, ndw;
2280ab57
CK
875 uint64_t addr;
876 int r;
877
0aea5e4a 878 if (!bo_va->it.start) {
2280ab57 879 dev_err(rdev->dev, "bo %p don't has a mapping in vm %p\n",
036bf46a 880 bo_va->bo, vm);
2280ab57
CK
881 return -EINVAL;
882 }
883
e31ad969 884 list_del_init(&bo_va->vm_status);
2280ab57
CK
885
886 bo_va->flags &= ~RADEON_VM_PAGE_VALID;
887 bo_va->flags &= ~RADEON_VM_PAGE_SYSTEM;
02376d82 888 bo_va->flags &= ~RADEON_VM_PAGE_SNOOPED;
2280ab57
CK
889 if (mem) {
890 addr = mem->start << PAGE_SHIFT;
891 if (mem->mem_type != TTM_PL_SYSTEM) {
892 bo_va->flags |= RADEON_VM_PAGE_VALID;
2280ab57
CK
893 }
894 if (mem->mem_type == TTM_PL_TT) {
895 bo_va->flags |= RADEON_VM_PAGE_SYSTEM;
02376d82
MD
896 if (!(bo_va->bo->flags & (RADEON_GEM_GTT_WC | RADEON_GEM_GTT_UC)))
897 bo_va->flags |= RADEON_VM_PAGE_SNOOPED;
898
2280ab57
CK
899 } else {
900 addr += rdev->vm_manager.vram_base_offset;
901 }
902 } else {
903 addr = 0;
2280ab57
CK
904 }
905
e31ad969
CK
906 if (addr == bo_va->addr)
907 return 0;
908 bo_va->addr = addr;
909
2280ab57
CK
910 trace_radeon_vm_bo_update(bo_va);
911
0aea5e4a 912 nptes = bo_va->it.last - bo_va->it.start + 1;
2280ab57 913
2280ab57
CK
914 /* padding, etc. */
915 ndw = 64;
916
4510fb98 917 if (radeon_vm_block_size > 11)
2280ab57
CK
918 /* reserve space for one header for every 2k dwords */
919 ndw += (nptes >> 11) * 4;
920 else
921 /* reserve space for one header for
922 every (1 << BLOCK_SIZE) entries */
4510fb98 923 ndw += (nptes >> radeon_vm_block_size) * 4;
2280ab57
CK
924
925 /* reserve space for pte addresses */
926 ndw += nptes * 2;
927
2280ab57
CK
928 /* update too big for an IB */
929 if (ndw > 0xfffff)
930 return -ENOMEM;
931
932 r = radeon_ib_get(rdev, R600_RING_TYPE_DMA_INDEX, &ib, NULL, ndw * 4);
933 if (r)
934 return r;
935 ib.length_dw = 0;
936
0aea5e4a
AD
937 radeon_vm_update_ptes(rdev, vm, &ib, bo_va->it.start,
938 bo_va->it.last + 1, addr,
939 radeon_vm_page_flags(bo_va->flags));
2280ab57 940
03f62abd 941 radeon_asic_vm_pad_ib(rdev, &ib);
2280ab57
CK
942 radeon_semaphore_sync_to(ib.semaphore, vm->fence);
943 r = radeon_ib_schedule(rdev, &ib, NULL);
944 if (r) {
945 radeon_ib_free(rdev, &ib);
946 return r;
947 }
948 radeon_fence_unref(&vm->fence);
949 vm->fence = radeon_fence_ref(ib.fence);
950 radeon_ib_free(rdev, &ib);
951 radeon_fence_unref(&vm->last_flush);
952
953 return 0;
954}
955
036bf46a
CK
956/**
957 * radeon_vm_clear_freed - clear freed BOs in the PT
958 *
959 * @rdev: radeon_device pointer
960 * @vm: requested vm
961 *
962 * Make sure all freed BOs are cleared in the PT.
963 * Returns 0 for success.
964 *
965 * PTs have to be reserved and mutex must be locked!
966 */
967int radeon_vm_clear_freed(struct radeon_device *rdev,
968 struct radeon_vm *vm)
969{
970 struct radeon_bo_va *bo_va, *tmp;
971 int r;
972
973 list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
036bf46a 974 r = radeon_vm_bo_update(rdev, bo_va, NULL);
ee26d83f 975 radeon_bo_unref(&bo_va->bo);
036bf46a
CK
976 kfree(bo_va);
977 if (r)
978 return r;
979 }
980 return 0;
981
982}
983
e31ad969
CK
984/**
985 * radeon_vm_clear_invalids - clear invalidated BOs in the PT
986 *
987 * @rdev: radeon_device pointer
988 * @vm: requested vm
989 *
990 * Make sure all invalidated BOs are cleared in the PT.
991 * Returns 0 for success.
992 *
993 * PTs have to be reserved and mutex must be locked!
994 */
995int radeon_vm_clear_invalids(struct radeon_device *rdev,
996 struct radeon_vm *vm)
997{
998 struct radeon_bo_va *bo_va, *tmp;
999 int r;
1000
1001 list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, vm_status) {
1002 r = radeon_vm_bo_update(rdev, bo_va, NULL);
1003 if (r)
1004 return r;
1005 }
1006 return 0;
1007}
1008
2280ab57
CK
1009/**
1010 * radeon_vm_bo_rmv - remove a bo to a specific vm
1011 *
1012 * @rdev: radeon_device pointer
1013 * @bo_va: requested bo_va
1014 *
1015 * Remove @bo_va->bo from the requested vm (cayman+).
2280ab57
CK
1016 *
1017 * Object have to be reserved!
1018 */
036bf46a
CK
1019void radeon_vm_bo_rmv(struct radeon_device *rdev,
1020 struct radeon_bo_va *bo_va)
2280ab57 1021{
036bf46a 1022 struct radeon_vm *vm = bo_va->vm;
2280ab57 1023
036bf46a 1024 list_del(&bo_va->bo_list);
529364e0 1025
036bf46a 1026 mutex_lock(&vm->mutex);
0aea5e4a 1027 interval_tree_remove(&bo_va->it, &vm->va);
e31ad969 1028 list_del(&bo_va->vm_status);
2280ab57 1029
e31ad969 1030 if (bo_va->addr) {
ee26d83f 1031 bo_va->bo = radeon_bo_ref(bo_va->bo);
036bf46a
CK
1032 list_add(&bo_va->vm_status, &vm->freed);
1033 } else {
1034 kfree(bo_va);
1035 }
1036
1037 mutex_unlock(&vm->mutex);
2280ab57
CK
1038}
1039
1040/**
1041 * radeon_vm_bo_invalidate - mark the bo as invalid
1042 *
1043 * @rdev: radeon_device pointer
1044 * @vm: requested vm
1045 * @bo: radeon buffer object
1046 *
1047 * Mark @bo as invalid (cayman+).
1048 */
1049void radeon_vm_bo_invalidate(struct radeon_device *rdev,
1050 struct radeon_bo *bo)
1051{
1052 struct radeon_bo_va *bo_va;
1053
1054 list_for_each_entry(bo_va, &bo->va, bo_list) {
e31ad969
CK
1055 if (bo_va->addr) {
1056 mutex_lock(&bo_va->vm->mutex);
1057 list_del(&bo_va->vm_status);
1058 list_add(&bo_va->vm_status, &bo_va->vm->invalidated);
1059 mutex_unlock(&bo_va->vm->mutex);
1060 }
2280ab57
CK
1061 }
1062}
1063
1064/**
1065 * radeon_vm_init - initialize a vm instance
1066 *
1067 * @rdev: radeon_device pointer
1068 * @vm: requested vm
1069 *
1070 * Init @vm fields (cayman+).
1071 */
6d2f2944 1072int radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm)
2280ab57 1073{
1c89d27f
CK
1074 const unsigned align = min(RADEON_VM_PTB_ALIGN_SIZE,
1075 RADEON_VM_PTE_COUNT * 8);
6d2f2944
CK
1076 unsigned pd_size, pd_entries, pts_size;
1077 int r;
1078
2280ab57 1079 vm->id = 0;
cc9e67e3 1080 vm->ib_bo_va = NULL;
2280ab57
CK
1081 vm->fence = NULL;
1082 vm->last_flush = NULL;
1083 vm->last_id_use = NULL;
1084 mutex_init(&vm->mutex);
0aea5e4a 1085 vm->va = RB_ROOT;
e31ad969 1086 INIT_LIST_HEAD(&vm->invalidated);
036bf46a 1087 INIT_LIST_HEAD(&vm->freed);
6d2f2944
CK
1088
1089 pd_size = radeon_vm_directory_size(rdev);
1090 pd_entries = radeon_vm_num_pdes(rdev);
1091
1092 /* allocate page table array */
1093 pts_size = pd_entries * sizeof(struct radeon_vm_pt);
1094 vm->page_tables = kzalloc(pts_size, GFP_KERNEL);
1095 if (vm->page_tables == NULL) {
1096 DRM_ERROR("Cannot allocate memory for page table array\n");
1097 return -ENOMEM;
1098 }
1099
7dae77f8 1100 r = radeon_bo_create(rdev, pd_size, align, true,
02376d82 1101 RADEON_GEM_DOMAIN_VRAM, 0, NULL,
6d2f2944
CK
1102 &vm->page_directory);
1103 if (r)
1104 return r;
1105
1106 r = radeon_vm_clear_bo(rdev, vm->page_directory);
1107 if (r) {
1108 radeon_bo_unref(&vm->page_directory);
1109 vm->page_directory = NULL;
1110 return r;
1111 }
1112
1113 return 0;
2280ab57
CK
1114}
1115
1116/**
1117 * radeon_vm_fini - tear down a vm instance
1118 *
1119 * @rdev: radeon_device pointer
1120 * @vm: requested vm
1121 *
1122 * Tear down @vm (cayman+).
1123 * Unbind the VM and remove all bos from the vm bo list
1124 */
1125void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm)
1126{
1127 struct radeon_bo_va *bo_va, *tmp;
6d2f2944 1128 int i, r;
2280ab57 1129
0aea5e4a 1130 if (!RB_EMPTY_ROOT(&vm->va)) {
2280ab57
CK
1131 dev_err(rdev->dev, "still active bo inside vm\n");
1132 }
0aea5e4a
AD
1133 rbtree_postorder_for_each_entry_safe(bo_va, tmp, &vm->va, it.rb) {
1134 interval_tree_remove(&bo_va->it, &vm->va);
2280ab57
CK
1135 r = radeon_bo_reserve(bo_va->bo, false);
1136 if (!r) {
1137 list_del_init(&bo_va->bo_list);
1138 radeon_bo_unreserve(bo_va->bo);
1139 kfree(bo_va);
1140 }
1141 }
ee26d83f
CK
1142 list_for_each_entry_safe(bo_va, tmp, &vm->freed, vm_status) {
1143 radeon_bo_unref(&bo_va->bo);
036bf46a 1144 kfree(bo_va);
ee26d83f 1145 }
6d2f2944
CK
1146
1147 for (i = 0; i < radeon_vm_num_pdes(rdev); i++)
1148 radeon_bo_unref(&vm->page_tables[i].bo);
1149 kfree(vm->page_tables);
1150
1151 radeon_bo_unref(&vm->page_directory);
1152
2280ab57
CK
1153 radeon_fence_unref(&vm->fence);
1154 radeon_fence_unref(&vm->last_flush);
1155 radeon_fence_unref(&vm->last_id_use);
6d2f2944
CK
1156
1157 mutex_destroy(&vm->mutex);
2280ab57 1158}
This page took 0.096477 seconds and 5 git commands to generate.