drm/radeon/kms: add dpm support for KB/KV
[deliverable/linux.git] / drivers / gpu / drm / radeon / si_dpm.c
CommitLineData
a9e61410
AD
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "radeon.h"
26#include "sid.h"
27#include "r600_dpm.h"
28#include "si_dpm.h"
29#include "atom.h"
30#include <linux/math64.h>
bf0936e1 31#include <linux/seq_file.h>
a9e61410
AD
32
33#define MC_CG_ARB_FREQ_F0 0x0a
34#define MC_CG_ARB_FREQ_F1 0x0b
35#define MC_CG_ARB_FREQ_F2 0x0c
36#define MC_CG_ARB_FREQ_F3 0x0d
37
38#define SMC_RAM_END 0x20000
39
a9e61410
AD
40#define SCLK_MIN_DEEPSLEEP_FREQ 1350
41
42static const struct si_cac_config_reg cac_weights_tahiti[] =
43{
44 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
45 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
46 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
47 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
48 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
49 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
50 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
51 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
52 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
53 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
54 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
55 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
56 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
57 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
58 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
59 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
60 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
61 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
62 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
63 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
64 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
65 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
66 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
67 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
68 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
69 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
70 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
71 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
72 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
73 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
74 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
75 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
76 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
77 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
78 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
79 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
80 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
81 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
82 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
83 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
84 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
85 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
86 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
87 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
88 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
89 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
90 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
91 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
92 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
93 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
94 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
95 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
96 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
97 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
98 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
99 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
100 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
101 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
102 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
103 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
104 { 0xFFFFFFFF }
105};
106
107static const struct si_cac_config_reg lcac_tahiti[] =
108{
109 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
110 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
111 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
112 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
113 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
114 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
115 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
116 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
117 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
118 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
119 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
120 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
121 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
122 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
123 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
124 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
125 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
126 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
127 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
128 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
129 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
130 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
131 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
132 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
133 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
134 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
135 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
136 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
137 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
138 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
139 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
140 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
141 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
142 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
143 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
144 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
145 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
146 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
147 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
148 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
149 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
150 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
151 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
152 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
153 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
154 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
155 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
156 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
157 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
158 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
159 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
160 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
161 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
162 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
163 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
164 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
165 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
166 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
167 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
168 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
169 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
170 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
171 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
172 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
173 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
174 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
175 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
176 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
177 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
178 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
179 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
180 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
181 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
182 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
183 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
184 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
185 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
186 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
187 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
188 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
189 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
190 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
191 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
192 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
193 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
194 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
195 { 0xFFFFFFFF }
196
197};
198
199static const struct si_cac_config_reg cac_override_tahiti[] =
200{
201 { 0xFFFFFFFF }
202};
203
204static const struct si_powertune_data powertune_data_tahiti =
205{
206 ((1 << 16) | 27027),
207 6,
208 0,
209 4,
210 95,
211 {
212 0UL,
213 0UL,
214 4521550UL,
215 309631529UL,
216 -1270850L,
217 4513710L,
218 40
219 },
220 595000000UL,
221 12,
222 {
223 0,
224 0,
225 0,
226 0,
227 0,
228 0,
229 0,
230 0
231 },
232 true
233};
234
235static const struct si_dte_data dte_data_tahiti =
236{
237 { 1159409, 0, 0, 0, 0 },
238 { 777, 0, 0, 0, 0 },
239 2,
240 54000,
241 127000,
242 25,
243 2,
244 10,
245 13,
246 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
247 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
248 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
249 85,
250 false
251};
252
253static const struct si_dte_data dte_data_tahiti_le =
254{
255 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
256 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
257 0x5,
258 0xAFC8,
259 0x64,
260 0x32,
261 1,
262 0,
263 0x10,
264 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
265 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
266 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
267 85,
268 true
269};
270
271static const struct si_dte_data dte_data_tahiti_pro =
272{
273 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
274 { 0x0, 0x0, 0x0, 0x0, 0x0 },
275 5,
276 45000,
277 100,
278 0xA,
279 1,
280 0,
281 0x10,
282 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
283 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
284 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
285 90,
286 true
287};
288
289static const struct si_dte_data dte_data_new_zealand =
290{
291 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
292 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
293 0x5,
294 0xAFC8,
295 0x69,
296 0x32,
297 1,
298 0,
299 0x10,
300 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
301 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
302 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
303 85,
304 true
305};
306
307static const struct si_dte_data dte_data_aruba_pro =
308{
309 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
310 { 0x0, 0x0, 0x0, 0x0, 0x0 },
311 5,
312 45000,
313 100,
314 0xA,
315 1,
316 0,
317 0x10,
318 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
319 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
320 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
321 90,
322 true
323};
324
325static const struct si_dte_data dte_data_malta =
326{
327 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
328 { 0x0, 0x0, 0x0, 0x0, 0x0 },
329 5,
330 45000,
331 100,
332 0xA,
333 1,
334 0,
335 0x10,
336 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
337 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
338 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
339 90,
340 true
341};
342
343struct si_cac_config_reg cac_weights_pitcairn[] =
344{
345 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
346 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
347 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
348 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
349 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
350 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
351 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
352 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
353 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
354 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
355 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
356 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
357 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
358 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
359 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
360 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
361 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
362 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
363 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
364 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
365 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
366 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
367 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
368 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
369 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
370 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
371 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
372 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
373 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
374 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
375 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
376 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
377 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
378 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
379 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
380 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
381 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
382 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
383 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
384 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
385 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
386 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
387 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
388 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
389 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
390 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
391 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
392 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
393 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
394 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
395 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
396 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
397 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
398 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
399 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
400 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
401 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
402 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
403 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
404 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
405 { 0xFFFFFFFF }
406};
407
408static const struct si_cac_config_reg lcac_pitcairn[] =
409{
410 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
411 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
412 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
413 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
414 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
415 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
416 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
417 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
418 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
419 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
420 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
421 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
422 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
423 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
424 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
425 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
426 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
427 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
428 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
429 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
430 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
431 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
432 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
433 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
434 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
435 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
436 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
437 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
438 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
439 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
440 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
441 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
442 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
443 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
444 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
445 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
446 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
447 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
448 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
449 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
450 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
451 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
452 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
453 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
454 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
455 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
456 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
457 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
458 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
459 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
460 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
461 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
462 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
463 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
464 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
465 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
466 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
467 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
468 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
469 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
470 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
471 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
472 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
473 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
474 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
475 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
476 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
477 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
478 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
479 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
480 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
481 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
482 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
483 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
484 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
485 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
486 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
487 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
488 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
489 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
490 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
491 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
492 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
493 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
494 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
495 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
496 { 0xFFFFFFFF }
497};
498
499static const struct si_cac_config_reg cac_override_pitcairn[] =
500{
501 { 0xFFFFFFFF }
502};
503
504static const struct si_powertune_data powertune_data_pitcairn =
505{
506 ((1 << 16) | 27027),
507 5,
508 0,
509 6,
510 100,
511 {
512 51600000UL,
513 1800000UL,
514 7194395UL,
515 309631529UL,
516 -1270850L,
517 4513710L,
518 100
519 },
520 117830498UL,
521 12,
522 {
523 0,
524 0,
525 0,
526 0,
527 0,
528 0,
529 0,
530 0
531 },
532 true
533};
534
535static const struct si_dte_data dte_data_pitcairn =
536{
537 { 0, 0, 0, 0, 0 },
538 { 0, 0, 0, 0, 0 },
539 0,
540 0,
541 0,
542 0,
543 0,
544 0,
545 0,
546 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
547 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
548 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
549 0,
550 false
551};
552
553static const struct si_dte_data dte_data_curacao_xt =
554{
555 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
556 { 0x0, 0x0, 0x0, 0x0, 0x0 },
557 5,
558 45000,
559 100,
560 0xA,
561 1,
562 0,
563 0x10,
564 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
565 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
566 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
567 90,
568 true
569};
570
571static const struct si_dte_data dte_data_curacao_pro =
572{
573 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
574 { 0x0, 0x0, 0x0, 0x0, 0x0 },
575 5,
576 45000,
577 100,
578 0xA,
579 1,
580 0,
581 0x10,
582 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
583 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
584 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
585 90,
586 true
587};
588
589static const struct si_dte_data dte_data_neptune_xt =
590{
591 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
592 { 0x0, 0x0, 0x0, 0x0, 0x0 },
593 5,
594 45000,
595 100,
596 0xA,
597 1,
598 0,
599 0x10,
600 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
601 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
602 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
603 90,
604 true
605};
606
607static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
608{
609 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
610 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
611 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
612 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
613 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
614 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
615 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
616 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
617 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
618 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
619 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
620 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
621 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
622 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
623 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
624 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
625 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
626 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
627 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
628 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
629 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
630 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
631 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
632 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
633 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
634 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
635 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
636 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
637 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
638 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
639 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
640 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
641 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
642 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
643 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
644 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
645 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
646 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
647 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
648 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
649 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
650 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
651 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
652 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
653 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
654 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
655 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
656 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
657 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
658 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
659 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
660 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
661 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
662 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
663 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
664 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
665 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
666 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
667 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
668 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
669 { 0xFFFFFFFF }
670};
671
672static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
673{
674 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
675 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
676 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
677 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
678 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
679 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
680 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
681 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
682 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
683 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
684 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
685 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
686 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
687 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
688 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
689 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
690 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
691 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
692 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
693 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
694 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
695 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
696 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
697 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
698 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
699 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
700 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
701 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
702 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
703 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
704 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
705 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
706 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
707 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
708 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
709 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
710 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
711 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
712 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
713 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
714 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
715 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
716 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
717 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
718 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
719 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
720 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
721 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
722 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
723 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
724 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
725 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
726 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
727 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
728 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
729 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
730 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
731 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
732 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
733 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
734 { 0xFFFFFFFF }
735};
736
737static const struct si_cac_config_reg cac_weights_heathrow[] =
738{
739 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
740 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
741 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
742 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
743 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
744 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
745 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
746 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
747 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
748 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
749 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
750 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
751 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
752 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
753 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
754 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
755 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
756 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
757 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
758 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
759 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
760 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
761 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
762 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
763 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
764 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
765 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
766 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
767 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
768 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
769 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
770 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
771 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
772 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
773 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
774 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
775 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
776 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
777 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
778 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
779 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
780 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
781 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
782 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
783 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
784 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
785 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
786 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
787 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
788 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
789 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
790 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
791 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
792 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
793 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
794 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
795 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
796 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
797 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
798 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
799 { 0xFFFFFFFF }
800};
801
802static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
803{
804 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
805 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
806 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
807 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
808 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
809 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
810 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
811 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
812 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
813 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
814 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
815 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
816 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
817 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
818 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
819 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
820 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
821 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
822 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
823 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
824 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
825 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
826 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
827 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
828 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
829 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
830 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
831 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
832 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
833 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
834 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
835 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
836 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
837 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
838 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
839 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
840 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
841 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
842 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
843 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
844 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
845 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
846 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
847 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
848 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
849 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
850 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
851 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
852 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
853 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
854 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
855 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
856 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
857 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
858 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
859 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
860 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
861 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
862 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
863 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
864 { 0xFFFFFFFF }
865};
866
867static const struct si_cac_config_reg cac_weights_cape_verde[] =
868{
869 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
870 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
871 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
872 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
873 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
874 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
875 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
876 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
877 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
878 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
879 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
880 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
881 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
882 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
883 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
884 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
885 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
886 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
887 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
888 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
889 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
890 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
891 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
892 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
893 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
894 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
895 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
896 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
897 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
898 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
899 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
900 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
901 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
902 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
903 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
904 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
905 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
906 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
907 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
908 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
909 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
910 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
911 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
912 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
913 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
914 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
915 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
916 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
917 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
918 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
919 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
920 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
921 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
922 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
923 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
924 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
925 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
926 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
927 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
928 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
929 { 0xFFFFFFFF }
930};
931
932static const struct si_cac_config_reg lcac_cape_verde[] =
933{
934 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
935 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
936 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
937 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
938 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
939 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
940 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
941 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
942 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
943 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
944 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
945 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
946 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
947 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
948 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
949 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
950 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
951 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
952 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
953 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
954 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
955 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
956 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
957 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
958 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
959 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
960 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
961 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
962 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
963 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
964 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
965 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
966 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
967 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
968 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
969 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
970 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
971 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
972 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
973 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
974 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
975 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
976 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
977 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
978 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
979 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
980 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
981 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
982 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
983 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
984 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
985 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
986 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
987 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
988 { 0xFFFFFFFF }
989};
990
991static const struct si_cac_config_reg cac_override_cape_verde[] =
992{
993 { 0xFFFFFFFF }
994};
995
996static const struct si_powertune_data powertune_data_cape_verde =
997{
998 ((1 << 16) | 0x6993),
999 5,
1000 0,
1001 7,
1002 105,
1003 {
1004 0UL,
1005 0UL,
1006 7194395UL,
1007 309631529UL,
1008 -1270850L,
1009 4513710L,
1010 100
1011 },
1012 117830498UL,
1013 12,
1014 {
1015 0,
1016 0,
1017 0,
1018 0,
1019 0,
1020 0,
1021 0,
1022 0
1023 },
1024 true
1025};
1026
1027static const struct si_dte_data dte_data_cape_verde =
1028{
1029 { 0, 0, 0, 0, 0 },
1030 { 0, 0, 0, 0, 0 },
1031 0,
1032 0,
1033 0,
1034 0,
1035 0,
1036 0,
1037 0,
1038 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1039 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1040 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1041 0,
1042 false
1043};
1044
1045static const struct si_dte_data dte_data_venus_xtx =
1046{
1047 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1048 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1049 5,
1050 55000,
1051 0x69,
1052 0xA,
1053 1,
1054 0,
1055 0x3,
1056 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1057 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1058 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1059 90,
1060 true
1061};
1062
1063static const struct si_dte_data dte_data_venus_xt =
1064{
1065 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1066 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1067 5,
1068 55000,
1069 0x69,
1070 0xA,
1071 1,
1072 0,
1073 0x3,
1074 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1075 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1076 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1077 90,
1078 true
1079};
1080
1081static const struct si_dte_data dte_data_venus_pro =
1082{
1083 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1084 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1085 5,
1086 55000,
1087 0x69,
1088 0xA,
1089 1,
1090 0,
1091 0x3,
1092 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1093 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1094 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1095 90,
1096 true
1097};
1098
1099struct si_cac_config_reg cac_weights_oland[] =
1100{
1101 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1102 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1103 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1104 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1105 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1106 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1107 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1108 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1109 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1110 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1111 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1112 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1113 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1114 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1115 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1116 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1117 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1118 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1119 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1120 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1121 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1122 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1123 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1124 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1125 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1126 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1127 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1128 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1129 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1130 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1131 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1132 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1133 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1134 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1135 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1136 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1137 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1138 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1139 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1140 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1141 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1142 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1143 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1144 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1145 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1146 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1147 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1148 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1149 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1150 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1151 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1152 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1153 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1154 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1155 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1156 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1157 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1158 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1159 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1160 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1161 { 0xFFFFFFFF }
1162};
1163
1164static const struct si_cac_config_reg cac_weights_mars_pro[] =
1165{
1166 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1167 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1168 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1169 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1170 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1171 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1172 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1173 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1174 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1175 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1176 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1177 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1178 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1179 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1180 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1181 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1182 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1183 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1184 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1185 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1186 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1187 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1188 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1189 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1190 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1191 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1192 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1193 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1194 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1195 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1196 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1197 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1198 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1199 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1200 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1201 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1202 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1203 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1204 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1205 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1206 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1207 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1208 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1209 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1210 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1211 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1212 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1213 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1214 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1215 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1216 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1217 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1218 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1219 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1220 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1222 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1223 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1224 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1225 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1226 { 0xFFFFFFFF }
1227};
1228
1229static const struct si_cac_config_reg cac_weights_mars_xt[] =
1230{
1231 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1232 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1233 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1234 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1235 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1236 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1238 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1239 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1240 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1241 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1242 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1243 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1244 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1245 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1246 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1247 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1248 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1249 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1250 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1251 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1252 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1253 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1254 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1255 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1256 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1257 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1258 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1259 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1260 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1261 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1262 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1263 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1264 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1265 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1266 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1267 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1268 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1269 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1270 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1271 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1272 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1273 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1274 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1275 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1276 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1277 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1278 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1279 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1280 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1281 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1282 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1283 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1284 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1285 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1286 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1287 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1288 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1289 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1290 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1291 { 0xFFFFFFFF }
1292};
1293
1294static const struct si_cac_config_reg cac_weights_oland_pro[] =
1295{
1296 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1297 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1298 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1299 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1300 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1301 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1303 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1304 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1305 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1306 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1307 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1308 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1309 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1310 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1311 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1312 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1313 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1314 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1315 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1316 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1317 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1318 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1319 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1320 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1321 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1322 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1323 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1324 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1325 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1326 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1327 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1328 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1329 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1330 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1331 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1332 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1333 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1334 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1335 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1336 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1337 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1338 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1339 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1340 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1341 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1342 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1343 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1344 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1345 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1346 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1347 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1348 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1349 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1350 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1351 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1352 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1353 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1354 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1355 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1356 { 0xFFFFFFFF }
1357};
1358
1359static const struct si_cac_config_reg cac_weights_oland_xt[] =
1360{
1361 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1362 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1363 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1364 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1365 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1366 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1368 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1369 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1370 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1371 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1372 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1373 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1374 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1375 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1376 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1377 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1378 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1379 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1380 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1381 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1382 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1383 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1384 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1385 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1386 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1387 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1388 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1389 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1390 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1391 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1392 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1393 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1394 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1395 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1396 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1397 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1398 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1399 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1400 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1401 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1402 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1403 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1404 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1405 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1406 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1407 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1408 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1409 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1410 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1411 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1412 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1413 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1414 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1415 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1416 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1417 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1418 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1419 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1420 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1421 { 0xFFFFFFFF }
1422};
1423
1424static const struct si_cac_config_reg lcac_oland[] =
1425{
1426 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1427 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1428 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1429 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1430 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1431 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1432 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1433 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1434 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1435 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1436 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1437 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1438 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1439 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1440 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1441 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1442 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1443 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1444 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1445 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1446 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1447 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1448 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1449 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1450 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1451 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1452 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1453 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1454 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1455 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1456 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1457 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1458 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1459 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1460 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1461 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1462 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1463 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1464 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1465 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1466 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1467 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1468 { 0xFFFFFFFF }
1469};
1470
1471static const struct si_cac_config_reg lcac_mars_pro[] =
1472{
1473 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1474 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1475 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1476 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1477 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1478 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1479 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1480 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1481 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1482 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1483 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1484 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1485 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1486 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1487 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1488 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1489 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1490 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1491 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1492 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1493 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1494 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1495 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1496 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1497 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1498 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1499 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1500 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1501 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1502 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1503 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1504 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1505 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1506 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1507 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1508 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1509 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1510 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1511 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1512 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1513 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1514 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1515 { 0xFFFFFFFF }
1516};
1517
1518static const struct si_cac_config_reg cac_override_oland[] =
1519{
1520 { 0xFFFFFFFF }
1521};
1522
1523static const struct si_powertune_data powertune_data_oland =
1524{
1525 ((1 << 16) | 0x6993),
1526 5,
1527 0,
1528 7,
1529 105,
1530 {
1531 0UL,
1532 0UL,
1533 7194395UL,
1534 309631529UL,
1535 -1270850L,
1536 4513710L,
1537 100
1538 },
1539 117830498UL,
1540 12,
1541 {
1542 0,
1543 0,
1544 0,
1545 0,
1546 0,
1547 0,
1548 0,
1549 0
1550 },
1551 true
1552};
1553
1554static const struct si_powertune_data powertune_data_mars_pro =
1555{
1556 ((1 << 16) | 0x6993),
1557 5,
1558 0,
1559 7,
1560 105,
1561 {
1562 0UL,
1563 0UL,
1564 7194395UL,
1565 309631529UL,
1566 -1270850L,
1567 4513710L,
1568 100
1569 },
1570 117830498UL,
1571 12,
1572 {
1573 0,
1574 0,
1575 0,
1576 0,
1577 0,
1578 0,
1579 0,
1580 0
1581 },
1582 true
1583};
1584
1585static const struct si_dte_data dte_data_oland =
1586{
1587 { 0, 0, 0, 0, 0 },
1588 { 0, 0, 0, 0, 0 },
1589 0,
1590 0,
1591 0,
1592 0,
1593 0,
1594 0,
1595 0,
1596 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1597 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1598 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1599 0,
1600 false
1601};
1602
1603static const struct si_dte_data dte_data_mars_pro =
1604{
1605 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1606 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1607 5,
1608 55000,
1609 105,
1610 0xA,
1611 1,
1612 0,
1613 0x10,
1614 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1615 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1616 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1617 90,
1618 true
1619};
1620
1621static const struct si_dte_data dte_data_sun_xt =
1622{
1623 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1624 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1625 5,
1626 55000,
1627 105,
1628 0xA,
1629 1,
1630 0,
1631 0x10,
1632 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1633 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1634 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1635 90,
1636 true
1637};
1638
1639
1640static const struct si_cac_config_reg cac_weights_hainan[] =
1641{
1642 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1643 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1644 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1645 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1646 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1647 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1648 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1649 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1650 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1651 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1652 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1653 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1654 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1655 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1656 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1657 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1658 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1659 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1660 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1661 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1662 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1663 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1664 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1665 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1666 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1667 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1668 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1669 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1670 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1671 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1672 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1673 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1674 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1675 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1676 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1677 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1678 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1679 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1680 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1681 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1682 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1683 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1684 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1685 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1686 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1687 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1688 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1689 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1690 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1691 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1692 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1693 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1694 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1695 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1696 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1697 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1698 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1699 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1700 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1701 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1702 { 0xFFFFFFFF }
1703};
1704
1705static const struct si_powertune_data powertune_data_hainan =
1706{
1707 ((1 << 16) | 0x6993),
1708 5,
1709 0,
1710 9,
1711 105,
1712 {
1713 0UL,
1714 0UL,
1715 7194395UL,
1716 309631529UL,
1717 -1270850L,
1718 4513710L,
1719 100
1720 },
1721 117830498UL,
1722 12,
1723 {
1724 0,
1725 0,
1726 0,
1727 0,
1728 0,
1729 0,
1730 0,
1731 0
1732 },
1733 true
1734};
1735
1736struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
1737struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
1738struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
1739struct ni_ps *ni_get_ps(struct radeon_ps *rps);
1740
1741static int si_populate_voltage_value(struct radeon_device *rdev,
1742 const struct atom_voltage_table *table,
1743 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1744static int si_get_std_voltage_value(struct radeon_device *rdev,
1745 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1746 u16 *std_voltage);
1747static int si_write_smc_soft_register(struct radeon_device *rdev,
1748 u16 reg_offset, u32 value);
1749static int si_convert_power_level_to_smc(struct radeon_device *rdev,
1750 struct rv7xx_pl *pl,
1751 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1752static int si_calculate_sclk_params(struct radeon_device *rdev,
1753 u32 engine_clock,
1754 SISLANDS_SMC_SCLK_VALUE *sclk);
1755
1756static struct si_power_info *si_get_pi(struct radeon_device *rdev)
1757{
1758 struct si_power_info *pi = rdev->pm.dpm.priv;
1759
1760 return pi;
1761}
1762
1763static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1764 u16 v, s32 t, u32 ileakage, u32 *leakage)
1765{
1766 s64 kt, kv, leakage_w, i_leakage, vddc;
1767 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
31f731af 1768 s64 tmp;
a9e61410 1769
adfb8e51 1770 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
a9e61410
AD
1771 vddc = div64_s64(drm_int2fixp(v), 1000);
1772 temperature = div64_s64(drm_int2fixp(t), 1000);
1773
1774 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1775 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1776 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1777 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1778 t_ref = drm_int2fixp(coeff->t_ref);
1779
31f731af
AD
1780 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1781 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1782 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
a9e61410
AD
1783 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1784
1785 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1786
1787 *leakage = drm_fixp2int(leakage_w * 1000);
1788}
1789
1790static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
1791 const struct ni_leakage_coeffients *coeff,
1792 u16 v,
1793 s32 t,
1794 u32 i_leakage,
1795 u32 *leakage)
1796{
1797 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1798}
1799
1800static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1801 const u32 fixed_kt, u16 v,
1802 u32 ileakage, u32 *leakage)
1803{
1804 s64 kt, kv, leakage_w, i_leakage, vddc;
1805
1806 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1807 vddc = div64_s64(drm_int2fixp(v), 1000);
1808
1809 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1810 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1811 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1812
1813 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1814
1815 *leakage = drm_fixp2int(leakage_w * 1000);
1816}
1817
1818static void si_calculate_leakage_for_v(struct radeon_device *rdev,
1819 const struct ni_leakage_coeffients *coeff,
1820 const u32 fixed_kt,
1821 u16 v,
1822 u32 i_leakage,
1823 u32 *leakage)
1824{
1825 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1826}
1827
1828
1829static void si_update_dte_from_pl2(struct radeon_device *rdev,
1830 struct si_dte_data *dte_data)
1831{
1832 u32 p_limit1 = rdev->pm.dpm.tdp_limit;
1833 u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
1834 u32 k = dte_data->k;
1835 u32 t_max = dte_data->max_t;
1836 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1837 u32 t_0 = dte_data->t0;
1838 u32 i;
1839
1840 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1841 dte_data->tdep_count = 3;
1842
1843 for (i = 0; i < k; i++) {
1844 dte_data->r[i] =
1845 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1846 (p_limit2 * (u32)100);
1847 }
1848
1849 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1850
1851 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1852 dte_data->tdep_r[i] = dte_data->r[4];
1853 }
1854 } else {
1855 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1856 }
1857}
1858
1859static void si_initialize_powertune_defaults(struct radeon_device *rdev)
1860{
1861 struct ni_power_info *ni_pi = ni_get_pi(rdev);
1862 struct si_power_info *si_pi = si_get_pi(rdev);
1863 bool update_dte_from_pl2 = false;
1864
1865 if (rdev->family == CHIP_TAHITI) {
1866 si_pi->cac_weights = cac_weights_tahiti;
1867 si_pi->lcac_config = lcac_tahiti;
1868 si_pi->cac_override = cac_override_tahiti;
1869 si_pi->powertune_data = &powertune_data_tahiti;
1870 si_pi->dte_data = dte_data_tahiti;
1871
1872 switch (rdev->pdev->device) {
1873 case 0x6798:
1874 si_pi->dte_data.enable_dte_by_default = true;
1875 break;
1876 case 0x6799:
1877 si_pi->dte_data = dte_data_new_zealand;
1878 break;
1879 case 0x6790:
1880 case 0x6791:
1881 case 0x6792:
1882 case 0x679E:
1883 si_pi->dte_data = dte_data_aruba_pro;
1884 update_dte_from_pl2 = true;
1885 break;
1886 case 0x679B:
1887 si_pi->dte_data = dte_data_malta;
1888 update_dte_from_pl2 = true;
1889 break;
1890 case 0x679A:
1891 si_pi->dte_data = dte_data_tahiti_pro;
1892 update_dte_from_pl2 = true;
1893 break;
1894 default:
1895 if (si_pi->dte_data.enable_dte_by_default == true)
1896 DRM_ERROR("DTE is not enabled!\n");
1897 break;
1898 }
1899 } else if (rdev->family == CHIP_PITCAIRN) {
1900 switch (rdev->pdev->device) {
1901 case 0x6810:
1902 case 0x6818:
1903 si_pi->cac_weights = cac_weights_pitcairn;
1904 si_pi->lcac_config = lcac_pitcairn;
1905 si_pi->cac_override = cac_override_pitcairn;
1906 si_pi->powertune_data = &powertune_data_pitcairn;
1907 si_pi->dte_data = dte_data_curacao_xt;
1908 update_dte_from_pl2 = true;
1909 break;
1910 case 0x6819:
1911 case 0x6811:
1912 si_pi->cac_weights = cac_weights_pitcairn;
1913 si_pi->lcac_config = lcac_pitcairn;
1914 si_pi->cac_override = cac_override_pitcairn;
1915 si_pi->powertune_data = &powertune_data_pitcairn;
1916 si_pi->dte_data = dte_data_curacao_pro;
1917 update_dte_from_pl2 = true;
1918 break;
1919 case 0x6800:
1920 case 0x6806:
1921 si_pi->cac_weights = cac_weights_pitcairn;
1922 si_pi->lcac_config = lcac_pitcairn;
1923 si_pi->cac_override = cac_override_pitcairn;
1924 si_pi->powertune_data = &powertune_data_pitcairn;
1925 si_pi->dte_data = dte_data_neptune_xt;
1926 update_dte_from_pl2 = true;
1927 break;
1928 default:
1929 si_pi->cac_weights = cac_weights_pitcairn;
1930 si_pi->lcac_config = lcac_pitcairn;
1931 si_pi->cac_override = cac_override_pitcairn;
1932 si_pi->powertune_data = &powertune_data_pitcairn;
1933 si_pi->dte_data = dte_data_pitcairn;
d05f7e70 1934 break;
a9e61410
AD
1935 }
1936 } else if (rdev->family == CHIP_VERDE) {
1937 si_pi->lcac_config = lcac_cape_verde;
1938 si_pi->cac_override = cac_override_cape_verde;
1939 si_pi->powertune_data = &powertune_data_cape_verde;
1940
1941 switch (rdev->pdev->device) {
1942 case 0x683B:
1943 case 0x683F:
1944 case 0x6829:
46348dc2 1945 case 0x6835:
a9e61410
AD
1946 si_pi->cac_weights = cac_weights_cape_verde_pro;
1947 si_pi->dte_data = dte_data_cape_verde;
1948 break;
1949 case 0x6825:
1950 case 0x6827:
1951 si_pi->cac_weights = cac_weights_heathrow;
1952 si_pi->dte_data = dte_data_cape_verde;
1953 break;
1954 case 0x6824:
1955 case 0x682D:
1956 si_pi->cac_weights = cac_weights_chelsea_xt;
1957 si_pi->dte_data = dte_data_cape_verde;
1958 break;
1959 case 0x682F:
1960 si_pi->cac_weights = cac_weights_chelsea_pro;
1961 si_pi->dte_data = dte_data_cape_verde;
1962 break;
1963 case 0x6820:
1964 si_pi->cac_weights = cac_weights_heathrow;
1965 si_pi->dte_data = dte_data_venus_xtx;
1966 break;
1967 case 0x6821:
1968 si_pi->cac_weights = cac_weights_heathrow;
1969 si_pi->dte_data = dte_data_venus_xt;
1970 break;
1971 case 0x6823:
1972 si_pi->cac_weights = cac_weights_chelsea_pro;
1973 si_pi->dte_data = dte_data_venus_pro;
1974 break;
1975 case 0x682B:
1976 si_pi->cac_weights = cac_weights_chelsea_pro;
1977 si_pi->dte_data = dte_data_venus_pro;
1978 break;
1979 default:
1980 si_pi->cac_weights = cac_weights_cape_verde;
1981 si_pi->dte_data = dte_data_cape_verde;
1982 break;
1983 }
1984 } else if (rdev->family == CHIP_OLAND) {
1985 switch (rdev->pdev->device) {
1986 case 0x6601:
1987 case 0x6621:
1988 case 0x6603:
1989 si_pi->cac_weights = cac_weights_mars_pro;
1990 si_pi->lcac_config = lcac_mars_pro;
1991 si_pi->cac_override = cac_override_oland;
1992 si_pi->powertune_data = &powertune_data_mars_pro;
1993 si_pi->dte_data = dte_data_mars_pro;
1994 update_dte_from_pl2 = true;
1995 break;
1996 case 0x6600:
1997 case 0x6606:
1998 case 0x6620:
1999 si_pi->cac_weights = cac_weights_mars_xt;
2000 si_pi->lcac_config = lcac_mars_pro;
2001 si_pi->cac_override = cac_override_oland;
2002 si_pi->powertune_data = &powertune_data_mars_pro;
2003 si_pi->dte_data = dte_data_mars_pro;
2004 update_dte_from_pl2 = true;
2005 break;
2006 case 0x6611:
2007 si_pi->cac_weights = cac_weights_oland_pro;
2008 si_pi->lcac_config = lcac_mars_pro;
2009 si_pi->cac_override = cac_override_oland;
2010 si_pi->powertune_data = &powertune_data_mars_pro;
2011 si_pi->dte_data = dte_data_mars_pro;
2012 update_dte_from_pl2 = true;
2013 break;
2014 case 0x6610:
2015 si_pi->cac_weights = cac_weights_oland_xt;
2016 si_pi->lcac_config = lcac_mars_pro;
2017 si_pi->cac_override = cac_override_oland;
2018 si_pi->powertune_data = &powertune_data_mars_pro;
2019 si_pi->dte_data = dte_data_mars_pro;
2020 update_dte_from_pl2 = true;
2021 break;
2022 default:
2023 si_pi->cac_weights = cac_weights_oland;
2024 si_pi->lcac_config = lcac_oland;
2025 si_pi->cac_override = cac_override_oland;
2026 si_pi->powertune_data = &powertune_data_oland;
2027 si_pi->dte_data = dte_data_oland;
2028 break;
2029 }
2030 } else if (rdev->family == CHIP_HAINAN) {
2031 si_pi->cac_weights = cac_weights_hainan;
2032 si_pi->lcac_config = lcac_oland;
2033 si_pi->cac_override = cac_override_oland;
2034 si_pi->powertune_data = &powertune_data_hainan;
2035 si_pi->dte_data = dte_data_sun_xt;
2036 update_dte_from_pl2 = true;
2037 } else {
2038 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2039 return;
2040 }
2041
2042 ni_pi->enable_power_containment = false;
2043 ni_pi->enable_cac = false;
2044 ni_pi->enable_sq_ramping = false;
2045 si_pi->enable_dte = false;
2046
5a344dda 2047 if (si_pi->powertune_data->enable_powertune_by_default) {
a9e61410
AD
2048 ni_pi->enable_power_containment= true;
2049 ni_pi->enable_cac = true;
2050 if (si_pi->dte_data.enable_dte_by_default) {
2051 si_pi->enable_dte = true;
2052 if (update_dte_from_pl2)
2053 si_update_dte_from_pl2(rdev, &si_pi->dte_data);
2054
2055 }
2056 ni_pi->enable_sq_ramping = true;
2057 }
2058
2059 ni_pi->driver_calculate_cac_leakage = true;
2060 ni_pi->cac_configuration_required = true;
2061
2062 if (ni_pi->cac_configuration_required) {
2063 ni_pi->support_cac_long_term_average = true;
2064 si_pi->dyn_powertune_data.l2_lta_window_size =
2065 si_pi->powertune_data->l2_lta_window_size_default;
2066 si_pi->dyn_powertune_data.lts_truncate =
2067 si_pi->powertune_data->lts_truncate_default;
2068 } else {
2069 ni_pi->support_cac_long_term_average = false;
2070 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2071 si_pi->dyn_powertune_data.lts_truncate = 0;
2072 }
2073
2074 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2075}
2076
2077static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
2078{
2079 return 1;
2080}
2081
2082static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
2083{
2084 u32 xclk;
2085 u32 wintime;
2086 u32 cac_window;
2087 u32 cac_window_size;
2088
2089 xclk = radeon_get_xclk(rdev);
2090
2091 if (xclk == 0)
2092 return 0;
2093
2094 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2095 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2096
2097 wintime = (cac_window_size * 100) / xclk;
2098
2099 return wintime;
2100}
2101
2102static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2103{
2104 return power_in_watts;
2105}
2106
2107static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
2108 bool adjust_polarity,
2109 u32 tdp_adjustment,
2110 u32 *tdp_limit,
2111 u32 *near_tdp_limit)
2112{
2113 u32 adjustment_delta, max_tdp_limit;
2114
2115 if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
2116 return -EINVAL;
2117
2118 max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
2119
2120 if (adjust_polarity) {
2121 *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2122 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
2123 } else {
2124 *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2125 adjustment_delta = rdev->pm.dpm.tdp_limit - *tdp_limit;
2126 if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
2127 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2128 else
2129 *near_tdp_limit = 0;
2130 }
2131
2132 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2133 return -EINVAL;
2134 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2135 return -EINVAL;
2136
2137 return 0;
2138}
2139
2140static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
2141 struct radeon_ps *radeon_state)
2142{
2143 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2144 struct si_power_info *si_pi = si_get_pi(rdev);
2145
2146 if (ni_pi->enable_power_containment) {
2147 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2148 PP_SIslands_PAPMParameters *papm_parm;
2149 struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
2150 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2151 u32 tdp_limit;
2152 u32 near_tdp_limit;
2153 int ret;
2154
2155 if (scaling_factor == 0)
2156 return -EINVAL;
2157
2158 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2159
2160 ret = si_calculate_adjusted_tdp_limits(rdev,
2161 false, /* ??? */
2162 rdev->pm.dpm.tdp_adjustment,
2163 &tdp_limit,
2164 &near_tdp_limit);
2165 if (ret)
2166 return ret;
2167
2168 smc_table->dpm2Params.TDPLimit =
2169 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2170 smc_table->dpm2Params.NearTDPLimit =
2171 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2172 smc_table->dpm2Params.SafePowerLimit =
2173 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2174
2175 ret = si_copy_bytes_to_smc(rdev,
2176 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2177 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2178 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2179 sizeof(u32) * 3,
2180 si_pi->sram_end);
2181 if (ret)
2182 return ret;
2183
2184 if (si_pi->enable_ppm) {
2185 papm_parm = &si_pi->papm_parm;
2186 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2187 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2188 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2189 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2190 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2191 papm_parm->PlatformPowerLimit = 0xffffffff;
2192 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2193
2194 ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
2195 (u8 *)papm_parm,
2196 sizeof(PP_SIslands_PAPMParameters),
2197 si_pi->sram_end);
2198 if (ret)
2199 return ret;
2200 }
2201 }
2202 return 0;
2203}
2204
2205static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
2206 struct radeon_ps *radeon_state)
2207{
2208 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2209 struct si_power_info *si_pi = si_get_pi(rdev);
2210
2211 if (ni_pi->enable_power_containment) {
2212 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2213 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2214 int ret;
2215
2216 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2217
2218 smc_table->dpm2Params.NearTDPLimit =
2219 cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2220 smc_table->dpm2Params.SafePowerLimit =
2221 cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2222
2223 ret = si_copy_bytes_to_smc(rdev,
2224 (si_pi->state_table_start +
2225 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2226 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2227 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2228 sizeof(u32) * 2,
2229 si_pi->sram_end);
2230 if (ret)
2231 return ret;
2232 }
2233
2234 return 0;
2235}
2236
2237static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
2238 const u16 prev_std_vddc,
2239 const u16 curr_std_vddc)
2240{
2241 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2242 u64 prev_vddc = (u64)prev_std_vddc;
2243 u64 curr_vddc = (u64)curr_std_vddc;
2244 u64 pwr_efficiency_ratio, n, d;
2245
2246 if ((prev_vddc == 0) || (curr_vddc == 0))
2247 return 0;
2248
2249 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2250 d = prev_vddc * prev_vddc;
2251 pwr_efficiency_ratio = div64_u64(n, d);
2252
2253 if (pwr_efficiency_ratio > (u64)0xFFFF)
2254 return 0;
2255
2256 return (u16)pwr_efficiency_ratio;
2257}
2258
2259static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
2260 struct radeon_ps *radeon_state)
2261{
2262 struct si_power_info *si_pi = si_get_pi(rdev);
2263
2264 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2265 radeon_state->vclk && radeon_state->dclk)
2266 return true;
2267
2268 return false;
2269}
2270
2271static int si_populate_power_containment_values(struct radeon_device *rdev,
2272 struct radeon_ps *radeon_state,
2273 SISLANDS_SMC_SWSTATE *smc_state)
2274{
2275 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2276 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2277 struct ni_ps *state = ni_get_ps(radeon_state);
2278 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2279 u32 prev_sclk;
2280 u32 max_sclk;
2281 u32 min_sclk;
2282 u16 prev_std_vddc;
2283 u16 curr_std_vddc;
2284 int i;
2285 u16 pwr_efficiency_ratio;
2286 u8 max_ps_percent;
2287 bool disable_uvd_power_tune;
2288 int ret;
2289
2290 if (ni_pi->enable_power_containment == false)
2291 return 0;
2292
2293 if (state->performance_level_count == 0)
2294 return -EINVAL;
2295
2296 if (smc_state->levelCount != state->performance_level_count)
2297 return -EINVAL;
2298
2299 disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
2300
2301 smc_state->levels[0].dpm2.MaxPS = 0;
2302 smc_state->levels[0].dpm2.NearTDPDec = 0;
2303 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2304 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2305 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2306
2307 for (i = 1; i < state->performance_level_count; i++) {
2308 prev_sclk = state->performance_levels[i-1].sclk;
2309 max_sclk = state->performance_levels[i].sclk;
2310 if (i == 1)
2311 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2312 else
2313 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2314
2315 if (prev_sclk > max_sclk)
2316 return -EINVAL;
2317
2318 if ((max_ps_percent == 0) ||
2319 (prev_sclk == max_sclk) ||
2320 disable_uvd_power_tune) {
2321 min_sclk = max_sclk;
2322 } else if (i == 1) {
2323 min_sclk = prev_sclk;
2324 } else {
2325 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2326 }
2327
2328 if (min_sclk < state->performance_levels[0].sclk)
2329 min_sclk = state->performance_levels[0].sclk;
2330
2331 if (min_sclk == 0)
2332 return -EINVAL;
2333
2334 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2335 state->performance_levels[i-1].vddc, &vddc);
2336 if (ret)
2337 return ret;
2338
2339 ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
2340 if (ret)
2341 return ret;
2342
2343 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2344 state->performance_levels[i].vddc, &vddc);
2345 if (ret)
2346 return ret;
2347
2348 ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
2349 if (ret)
2350 return ret;
2351
2352 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
2353 prev_std_vddc, curr_std_vddc);
2354
2355 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2356 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2357 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2358 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2359 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2360 }
2361
2362 return 0;
2363}
2364
2365static int si_populate_sq_ramping_values(struct radeon_device *rdev,
2366 struct radeon_ps *radeon_state,
2367 SISLANDS_SMC_SWSTATE *smc_state)
2368{
2369 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2370 struct ni_ps *state = ni_get_ps(radeon_state);
2371 u32 sq_power_throttle, sq_power_throttle2;
2372 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2373 int i;
2374
2375 if (state->performance_level_count == 0)
2376 return -EINVAL;
2377
2378 if (smc_state->levelCount != state->performance_level_count)
2379 return -EINVAL;
2380
2381 if (rdev->pm.dpm.sq_ramping_threshold == 0)
2382 return -EINVAL;
2383
2384 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2385 enable_sq_ramping = false;
2386
2387 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2388 enable_sq_ramping = false;
2389
2390 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2391 enable_sq_ramping = false;
2392
2393 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2394 enable_sq_ramping = false;
2395
2396 if (NISLANDS_DPM2_SQ_RAMP_LTI_RATIO <= (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
2397 enable_sq_ramping = false;
2398
2399 for (i = 0; i < state->performance_level_count; i++) {
2400 sq_power_throttle = 0;
2401 sq_power_throttle2 = 0;
2402
2403 if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
2404 enable_sq_ramping) {
2405 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2406 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2407 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2408 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2409 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2410 } else {
2411 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2412 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2413 }
2414
2415 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2416 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2417 }
2418
2419 return 0;
2420}
2421
2422static int si_enable_power_containment(struct radeon_device *rdev,
2423 struct radeon_ps *radeon_new_state,
2424 bool enable)
2425{
2426 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2427 PPSMC_Result smc_result;
2428 int ret = 0;
2429
2430 if (ni_pi->enable_power_containment) {
2431 if (enable) {
2432 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2433 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
2434 if (smc_result != PPSMC_Result_OK) {
2435 ret = -EINVAL;
2436 ni_pi->pc_enabled = false;
2437 } else {
2438 ni_pi->pc_enabled = true;
2439 }
2440 }
2441 } else {
2442 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
2443 if (smc_result != PPSMC_Result_OK)
2444 ret = -EINVAL;
2445 ni_pi->pc_enabled = false;
2446 }
2447 }
2448
2449 return ret;
2450}
2451
2452static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
2453{
2454 struct si_power_info *si_pi = si_get_pi(rdev);
2455 int ret = 0;
2456 struct si_dte_data *dte_data = &si_pi->dte_data;
2457 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2458 u32 table_size;
2459 u8 tdep_count;
2460 u32 i;
2461
2462 if (dte_data == NULL)
2463 si_pi->enable_dte = false;
2464
2465 if (si_pi->enable_dte == false)
2466 return 0;
2467
2468 if (dte_data->k <= 0)
2469 return -EINVAL;
2470
2471 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2472 if (dte_tables == NULL) {
2473 si_pi->enable_dte = false;
2474 return -ENOMEM;
2475 }
2476
2477 table_size = dte_data->k;
2478
2479 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2480 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2481
2482 tdep_count = dte_data->tdep_count;
2483 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2484 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2485
2486 dte_tables->K = cpu_to_be32(table_size);
2487 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2488 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2489 dte_tables->WindowSize = dte_data->window_size;
2490 dte_tables->temp_select = dte_data->temp_select;
2491 dte_tables->DTE_mode = dte_data->dte_mode;
2492 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2493
2494 if (tdep_count > 0)
2495 table_size--;
2496
2497 for (i = 0; i < table_size; i++) {
2498 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2499 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2500 }
2501
2502 dte_tables->Tdep_count = tdep_count;
2503
2504 for (i = 0; i < (u32)tdep_count; i++) {
2505 dte_tables->T_limits[i] = dte_data->t_limits[i];
2506 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2507 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2508 }
2509
2510 ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
2511 sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
2512 kfree(dte_tables);
2513
2514 return ret;
2515}
2516
2517static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
2518 u16 *max, u16 *min)
2519{
2520 struct si_power_info *si_pi = si_get_pi(rdev);
2521 struct radeon_cac_leakage_table *table =
2522 &rdev->pm.dpm.dyn_state.cac_leakage_table;
2523 u32 i;
2524 u32 v0_loadline;
2525
2526
2527 if (table == NULL)
2528 return -EINVAL;
2529
2530 *max = 0;
2531 *min = 0xFFFF;
2532
2533 for (i = 0; i < table->count; i++) {
2534 if (table->entries[i].vddc > *max)
2535 *max = table->entries[i].vddc;
2536 if (table->entries[i].vddc < *min)
2537 *min = table->entries[i].vddc;
2538 }
2539
2540 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2541 return -EINVAL;
2542
2543 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2544
2545 if (v0_loadline > 0xFFFFUL)
2546 return -EINVAL;
2547
2548 *min = (u16)v0_loadline;
2549
2550 if ((*min > *max) || (*max == 0) || (*min == 0))
2551 return -EINVAL;
2552
2553 return 0;
2554}
2555
2556static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2557{
2558 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2559 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2560}
2561
2562static int si_init_dte_leakage_table(struct radeon_device *rdev,
2563 PP_SIslands_CacConfig *cac_tables,
2564 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2565 u16 t0, u16 t_step)
2566{
2567 struct si_power_info *si_pi = si_get_pi(rdev);
2568 u32 leakage;
2569 unsigned int i, j;
2570 s32 t;
2571 u32 smc_leakage;
2572 u32 scaling_factor;
2573 u16 voltage;
2574
2575 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2576
2577 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2578 t = (1000 * (i * t_step + t0));
2579
2580 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2581 voltage = vddc_max - (vddc_step * j);
2582
2583 si_calculate_leakage_for_v_and_t(rdev,
2584 &si_pi->powertune_data->leakage_coefficients,
2585 voltage,
2586 t,
2587 si_pi->dyn_powertune_data.cac_leakage,
2588 &leakage);
2589
2590 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2591
2592 if (smc_leakage > 0xFFFF)
2593 smc_leakage = 0xFFFF;
2594
2595 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2596 cpu_to_be16((u16)smc_leakage);
2597 }
2598 }
2599 return 0;
2600}
2601
2602static int si_init_simplified_leakage_table(struct radeon_device *rdev,
2603 PP_SIslands_CacConfig *cac_tables,
2604 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2605{
2606 struct si_power_info *si_pi = si_get_pi(rdev);
2607 u32 leakage;
2608 unsigned int i, j;
2609 u32 smc_leakage;
2610 u32 scaling_factor;
2611 u16 voltage;
2612
2613 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2614
2615 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2616 voltage = vddc_max - (vddc_step * j);
2617
2618 si_calculate_leakage_for_v(rdev,
2619 &si_pi->powertune_data->leakage_coefficients,
2620 si_pi->powertune_data->fixed_kt,
2621 voltage,
2622 si_pi->dyn_powertune_data.cac_leakage,
2623 &leakage);
2624
2625 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2626
2627 if (smc_leakage > 0xFFFF)
2628 smc_leakage = 0xFFFF;
2629
2630 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2631 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2632 cpu_to_be16((u16)smc_leakage);
2633 }
2634 return 0;
2635}
2636
2637static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
2638{
2639 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2640 struct si_power_info *si_pi = si_get_pi(rdev);
2641 PP_SIslands_CacConfig *cac_tables = NULL;
2642 u16 vddc_max, vddc_min, vddc_step;
2643 u16 t0, t_step;
2644 u32 load_line_slope, reg;
2645 int ret = 0;
2646 u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
2647
2648 if (ni_pi->enable_cac == false)
2649 return 0;
2650
2651 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2652 if (!cac_tables)
2653 return -ENOMEM;
2654
2655 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2656 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2657 WREG32(CG_CAC_CTRL, reg);
2658
2659 si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
2660 si_pi->dyn_powertune_data.dc_pwr_value =
2661 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2662 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
2663 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2664
2665 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2666
2667 ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
2668 if (ret)
2669 goto done_free;
2670
2671 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2672 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2673 t_step = 4;
2674 t0 = 60;
2675
2676 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2677 ret = si_init_dte_leakage_table(rdev, cac_tables,
2678 vddc_max, vddc_min, vddc_step,
2679 t0, t_step);
2680 else
2681 ret = si_init_simplified_leakage_table(rdev, cac_tables,
2682 vddc_max, vddc_min, vddc_step);
2683 if (ret)
2684 goto done_free;
2685
2686 load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2687
2688 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2689 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2690 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2691 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2692 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2693 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2694 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2695 cac_tables->calculation_repeats = cpu_to_be32(2);
2696 cac_tables->dc_cac = cpu_to_be32(0);
2697 cac_tables->log2_PG_LKG_SCALE = 12;
2698 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2699 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2700 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2701
2702 ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
2703 sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
2704
2705 if (ret)
2706 goto done_free;
2707
2708 ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2709
2710done_free:
2711 if (ret) {
2712 ni_pi->enable_cac = false;
2713 ni_pi->enable_power_containment = false;
2714 }
2715
2716 kfree(cac_tables);
2717
2718 return 0;
2719}
2720
2721static int si_program_cac_config_registers(struct radeon_device *rdev,
2722 const struct si_cac_config_reg *cac_config_regs)
2723{
2724 const struct si_cac_config_reg *config_regs = cac_config_regs;
2725 u32 data = 0, offset;
2726
2727 if (!config_regs)
2728 return -EINVAL;
2729
2730 while (config_regs->offset != 0xFFFFFFFF) {
2731 switch (config_regs->type) {
2732 case SISLANDS_CACCONFIG_CGIND:
2733 offset = SMC_CG_IND_START + config_regs->offset;
2734 if (offset < SMC_CG_IND_END)
2735 data = RREG32_SMC(offset);
2736 break;
2737 default:
2738 data = RREG32(config_regs->offset << 2);
2739 break;
2740 }
2741
2742 data &= ~config_regs->mask;
2743 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2744
2745 switch (config_regs->type) {
2746 case SISLANDS_CACCONFIG_CGIND:
2747 offset = SMC_CG_IND_START + config_regs->offset;
2748 if (offset < SMC_CG_IND_END)
2749 WREG32_SMC(offset, data);
2750 break;
2751 default:
2752 WREG32(config_regs->offset << 2, data);
2753 break;
2754 }
2755 config_regs++;
2756 }
2757 return 0;
2758}
2759
2760static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
2761{
2762 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2763 struct si_power_info *si_pi = si_get_pi(rdev);
2764 int ret;
2765
2766 if ((ni_pi->enable_cac == false) ||
2767 (ni_pi->cac_configuration_required == false))
2768 return 0;
2769
2770 ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
2771 if (ret)
2772 return ret;
2773 ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
2774 if (ret)
2775 return ret;
2776 ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
2777 if (ret)
2778 return ret;
2779
2780 return 0;
2781}
2782
2783static int si_enable_smc_cac(struct radeon_device *rdev,
2784 struct radeon_ps *radeon_new_state,
2785 bool enable)
2786{
2787 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2788 struct si_power_info *si_pi = si_get_pi(rdev);
2789 PPSMC_Result smc_result;
2790 int ret = 0;
2791
2792 if (ni_pi->enable_cac) {
2793 if (enable) {
2794 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2795 if (ni_pi->support_cac_long_term_average) {
2796 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
2797 if (smc_result != PPSMC_Result_OK)
2798 ni_pi->support_cac_long_term_average = false;
2799 }
2800
2801 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
2802 if (smc_result != PPSMC_Result_OK) {
2803 ret = -EINVAL;
2804 ni_pi->cac_enabled = false;
2805 } else {
2806 ni_pi->cac_enabled = true;
2807 }
2808
2809 if (si_pi->enable_dte) {
2810 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
2811 if (smc_result != PPSMC_Result_OK)
2812 ret = -EINVAL;
2813 }
2814 }
2815 } else if (ni_pi->cac_enabled) {
2816 if (si_pi->enable_dte)
2817 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
2818
2819 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
2820
2821 ni_pi->cac_enabled = false;
2822
2823 if (ni_pi->support_cac_long_term_average)
2824 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
2825 }
2826 }
2827 return ret;
2828}
2829
2830static int si_init_smc_spll_table(struct radeon_device *rdev)
2831{
2832 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2833 struct si_power_info *si_pi = si_get_pi(rdev);
2834 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2835 SISLANDS_SMC_SCLK_VALUE sclk_params;
2836 u32 fb_div, p_div;
2837 u32 clk_s, clk_v;
2838 u32 sclk = 0;
2839 int ret = 0;
2840 u32 tmp;
2841 int i;
2842
2843 if (si_pi->spll_table_start == 0)
2844 return -EINVAL;
2845
2846 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2847 if (spll_table == NULL)
2848 return -ENOMEM;
2849
2850 for (i = 0; i < 256; i++) {
2851 ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
2852 if (ret)
2853 break;
2854
2855 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2856 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2857 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2858 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2859
2860 fb_div &= ~0x00001FFF;
2861 fb_div >>= 1;
2862 clk_v >>= 6;
2863
2864 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2865 ret = -EINVAL;
2866 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2867 ret = -EINVAL;
2868 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2869 ret = -EINVAL;
2870 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2871 ret = -EINVAL;
2872
2873 if (ret)
2874 break;
2875
2876 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2877 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2878 spll_table->freq[i] = cpu_to_be32(tmp);
2879
2880 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2881 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2882 spll_table->ss[i] = cpu_to_be32(tmp);
2883
2884 sclk += 512;
2885 }
2886
2887
2888 if (!ret)
2889 ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
2890 (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
2891 si_pi->sram_end);
2892
2893 if (ret)
2894 ni_pi->enable_power_containment = false;
2895
2896 kfree(spll_table);
2897
2898 return ret;
2899}
2900
2901static void si_apply_state_adjust_rules(struct radeon_device *rdev,
2902 struct radeon_ps *rps)
2903{
2904 struct ni_ps *ps = ni_get_ps(rps);
2905 struct radeon_clock_and_voltage_limits *max_limits;
797f203f
AD
2906 bool disable_mclk_switching = false;
2907 bool disable_sclk_switching = false;
a9e61410
AD
2908 u32 mclk, sclk;
2909 u16 vddc, vddci;
2910 int i;
2911
f4dec318
AD
2912 if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
2913 ni_dpm_vblank_too_short(rdev))
a9e61410 2914 disable_mclk_switching = true;
797f203f
AD
2915
2916 if (rps->vclk || rps->dclk) {
2917 disable_mclk_switching = true;
2918 disable_sclk_switching = true;
2919 }
a9e61410
AD
2920
2921 if (rdev->pm.dpm.ac_power)
2922 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2923 else
2924 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
2925
2926 for (i = ps->performance_level_count - 2; i >= 0; i--) {
2927 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
2928 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
2929 }
2930 if (rdev->pm.dpm.ac_power == false) {
2931 for (i = 0; i < ps->performance_level_count; i++) {
2932 if (ps->performance_levels[i].mclk > max_limits->mclk)
2933 ps->performance_levels[i].mclk = max_limits->mclk;
2934 if (ps->performance_levels[i].sclk > max_limits->sclk)
2935 ps->performance_levels[i].sclk = max_limits->sclk;
2936 if (ps->performance_levels[i].vddc > max_limits->vddc)
2937 ps->performance_levels[i].vddc = max_limits->vddc;
2938 if (ps->performance_levels[i].vddci > max_limits->vddci)
2939 ps->performance_levels[i].vddci = max_limits->vddci;
2940 }
2941 }
2942
2943 /* XXX validate the min clocks required for display */
2944
2945 if (disable_mclk_switching) {
2946 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
a9e61410
AD
2947 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
2948 } else {
a9e61410 2949 mclk = ps->performance_levels[0].mclk;
a9e61410
AD
2950 vddci = ps->performance_levels[0].vddci;
2951 }
2952
797f203f
AD
2953 if (disable_sclk_switching) {
2954 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
2955 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
2956 } else {
2957 sclk = ps->performance_levels[0].sclk;
2958 vddc = ps->performance_levels[0].vddc;
2959 }
2960
a9e61410
AD
2961 /* adjusted low state */
2962 ps->performance_levels[0].sclk = sclk;
2963 ps->performance_levels[0].mclk = mclk;
2964 ps->performance_levels[0].vddc = vddc;
2965 ps->performance_levels[0].vddci = vddci;
2966
797f203f
AD
2967 if (disable_sclk_switching) {
2968 sclk = ps->performance_levels[0].sclk;
2969 for (i = 1; i < ps->performance_level_count; i++) {
2970 if (sclk < ps->performance_levels[i].sclk)
2971 sclk = ps->performance_levels[i].sclk;
2972 }
2973 for (i = 0; i < ps->performance_level_count; i++) {
2974 ps->performance_levels[i].sclk = sclk;
2975 ps->performance_levels[i].vddc = vddc;
2976 }
2977 } else {
2978 for (i = 1; i < ps->performance_level_count; i++) {
2979 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
2980 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
2981 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
2982 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
2983 }
a9e61410
AD
2984 }
2985
2986 if (disable_mclk_switching) {
2987 mclk = ps->performance_levels[0].mclk;
2988 for (i = 1; i < ps->performance_level_count; i++) {
2989 if (mclk < ps->performance_levels[i].mclk)
2990 mclk = ps->performance_levels[i].mclk;
2991 }
2992 for (i = 0; i < ps->performance_level_count; i++) {
2993 ps->performance_levels[i].mclk = mclk;
2994 ps->performance_levels[i].vddci = vddci;
2995 }
2996 } else {
2997 for (i = 1; i < ps->performance_level_count; i++) {
2998 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
2999 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3000 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3001 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3002 }
3003 }
3004
3005 for (i = 0; i < ps->performance_level_count; i++)
3006 btc_adjust_clock_combinations(rdev, max_limits,
3007 &ps->performance_levels[i]);
3008
3009 for (i = 0; i < ps->performance_level_count; i++) {
3010 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3011 ps->performance_levels[i].sclk,
3012 max_limits->vddc, &ps->performance_levels[i].vddc);
3013 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3014 ps->performance_levels[i].mclk,
3015 max_limits->vddci, &ps->performance_levels[i].vddci);
3016 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3017 ps->performance_levels[i].mclk,
3018 max_limits->vddc, &ps->performance_levels[i].vddc);
3019 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3020 rdev->clock.current_dispclk,
3021 max_limits->vddc, &ps->performance_levels[i].vddc);
3022 }
3023
3024 for (i = 0; i < ps->performance_level_count; i++) {
3025 btc_apply_voltage_delta_rules(rdev,
3026 max_limits->vddc, max_limits->vddci,
3027 &ps->performance_levels[i].vddc,
3028 &ps->performance_levels[i].vddci);
3029 }
3030
3031 ps->dc_compatible = true;
3032 for (i = 0; i < ps->performance_level_count; i++) {
3033 if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3034 ps->dc_compatible = false;
3035 }
3036
3037}
3038
3039#if 0
3040static int si_read_smc_soft_register(struct radeon_device *rdev,
3041 u16 reg_offset, u32 *value)
3042{
3043 struct si_power_info *si_pi = si_get_pi(rdev);
3044
3045 return si_read_smc_sram_dword(rdev,
3046 si_pi->soft_regs_start + reg_offset, value,
3047 si_pi->sram_end);
3048}
3049#endif
3050
3051static int si_write_smc_soft_register(struct radeon_device *rdev,
3052 u16 reg_offset, u32 value)
3053{
3054 struct si_power_info *si_pi = si_get_pi(rdev);
3055
3056 return si_write_smc_sram_dword(rdev,
3057 si_pi->soft_regs_start + reg_offset,
3058 value, si_pi->sram_end);
3059}
3060
3061static bool si_is_special_1gb_platform(struct radeon_device *rdev)
3062{
3063 bool ret = false;
3064 u32 tmp, width, row, column, bank, density;
3065 bool is_memory_gddr5, is_special;
3066
3067 tmp = RREG32(MC_SEQ_MISC0);
3068 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3069 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3070 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3071
3072 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3073 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3074
3075 tmp = RREG32(MC_ARB_RAMCFG);
3076 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3077 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3078 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3079
3080 density = (1 << (row + column - 20 + bank)) * width;
3081
3082 if ((rdev->pdev->device == 0x6819) &&
3083 is_memory_gddr5 && is_special && (density == 0x400))
3084 ret = true;
3085
3086 return ret;
3087}
3088
3089static void si_get_leakage_vddc(struct radeon_device *rdev)
3090{
3091 struct si_power_info *si_pi = si_get_pi(rdev);
3092 u16 vddc, count = 0;
3093 int i, ret;
3094
3095 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3096 ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3097
3098 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3099 si_pi->leakage_voltage.entries[count].voltage = vddc;
3100 si_pi->leakage_voltage.entries[count].leakage_index =
3101 SISLANDS_LEAKAGE_INDEX0 + i;
3102 count++;
3103 }
3104 }
3105 si_pi->leakage_voltage.count = count;
3106}
3107
3108static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
3109 u32 index, u16 *leakage_voltage)
3110{
3111 struct si_power_info *si_pi = si_get_pi(rdev);
3112 int i;
3113
3114 if (leakage_voltage == NULL)
3115 return -EINVAL;
3116
3117 if ((index & 0xff00) != 0xff00)
3118 return -EINVAL;
3119
3120 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3121 return -EINVAL;
3122
3123 if (index < SISLANDS_LEAKAGE_INDEX0)
3124 return -EINVAL;
3125
3126 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3127 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3128 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3129 return 0;
3130 }
3131 }
3132 return -EAGAIN;
3133}
3134
3135static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
3136{
3137 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3138 bool want_thermal_protection;
3139 enum radeon_dpm_event_src dpm_event_src;
3140
3141 switch (sources) {
3142 case 0:
3143 default:
3144 want_thermal_protection = false;
3145 break;
3146 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
3147 want_thermal_protection = true;
3148 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
3149 break;
3150 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3151 want_thermal_protection = true;
3152 dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
3153 break;
3154 case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3155 (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3156 want_thermal_protection = true;
3157 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3158 break;
3159 }
3160
3161 if (want_thermal_protection) {
3162 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3163 if (pi->thermal_protection)
3164 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3165 } else {
3166 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3167 }
3168}
3169
3170static void si_enable_auto_throttle_source(struct radeon_device *rdev,
3171 enum radeon_dpm_auto_throttle_src source,
3172 bool enable)
3173{
3174 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3175
3176 if (enable) {
3177 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3178 pi->active_auto_throttle_sources |= 1 << source;
3179 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3180 }
3181 } else {
3182 if (pi->active_auto_throttle_sources & (1 << source)) {
3183 pi->active_auto_throttle_sources &= ~(1 << source);
3184 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3185 }
3186 }
3187}
3188
3189static void si_start_dpm(struct radeon_device *rdev)
3190{
3191 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3192}
3193
3194static void si_stop_dpm(struct radeon_device *rdev)
3195{
3196 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3197}
3198
3199static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
3200{
3201 if (enable)
3202 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3203 else
3204 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3205
3206}
3207
3208#if 0
3209static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
3210 u32 thermal_level)
3211{
3212 PPSMC_Result ret;
3213
3214 if (thermal_level == 0) {
3215 ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
3216 if (ret == PPSMC_Result_OK)
3217 return 0;
3218 else
3219 return -EINVAL;
3220 }
3221 return 0;
3222}
3223
3224static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
3225{
3226 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3227}
3228#endif
3229
3230#if 0
3231static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
3232{
3233 if (ac_power)
3234 return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3235 0 : -EINVAL;
3236
3237 return 0;
3238}
3239#endif
3240
3241static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
3242 PPSMC_Msg msg, u32 parameter)
3243{
3244 WREG32(SMC_SCRATCH0, parameter);
3245 return si_send_msg_to_smc(rdev, msg);
3246}
3247
3248static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
3249{
3250 if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3251 return -EINVAL;
3252
3253 return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3254 0 : -EINVAL;
3255}
3256
a160a6a3
AD
3257int si_dpm_force_performance_level(struct radeon_device *rdev,
3258 enum radeon_dpm_forced_level level)
a9e61410 3259{
a160a6a3
AD
3260 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
3261 struct ni_ps *ps = ni_get_ps(rps);
63f22d0e 3262 u32 levels = ps->performance_level_count;
a9e61410 3263
a160a6a3 3264 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
63f22d0e 3265 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
a160a6a3
AD
3266 return -EINVAL;
3267
3268 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3269 return -EINVAL;
3270 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
3271 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3272 return -EINVAL;
3273
63f22d0e 3274 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
a160a6a3
AD
3275 return -EINVAL;
3276 } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
3277 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3278 return -EINVAL;
3279
63f22d0e 3280 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
a160a6a3
AD
3281 return -EINVAL;
3282 }
3283
3284 rdev->pm.dpm.forced_level = level;
3285
3286 return 0;
a9e61410 3287}
a9e61410
AD
3288
3289static int si_set_boot_state(struct radeon_device *rdev)
3290{
3291 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3292 0 : -EINVAL;
3293}
3294
3295static int si_set_sw_state(struct radeon_device *rdev)
3296{
3297 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3298 0 : -EINVAL;
3299}
3300
3301static int si_halt_smc(struct radeon_device *rdev)
3302{
3303 if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3304 return -EINVAL;
3305
3306 return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
3307 0 : -EINVAL;
3308}
3309
3310static int si_resume_smc(struct radeon_device *rdev)
3311{
3312 if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3313 return -EINVAL;
3314
3315 return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3316 0 : -EINVAL;
3317}
3318
3319static void si_dpm_start_smc(struct radeon_device *rdev)
3320{
3321 si_program_jump_on_start(rdev);
3322 si_start_smc(rdev);
3323 si_start_smc_clock(rdev);
3324}
3325
3326static void si_dpm_stop_smc(struct radeon_device *rdev)
3327{
3328 si_reset_smc(rdev);
3329 si_stop_smc_clock(rdev);
3330}
3331
3332static int si_process_firmware_header(struct radeon_device *rdev)
3333{
3334 struct si_power_info *si_pi = si_get_pi(rdev);
3335 u32 tmp;
3336 int ret;
3337
3338 ret = si_read_smc_sram_dword(rdev,
3339 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3340 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3341 &tmp, si_pi->sram_end);
3342 if (ret)
3343 return ret;
3344
3345 si_pi->state_table_start = tmp;
3346
3347 ret = si_read_smc_sram_dword(rdev,
3348 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3349 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3350 &tmp, si_pi->sram_end);
3351 if (ret)
3352 return ret;
3353
3354 si_pi->soft_regs_start = tmp;
3355
3356 ret = si_read_smc_sram_dword(rdev,
3357 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3358 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3359 &tmp, si_pi->sram_end);
3360 if (ret)
3361 return ret;
3362
3363 si_pi->mc_reg_table_start = tmp;
3364
3365 ret = si_read_smc_sram_dword(rdev,
3366 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3367 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3368 &tmp, si_pi->sram_end);
3369 if (ret)
3370 return ret;
3371
3372 si_pi->arb_table_start = tmp;
3373
3374 ret = si_read_smc_sram_dword(rdev,
3375 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3376 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3377 &tmp, si_pi->sram_end);
3378 if (ret)
3379 return ret;
3380
3381 si_pi->cac_table_start = tmp;
3382
3383 ret = si_read_smc_sram_dword(rdev,
3384 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3385 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
3386 &tmp, si_pi->sram_end);
3387 if (ret)
3388 return ret;
3389
3390 si_pi->dte_table_start = tmp;
3391
3392 ret = si_read_smc_sram_dword(rdev,
3393 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3394 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
3395 &tmp, si_pi->sram_end);
3396 if (ret)
3397 return ret;
3398
3399 si_pi->spll_table_start = tmp;
3400
3401 ret = si_read_smc_sram_dword(rdev,
3402 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3403 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
3404 &tmp, si_pi->sram_end);
3405 if (ret)
3406 return ret;
3407
3408 si_pi->papm_cfg_table_start = tmp;
3409
3410 return ret;
3411}
3412
3413static void si_read_clock_registers(struct radeon_device *rdev)
3414{
3415 struct si_power_info *si_pi = si_get_pi(rdev);
3416
3417 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
3418 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
3419 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
3420 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
3421 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
3422 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
3423 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
3424 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
3425 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
3426 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
3427 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
3428 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
3429 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
3430 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
3431 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
3432}
3433
3434static void si_enable_thermal_protection(struct radeon_device *rdev,
3435 bool enable)
3436{
3437 if (enable)
3438 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3439 else
3440 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3441}
3442
3443static void si_enable_acpi_power_management(struct radeon_device *rdev)
3444{
3445 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
3446}
3447
3448#if 0
3449static int si_enter_ulp_state(struct radeon_device *rdev)
3450{
3451 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
3452
3453 udelay(25000);
3454
3455 return 0;
3456}
3457
3458static int si_exit_ulp_state(struct radeon_device *rdev)
3459{
3460 int i;
3461
3462 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
3463
3464 udelay(7000);
3465
3466 for (i = 0; i < rdev->usec_timeout; i++) {
3467 if (RREG32(SMC_RESP_0) == 1)
3468 break;
3469 udelay(1000);
3470 }
3471
3472 return 0;
3473}
3474#endif
3475
3476static int si_notify_smc_display_change(struct radeon_device *rdev,
3477 bool has_display)
3478{
3479 PPSMC_Msg msg = has_display ?
3480 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
3481
3482 return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
3483 0 : -EINVAL;
3484}
3485
3486static void si_program_response_times(struct radeon_device *rdev)
3487{
3488 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
3489 u32 vddc_dly, acpi_dly, vbi_dly;
3490 u32 reference_clock;
3491
3492 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
3493
3494 voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
3495 backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
3496
3497 if (voltage_response_time == 0)
3498 voltage_response_time = 1000;
3499
3500 acpi_delay_time = 15000;
3501 vbi_time_out = 100000;
3502
3503 reference_clock = radeon_get_xclk(rdev);
3504
3505 vddc_dly = (voltage_response_time * reference_clock) / 100;
3506 acpi_dly = (acpi_delay_time * reference_clock) / 100;
3507 vbi_dly = (vbi_time_out * reference_clock) / 100;
3508
3509 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
3510 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
3511 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
3512 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
3513}
3514
3515static void si_program_ds_registers(struct radeon_device *rdev)
3516{
3517 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3518 u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
3519
3520 if (eg_pi->sclk_deep_sleep) {
3521 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
3522 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
3523 ~AUTOSCALE_ON_SS_CLEAR);
3524 }
3525}
3526
3527static void si_program_display_gap(struct radeon_device *rdev)
3528{
3529 u32 tmp, pipe;
3530 int i;
3531
3532 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3533 if (rdev->pm.dpm.new_active_crtc_count > 0)
3534 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3535 else
3536 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3537
3538 if (rdev->pm.dpm.new_active_crtc_count > 1)
3539 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3540 else
3541 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3542
3543 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3544
3545 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
3546 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
3547
3548 if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
3549 (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
3550 /* find the first active crtc */
3551 for (i = 0; i < rdev->num_crtc; i++) {
3552 if (rdev->pm.dpm.new_active_crtcs & (1 << i))
3553 break;
3554 }
3555 if (i == rdev->num_crtc)
3556 pipe = 0;
3557 else
3558 pipe = i;
3559
3560 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
3561 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
3562 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
3563 }
3564
3565 si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
3566}
3567
3568static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
3569{
3570 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3571
3572 if (enable) {
3573 if (pi->sclk_ss)
3574 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3575 } else {
3576 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3577 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3578 }
3579}
3580
3581static void si_setup_bsp(struct radeon_device *rdev)
3582{
3583 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3584 u32 xclk = radeon_get_xclk(rdev);
3585
3586 r600_calculate_u_and_p(pi->asi,
3587 xclk,
3588 16,
3589 &pi->bsp,
3590 &pi->bsu);
3591
3592 r600_calculate_u_and_p(pi->pasi,
3593 xclk,
3594 16,
3595 &pi->pbsp,
3596 &pi->pbsu);
3597
3598
3599 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
3600 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3601
3602 WREG32(CG_BSP, pi->dsp);
3603}
3604
3605static void si_program_git(struct radeon_device *rdev)
3606{
3607 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
3608}
3609
3610static void si_program_tp(struct radeon_device *rdev)
3611{
3612 int i;
3613 enum r600_td td = R600_TD_DFLT;
3614
3615 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
3616 WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
3617
3618 if (td == R600_TD_AUTO)
3619 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
3620 else
3621 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
3622
3623 if (td == R600_TD_UP)
3624 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
3625
3626 if (td == R600_TD_DOWN)
3627 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
3628}
3629
3630static void si_program_tpp(struct radeon_device *rdev)
3631{
3632 WREG32(CG_TPC, R600_TPC_DFLT);
3633}
3634
3635static void si_program_sstp(struct radeon_device *rdev)
3636{
3637 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
3638}
3639
3640static void si_enable_display_gap(struct radeon_device *rdev)
3641{
3642 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
3643
489bc476
AD
3644 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3645 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
3646 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
3647
a9e61410 3648 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
489bc476 3649 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
a9e61410
AD
3650 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
3651 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3652}
3653
3654static void si_program_vc(struct radeon_device *rdev)
3655{
3656 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3657
3658 WREG32(CG_FTV, pi->vrc);
3659}
3660
3661static void si_clear_vc(struct radeon_device *rdev)
3662{
3663 WREG32(CG_FTV, 0);
3664}
3665
3666static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
3667{
3668 u8 mc_para_index;
3669
3670 if (memory_clock < 10000)
3671 mc_para_index = 0;
3672 else if (memory_clock >= 80000)
3673 mc_para_index = 0x0f;
3674 else
3675 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
3676 return mc_para_index;
3677}
3678
3679static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
3680{
3681 u8 mc_para_index;
3682
3683 if (strobe_mode) {
3684 if (memory_clock < 12500)
3685 mc_para_index = 0x00;
3686 else if (memory_clock > 47500)
3687 mc_para_index = 0x0f;
3688 else
3689 mc_para_index = (u8)((memory_clock - 10000) / 2500);
3690 } else {
3691 if (memory_clock < 65000)
3692 mc_para_index = 0x00;
3693 else if (memory_clock > 135000)
3694 mc_para_index = 0x0f;
3695 else
3696 mc_para_index = (u8)((memory_clock - 60000) / 5000);
3697 }
3698 return mc_para_index;
3699}
3700
3701static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
3702{
3703 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3704 bool strobe_mode = false;
3705 u8 result = 0;
3706
3707 if (mclk <= pi->mclk_strobe_mode_threshold)
3708 strobe_mode = true;
3709
3710 if (pi->mem_gddr5)
3711 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
3712 else
3713 result = si_get_ddr3_mclk_frequency_ratio(mclk);
3714
3715 if (strobe_mode)
3716 result |= SISLANDS_SMC_STROBE_ENABLE;
3717
3718 return result;
3719}
3720
3721static int si_upload_firmware(struct radeon_device *rdev)
3722{
3723 struct si_power_info *si_pi = si_get_pi(rdev);
3724 int ret;
3725
3726 si_reset_smc(rdev);
3727 si_stop_smc_clock(rdev);
3728
3729 ret = si_load_smc_ucode(rdev, si_pi->sram_end);
3730
3731 return ret;
3732}
3733
3734static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
3735 const struct atom_voltage_table *table,
3736 const struct radeon_phase_shedding_limits_table *limits)
3737{
3738 u32 data, num_bits, num_levels;
3739
3740 if ((table == NULL) || (limits == NULL))
3741 return false;
3742
3743 data = table->mask_low;
3744
3745 num_bits = hweight32(data);
3746
3747 if (num_bits == 0)
3748 return false;
3749
3750 num_levels = (1 << num_bits);
3751
3752 if (table->count != num_levels)
3753 return false;
3754
3755 if (limits->count != (num_levels - 1))
3756 return false;
3757
3758 return true;
3759}
3760
3761static void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
9dd9333b 3762 u32 max_voltage_steps,
a9e61410
AD
3763 struct atom_voltage_table *voltage_table)
3764{
3765 unsigned int i, diff;
3766
9dd9333b 3767 if (voltage_table->count <= max_voltage_steps)
a9e61410
AD
3768 return;
3769
9dd9333b 3770 diff = voltage_table->count - max_voltage_steps;
a9e61410 3771
9dd9333b 3772 for (i= 0; i < max_voltage_steps; i++)
a9e61410
AD
3773 voltage_table->entries[i] = voltage_table->entries[i + diff];
3774
9dd9333b 3775 voltage_table->count = max_voltage_steps;
a9e61410
AD
3776}
3777
3778static int si_construct_voltage_tables(struct radeon_device *rdev)
3779{
3780 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3781 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3782 struct si_power_info *si_pi = si_get_pi(rdev);
3783 int ret;
3784
3785 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3786 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
3787 if (ret)
3788 return ret;
3789
3790 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
9dd9333b
AD
3791 si_trim_voltage_table_to_fit_state_table(rdev,
3792 SISLANDS_MAX_NO_VREG_STEPS,
3793 &eg_pi->vddc_voltage_table);
a9e61410
AD
3794
3795 if (eg_pi->vddci_control) {
3796 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
3797 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
3798 if (ret)
3799 return ret;
3800
3801 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
9dd9333b
AD
3802 si_trim_voltage_table_to_fit_state_table(rdev,
3803 SISLANDS_MAX_NO_VREG_STEPS,
3804 &eg_pi->vddci_voltage_table);
a9e61410
AD
3805 }
3806
3807 if (pi->mvdd_control) {
3808 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
3809 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
3810
3811 if (ret) {
3812 pi->mvdd_control = false;
3813 return ret;
3814 }
3815
3816 if (si_pi->mvdd_voltage_table.count == 0) {
3817 pi->mvdd_control = false;
3818 return -EINVAL;
3819 }
3820
3821 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
9dd9333b
AD
3822 si_trim_voltage_table_to_fit_state_table(rdev,
3823 SISLANDS_MAX_NO_VREG_STEPS,
3824 &si_pi->mvdd_voltage_table);
a9e61410
AD
3825 }
3826
3827 if (si_pi->vddc_phase_shed_control) {
3828 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3829 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
3830 if (ret)
3831 si_pi->vddc_phase_shed_control = false;
3832
3833 if ((si_pi->vddc_phase_shed_table.count == 0) ||
3834 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
3835 si_pi->vddc_phase_shed_control = false;
3836 }
3837
3838 return 0;
3839}
3840
3841static void si_populate_smc_voltage_table(struct radeon_device *rdev,
3842 const struct atom_voltage_table *voltage_table,
3843 SISLANDS_SMC_STATETABLE *table)
3844{
3845 unsigned int i;
3846
3847 for (i = 0; i < voltage_table->count; i++)
3848 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
3849}
3850
3851static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
3852 SISLANDS_SMC_STATETABLE *table)
3853{
3854 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3855 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3856 struct si_power_info *si_pi = si_get_pi(rdev);
3857 u8 i;
3858
3859 if (eg_pi->vddc_voltage_table.count) {
3860 si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
3861 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
3862 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
3863
3864 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
3865 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
3866 table->maxVDDCIndexInPPTable = i;
3867 break;
3868 }
3869 }
3870 }
3871
3872 if (eg_pi->vddci_voltage_table.count) {
3873 si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
3874
3875 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
3876 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
3877 }
3878
3879
3880 if (si_pi->mvdd_voltage_table.count) {
3881 si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
3882
3883 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
3884 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
3885 }
3886
3887 if (si_pi->vddc_phase_shed_control) {
3888 if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
3889 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
3890 si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
3891
3892 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
3893 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
3894
3895 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
3896 (u32)si_pi->vddc_phase_shed_table.phase_delay);
3897 } else {
3898 si_pi->vddc_phase_shed_control = false;
3899 }
3900 }
3901
3902 return 0;
3903}
3904
3905static int si_populate_voltage_value(struct radeon_device *rdev,
3906 const struct atom_voltage_table *table,
3907 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
3908{
3909 unsigned int i;
3910
3911 for (i = 0; i < table->count; i++) {
3912 if (value <= table->entries[i].value) {
3913 voltage->index = (u8)i;
3914 voltage->value = cpu_to_be16(table->entries[i].value);
3915 break;
3916 }
3917 }
3918
3919 if (i >= table->count)
3920 return -EINVAL;
3921
3922 return 0;
3923}
3924
3925static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
3926 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
3927{
3928 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3929 struct si_power_info *si_pi = si_get_pi(rdev);
3930
3931 if (pi->mvdd_control) {
3932 if (mclk <= pi->mvdd_split_frequency)
3933 voltage->index = 0;
3934 else
3935 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
3936
3937 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
3938 }
3939 return 0;
3940}
3941
3942static int si_get_std_voltage_value(struct radeon_device *rdev,
3943 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
3944 u16 *std_voltage)
3945{
3946 u16 v_index;
3947 bool voltage_found = false;
3948 *std_voltage = be16_to_cpu(voltage->value);
3949
3950 if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
3951 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
3952 if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
3953 return -EINVAL;
3954
3955 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
3956 if (be16_to_cpu(voltage->value) ==
3957 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
3958 voltage_found = true;
3959 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
3960 *std_voltage =
3961 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
3962 else
3963 *std_voltage =
3964 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
3965 break;
3966 }
3967 }
3968
3969 if (!voltage_found) {
3970 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
3971 if (be16_to_cpu(voltage->value) <=
3972 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
3973 voltage_found = true;
3974 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
3975 *std_voltage =
3976 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
3977 else
3978 *std_voltage =
3979 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
3980 break;
3981 }
3982 }
3983 }
3984 } else {
3985 if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
3986 *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
3987 }
3988 }
3989
3990 return 0;
3991}
3992
3993static int si_populate_std_voltage_value(struct radeon_device *rdev,
3994 u16 value, u8 index,
3995 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
3996{
3997 voltage->index = index;
3998 voltage->value = cpu_to_be16(value);
3999
4000 return 0;
4001}
4002
4003static int si_populate_phase_shedding_value(struct radeon_device *rdev,
4004 const struct radeon_phase_shedding_limits_table *limits,
4005 u16 voltage, u32 sclk, u32 mclk,
4006 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4007{
4008 unsigned int i;
4009
4010 for (i = 0; i < limits->count; i++) {
4011 if ((voltage <= limits->entries[i].voltage) &&
4012 (sclk <= limits->entries[i].sclk) &&
4013 (mclk <= limits->entries[i].mclk))
4014 break;
4015 }
4016
4017 smc_voltage->phase_settings = (u8)i;
4018
4019 return 0;
4020}
4021
4022static int si_init_arb_table_index(struct radeon_device *rdev)
4023{
4024 struct si_power_info *si_pi = si_get_pi(rdev);
4025 u32 tmp;
4026 int ret;
4027
4028 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
4029 if (ret)
4030 return ret;
4031
4032 tmp &= 0x00FFFFFF;
4033 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4034
4035 return si_write_smc_sram_dword(rdev, si_pi->arb_table_start, tmp, si_pi->sram_end);
4036}
4037
4038static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
4039{
4040 return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4041}
4042
4043static int si_reset_to_default(struct radeon_device *rdev)
4044{
4045 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4046 0 : -EINVAL;
4047}
4048
4049static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
4050{
4051 struct si_power_info *si_pi = si_get_pi(rdev);
4052 u32 tmp;
4053 int ret;
4054
4055 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
4056 &tmp, si_pi->sram_end);
4057 if (ret)
4058 return ret;
4059
4060 tmp = (tmp >> 24) & 0xff;
4061
4062 if (tmp == MC_CG_ARB_FREQ_F0)
4063 return 0;
4064
4065 return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
4066}
4067
4068static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
4069 u32 engine_clock)
4070{
a9e61410
AD
4071 u32 dram_rows;
4072 u32 dram_refresh_rate;
4073 u32 mc_arb_rfsh_rate;
4074 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4075
f44a0120
AD
4076 if (tmp >= 4)
4077 dram_rows = 16384;
a9e61410 4078 else
f44a0120 4079 dram_rows = 1 << (tmp + 10);
a9e61410
AD
4080
4081 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4082 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4083
4084 return mc_arb_rfsh_rate;
4085}
4086
4087static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
4088 struct rv7xx_pl *pl,
4089 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4090{
4091 u32 dram_timing;
4092 u32 dram_timing2;
4093 u32 burst_time;
4094
4095 arb_regs->mc_arb_rfsh_rate =
4096 (u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
4097
4098 radeon_atom_set_engine_dram_timings(rdev,
4099 pl->sclk,
4100 pl->mclk);
4101
4102 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4103 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4104 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4105
4106 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4107 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4108 arb_regs->mc_arb_burst_time = (u8)burst_time;
4109
4110 return 0;
4111}
4112
4113static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
4114 struct radeon_ps *radeon_state,
4115 unsigned int first_arb_set)
4116{
4117 struct si_power_info *si_pi = si_get_pi(rdev);
4118 struct ni_ps *state = ni_get_ps(radeon_state);
4119 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4120 int i, ret = 0;
4121
4122 for (i = 0; i < state->performance_level_count; i++) {
4123 ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
4124 if (ret)
4125 break;
4126 ret = si_copy_bytes_to_smc(rdev,
4127 si_pi->arb_table_start +
4128 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4129 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4130 (u8 *)&arb_regs,
4131 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4132 si_pi->sram_end);
4133 if (ret)
4134 break;
4135 }
4136
4137 return ret;
4138}
4139
4140static int si_program_memory_timing_parameters(struct radeon_device *rdev,
4141 struct radeon_ps *radeon_new_state)
4142{
4143 return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
4144 SISLANDS_DRIVER_STATE_ARB_INDEX);
4145}
4146
4147static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
4148 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4149{
4150 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4151 struct si_power_info *si_pi = si_get_pi(rdev);
4152
4153 if (pi->mvdd_control)
4154 return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
4155 si_pi->mvdd_bootup_value, voltage);
4156
4157 return 0;
4158}
4159
4160static int si_populate_smc_initial_state(struct radeon_device *rdev,
4161 struct radeon_ps *radeon_initial_state,
4162 SISLANDS_SMC_STATETABLE *table)
4163{
4164 struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
4165 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4166 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4167 struct si_power_info *si_pi = si_get_pi(rdev);
4168 u32 reg;
4169 int ret;
4170
4171 table->initialState.levels[0].mclk.vDLL_CNTL =
4172 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4173 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4174 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4175 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4176 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4177 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4178 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4179 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4180 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4181 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4182 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4183 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4184 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4185 table->initialState.levels[0].mclk.vMPLL_SS =
4186 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4187 table->initialState.levels[0].mclk.vMPLL_SS2 =
4188 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4189
4190 table->initialState.levels[0].mclk.mclk_value =
4191 cpu_to_be32(initial_state->performance_levels[0].mclk);
4192
4193 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4194 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4195 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4196 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4197 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4198 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4199 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4200 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4201 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4202 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4203 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4204 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4205
4206 table->initialState.levels[0].sclk.sclk_value =
4207 cpu_to_be32(initial_state->performance_levels[0].sclk);
4208
4209 table->initialState.levels[0].arbRefreshState =
4210 SISLANDS_INITIAL_STATE_ARB_INDEX;
4211
4212 table->initialState.levels[0].ACIndex = 0;
4213
4214 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4215 initial_state->performance_levels[0].vddc,
4216 &table->initialState.levels[0].vddc);
4217
4218 if (!ret) {
4219 u16 std_vddc;
4220
4221 ret = si_get_std_voltage_value(rdev,
4222 &table->initialState.levels[0].vddc,
4223 &std_vddc);
4224 if (!ret)
4225 si_populate_std_voltage_value(rdev, std_vddc,
4226 table->initialState.levels[0].vddc.index,
4227 &table->initialState.levels[0].std_vddc);
4228 }
4229
4230 if (eg_pi->vddci_control)
4231 si_populate_voltage_value(rdev,
4232 &eg_pi->vddci_voltage_table,
4233 initial_state->performance_levels[0].vddci,
4234 &table->initialState.levels[0].vddci);
4235
4236 if (si_pi->vddc_phase_shed_control)
4237 si_populate_phase_shedding_value(rdev,
4238 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4239 initial_state->performance_levels[0].vddc,
4240 initial_state->performance_levels[0].sclk,
4241 initial_state->performance_levels[0].mclk,
4242 &table->initialState.levels[0].vddc);
4243
4244 si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
4245
4246 reg = CG_R(0xffff) | CG_L(0);
4247 table->initialState.levels[0].aT = cpu_to_be32(reg);
4248
4249 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4250
4251 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4252
4253 if (pi->mem_gddr5) {
4254 table->initialState.levels[0].strobeMode =
4255 si_get_strobe_mode_settings(rdev,
4256 initial_state->performance_levels[0].mclk);
4257
4258 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4259 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4260 else
4261 table->initialState.levels[0].mcFlags = 0;
4262 }
4263
4264 table->initialState.levelCount = 1;
4265
4266 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4267
4268 table->initialState.levels[0].dpm2.MaxPS = 0;
4269 table->initialState.levels[0].dpm2.NearTDPDec = 0;
4270 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4271 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4272 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4273
4274 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4275 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4276
4277 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4278 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4279
4280 return 0;
4281}
4282
4283static int si_populate_smc_acpi_state(struct radeon_device *rdev,
4284 SISLANDS_SMC_STATETABLE *table)
4285{
4286 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4287 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4288 struct si_power_info *si_pi = si_get_pi(rdev);
4289 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4290 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4291 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4292 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4293 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4294 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4295 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4296 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4297 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4298 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4299 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4300 u32 reg;
4301 int ret;
4302
4303 table->ACPIState = table->initialState;
4304
4305 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4306
4307 if (pi->acpi_vddc) {
4308 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4309 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4310 if (!ret) {
4311 u16 std_vddc;
4312
4313 ret = si_get_std_voltage_value(rdev,
4314 &table->ACPIState.levels[0].vddc, &std_vddc);
4315 if (!ret)
4316 si_populate_std_voltage_value(rdev, std_vddc,
4317 table->ACPIState.levels[0].vddc.index,
4318 &table->ACPIState.levels[0].std_vddc);
4319 }
4320 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4321
4322 if (si_pi->vddc_phase_shed_control) {
4323 si_populate_phase_shedding_value(rdev,
4324 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4325 pi->acpi_vddc,
4326 0,
4327 0,
4328 &table->ACPIState.levels[0].vddc);
4329 }
4330 } else {
4331 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4332 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
4333 if (!ret) {
4334 u16 std_vddc;
4335
4336 ret = si_get_std_voltage_value(rdev,
4337 &table->ACPIState.levels[0].vddc, &std_vddc);
4338
4339 if (!ret)
4340 si_populate_std_voltage_value(rdev, std_vddc,
4341 table->ACPIState.levels[0].vddc.index,
4342 &table->ACPIState.levels[0].std_vddc);
4343 }
4344 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
4345 si_pi->sys_pcie_mask,
4346 si_pi->boot_pcie_gen,
4347 RADEON_PCIE_GEN1);
4348
4349 if (si_pi->vddc_phase_shed_control)
4350 si_populate_phase_shedding_value(rdev,
4351 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4352 pi->min_vddc_in_table,
4353 0,
4354 0,
4355 &table->ACPIState.levels[0].vddc);
4356 }
4357
4358 if (pi->acpi_vddc) {
4359 if (eg_pi->acpi_vddci)
4360 si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4361 eg_pi->acpi_vddci,
4362 &table->ACPIState.levels[0].vddci);
4363 }
4364
4365 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
4366 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4367
4368 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
4369
4370 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4371 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
4372
4373 table->ACPIState.levels[0].mclk.vDLL_CNTL =
4374 cpu_to_be32(dll_cntl);
4375 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4376 cpu_to_be32(mclk_pwrmgt_cntl);
4377 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4378 cpu_to_be32(mpll_ad_func_cntl);
4379 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4380 cpu_to_be32(mpll_dq_func_cntl);
4381 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
4382 cpu_to_be32(mpll_func_cntl);
4383 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4384 cpu_to_be32(mpll_func_cntl_1);
4385 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4386 cpu_to_be32(mpll_func_cntl_2);
4387 table->ACPIState.levels[0].mclk.vMPLL_SS =
4388 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4389 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
4390 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4391
4392 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4393 cpu_to_be32(spll_func_cntl);
4394 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4395 cpu_to_be32(spll_func_cntl_2);
4396 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4397 cpu_to_be32(spll_func_cntl_3);
4398 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4399 cpu_to_be32(spll_func_cntl_4);
4400
4401 table->ACPIState.levels[0].mclk.mclk_value = 0;
4402 table->ACPIState.levels[0].sclk.sclk_value = 0;
4403
4404 si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
4405
4406 if (eg_pi->dynamic_ac_timing)
4407 table->ACPIState.levels[0].ACIndex = 0;
4408
4409 table->ACPIState.levels[0].dpm2.MaxPS = 0;
4410 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
4411 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
4412 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
4413 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4414
4415 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4416 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4417
4418 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4419 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4420
4421 return 0;
4422}
4423
4424static int si_populate_ulv_state(struct radeon_device *rdev,
4425 SISLANDS_SMC_SWSTATE *state)
4426{
4427 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4428 struct si_power_info *si_pi = si_get_pi(rdev);
4429 struct si_ulv_param *ulv = &si_pi->ulv;
4430 u32 sclk_in_sr = 1350; /* ??? */
4431 int ret;
4432
4433 ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
4434 &state->levels[0]);
4435 if (!ret) {
4436 if (eg_pi->sclk_deep_sleep) {
4437 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
4438 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
4439 else
4440 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
4441 }
4442 if (ulv->one_pcie_lane_in_ulv)
4443 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
4444 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
4445 state->levels[0].ACIndex = 1;
4446 state->levels[0].std_vddc = state->levels[0].vddc;
4447 state->levelCount = 1;
4448
4449 state->flags |= PPSMC_SWSTATE_FLAG_DC;
4450 }
4451
4452 return ret;
4453}
4454
4455static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
4456{
4457 struct si_power_info *si_pi = si_get_pi(rdev);
4458 struct si_ulv_param *ulv = &si_pi->ulv;
4459 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4460 int ret;
4461
4462 ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
4463 &arb_regs);
4464 if (ret)
4465 return ret;
4466
4467 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
4468 ulv->volt_change_delay);
4469
4470 ret = si_copy_bytes_to_smc(rdev,
4471 si_pi->arb_table_start +
4472 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4473 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
4474 (u8 *)&arb_regs,
4475 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4476 si_pi->sram_end);
4477
4478 return ret;
4479}
4480
4481static void si_get_mvdd_configuration(struct radeon_device *rdev)
4482{
4483 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4484
4485 pi->mvdd_split_frequency = 30000;
4486}
4487
4488static int si_init_smc_table(struct radeon_device *rdev)
4489{
4490 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4491 struct si_power_info *si_pi = si_get_pi(rdev);
4492 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
4493 const struct si_ulv_param *ulv = &si_pi->ulv;
4494 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
4495 int ret;
4496 u32 lane_width;
4497 u32 vr_hot_gpio;
4498
4499 si_populate_smc_voltage_tables(rdev, table);
4500
4501 switch (rdev->pm.int_thermal_type) {
4502 case THERMAL_TYPE_SI:
4503 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
4504 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
4505 break;
4506 case THERMAL_TYPE_NONE:
4507 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
4508 break;
4509 default:
4510 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
4511 break;
4512 }
4513
4514 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
4515 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
4516
4517 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
4518 if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
4519 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
4520 }
4521
4522 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
4523 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
4524
4525 if (pi->mem_gddr5)
4526 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
4527
4528 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
4529 table->systemFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
4530
4531 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
4532 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
4533 vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
4534 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
4535 vr_hot_gpio);
4536 }
4537
4538 ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
4539 if (ret)
4540 return ret;
4541
4542 ret = si_populate_smc_acpi_state(rdev, table);
4543 if (ret)
4544 return ret;
4545
4546 table->driverState = table->initialState;
4547
4548 ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
4549 SISLANDS_INITIAL_STATE_ARB_INDEX);
4550 if (ret)
4551 return ret;
4552
4553 if (ulv->supported && ulv->pl.vddc) {
4554 ret = si_populate_ulv_state(rdev, &table->ULVState);
4555 if (ret)
4556 return ret;
4557
4558 ret = si_program_ulv_memory_timing_parameters(rdev);
4559 if (ret)
4560 return ret;
4561
4562 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
4563 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
4564
4565 lane_width = radeon_get_pcie_lanes(rdev);
4566 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
4567 } else {
4568 table->ULVState = table->initialState;
4569 }
4570
4571 return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
4572 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
4573 si_pi->sram_end);
4574}
4575
4576static int si_calculate_sclk_params(struct radeon_device *rdev,
4577 u32 engine_clock,
4578 SISLANDS_SMC_SCLK_VALUE *sclk)
4579{
4580 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4581 struct si_power_info *si_pi = si_get_pi(rdev);
4582 struct atom_clock_dividers dividers;
4583 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4584 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4585 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4586 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4587 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
4588 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
4589 u64 tmp;
4590 u32 reference_clock = rdev->clock.spll.reference_freq;
4591 u32 reference_divider;
4592 u32 fbdiv;
4593 int ret;
4594
4595 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
4596 engine_clock, false, &dividers);
4597 if (ret)
4598 return ret;
4599
4600 reference_divider = 1 + dividers.ref_div;
4601
4602 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
4603 do_div(tmp, reference_clock);
4604 fbdiv = (u32) tmp;
4605
4606 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
4607 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
4608 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
4609
4610 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4611 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
4612
4613 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
4614 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
4615 spll_func_cntl_3 |= SPLL_DITHEN;
4616
4617 if (pi->sclk_ss) {
4618 struct radeon_atom_ss ss;
4619 u32 vco_freq = engine_clock * dividers.post_div;
4620
4621 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4622 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
4623 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
4624 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
4625
4626 cg_spll_spread_spectrum &= ~CLK_S_MASK;
4627 cg_spll_spread_spectrum |= CLK_S(clk_s);
4628 cg_spll_spread_spectrum |= SSEN;
4629
4630 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
4631 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
4632 }
4633 }
4634
4635 sclk->sclk_value = engine_clock;
4636 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
4637 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
4638 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
4639 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
4640 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
4641 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
4642
4643 return 0;
4644}
4645
4646static int si_populate_sclk_value(struct radeon_device *rdev,
4647 u32 engine_clock,
4648 SISLANDS_SMC_SCLK_VALUE *sclk)
4649{
4650 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
4651 int ret;
4652
4653 ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
4654 if (!ret) {
4655 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
4656 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
4657 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
4658 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
4659 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
4660 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
4661 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
4662 }
4663
4664 return ret;
4665}
4666
4667static int si_populate_mclk_value(struct radeon_device *rdev,
4668 u32 engine_clock,
4669 u32 memory_clock,
4670 SISLANDS_SMC_MCLK_VALUE *mclk,
4671 bool strobe_mode,
4672 bool dll_state_on)
4673{
4674 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4675 struct si_power_info *si_pi = si_get_pi(rdev);
4676 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4677 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4678 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4679 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4680 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4681 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4682 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4683 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
4684 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
4685 struct atom_mpll_param mpll_param;
4686 int ret;
4687
4688 ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
4689 if (ret)
4690 return ret;
4691
4692 mpll_func_cntl &= ~BWCTRL_MASK;
4693 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
4694
4695 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
4696 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
4697 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
4698
4699 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
4700 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
4701
4702 if (pi->mem_gddr5) {
4703 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
4704 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
4705 YCLK_POST_DIV(mpll_param.post_div);
4706 }
4707
4708 if (pi->mclk_ss) {
4709 struct radeon_atom_ss ss;
4710 u32 freq_nom;
4711 u32 tmp;
4712 u32 reference_clock = rdev->clock.mpll.reference_freq;
4713
4714 if (pi->mem_gddr5)
4715 freq_nom = memory_clock * 4;
4716 else
4717 freq_nom = memory_clock * 2;
4718
4719 tmp = freq_nom / reference_clock;
4720 tmp = tmp * tmp;
4721 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4722 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
4723 u32 clks = reference_clock * 5 / ss.rate;
4724 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
4725
4726 mpll_ss1 &= ~CLKV_MASK;
4727 mpll_ss1 |= CLKV(clkv);
4728
4729 mpll_ss2 &= ~CLKS_MASK;
4730 mpll_ss2 |= CLKS(clks);
4731 }
4732 }
4733
4734 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
4735 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
4736
4737 if (dll_state_on)
4738 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
4739 else
4740 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4741
4742 mclk->mclk_value = cpu_to_be32(memory_clock);
4743 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
4744 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
4745 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
4746 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
4747 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
4748 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
4749 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
4750 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
4751 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
4752
4753 return 0;
4754}
4755
4756static void si_populate_smc_sp(struct radeon_device *rdev,
4757 struct radeon_ps *radeon_state,
4758 SISLANDS_SMC_SWSTATE *smc_state)
4759{
4760 struct ni_ps *ps = ni_get_ps(radeon_state);
4761 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4762 int i;
4763
4764 for (i = 0; i < ps->performance_level_count - 1; i++)
4765 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
4766
4767 smc_state->levels[ps->performance_level_count - 1].bSP =
4768 cpu_to_be32(pi->psp);
4769}
4770
4771static int si_convert_power_level_to_smc(struct radeon_device *rdev,
4772 struct rv7xx_pl *pl,
4773 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
4774{
4775 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4776 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4777 struct si_power_info *si_pi = si_get_pi(rdev);
4778 int ret;
4779 bool dll_state_on;
4780 u16 std_vddc;
4781 bool gmc_pg = false;
4782
4783 if (eg_pi->pcie_performance_request &&
4784 (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
4785 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
4786 else
4787 level->gen2PCIE = (u8)pl->pcie_gen;
4788
4789 ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
4790 if (ret)
4791 return ret;
4792
4793 level->mcFlags = 0;
4794
4795 if (pi->mclk_stutter_mode_threshold &&
4796 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
4797 !eg_pi->uvd_enabled &&
4798 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
4799 (rdev->pm.dpm.new_active_crtc_count <= 2)) {
4800 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
4801
4802 if (gmc_pg)
4803 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
4804 }
4805
4806 if (pi->mem_gddr5) {
4807 if (pl->mclk > pi->mclk_edc_enable_threshold)
4808 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
4809
4810 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
4811 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
4812
4813 level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
4814
4815 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
4816 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
4817 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
4818 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
4819 else
4820 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
4821 } else {
4822 dll_state_on = false;
4823 }
4824 } else {
4825 level->strobeMode = si_get_strobe_mode_settings(rdev,
4826 pl->mclk);
4827
4828 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
4829 }
4830
4831 ret = si_populate_mclk_value(rdev,
4832 pl->sclk,
4833 pl->mclk,
4834 &level->mclk,
4835 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
4836 if (ret)
4837 return ret;
4838
4839 ret = si_populate_voltage_value(rdev,
4840 &eg_pi->vddc_voltage_table,
4841 pl->vddc, &level->vddc);
4842 if (ret)
4843 return ret;
4844
4845
4846 ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
4847 if (ret)
4848 return ret;
4849
4850 ret = si_populate_std_voltage_value(rdev, std_vddc,
4851 level->vddc.index, &level->std_vddc);
4852 if (ret)
4853 return ret;
4854
4855 if (eg_pi->vddci_control) {
4856 ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4857 pl->vddci, &level->vddci);
4858 if (ret)
4859 return ret;
4860 }
4861
4862 if (si_pi->vddc_phase_shed_control) {
4863 ret = si_populate_phase_shedding_value(rdev,
4864 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4865 pl->vddc,
4866 pl->sclk,
4867 pl->mclk,
4868 &level->vddc);
4869 if (ret)
4870 return ret;
4871 }
4872
4873 level->MaxPoweredUpCU = si_pi->max_cu;
4874
4875 ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
4876
4877 return ret;
4878}
4879
4880static int si_populate_smc_t(struct radeon_device *rdev,
4881 struct radeon_ps *radeon_state,
4882 SISLANDS_SMC_SWSTATE *smc_state)
4883{
4884 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4885 struct ni_ps *state = ni_get_ps(radeon_state);
4886 u32 a_t;
4887 u32 t_l, t_h;
4888 u32 high_bsp;
4889 int i, ret;
4890
4891 if (state->performance_level_count >= 9)
4892 return -EINVAL;
4893
4894 if (state->performance_level_count < 2) {
4895 a_t = CG_R(0xffff) | CG_L(0);
4896 smc_state->levels[0].aT = cpu_to_be32(a_t);
4897 return 0;
4898 }
4899
4900 smc_state->levels[0].aT = cpu_to_be32(0);
4901
4902 for (i = 0; i <= state->performance_level_count - 2; i++) {
4903 ret = r600_calculate_at(
4904 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
4905 100 * R600_AH_DFLT,
4906 state->performance_levels[i + 1].sclk,
4907 state->performance_levels[i].sclk,
4908 &t_l,
4909 &t_h);
4910
4911 if (ret) {
4912 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
4913 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
4914 }
4915
4916 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
4917 a_t |= CG_R(t_l * pi->bsp / 20000);
4918 smc_state->levels[i].aT = cpu_to_be32(a_t);
4919
4920 high_bsp = (i == state->performance_level_count - 2) ?
4921 pi->pbsp : pi->bsp;
4922 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
4923 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
4924 }
4925
4926 return 0;
4927}
4928
4929static int si_disable_ulv(struct radeon_device *rdev)
4930{
4931 struct si_power_info *si_pi = si_get_pi(rdev);
4932 struct si_ulv_param *ulv = &si_pi->ulv;
4933
4934 if (ulv->supported)
4935 return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
4936 0 : -EINVAL;
4937
4938 return 0;
4939}
4940
4941static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
4942 struct radeon_ps *radeon_state)
4943{
4944 const struct si_power_info *si_pi = si_get_pi(rdev);
4945 const struct si_ulv_param *ulv = &si_pi->ulv;
4946 const struct ni_ps *state = ni_get_ps(radeon_state);
4947 int i;
4948
4949 if (state->performance_levels[0].mclk != ulv->pl.mclk)
4950 return false;
4951
4952 /* XXX validate against display requirements! */
4953
4954 for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
4955 if (rdev->clock.current_dispclk <=
4956 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
4957 if (ulv->pl.vddc <
4958 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
4959 return false;
4960 }
4961 }
4962
4963 if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
4964 return false;
4965
4966 return true;
4967}
4968
4969static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
4970 struct radeon_ps *radeon_new_state)
4971{
4972 const struct si_power_info *si_pi = si_get_pi(rdev);
4973 const struct si_ulv_param *ulv = &si_pi->ulv;
4974
4975 if (ulv->supported) {
4976 if (si_is_state_ulv_compatible(rdev, radeon_new_state))
4977 return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
4978 0 : -EINVAL;
4979 }
4980 return 0;
4981}
4982
4983static int si_convert_power_state_to_smc(struct radeon_device *rdev,
4984 struct radeon_ps *radeon_state,
4985 SISLANDS_SMC_SWSTATE *smc_state)
4986{
4987 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4988 struct ni_power_info *ni_pi = ni_get_pi(rdev);
4989 struct si_power_info *si_pi = si_get_pi(rdev);
4990 struct ni_ps *state = ni_get_ps(radeon_state);
4991 int i, ret;
4992 u32 threshold;
4993 u32 sclk_in_sr = 1350; /* ??? */
4994
4995 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
4996 return -EINVAL;
4997
4998 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
4999
5000 if (radeon_state->vclk && radeon_state->dclk) {
5001 eg_pi->uvd_enabled = true;
5002 if (eg_pi->smu_uvd_hs)
5003 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5004 } else {
5005 eg_pi->uvd_enabled = false;
5006 }
5007
5008 if (state->dc_compatible)
5009 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5010
5011 smc_state->levelCount = 0;
5012 for (i = 0; i < state->performance_level_count; i++) {
5013 if (eg_pi->sclk_deep_sleep) {
5014 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5015 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5016 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5017 else
5018 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5019 }
5020 }
5021
5022 ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
5023 &smc_state->levels[i]);
5024 smc_state->levels[i].arbRefreshState =
5025 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5026
5027 if (ret)
5028 return ret;
5029
5030 if (ni_pi->enable_power_containment)
5031 smc_state->levels[i].displayWatermark =
5032 (state->performance_levels[i].sclk < threshold) ?
5033 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5034 else
5035 smc_state->levels[i].displayWatermark = (i < 2) ?
5036 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5037
5038 if (eg_pi->dynamic_ac_timing)
5039 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5040 else
5041 smc_state->levels[i].ACIndex = 0;
5042
5043 smc_state->levelCount++;
5044 }
5045
5046 si_write_smc_soft_register(rdev,
5047 SI_SMC_SOFT_REGISTER_watermark_threshold,
5048 threshold / 512);
5049
5050 si_populate_smc_sp(rdev, radeon_state, smc_state);
5051
5052 ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
5053 if (ret)
5054 ni_pi->enable_power_containment = false;
5055
5056 ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
5057 if (ret)
5058 ni_pi->enable_sq_ramping = false;
5059
5060 return si_populate_smc_t(rdev, radeon_state, smc_state);
5061}
5062
5063static int si_upload_sw_state(struct radeon_device *rdev,
5064 struct radeon_ps *radeon_new_state)
5065{
5066 struct si_power_info *si_pi = si_get_pi(rdev);
5067 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5068 int ret;
5069 u32 address = si_pi->state_table_start +
5070 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5071 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5072 ((new_state->performance_level_count - 1) *
5073 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5074 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5075
5076 memset(smc_state, 0, state_size);
5077
5078 ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
5079 if (ret)
5080 return ret;
5081
5082 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5083 state_size, si_pi->sram_end);
5084
5085 return ret;
5086}
5087
5088static int si_upload_ulv_state(struct radeon_device *rdev)
5089{
5090 struct si_power_info *si_pi = si_get_pi(rdev);
5091 struct si_ulv_param *ulv = &si_pi->ulv;
5092 int ret = 0;
5093
5094 if (ulv->supported && ulv->pl.vddc) {
5095 u32 address = si_pi->state_table_start +
5096 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5097 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5098 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5099
5100 memset(smc_state, 0, state_size);
5101
5102 ret = si_populate_ulv_state(rdev, smc_state);
5103 if (!ret)
5104 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5105 state_size, si_pi->sram_end);
5106 }
5107
5108 return ret;
5109}
5110
5111static int si_upload_smc_data(struct radeon_device *rdev)
5112{
5113 struct radeon_crtc *radeon_crtc = NULL;
5114 int i;
5115
5116 if (rdev->pm.dpm.new_active_crtc_count == 0)
5117 return 0;
5118
5119 for (i = 0; i < rdev->num_crtc; i++) {
5120 if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
5121 radeon_crtc = rdev->mode_info.crtcs[i];
5122 break;
5123 }
5124 }
5125
5126 if (radeon_crtc == NULL)
5127 return 0;
5128
5129 if (radeon_crtc->line_time <= 0)
5130 return 0;
5131
5132 if (si_write_smc_soft_register(rdev,
5133 SI_SMC_SOFT_REGISTER_crtc_index,
5134 radeon_crtc->crtc_id) != PPSMC_Result_OK)
5135 return 0;
5136
5137 if (si_write_smc_soft_register(rdev,
5138 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5139 radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
5140 return 0;
5141
5142 if (si_write_smc_soft_register(rdev,
5143 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5144 radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
5145 return 0;
5146
5147 return 0;
5148}
5149
5150static int si_set_mc_special_registers(struct radeon_device *rdev,
5151 struct si_mc_reg_table *table)
5152{
5153 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5154 u8 i, j, k;
5155 u32 temp_reg;
5156
5157 for (i = 0, j = table->last; i < table->last; i++) {
5158 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5159 return -EINVAL;
5160 switch (table->mc_reg_address[i].s1 << 2) {
5161 case MC_SEQ_MISC1:
5162 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5163 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
5164 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5165 for (k = 0; k < table->num_entries; k++)
5166 table->mc_reg_table_entry[k].mc_data[j] =
5167 ((temp_reg & 0xffff0000)) |
5168 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5169 j++;
5170 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5171 return -EINVAL;
5172
5173 temp_reg = RREG32(MC_PMG_CMD_MRS);
5174 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
5175 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5176 for (k = 0; k < table->num_entries; k++) {
5177 table->mc_reg_table_entry[k].mc_data[j] =
5178 (temp_reg & 0xffff0000) |
5179 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5180 if (!pi->mem_gddr5)
5181 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5182 }
5183 j++;
5184 if (j > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5185 return -EINVAL;
5186
5187 if (!pi->mem_gddr5) {
5188 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
5189 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
5190 for (k = 0; k < table->num_entries; k++)
5191 table->mc_reg_table_entry[k].mc_data[j] =
5192 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5193 j++;
5194 if (j > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5195 return -EINVAL;
5196 }
5197 break;
5198 case MC_SEQ_RESERVE_M:
5199 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5200 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
5201 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5202 for(k = 0; k < table->num_entries; k++)
5203 table->mc_reg_table_entry[k].mc_data[j] =
5204 (temp_reg & 0xffff0000) |
5205 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5206 j++;
5207 if (j > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5208 return -EINVAL;
5209 break;
5210 default:
5211 break;
5212 }
5213 }
5214
5215 table->last = j;
5216
5217 return 0;
5218}
5219
5220static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5221{
5222 bool result = true;
5223
5224 switch (in_reg) {
5225 case MC_SEQ_RAS_TIMING >> 2:
5226 *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
5227 break;
5228 case MC_SEQ_CAS_TIMING >> 2:
5229 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
5230 break;
5231 case MC_SEQ_MISC_TIMING >> 2:
5232 *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
5233 break;
5234 case MC_SEQ_MISC_TIMING2 >> 2:
5235 *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
5236 break;
5237 case MC_SEQ_RD_CTL_D0 >> 2:
5238 *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
5239 break;
5240 case MC_SEQ_RD_CTL_D1 >> 2:
5241 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
5242 break;
5243 case MC_SEQ_WR_CTL_D0 >> 2:
5244 *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
5245 break;
5246 case MC_SEQ_WR_CTL_D1 >> 2:
5247 *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
5248 break;
5249 case MC_PMG_CMD_EMRS >> 2:
5250 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5251 break;
5252 case MC_PMG_CMD_MRS >> 2:
5253 *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5254 break;
5255 case MC_PMG_CMD_MRS1 >> 2:
5256 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5257 break;
5258 case MC_SEQ_PMG_TIMING >> 2:
5259 *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
5260 break;
5261 case MC_PMG_CMD_MRS2 >> 2:
5262 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
5263 break;
5264 case MC_SEQ_WR_CTL_2 >> 2:
5265 *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
5266 break;
5267 default:
5268 result = false;
5269 break;
5270 }
5271
5272 return result;
5273}
5274
5275static void si_set_valid_flag(struct si_mc_reg_table *table)
5276{
5277 u8 i, j;
5278
5279 for (i = 0; i < table->last; i++) {
5280 for (j = 1; j < table->num_entries; j++) {
5281 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5282 table->valid_flag |= 1 << i;
5283 break;
5284 }
5285 }
5286 }
5287}
5288
5289static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5290{
5291 u32 i;
5292 u16 address;
5293
5294 for (i = 0; i < table->last; i++)
5295 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5296 address : table->mc_reg_address[i].s1;
5297
5298}
5299
5300static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5301 struct si_mc_reg_table *si_table)
5302{
5303 u8 i, j;
5304
5305 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5306 return -EINVAL;
5307 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5308 return -EINVAL;
5309
5310 for (i = 0; i < table->last; i++)
5311 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5312 si_table->last = table->last;
5313
5314 for (i = 0; i < table->num_entries; i++) {
5315 si_table->mc_reg_table_entry[i].mclk_max =
5316 table->mc_reg_table_entry[i].mclk_max;
5317 for (j = 0; j < table->last; j++) {
5318 si_table->mc_reg_table_entry[i].mc_data[j] =
5319 table->mc_reg_table_entry[i].mc_data[j];
5320 }
5321 }
5322 si_table->num_entries = table->num_entries;
5323
5324 return 0;
5325}
5326
5327static int si_initialize_mc_reg_table(struct radeon_device *rdev)
5328{
5329 struct si_power_info *si_pi = si_get_pi(rdev);
5330 struct atom_mc_reg_table *table;
5331 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5332 u8 module_index = rv770_get_memory_module_index(rdev);
5333 int ret;
5334
5335 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
5336 if (!table)
5337 return -ENOMEM;
5338
5339 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
5340 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
5341 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
5342 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
5343 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
5344 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
5345 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
5346 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
5347 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
5348 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
5349 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
5350 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
5351 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
5352 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
5353
5354 ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
5355 if (ret)
5356 goto init_mc_done;
5357
5358 ret = si_copy_vbios_mc_reg_table(table, si_table);
5359 if (ret)
5360 goto init_mc_done;
5361
5362 si_set_s0_mc_reg_index(si_table);
5363
5364 ret = si_set_mc_special_registers(rdev, si_table);
5365 if (ret)
5366 goto init_mc_done;
5367
5368 si_set_valid_flag(si_table);
5369
5370init_mc_done:
5371 kfree(table);
5372
5373 return ret;
5374
5375}
5376
5377static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
5378 SMC_SIslands_MCRegisters *mc_reg_table)
5379{
5380 struct si_power_info *si_pi = si_get_pi(rdev);
5381 u32 i, j;
5382
5383 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
5384 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
5385 if (i >= SMC_NISLANDS_MC_REGISTER_ARRAY_SIZE)
5386 break;
5387 mc_reg_table->address[i].s0 =
5388 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
5389 mc_reg_table->address[i].s1 =
5390 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
5391 i++;
5392 }
5393 }
5394 mc_reg_table->last = (u8)i;
5395}
5396
5397static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
5398 SMC_SIslands_MCRegisterSet *data,
5399 u32 num_entries, u32 valid_flag)
5400{
5401 u32 i, j;
5402
5403 for(i = 0, j = 0; j < num_entries; j++) {
5404 if (valid_flag & (1 << j)) {
5405 data->value[i] = cpu_to_be32(entry->mc_data[j]);
5406 i++;
5407 }
5408 }
5409}
5410
5411static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
5412 struct rv7xx_pl *pl,
5413 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
5414{
5415 struct si_power_info *si_pi = si_get_pi(rdev);
5416 u32 i = 0;
5417
5418 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
5419 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
5420 break;
5421 }
5422
5423 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
5424 --i;
5425
5426 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
5427 mc_reg_table_data, si_pi->mc_reg_table.last,
5428 si_pi->mc_reg_table.valid_flag);
5429}
5430
5431static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
5432 struct radeon_ps *radeon_state,
5433 SMC_SIslands_MCRegisters *mc_reg_table)
5434{
5435 struct ni_ps *state = ni_get_ps(radeon_state);
5436 int i;
5437
5438 for (i = 0; i < state->performance_level_count; i++) {
5439 si_convert_mc_reg_table_entry_to_smc(rdev,
5440 &state->performance_levels[i],
5441 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
5442 }
5443}
5444
5445static int si_populate_mc_reg_table(struct radeon_device *rdev,
5446 struct radeon_ps *radeon_boot_state)
5447{
5448 struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
5449 struct si_power_info *si_pi = si_get_pi(rdev);
5450 struct si_ulv_param *ulv = &si_pi->ulv;
5451 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5452
5453 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5454
5455 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
5456
5457 si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
5458
5459 si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
5460 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
5461
5462 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5463 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
5464 si_pi->mc_reg_table.last,
5465 si_pi->mc_reg_table.valid_flag);
5466
5467 if (ulv->supported && ulv->pl.vddc != 0)
5468 si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
5469 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
5470 else
5471 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5472 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
5473 si_pi->mc_reg_table.last,
5474 si_pi->mc_reg_table.valid_flag);
5475
5476 si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
5477
5478 return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
5479 (u8 *)smc_mc_reg_table,
5480 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
5481}
5482
5483static int si_upload_mc_reg_table(struct radeon_device *rdev,
5484 struct radeon_ps *radeon_new_state)
5485{
5486 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5487 struct si_power_info *si_pi = si_get_pi(rdev);
5488 u32 address = si_pi->mc_reg_table_start +
5489 offsetof(SMC_SIslands_MCRegisters,
5490 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
5491 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5492
5493 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5494
5495 si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
5496
5497
5498 return si_copy_bytes_to_smc(rdev, address,
5499 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
5500 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
5501 si_pi->sram_end);
5502
5503}
5504
5505static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
5506{
5507 if (enable)
5508 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
5509 else
5510 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
5511}
5512
5513static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
5514 struct radeon_ps *radeon_state)
5515{
5516 struct ni_ps *state = ni_get_ps(radeon_state);
5517 int i;
5518 u16 pcie_speed, max_speed = 0;
5519
5520 for (i = 0; i < state->performance_level_count; i++) {
5521 pcie_speed = state->performance_levels[i].pcie_gen;
5522 if (max_speed < pcie_speed)
5523 max_speed = pcie_speed;
5524 }
5525 return max_speed;
5526}
5527
5528static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
5529{
5530 u32 speed_cntl;
5531
5532 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
5533 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
5534
5535 return (u16)speed_cntl;
5536}
5537
5538static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
5539 struct radeon_ps *radeon_new_state,
5540 struct radeon_ps *radeon_current_state)
5541{
5542 struct si_power_info *si_pi = si_get_pi(rdev);
5543 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5544 enum radeon_pcie_gen current_link_speed;
5545
5546 if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
5547 current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
5548 else
5549 current_link_speed = si_pi->force_pcie_gen;
5550
5551 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
5552 si_pi->pspp_notify_required = false;
5553 if (target_link_speed > current_link_speed) {
5554 switch (target_link_speed) {
5555#if defined(CONFIG_ACPI)
5556 case RADEON_PCIE_GEN3:
5557 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5558 break;
5559 si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
5560 if (current_link_speed == RADEON_PCIE_GEN2)
5561 break;
5562 case RADEON_PCIE_GEN2:
5563 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5564 break;
5565#endif
5566 default:
5567 si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
5568 break;
5569 }
5570 } else {
5571 if (target_link_speed < current_link_speed)
5572 si_pi->pspp_notify_required = true;
5573 }
5574}
5575
5576static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
5577 struct radeon_ps *radeon_new_state,
5578 struct radeon_ps *radeon_current_state)
5579{
5580 struct si_power_info *si_pi = si_get_pi(rdev);
5581 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5582 u8 request;
5583
5584 if (si_pi->pspp_notify_required) {
5585 if (target_link_speed == RADEON_PCIE_GEN3)
5586 request = PCIE_PERF_REQ_PECI_GEN3;
5587 else if (target_link_speed == RADEON_PCIE_GEN2)
5588 request = PCIE_PERF_REQ_PECI_GEN2;
5589 else
5590 request = PCIE_PERF_REQ_PECI_GEN1;
5591
5592 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5593 (si_get_current_pcie_speed(rdev) > 0))
5594 return;
5595
5596#if defined(CONFIG_ACPI)
5597 radeon_acpi_pcie_performance_request(rdev, request, false);
5598#endif
5599 }
5600}
5601
5602#if 0
5603static int si_ds_request(struct radeon_device *rdev,
5604 bool ds_status_on, u32 count_write)
5605{
5606 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5607
5608 if (eg_pi->sclk_deep_sleep) {
5609 if (ds_status_on)
5610 return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
5611 PPSMC_Result_OK) ?
5612 0 : -EINVAL;
5613 else
5614 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
5615 PPSMC_Result_OK) ? 0 : -EINVAL;
5616 }
5617 return 0;
5618}
5619#endif
5620
5621static void si_set_max_cu_value(struct radeon_device *rdev)
5622{
5623 struct si_power_info *si_pi = si_get_pi(rdev);
5624
5625 if (rdev->family == CHIP_VERDE) {
5626 switch (rdev->pdev->device) {
5627 case 0x6820:
5628 case 0x6825:
5629 case 0x6821:
5630 case 0x6823:
5631 case 0x6827:
5632 si_pi->max_cu = 10;
5633 break;
5634 case 0x682D:
5635 case 0x6824:
5636 case 0x682F:
5637 case 0x6826:
5638 si_pi->max_cu = 8;
5639 break;
5640 case 0x6828:
5641 case 0x6830:
5642 case 0x6831:
5643 case 0x6838:
5644 case 0x6839:
5645 case 0x683D:
5646 si_pi->max_cu = 10;
5647 break;
5648 case 0x683B:
5649 case 0x683F:
5650 case 0x6829:
5651 si_pi->max_cu = 8;
5652 break;
5653 default:
5654 si_pi->max_cu = 0;
5655 break;
5656 }
5657 } else {
5658 si_pi->max_cu = 0;
5659 }
5660}
5661
5662static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
5663 struct radeon_clock_voltage_dependency_table *table)
5664{
5665 u32 i;
5666 int j;
5667 u16 leakage_voltage;
5668
5669 if (table) {
5670 for (i = 0; i < table->count; i++) {
5671 switch (si_get_leakage_voltage_from_leakage_index(rdev,
5672 table->entries[i].v,
5673 &leakage_voltage)) {
5674 case 0:
5675 table->entries[i].v = leakage_voltage;
5676 break;
5677 case -EAGAIN:
5678 return -EINVAL;
5679 case -EINVAL:
5680 default:
5681 break;
5682 }
5683 }
5684
5685 for (j = (table->count - 2); j >= 0; j--) {
5686 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
5687 table->entries[j].v : table->entries[j + 1].v;
5688 }
5689 }
5690 return 0;
5691}
5692
5693static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
5694{
5695 int ret = 0;
5696
5697 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5698 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5699 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5700 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5701 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5702 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5703 return ret;
5704}
5705
5706static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
5707 struct radeon_ps *radeon_new_state,
5708 struct radeon_ps *radeon_current_state)
5709{
5710 u32 lane_width;
5711 u32 new_lane_width =
5712 (radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5713 u32 current_lane_width =
5714 (radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5715
5716 if (new_lane_width != current_lane_width) {
5717 radeon_set_pcie_lanes(rdev, new_lane_width);
5718 lane_width = radeon_get_pcie_lanes(rdev);
5719 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5720 }
5721}
5722
5723void si_dpm_setup_asic(struct radeon_device *rdev)
5724{
5725 rv770_get_memory_type(rdev);
5726 si_read_clock_registers(rdev);
5727 si_enable_acpi_power_management(rdev);
5728}
5729
5730static int si_set_thermal_temperature_range(struct radeon_device *rdev,
5731 int min_temp, int max_temp)
5732{
5733 int low_temp = 0 * 1000;
5734 int high_temp = 255 * 1000;
5735
5736 if (low_temp < min_temp)
5737 low_temp = min_temp;
5738 if (high_temp > max_temp)
5739 high_temp = max_temp;
5740 if (high_temp < low_temp) {
5741 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
5742 return -EINVAL;
5743 }
5744
5745 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
5746 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
5747 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
5748
5749 rdev->pm.dpm.thermal.min_temp = low_temp;
5750 rdev->pm.dpm.thermal.max_temp = high_temp;
5751
5752 return 0;
5753}
5754
5755int si_dpm_enable(struct radeon_device *rdev)
5756{
5757 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5758 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5759 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
5760 int ret;
5761
5762 if (si_is_smc_running(rdev))
5763 return -EINVAL;
5764 if (pi->voltage_control)
5765 si_enable_voltage_control(rdev, true);
5766 if (pi->mvdd_control)
5767 si_get_mvdd_configuration(rdev);
5768 if (pi->voltage_control) {
5769 ret = si_construct_voltage_tables(rdev);
2c48febb
AD
5770 if (ret) {
5771 DRM_ERROR("si_construct_voltage_tables failed\n");
a9e61410 5772 return ret;
2c48febb 5773 }
a9e61410
AD
5774 }
5775 if (eg_pi->dynamic_ac_timing) {
5776 ret = si_initialize_mc_reg_table(rdev);
5777 if (ret)
5778 eg_pi->dynamic_ac_timing = false;
5779 }
5780 if (pi->dynamic_ss)
5781 si_enable_spread_spectrum(rdev, true);
5782 if (pi->thermal_protection)
5783 si_enable_thermal_protection(rdev, true);
5784 si_setup_bsp(rdev);
5785 si_program_git(rdev);
5786 si_program_tp(rdev);
5787 si_program_tpp(rdev);
5788 si_program_sstp(rdev);
5789 si_enable_display_gap(rdev);
5790 si_program_vc(rdev);
5791 ret = si_upload_firmware(rdev);
2c48febb
AD
5792 if (ret) {
5793 DRM_ERROR("si_upload_firmware failed\n");
a9e61410 5794 return ret;
2c48febb 5795 }
a9e61410 5796 ret = si_process_firmware_header(rdev);
2c48febb
AD
5797 if (ret) {
5798 DRM_ERROR("si_process_firmware_header failed\n");
a9e61410 5799 return ret;
2c48febb 5800 }
a9e61410 5801 ret = si_initial_switch_from_arb_f0_to_f1(rdev);
2c48febb
AD
5802 if (ret) {
5803 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
a9e61410 5804 return ret;
2c48febb 5805 }
a9e61410 5806 ret = si_init_smc_table(rdev);
2c48febb
AD
5807 if (ret) {
5808 DRM_ERROR("si_init_smc_table failed\n");
a9e61410 5809 return ret;
2c48febb 5810 }
a9e61410 5811 ret = si_init_smc_spll_table(rdev);
2c48febb
AD
5812 if (ret) {
5813 DRM_ERROR("si_init_smc_spll_table failed\n");
a9e61410 5814 return ret;
2c48febb 5815 }
a9e61410 5816 ret = si_init_arb_table_index(rdev);
2c48febb
AD
5817 if (ret) {
5818 DRM_ERROR("si_init_arb_table_index failed\n");
a9e61410 5819 return ret;
2c48febb 5820 }
a9e61410
AD
5821 if (eg_pi->dynamic_ac_timing) {
5822 ret = si_populate_mc_reg_table(rdev, boot_ps);
2c48febb
AD
5823 if (ret) {
5824 DRM_ERROR("si_populate_mc_reg_table failed\n");
a9e61410 5825 return ret;
2c48febb 5826 }
a9e61410
AD
5827 }
5828 ret = si_initialize_smc_cac_tables(rdev);
2c48febb
AD
5829 if (ret) {
5830 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
a9e61410 5831 return ret;
2c48febb 5832 }
a9e61410 5833 ret = si_initialize_hardware_cac_manager(rdev);
2c48febb
AD
5834 if (ret) {
5835 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
a9e61410 5836 return ret;
2c48febb 5837 }
a9e61410 5838 ret = si_initialize_smc_dte_tables(rdev);
2c48febb
AD
5839 if (ret) {
5840 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
a9e61410 5841 return ret;
2c48febb 5842 }
a9e61410 5843 ret = si_populate_smc_tdp_limits(rdev, boot_ps);
2c48febb
AD
5844 if (ret) {
5845 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
a9e61410 5846 return ret;
2c48febb 5847 }
a9e61410 5848 ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
2c48febb
AD
5849 if (ret) {
5850 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
a9e61410 5851 return ret;
2c48febb 5852 }
a9e61410
AD
5853 si_program_response_times(rdev);
5854 si_program_ds_registers(rdev);
5855 si_dpm_start_smc(rdev);
5856 ret = si_notify_smc_display_change(rdev, false);
2c48febb
AD
5857 if (ret) {
5858 DRM_ERROR("si_notify_smc_display_change failed\n");
a9e61410 5859 return ret;
2c48febb 5860 }
a9e61410
AD
5861 si_enable_sclk_control(rdev, true);
5862 si_start_dpm(rdev);
5863
5864 if (rdev->irq.installed &&
5865 r600_is_internal_thermal_sensor(rdev->pm.int_thermal_type)) {
5866 PPSMC_Result result;
5867
5868 ret = si_set_thermal_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
5869 if (ret)
5870 return ret;
5871 rdev->irq.dpm_thermal = true;
5872 radeon_irq_set(rdev);
5873 result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
5874
5875 if (result != PPSMC_Result_OK)
5876 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
5877 }
5878
5879 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
5880
5881 ni_update_current_ps(rdev, boot_ps);
5882
5883 return 0;
5884}
5885
5886void si_dpm_disable(struct radeon_device *rdev)
5887{
5888 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5889 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
5890
5891 if (!si_is_smc_running(rdev))
5892 return;
5893 si_disable_ulv(rdev);
5894 si_clear_vc(rdev);
5895 if (pi->thermal_protection)
5896 si_enable_thermal_protection(rdev, false);
5897 si_enable_power_containment(rdev, boot_ps, false);
5898 si_enable_smc_cac(rdev, boot_ps, false);
5899 si_enable_spread_spectrum(rdev, false);
5900 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
5901 si_stop_dpm(rdev);
5902 si_reset_to_default(rdev);
5903 si_dpm_stop_smc(rdev);
5904 si_force_switch_to_arb_f0(rdev);
5905
5906 ni_update_current_ps(rdev, boot_ps);
5907}
5908
5909int si_dpm_pre_set_power_state(struct radeon_device *rdev)
5910{
5911 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5912 struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
5913 struct radeon_ps *new_ps = &requested_ps;
5914
5915 ni_update_requested_ps(rdev, new_ps);
5916
5917 si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
5918
5919 return 0;
5920}
5921
a144acbc
AD
5922static int si_power_control_set_level(struct radeon_device *rdev)
5923{
5924 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
5925 int ret;
5926
5927 ret = si_restrict_performance_levels_before_switch(rdev);
5928 if (ret)
5929 return ret;
5930 ret = si_halt_smc(rdev);
5931 if (ret)
5932 return ret;
5933 ret = si_populate_smc_tdp_limits(rdev, new_ps);
5934 if (ret)
5935 return ret;
5936 ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
5937 if (ret)
5938 return ret;
5939 ret = si_resume_smc(rdev);
5940 if (ret)
5941 return ret;
5942 ret = si_set_sw_state(rdev);
5943 if (ret)
5944 return ret;
5945 return 0;
5946}
5947
a9e61410
AD
5948int si_dpm_set_power_state(struct radeon_device *rdev)
5949{
5950 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5951 struct radeon_ps *new_ps = &eg_pi->requested_rps;
5952 struct radeon_ps *old_ps = &eg_pi->current_rps;
5953 int ret;
5954
5955 ret = si_disable_ulv(rdev);
cc833b60
AD
5956 if (ret) {
5957 DRM_ERROR("si_disable_ulv failed\n");
a9e61410 5958 return ret;
cc833b60 5959 }
a9e61410 5960 ret = si_restrict_performance_levels_before_switch(rdev);
cc833b60
AD
5961 if (ret) {
5962 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
a9e61410 5963 return ret;
cc833b60 5964 }
a9e61410
AD
5965 if (eg_pi->pcie_performance_request)
5966 si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
e34568b8 5967 ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
a9e61410 5968 ret = si_enable_power_containment(rdev, new_ps, false);
cc833b60
AD
5969 if (ret) {
5970 DRM_ERROR("si_enable_power_containment failed\n");
a9e61410 5971 return ret;
cc833b60 5972 }
a9e61410 5973 ret = si_enable_smc_cac(rdev, new_ps, false);
cc833b60
AD
5974 if (ret) {
5975 DRM_ERROR("si_enable_smc_cac failed\n");
a9e61410 5976 return ret;
cc833b60 5977 }
a9e61410 5978 ret = si_halt_smc(rdev);
cc833b60
AD
5979 if (ret) {
5980 DRM_ERROR("si_halt_smc failed\n");
a9e61410 5981 return ret;
cc833b60 5982 }
a9e61410 5983 ret = si_upload_sw_state(rdev, new_ps);
cc833b60
AD
5984 if (ret) {
5985 DRM_ERROR("si_upload_sw_state failed\n");
a9e61410 5986 return ret;
cc833b60 5987 }
a9e61410 5988 ret = si_upload_smc_data(rdev);
cc833b60
AD
5989 if (ret) {
5990 DRM_ERROR("si_upload_smc_data failed\n");
a9e61410 5991 return ret;
cc833b60 5992 }
a9e61410 5993 ret = si_upload_ulv_state(rdev);
cc833b60
AD
5994 if (ret) {
5995 DRM_ERROR("si_upload_ulv_state failed\n");
a9e61410 5996 return ret;
cc833b60 5997 }
a9e61410
AD
5998 if (eg_pi->dynamic_ac_timing) {
5999 ret = si_upload_mc_reg_table(rdev, new_ps);
cc833b60
AD
6000 if (ret) {
6001 DRM_ERROR("si_upload_mc_reg_table failed\n");
a9e61410 6002 return ret;
cc833b60 6003 }
a9e61410
AD
6004 }
6005 ret = si_program_memory_timing_parameters(rdev, new_ps);
cc833b60
AD
6006 if (ret) {
6007 DRM_ERROR("si_program_memory_timing_parameters failed\n");
a9e61410 6008 return ret;
cc833b60 6009 }
a9e61410
AD
6010 si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
6011
a9e61410 6012 ret = si_resume_smc(rdev);
cc833b60
AD
6013 if (ret) {
6014 DRM_ERROR("si_resume_smc failed\n");
a9e61410 6015 return ret;
cc833b60 6016 }
a9e61410 6017 ret = si_set_sw_state(rdev);
cc833b60
AD
6018 if (ret) {
6019 DRM_ERROR("si_set_sw_state failed\n");
a9e61410 6020 return ret;
cc833b60 6021 }
e34568b8 6022 ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
a9e61410
AD
6023 if (eg_pi->pcie_performance_request)
6024 si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
6025 ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
cc833b60
AD
6026 if (ret) {
6027 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
a9e61410 6028 return ret;
cc833b60 6029 }
a9e61410 6030 ret = si_enable_smc_cac(rdev, new_ps, true);
cc833b60
AD
6031 if (ret) {
6032 DRM_ERROR("si_enable_smc_cac failed\n");
a9e61410 6033 return ret;
cc833b60 6034 }
a9e61410 6035 ret = si_enable_power_containment(rdev, new_ps, true);
cc833b60
AD
6036 if (ret) {
6037 DRM_ERROR("si_enable_power_containment failed\n");
a9e61410 6038 return ret;
cc833b60 6039 }
a9e61410 6040
a144acbc
AD
6041 ret = si_power_control_set_level(rdev);
6042 if (ret) {
6043 DRM_ERROR("si_power_control_set_level failed\n");
6044 return ret;
6045 }
6046
a160a6a3 6047 ret = si_dpm_force_performance_level(rdev, RADEON_DPM_FORCED_LEVEL_AUTO);
cc833b60 6048 if (ret) {
a160a6a3 6049 DRM_ERROR("si_dpm_force_performance_level failed\n");
a9e61410 6050 return ret;
cc833b60 6051 }
a9e61410
AD
6052
6053 return 0;
6054}
6055
a9e61410
AD
6056void si_dpm_post_set_power_state(struct radeon_device *rdev)
6057{
6058 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6059 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6060
6061 ni_update_current_ps(rdev, new_ps);
6062}
6063
6064
6065void si_dpm_reset_asic(struct radeon_device *rdev)
6066{
6067 si_restrict_performance_levels_before_switch(rdev);
6068 si_disable_ulv(rdev);
6069 si_set_boot_state(rdev);
6070}
6071
6072void si_dpm_display_configuration_changed(struct radeon_device *rdev)
6073{
6074 si_program_display_gap(rdev);
6075}
6076
6077union power_info {
6078 struct _ATOM_POWERPLAY_INFO info;
6079 struct _ATOM_POWERPLAY_INFO_V2 info_2;
6080 struct _ATOM_POWERPLAY_INFO_V3 info_3;
6081 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
6082 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
6083 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
6084};
6085
6086union pplib_clock_info {
6087 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
6088 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
6089 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
6090 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
6091 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
6092};
6093
6094union pplib_power_state {
6095 struct _ATOM_PPLIB_STATE v1;
6096 struct _ATOM_PPLIB_STATE_V2 v2;
6097};
6098
6099static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
6100 struct radeon_ps *rps,
6101 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
6102 u8 table_rev)
6103{
6104 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
6105 rps->class = le16_to_cpu(non_clock_info->usClassification);
6106 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
6107
6108 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
6109 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
6110 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
6111 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
6112 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
6113 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
6114 } else {
6115 rps->vclk = 0;
6116 rps->dclk = 0;
6117 }
6118
6119 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
6120 rdev->pm.dpm.boot_ps = rps;
6121 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
6122 rdev->pm.dpm.uvd_ps = rps;
6123}
6124
6125static void si_parse_pplib_clock_info(struct radeon_device *rdev,
6126 struct radeon_ps *rps, int index,
6127 union pplib_clock_info *clock_info)
6128{
6129 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6130 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6131 struct si_power_info *si_pi = si_get_pi(rdev);
6132 struct ni_ps *ps = ni_get_ps(rps);
6133 u16 leakage_voltage;
6134 struct rv7xx_pl *pl = &ps->performance_levels[index];
6135 int ret;
6136
6137 ps->performance_level_count = index + 1;
6138
6139 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6140 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
6141 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6142 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
6143
6144 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
6145 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
6146 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
6147 pl->pcie_gen = r600_get_pcie_gen_support(rdev,
6148 si_pi->sys_pcie_mask,
6149 si_pi->boot_pcie_gen,
6150 clock_info->si.ucPCIEGen);
6151
6152 /* patch up vddc if necessary */
6153 ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
6154 &leakage_voltage);
6155 if (ret == 0)
6156 pl->vddc = leakage_voltage;
6157
6158 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
6159 pi->acpi_vddc = pl->vddc;
6160 eg_pi->acpi_vddci = pl->vddci;
6161 si_pi->acpi_pcie_gen = pl->pcie_gen;
6162 }
6163
6164 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
6165 index == 0) {
6166 /* XXX disable for A0 tahiti */
6167 si_pi->ulv.supported = true;
6168 si_pi->ulv.pl = *pl;
6169 si_pi->ulv.one_pcie_lane_in_ulv = false;
6170 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
6171 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
6172 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
6173 }
6174
6175 if (pi->min_vddc_in_table > pl->vddc)
6176 pi->min_vddc_in_table = pl->vddc;
6177
6178 if (pi->max_vddc_in_table < pl->vddc)
6179 pi->max_vddc_in_table = pl->vddc;
6180
6181 /* patch up boot state */
6182 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
6183 u16 vddc, vddci, mvdd;
6184 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
6185 pl->mclk = rdev->clock.default_mclk;
6186 pl->sclk = rdev->clock.default_sclk;
6187 pl->vddc = vddc;
6188 pl->vddci = vddci;
6189 si_pi->mvdd_bootup_value = mvdd;
6190 }
6191
6192 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
6193 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
6194 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
6195 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
6196 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
6197 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
6198 }
6199}
6200
6201static int si_parse_power_table(struct radeon_device *rdev)
6202{
6203 struct radeon_mode_info *mode_info = &rdev->mode_info;
6204 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
6205 union pplib_power_state *power_state;
6206 int i, j, k, non_clock_array_index, clock_array_index;
6207 union pplib_clock_info *clock_info;
6208 struct _StateArray *state_array;
6209 struct _ClockInfoArray *clock_info_array;
6210 struct _NonClockInfoArray *non_clock_info_array;
6211 union power_info *power_info;
6212 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
6213 u16 data_offset;
6214 u8 frev, crev;
6215 u8 *power_state_offset;
6216 struct ni_ps *ps;
6217
6218 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
6219 &frev, &crev, &data_offset))
6220 return -EINVAL;
6221 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
6222
6223 state_array = (struct _StateArray *)
6224 (mode_info->atom_context->bios + data_offset +
6225 le16_to_cpu(power_info->pplib.usStateArrayOffset));
6226 clock_info_array = (struct _ClockInfoArray *)
6227 (mode_info->atom_context->bios + data_offset +
6228 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
6229 non_clock_info_array = (struct _NonClockInfoArray *)
6230 (mode_info->atom_context->bios + data_offset +
6231 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
6232
6233 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
6234 state_array->ucNumEntries, GFP_KERNEL);
6235 if (!rdev->pm.dpm.ps)
6236 return -ENOMEM;
6237 power_state_offset = (u8 *)state_array->states;
6238 rdev->pm.dpm.platform_caps = le32_to_cpu(power_info->pplib.ulPlatformCaps);
6239 rdev->pm.dpm.backbias_response_time = le16_to_cpu(power_info->pplib.usBackbiasTime);
6240 rdev->pm.dpm.voltage_response_time = le16_to_cpu(power_info->pplib.usVoltageTime);
6241 for (i = 0; i < state_array->ucNumEntries; i++) {
6242 power_state = (union pplib_power_state *)power_state_offset;
6243 non_clock_array_index = power_state->v2.nonClockInfoIndex;
6244 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
6245 &non_clock_info_array->nonClockInfo[non_clock_array_index];
6246 if (!rdev->pm.power_state[i].clock_info)
6247 return -EINVAL;
6248 ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
6249 if (ps == NULL) {
6250 kfree(rdev->pm.dpm.ps);
6251 return -ENOMEM;
6252 }
6253 rdev->pm.dpm.ps[i].ps_priv = ps;
6254 si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
6255 non_clock_info,
6256 non_clock_info_array->ucEntrySize);
6257 k = 0;
6258 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
6259 clock_array_index = power_state->v2.clockInfoIndex[j];
6260 if (clock_array_index >= clock_info_array->ucNumEntries)
6261 continue;
6262 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
6263 break;
6264 clock_info = (union pplib_clock_info *)
6265 &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
6266 si_parse_pplib_clock_info(rdev,
6267 &rdev->pm.dpm.ps[i], k,
6268 clock_info);
6269 k++;
6270 }
6271 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
6272 }
6273 rdev->pm.dpm.num_ps = state_array->ucNumEntries;
6274 return 0;
6275}
6276
6277int si_dpm_init(struct radeon_device *rdev)
6278{
6279 struct rv7xx_power_info *pi;
6280 struct evergreen_power_info *eg_pi;
6281 struct ni_power_info *ni_pi;
6282 struct si_power_info *si_pi;
a9e61410
AD
6283 struct atom_clock_dividers dividers;
6284 int ret;
6285 u32 mask;
6286
6287 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
6288 if (si_pi == NULL)
6289 return -ENOMEM;
6290 rdev->pm.dpm.priv = si_pi;
6291 ni_pi = &si_pi->ni;
6292 eg_pi = &ni_pi->eg;
6293 pi = &eg_pi->rv7xx;
6294
6295 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
6296 if (ret)
6297 si_pi->sys_pcie_mask = 0;
6298 else
6299 si_pi->sys_pcie_mask = mask;
6300 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
6301 si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
6302
6303 si_set_max_cu_value(rdev);
6304
6305 rv770_get_max_vddc(rdev);
6306 si_get_leakage_vddc(rdev);
6307 si_patch_dependency_tables_based_on_leakage(rdev);
6308
6309 pi->acpi_vddc = 0;
6310 eg_pi->acpi_vddci = 0;
6311 pi->min_vddc_in_table = 0;
6312 pi->max_vddc_in_table = 0;
6313
6314 ret = si_parse_power_table(rdev);
6315 if (ret)
6316 return ret;
6317 ret = r600_parse_extended_power_table(rdev);
6318 if (ret)
6319 return ret;
6320
6321 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
6322 kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
6323 if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
6324 r600_free_extended_power_table(rdev);
6325 return -ENOMEM;
6326 }
6327 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
6328 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
6329 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
6330 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
6331 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
6332 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
6333 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
6334 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
6335 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
6336
6337 if (rdev->pm.dpm.voltage_response_time == 0)
6338 rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
6339 if (rdev->pm.dpm.backbias_response_time == 0)
6340 rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
6341
6342 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
6343 0, false, &dividers);
6344 if (ret)
6345 pi->ref_div = dividers.ref_div + 1;
6346 else
6347 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
6348
6349 eg_pi->smu_uvd_hs = false;
6350
6351 pi->mclk_strobe_mode_threshold = 40000;
6352 if (si_is_special_1gb_platform(rdev))
6353 pi->mclk_stutter_mode_threshold = 0;
6354 else
6355 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
6356 pi->mclk_edc_enable_threshold = 40000;
6357 eg_pi->mclk_edc_wr_enable_threshold = 40000;
6358
6359 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
6360
6361 pi->voltage_control =
6362 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, VOLTAGE_OBJ_GPIO_LUT);
6363
6364 pi->mvdd_control =
6365 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC, VOLTAGE_OBJ_GPIO_LUT);
6366
6367 eg_pi->vddci_control =
6368 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI, VOLTAGE_OBJ_GPIO_LUT);
6369
6370 si_pi->vddc_phase_shed_control =
6371 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC, VOLTAGE_OBJ_PHASE_LUT);
6372
b841ce7b 6373 rv770_get_engine_memory_ss(rdev);
a9e61410
AD
6374
6375 pi->asi = RV770_ASI_DFLT;
6376 pi->pasi = CYPRESS_HASI_DFLT;
6377 pi->vrc = SISLANDS_VRC_DFLT;
6378
6379 pi->gfx_clock_gating = true;
6380
6381 eg_pi->sclk_deep_sleep = true;
6382 si_pi->sclk_deep_sleep_above_low = false;
6383
fda83724 6384 if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
a9e61410
AD
6385 pi->thermal_protection = true;
6386 else
6387 pi->thermal_protection = false;
6388
6389 eg_pi->dynamic_ac_timing = true;
6390
6391 eg_pi->light_sleep = true;
6392#if defined(CONFIG_ACPI)
6393 eg_pi->pcie_performance_request =
6394 radeon_acpi_is_pcie_performance_request_supported(rdev);
6395#else
6396 eg_pi->pcie_performance_request = false;
6397#endif
6398
6399 si_pi->sram_end = SMC_RAM_END;
6400
6401 rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
6402 rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
6403 rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
6404 rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
6405 rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
6406 rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
6407 rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
6408
6409 si_initialize_powertune_defaults(rdev);
6410
6411 return 0;
6412}
6413
6414void si_dpm_fini(struct radeon_device *rdev)
6415{
6416 int i;
6417
6418 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
6419 kfree(rdev->pm.dpm.ps[i].ps_priv);
6420 }
6421 kfree(rdev->pm.dpm.ps);
6422 kfree(rdev->pm.dpm.priv);
6423 kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
6424 r600_free_extended_power_table(rdev);
6425}
6426
7982128c
AD
6427void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
6428 struct seq_file *m)
6429{
6430 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
6431 struct ni_ps *ps = ni_get_ps(rps);
6432 struct rv7xx_pl *pl;
6433 u32 current_index =
6434 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
6435 CURRENT_STATE_INDEX_SHIFT;
6436
6437 if (current_index >= ps->performance_level_count) {
6438 seq_printf(m, "invalid dpm profile %d\n", current_index);
6439 } else {
6440 pl = &ps->performance_levels[current_index];
6441 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
6442 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
6443 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
6444 }
6445}
This page took 0.323808 seconds and 5 git commands to generate.