drm/radeon: bind fan control on SI cards to hwmon interface
[deliverable/linux.git] / drivers / gpu / drm / radeon / si_dpm.c
CommitLineData
a9e61410
AD
1/*
2 * Copyright 2013 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 */
23
24#include "drmP.h"
25#include "radeon.h"
01467a9b 26#include "radeon_asic.h"
a9e61410
AD
27#include "sid.h"
28#include "r600_dpm.h"
29#include "si_dpm.h"
30#include "atom.h"
31#include <linux/math64.h>
bf0936e1 32#include <linux/seq_file.h>
a9e61410
AD
33
34#define MC_CG_ARB_FREQ_F0 0x0a
35#define MC_CG_ARB_FREQ_F1 0x0b
36#define MC_CG_ARB_FREQ_F2 0x0c
37#define MC_CG_ARB_FREQ_F3 0x0d
38
39#define SMC_RAM_END 0x20000
40
a9e61410
AD
41#define SCLK_MIN_DEEPSLEEP_FREQ 1350
42
43static const struct si_cac_config_reg cac_weights_tahiti[] =
44{
45 { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
46 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
47 { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
48 { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
49 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
50 { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
51 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
52 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
53 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
54 { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
55 { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
56 { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
57 { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
58 { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
59 { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
60 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
61 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
62 { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
63 { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
64 { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
65 { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
66 { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
67 { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
68 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
69 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
70 { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
71 { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
72 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
73 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
74 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
75 { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
76 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
77 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
78 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
79 { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
80 { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
81 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
82 { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
83 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
84 { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
85 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
86 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
87 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
88 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
89 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
90 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
91 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
92 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
93 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
94 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
95 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
96 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
97 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
98 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
99 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
100 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
101 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
102 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
103 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
104 { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
105 { 0xFFFFFFFF }
106};
107
108static const struct si_cac_config_reg lcac_tahiti[] =
109{
110 { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
111 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
112 { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
113 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
114 { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
115 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
116 { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
117 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
118 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
119 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
120 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
121 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
122 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
123 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
124 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
125 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
126 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
127 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
128 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
129 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
130 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
131 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
132 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
133 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
134 { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
135 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
136 { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
137 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
138 { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
139 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
140 { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
141 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
142 { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
143 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
144 { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
145 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
146 { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
147 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
148 { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
149 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
150 { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
151 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
152 { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
153 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
154 { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
155 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
156 { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
157 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
158 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
159 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
160 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
161 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
162 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
163 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
164 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
165 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
166 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
167 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
168 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
169 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
170 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
171 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
172 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
173 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
174 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
175 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
176 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
177 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
178 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
179 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
180 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
181 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
182 { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
183 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
184 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
185 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
186 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
187 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
188 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
189 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
190 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
191 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
192 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
193 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
194 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
195 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
196 { 0xFFFFFFFF }
197
198};
199
200static const struct si_cac_config_reg cac_override_tahiti[] =
201{
202 { 0xFFFFFFFF }
203};
204
205static const struct si_powertune_data powertune_data_tahiti =
206{
207 ((1 << 16) | 27027),
208 6,
209 0,
210 4,
211 95,
212 {
213 0UL,
214 0UL,
215 4521550UL,
216 309631529UL,
217 -1270850L,
218 4513710L,
219 40
220 },
221 595000000UL,
222 12,
223 {
224 0,
225 0,
226 0,
227 0,
228 0,
229 0,
230 0,
231 0
232 },
233 true
234};
235
236static const struct si_dte_data dte_data_tahiti =
237{
238 { 1159409, 0, 0, 0, 0 },
239 { 777, 0, 0, 0, 0 },
240 2,
241 54000,
242 127000,
243 25,
244 2,
245 10,
246 13,
247 { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
248 { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
249 { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
250 85,
251 false
252};
253
254static const struct si_dte_data dte_data_tahiti_le =
255{
256 { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
257 { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
258 0x5,
259 0xAFC8,
260 0x64,
261 0x32,
262 1,
263 0,
264 0x10,
265 { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
266 { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
267 { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
268 85,
269 true
270};
271
272static const struct si_dte_data dte_data_tahiti_pro =
273{
274 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
275 { 0x0, 0x0, 0x0, 0x0, 0x0 },
276 5,
277 45000,
278 100,
279 0xA,
280 1,
281 0,
282 0x10,
283 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
284 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
285 { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
286 90,
287 true
288};
289
290static const struct si_dte_data dte_data_new_zealand =
291{
292 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
293 { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
294 0x5,
295 0xAFC8,
296 0x69,
297 0x32,
298 1,
299 0,
300 0x10,
301 { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
302 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
303 { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
304 85,
305 true
306};
307
308static const struct si_dte_data dte_data_aruba_pro =
309{
310 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
311 { 0x0, 0x0, 0x0, 0x0, 0x0 },
312 5,
313 45000,
314 100,
315 0xA,
316 1,
317 0,
318 0x10,
319 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
320 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
321 { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
322 90,
323 true
324};
325
326static const struct si_dte_data dte_data_malta =
327{
328 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
329 { 0x0, 0x0, 0x0, 0x0, 0x0 },
330 5,
331 45000,
332 100,
333 0xA,
334 1,
335 0,
336 0x10,
337 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
338 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
339 { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
340 90,
341 true
342};
343
344struct si_cac_config_reg cac_weights_pitcairn[] =
345{
346 { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
347 { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
348 { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
349 { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
350 { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
351 { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
352 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
353 { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
354 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
355 { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
356 { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
357 { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
358 { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
359 { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
360 { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
361 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
362 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
363 { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
364 { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
365 { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
366 { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
367 { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
368 { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
369 { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
370 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
371 { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
372 { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
373 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
374 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
375 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
376 { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
377 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
378 { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
379 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
380 { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
381 { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
382 { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
383 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
384 { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
385 { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
386 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
387 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
388 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
389 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
390 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
391 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
392 { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
393 { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
394 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
395 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
396 { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
397 { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
398 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
399 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
400 { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
401 { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
402 { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
403 { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
404 { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
405 { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
406 { 0xFFFFFFFF }
407};
408
409static const struct si_cac_config_reg lcac_pitcairn[] =
410{
411 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
412 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
413 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
414 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
415 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
416 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
417 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
418 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
419 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
420 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
421 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
422 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
423 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
424 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
425 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
426 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
427 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
428 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
429 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
430 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
431 { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
432 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
433 { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
434 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
435 { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
436 { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
437 { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
438 { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
439 { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
440 { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
441 { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
442 { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
443 { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
444 { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
445 { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
446 { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
447 { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
448 { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
449 { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
450 { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
451 { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
452 { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
453 { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
454 { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
455 { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
456 { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
457 { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
458 { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
459 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
460 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
461 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
462 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
463 { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
464 { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
465 { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
466 { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
467 { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
468 { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
469 { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
470 { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
471 { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
472 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
473 { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
474 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
475 { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
476 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
477 { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
478 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
479 { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
480 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
481 { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
482 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
483 { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
484 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
485 { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
486 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
487 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
488 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
489 { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
490 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
491 { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
492 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
493 { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
494 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
495 { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
496 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
497 { 0xFFFFFFFF }
498};
499
500static const struct si_cac_config_reg cac_override_pitcairn[] =
501{
502 { 0xFFFFFFFF }
503};
504
505static const struct si_powertune_data powertune_data_pitcairn =
506{
507 ((1 << 16) | 27027),
508 5,
509 0,
510 6,
511 100,
512 {
513 51600000UL,
514 1800000UL,
515 7194395UL,
516 309631529UL,
517 -1270850L,
518 4513710L,
519 100
520 },
521 117830498UL,
522 12,
523 {
524 0,
525 0,
526 0,
527 0,
528 0,
529 0,
530 0,
531 0
532 },
533 true
534};
535
536static const struct si_dte_data dte_data_pitcairn =
537{
538 { 0, 0, 0, 0, 0 },
539 { 0, 0, 0, 0, 0 },
540 0,
541 0,
542 0,
543 0,
544 0,
545 0,
546 0,
547 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
548 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
549 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
550 0,
551 false
552};
553
554static const struct si_dte_data dte_data_curacao_xt =
555{
556 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
557 { 0x0, 0x0, 0x0, 0x0, 0x0 },
558 5,
559 45000,
560 100,
561 0xA,
562 1,
563 0,
564 0x10,
565 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
566 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
567 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
568 90,
569 true
570};
571
572static const struct si_dte_data dte_data_curacao_pro =
573{
574 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
575 { 0x0, 0x0, 0x0, 0x0, 0x0 },
576 5,
577 45000,
578 100,
579 0xA,
580 1,
581 0,
582 0x10,
583 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
584 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
585 { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
586 90,
587 true
588};
589
590static const struct si_dte_data dte_data_neptune_xt =
591{
592 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
593 { 0x0, 0x0, 0x0, 0x0, 0x0 },
594 5,
595 45000,
596 100,
597 0xA,
598 1,
599 0,
600 0x10,
601 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
602 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
603 { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
604 90,
605 true
606};
607
608static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
609{
610 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
611 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
612 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
613 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
614 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
615 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
616 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
617 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
618 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
619 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
620 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
621 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
622 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
623 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
624 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
625 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
626 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
627 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
628 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
629 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
630 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
631 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
632 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
633 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
634 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
635 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
636 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
637 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
638 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
639 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
640 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
641 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
642 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
643 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
644 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
645 { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
646 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
647 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
648 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
649 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
650 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
651 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
652 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
653 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
654 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
655 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
656 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
657 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
658 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
659 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
660 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
661 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
662 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
663 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
664 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
665 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
666 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
667 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
668 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
669 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
670 { 0xFFFFFFFF }
671};
672
673static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
674{
675 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
676 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
677 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
678 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
679 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
680 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
681 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
682 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
683 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
684 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
685 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
686 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
687 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
688 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
689 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
690 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
691 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
692 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
693 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
694 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
695 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
696 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
697 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
698 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
699 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
700 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
701 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
702 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
703 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
704 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
705 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
706 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
707 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
708 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
709 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
710 { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
711 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
712 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
713 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
714 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
715 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
716 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
717 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
718 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
719 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
720 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
721 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
722 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
723 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
724 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
725 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
726 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
727 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
728 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
729 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
730 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
731 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
732 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
733 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
734 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
735 { 0xFFFFFFFF }
736};
737
738static const struct si_cac_config_reg cac_weights_heathrow[] =
739{
740 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
741 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
742 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
743 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
744 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
745 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
746 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
747 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
748 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
749 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
750 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
751 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
752 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
753 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
754 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
755 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
756 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
757 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
758 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
759 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
760 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
761 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
762 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
763 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
764 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
765 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
766 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
767 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
768 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
769 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
770 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
771 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
772 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
773 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
774 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
775 { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
776 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
777 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
778 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
779 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
780 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
781 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
782 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
783 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
784 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
785 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
786 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
787 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
788 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
789 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
790 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
791 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
792 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
793 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
794 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
795 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
796 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
797 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
798 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
799 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
800 { 0xFFFFFFFF }
801};
802
803static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
804{
805 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
806 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
807 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
808 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
809 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
810 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
811 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
812 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
813 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
814 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
815 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
816 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
817 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
818 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
819 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
820 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
821 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
822 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
823 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
824 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
825 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
826 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
827 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
828 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
829 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
830 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
831 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
832 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
833 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
834 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
835 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
836 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
837 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
838 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
839 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
840 { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
841 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
842 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
843 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
844 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
845 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
846 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
847 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
848 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
849 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
850 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
851 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
852 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
853 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
854 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
855 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
856 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
857 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
858 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
859 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
860 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
861 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
862 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
863 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
864 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
865 { 0xFFFFFFFF }
866};
867
868static const struct si_cac_config_reg cac_weights_cape_verde[] =
869{
870 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
871 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
872 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
873 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
874 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
875 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
876 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
877 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
878 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
879 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
880 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
881 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
882 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
883 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
884 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
885 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
886 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
887 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
888 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
889 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
890 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
891 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
892 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
893 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
894 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
895 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
896 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
897 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
898 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
899 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
900 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
901 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
902 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
903 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
904 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
905 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
906 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
907 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
908 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
909 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
910 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
911 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
912 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
913 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
914 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
915 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
916 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
917 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
918 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
919 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
920 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
921 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
922 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
923 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
924 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
925 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
926 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
927 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
928 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
929 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
930 { 0xFFFFFFFF }
931};
932
933static const struct si_cac_config_reg lcac_cape_verde[] =
934{
935 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
936 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
937 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
938 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
939 { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
940 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
941 { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
942 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
943 { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
944 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
945 { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
946 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
947 { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
948 { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
949 { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
950 { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
951 { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
952 { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
953 { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
954 { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
955 { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
956 { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
957 { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
958 { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
959 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
960 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
961 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
962 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
963 { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
964 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
965 { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
966 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
967 { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
968 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
969 { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
970 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
971 { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
972 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
973 { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
974 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
975 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
976 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
977 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
978 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
979 { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
980 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
981 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
982 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
983 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
984 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
985 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
986 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
987 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
988 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
989 { 0xFFFFFFFF }
990};
991
992static const struct si_cac_config_reg cac_override_cape_verde[] =
993{
994 { 0xFFFFFFFF }
995};
996
997static const struct si_powertune_data powertune_data_cape_verde =
998{
999 ((1 << 16) | 0x6993),
1000 5,
1001 0,
1002 7,
1003 105,
1004 {
1005 0UL,
1006 0UL,
1007 7194395UL,
1008 309631529UL,
1009 -1270850L,
1010 4513710L,
1011 100
1012 },
1013 117830498UL,
1014 12,
1015 {
1016 0,
1017 0,
1018 0,
1019 0,
1020 0,
1021 0,
1022 0,
1023 0
1024 },
1025 true
1026};
1027
1028static const struct si_dte_data dte_data_cape_verde =
1029{
1030 { 0, 0, 0, 0, 0 },
1031 { 0, 0, 0, 0, 0 },
1032 0,
1033 0,
1034 0,
1035 0,
1036 0,
1037 0,
1038 0,
1039 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1040 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1041 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1042 0,
1043 false
1044};
1045
1046static const struct si_dte_data dte_data_venus_xtx =
1047{
1048 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1049 { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
1050 5,
1051 55000,
1052 0x69,
1053 0xA,
1054 1,
1055 0,
1056 0x3,
1057 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1058 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1059 { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1060 90,
1061 true
1062};
1063
1064static const struct si_dte_data dte_data_venus_xt =
1065{
1066 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1067 { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
1068 5,
1069 55000,
1070 0x69,
1071 0xA,
1072 1,
1073 0,
1074 0x3,
1075 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1076 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1077 { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1078 90,
1079 true
1080};
1081
1082static const struct si_dte_data dte_data_venus_pro =
1083{
1084 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1085 { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
1086 5,
1087 55000,
1088 0x69,
1089 0xA,
1090 1,
1091 0,
1092 0x3,
1093 { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1094 { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1095 { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1096 90,
1097 true
1098};
1099
1100struct si_cac_config_reg cac_weights_oland[] =
1101{
1102 { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
1103 { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1104 { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
1105 { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
1106 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1107 { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1108 { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
1109 { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
1110 { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
1111 { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
1112 { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
1113 { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
1114 { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
1115 { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1116 { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
1117 { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
1118 { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
1119 { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
1120 { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
1121 { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
1122 { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
1123 { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
1124 { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
1125 { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
1126 { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
1127 { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1128 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1129 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1130 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1131 { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
1132 { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1133 { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
1134 { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
1135 { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
1136 { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1137 { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
1138 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1139 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1140 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1141 { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
1142 { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
1143 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1144 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1145 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1146 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1147 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1148 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1149 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1150 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1151 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1152 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1153 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1154 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1155 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1156 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1157 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1158 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1159 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1160 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1161 { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
1162 { 0xFFFFFFFF }
1163};
1164
1165static const struct si_cac_config_reg cac_weights_mars_pro[] =
1166{
1167 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1168 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1169 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1170 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1171 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1172 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1173 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1174 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1175 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1176 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1177 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1178 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1179 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1180 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1181 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1182 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1183 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1184 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1185 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1186 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1187 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1188 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1189 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1190 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1191 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1192 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1193 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1194 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1195 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1196 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1197 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1198 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1199 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1200 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1201 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1202 { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
1203 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1204 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1205 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1206 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1207 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1208 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1209 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1210 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1211 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1212 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1213 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1214 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1215 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1216 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1217 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1218 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1219 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1220 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1221 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1222 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1223 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1224 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1225 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1226 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1227 { 0xFFFFFFFF }
1228};
1229
1230static const struct si_cac_config_reg cac_weights_mars_xt[] =
1231{
1232 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1233 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1234 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1235 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1236 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1237 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1238 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1239 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1240 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1241 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1242 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1243 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1244 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1245 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1246 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1247 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1248 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1249 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1250 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1251 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1252 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1253 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1254 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1255 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1256 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1257 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1258 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1259 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1260 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1261 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1262 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1263 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1264 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1265 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1266 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1267 { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
1268 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1269 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1270 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1271 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1272 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1273 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1274 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1275 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1276 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1277 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1278 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1279 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1280 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1281 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1282 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1283 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1284 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1285 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1286 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1287 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1288 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1289 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1290 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1291 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1292 { 0xFFFFFFFF }
1293};
1294
1295static const struct si_cac_config_reg cac_weights_oland_pro[] =
1296{
1297 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1298 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1299 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1300 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1301 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1302 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1303 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1304 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1305 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1306 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1307 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1308 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1309 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1310 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1311 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1312 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1313 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1314 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1315 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1316 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1317 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1318 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1319 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1320 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1321 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1322 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1323 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1324 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1325 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1326 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1327 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1328 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1329 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1330 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1331 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1332 { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
1333 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1334 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1335 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1336 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1337 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1338 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1339 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1340 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1341 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1342 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1343 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1344 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1345 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1346 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1347 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1348 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1349 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1350 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1351 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1352 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1353 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1354 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1355 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1356 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1357 { 0xFFFFFFFF }
1358};
1359
1360static const struct si_cac_config_reg cac_weights_oland_xt[] =
1361{
1362 { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
1363 { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1364 { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
1365 { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
1366 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1367 { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1368 { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
1369 { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
1370 { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
1371 { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
1372 { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
1373 { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
1374 { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
1375 { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
1376 { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
1377 { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
1378 { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
1379 { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
1380 { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
1381 { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
1382 { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
1383 { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
1384 { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
1385 { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
1386 { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
1387 { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
1388 { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
1389 { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
1390 { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1391 { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
1392 { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
1393 { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1394 { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
1395 { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
1396 { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
1397 { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
1398 { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1399 { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
1400 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1401 { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
1402 { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
1403 { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1404 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1405 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1406 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1407 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1408 { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
1409 { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
1410 { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1411 { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1412 { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
1413 { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
1414 { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1415 { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1416 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1417 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1418 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1419 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1420 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1421 { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
1422 { 0xFFFFFFFF }
1423};
1424
1425static const struct si_cac_config_reg lcac_oland[] =
1426{
1427 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1428 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1429 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1430 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1431 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1432 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1433 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1434 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1435 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1436 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1437 { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
1438 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1439 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1440 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1441 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1442 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1443 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1444 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1445 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1446 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1447 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1448 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1449 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1450 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1451 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1452 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1453 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1454 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1455 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1456 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1457 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1458 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1459 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1460 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1461 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1462 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1463 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1464 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1465 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1466 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1467 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1468 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1469 { 0xFFFFFFFF }
1470};
1471
1472static const struct si_cac_config_reg lcac_mars_pro[] =
1473{
1474 { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1475 { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1476 { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1477 { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1478 { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1479 { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1480 { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1481 { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1482 { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
1483 { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1484 { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1485 { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1486 { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1487 { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1488 { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1489 { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1490 { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1491 { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1492 { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1493 { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1494 { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1495 { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1496 { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1497 { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1498 { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1499 { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1500 { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1501 { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1502 { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
1503 { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1504 { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1505 { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1506 { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1507 { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1508 { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1509 { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1510 { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1511 { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1512 { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1513 { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1514 { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
1515 { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
1516 { 0xFFFFFFFF }
1517};
1518
1519static const struct si_cac_config_reg cac_override_oland[] =
1520{
1521 { 0xFFFFFFFF }
1522};
1523
1524static const struct si_powertune_data powertune_data_oland =
1525{
1526 ((1 << 16) | 0x6993),
1527 5,
1528 0,
1529 7,
1530 105,
1531 {
1532 0UL,
1533 0UL,
1534 7194395UL,
1535 309631529UL,
1536 -1270850L,
1537 4513710L,
1538 100
1539 },
1540 117830498UL,
1541 12,
1542 {
1543 0,
1544 0,
1545 0,
1546 0,
1547 0,
1548 0,
1549 0,
1550 0
1551 },
1552 true
1553};
1554
1555static const struct si_powertune_data powertune_data_mars_pro =
1556{
1557 ((1 << 16) | 0x6993),
1558 5,
1559 0,
1560 7,
1561 105,
1562 {
1563 0UL,
1564 0UL,
1565 7194395UL,
1566 309631529UL,
1567 -1270850L,
1568 4513710L,
1569 100
1570 },
1571 117830498UL,
1572 12,
1573 {
1574 0,
1575 0,
1576 0,
1577 0,
1578 0,
1579 0,
1580 0,
1581 0
1582 },
1583 true
1584};
1585
1586static const struct si_dte_data dte_data_oland =
1587{
1588 { 0, 0, 0, 0, 0 },
1589 { 0, 0, 0, 0, 0 },
1590 0,
1591 0,
1592 0,
1593 0,
1594 0,
1595 0,
1596 0,
1597 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1598 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1599 { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
1600 0,
1601 false
1602};
1603
1604static const struct si_dte_data dte_data_mars_pro =
1605{
1606 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1607 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1608 5,
1609 55000,
1610 105,
1611 0xA,
1612 1,
1613 0,
1614 0x10,
1615 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1616 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1617 { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1618 90,
1619 true
1620};
1621
1622static const struct si_dte_data dte_data_sun_xt =
1623{
1624 { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
1625 { 0x0, 0x0, 0x0, 0x0, 0x0 },
1626 5,
1627 55000,
1628 105,
1629 0xA,
1630 1,
1631 0,
1632 0x10,
1633 { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
1634 { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
1635 { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
1636 90,
1637 true
1638};
1639
1640
1641static const struct si_cac_config_reg cac_weights_hainan[] =
1642{
1643 { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
1644 { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
1645 { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
1646 { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
1647 { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1648 { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
1649 { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1650 { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1651 { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1652 { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
1653 { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
1654 { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
1655 { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
1656 { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1657 { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
1658 { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1659 { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1660 { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
1661 { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
1662 { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
1663 { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
1664 { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
1665 { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
1666 { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
1667 { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1668 { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
1669 { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
1670 { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1671 { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1672 { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1673 { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
1674 { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1675 { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1676 { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1677 { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
1678 { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
1679 { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
1680 { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1681 { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1682 { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
1683 { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1684 { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
1685 { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1686 { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1687 { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
1688 { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
1689 { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1690 { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1691 { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1692 { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1693 { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1694 { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1695 { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1696 { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1697 { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1698 { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1699 { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1700 { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
1701 { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
1702 { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
1703 { 0xFFFFFFFF }
1704};
1705
1706static const struct si_powertune_data powertune_data_hainan =
1707{
1708 ((1 << 16) | 0x6993),
1709 5,
1710 0,
1711 9,
1712 105,
1713 {
1714 0UL,
1715 0UL,
1716 7194395UL,
1717 309631529UL,
1718 -1270850L,
1719 4513710L,
1720 100
1721 },
1722 117830498UL,
1723 12,
1724 {
1725 0,
1726 0,
1727 0,
1728 0,
1729 0,
1730 0,
1731 0,
1732 0
1733 },
1734 true
1735};
1736
1737struct rv7xx_power_info *rv770_get_pi(struct radeon_device *rdev);
1738struct evergreen_power_info *evergreen_get_pi(struct radeon_device *rdev);
1739struct ni_power_info *ni_get_pi(struct radeon_device *rdev);
1740struct ni_ps *ni_get_ps(struct radeon_ps *rps);
1741
6c7bccea
AD
1742extern int si_mc_load_microcode(struct radeon_device *rdev);
1743
a9e61410
AD
1744static int si_populate_voltage_value(struct radeon_device *rdev,
1745 const struct atom_voltage_table *table,
1746 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
1747static int si_get_std_voltage_value(struct radeon_device *rdev,
1748 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
1749 u16 *std_voltage);
1750static int si_write_smc_soft_register(struct radeon_device *rdev,
1751 u16 reg_offset, u32 value);
1752static int si_convert_power_level_to_smc(struct radeon_device *rdev,
1753 struct rv7xx_pl *pl,
1754 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
1755static int si_calculate_sclk_params(struct radeon_device *rdev,
1756 u32 engine_clock,
1757 SISLANDS_SMC_SCLK_VALUE *sclk);
1758
5e8150a6
AD
1759static void si_thermal_start_smc_fan_control(struct radeon_device *rdev);
1760static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev);
1761
a9e61410
AD
1762static struct si_power_info *si_get_pi(struct radeon_device *rdev)
1763{
1764 struct si_power_info *pi = rdev->pm.dpm.priv;
1765
1766 return pi;
1767}
1768
1769static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
1770 u16 v, s32 t, u32 ileakage, u32 *leakage)
1771{
1772 s64 kt, kv, leakage_w, i_leakage, vddc;
1773 s64 temperature, t_slope, t_intercept, av, bv, t_ref;
31f731af 1774 s64 tmp;
a9e61410 1775
adfb8e51 1776 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
a9e61410
AD
1777 vddc = div64_s64(drm_int2fixp(v), 1000);
1778 temperature = div64_s64(drm_int2fixp(t), 1000);
1779
1780 t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
1781 t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
1782 av = div64_s64(drm_int2fixp(coeff->av), 100000000);
1783 bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
1784 t_ref = drm_int2fixp(coeff->t_ref);
1785
31f731af
AD
1786 tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
1787 kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
1788 kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
a9e61410
AD
1789 kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
1790
1791 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1792
1793 *leakage = drm_fixp2int(leakage_w * 1000);
1794}
1795
1796static void si_calculate_leakage_for_v_and_t(struct radeon_device *rdev,
1797 const struct ni_leakage_coeffients *coeff,
1798 u16 v,
1799 s32 t,
1800 u32 i_leakage,
1801 u32 *leakage)
1802{
1803 si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
1804}
1805
1806static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
1807 const u32 fixed_kt, u16 v,
1808 u32 ileakage, u32 *leakage)
1809{
1810 s64 kt, kv, leakage_w, i_leakage, vddc;
1811
1812 i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
1813 vddc = div64_s64(drm_int2fixp(v), 1000);
1814
1815 kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
1816 kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
1817 drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
1818
1819 leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
1820
1821 *leakage = drm_fixp2int(leakage_w * 1000);
1822}
1823
1824static void si_calculate_leakage_for_v(struct radeon_device *rdev,
1825 const struct ni_leakage_coeffients *coeff,
1826 const u32 fixed_kt,
1827 u16 v,
1828 u32 i_leakage,
1829 u32 *leakage)
1830{
1831 si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
1832}
1833
1834
1835static void si_update_dte_from_pl2(struct radeon_device *rdev,
1836 struct si_dte_data *dte_data)
1837{
1838 u32 p_limit1 = rdev->pm.dpm.tdp_limit;
1839 u32 p_limit2 = rdev->pm.dpm.near_tdp_limit;
1840 u32 k = dte_data->k;
1841 u32 t_max = dte_data->max_t;
1842 u32 t_split[5] = { 10, 15, 20, 25, 30 };
1843 u32 t_0 = dte_data->t0;
1844 u32 i;
1845
1846 if (p_limit2 != 0 && p_limit2 <= p_limit1) {
1847 dte_data->tdep_count = 3;
1848
1849 for (i = 0; i < k; i++) {
1850 dte_data->r[i] =
1851 (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
1852 (p_limit2 * (u32)100);
1853 }
1854
1855 dte_data->tdep_r[1] = dte_data->r[4] * 2;
1856
1857 for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
1858 dte_data->tdep_r[i] = dte_data->r[4];
1859 }
1860 } else {
1861 DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
1862 }
1863}
1864
1865static void si_initialize_powertune_defaults(struct radeon_device *rdev)
1866{
1867 struct ni_power_info *ni_pi = ni_get_pi(rdev);
1868 struct si_power_info *si_pi = si_get_pi(rdev);
1869 bool update_dte_from_pl2 = false;
1870
1871 if (rdev->family == CHIP_TAHITI) {
1872 si_pi->cac_weights = cac_weights_tahiti;
1873 si_pi->lcac_config = lcac_tahiti;
1874 si_pi->cac_override = cac_override_tahiti;
1875 si_pi->powertune_data = &powertune_data_tahiti;
1876 si_pi->dte_data = dte_data_tahiti;
1877
1878 switch (rdev->pdev->device) {
1879 case 0x6798:
1880 si_pi->dte_data.enable_dte_by_default = true;
1881 break;
1882 case 0x6799:
1883 si_pi->dte_data = dte_data_new_zealand;
1884 break;
1885 case 0x6790:
1886 case 0x6791:
1887 case 0x6792:
1888 case 0x679E:
1889 si_pi->dte_data = dte_data_aruba_pro;
1890 update_dte_from_pl2 = true;
1891 break;
1892 case 0x679B:
1893 si_pi->dte_data = dte_data_malta;
1894 update_dte_from_pl2 = true;
1895 break;
1896 case 0x679A:
1897 si_pi->dte_data = dte_data_tahiti_pro;
1898 update_dte_from_pl2 = true;
1899 break;
1900 default:
1901 if (si_pi->dte_data.enable_dte_by_default == true)
1902 DRM_ERROR("DTE is not enabled!\n");
1903 break;
1904 }
1905 } else if (rdev->family == CHIP_PITCAIRN) {
1906 switch (rdev->pdev->device) {
1907 case 0x6810:
1908 case 0x6818:
1909 si_pi->cac_weights = cac_weights_pitcairn;
1910 si_pi->lcac_config = lcac_pitcairn;
1911 si_pi->cac_override = cac_override_pitcairn;
1912 si_pi->powertune_data = &powertune_data_pitcairn;
1913 si_pi->dte_data = dte_data_curacao_xt;
1914 update_dte_from_pl2 = true;
1915 break;
1916 case 0x6819:
1917 case 0x6811:
1918 si_pi->cac_weights = cac_weights_pitcairn;
1919 si_pi->lcac_config = lcac_pitcairn;
1920 si_pi->cac_override = cac_override_pitcairn;
1921 si_pi->powertune_data = &powertune_data_pitcairn;
1922 si_pi->dte_data = dte_data_curacao_pro;
1923 update_dte_from_pl2 = true;
1924 break;
1925 case 0x6800:
1926 case 0x6806:
1927 si_pi->cac_weights = cac_weights_pitcairn;
1928 si_pi->lcac_config = lcac_pitcairn;
1929 si_pi->cac_override = cac_override_pitcairn;
1930 si_pi->powertune_data = &powertune_data_pitcairn;
1931 si_pi->dte_data = dte_data_neptune_xt;
1932 update_dte_from_pl2 = true;
1933 break;
1934 default:
1935 si_pi->cac_weights = cac_weights_pitcairn;
1936 si_pi->lcac_config = lcac_pitcairn;
1937 si_pi->cac_override = cac_override_pitcairn;
1938 si_pi->powertune_data = &powertune_data_pitcairn;
1939 si_pi->dte_data = dte_data_pitcairn;
d05f7e70 1940 break;
a9e61410
AD
1941 }
1942 } else if (rdev->family == CHIP_VERDE) {
1943 si_pi->lcac_config = lcac_cape_verde;
1944 si_pi->cac_override = cac_override_cape_verde;
1945 si_pi->powertune_data = &powertune_data_cape_verde;
1946
1947 switch (rdev->pdev->device) {
1948 case 0x683B:
1949 case 0x683F:
1950 case 0x6829:
46348dc2 1951 case 0x6835:
a9e61410
AD
1952 si_pi->cac_weights = cac_weights_cape_verde_pro;
1953 si_pi->dte_data = dte_data_cape_verde;
1954 break;
8a309113
AD
1955 case 0x682C:
1956 si_pi->cac_weights = cac_weights_cape_verde_pro;
1957 si_pi->dte_data = dte_data_sun_xt;
1958 break;
a9e61410
AD
1959 case 0x6825:
1960 case 0x6827:
1961 si_pi->cac_weights = cac_weights_heathrow;
1962 si_pi->dte_data = dte_data_cape_verde;
1963 break;
1964 case 0x6824:
1965 case 0x682D:
1966 si_pi->cac_weights = cac_weights_chelsea_xt;
1967 si_pi->dte_data = dte_data_cape_verde;
1968 break;
1969 case 0x682F:
1970 si_pi->cac_weights = cac_weights_chelsea_pro;
1971 si_pi->dte_data = dte_data_cape_verde;
1972 break;
1973 case 0x6820:
1974 si_pi->cac_weights = cac_weights_heathrow;
1975 si_pi->dte_data = dte_data_venus_xtx;
1976 break;
1977 case 0x6821:
1978 si_pi->cac_weights = cac_weights_heathrow;
1979 si_pi->dte_data = dte_data_venus_xt;
1980 break;
1981 case 0x6823:
a9e61410 1982 case 0x682B:
8a309113
AD
1983 case 0x6822:
1984 case 0x682A:
a9e61410
AD
1985 si_pi->cac_weights = cac_weights_chelsea_pro;
1986 si_pi->dte_data = dte_data_venus_pro;
1987 break;
1988 default:
1989 si_pi->cac_weights = cac_weights_cape_verde;
1990 si_pi->dte_data = dte_data_cape_verde;
1991 break;
1992 }
1993 } else if (rdev->family == CHIP_OLAND) {
1994 switch (rdev->pdev->device) {
1995 case 0x6601:
1996 case 0x6621:
1997 case 0x6603:
8a309113 1998 case 0x6605:
a9e61410
AD
1999 si_pi->cac_weights = cac_weights_mars_pro;
2000 si_pi->lcac_config = lcac_mars_pro;
2001 si_pi->cac_override = cac_override_oland;
2002 si_pi->powertune_data = &powertune_data_mars_pro;
2003 si_pi->dte_data = dte_data_mars_pro;
2004 update_dte_from_pl2 = true;
2005 break;
2006 case 0x6600:
2007 case 0x6606:
2008 case 0x6620:
8a309113 2009 case 0x6604:
a9e61410
AD
2010 si_pi->cac_weights = cac_weights_mars_xt;
2011 si_pi->lcac_config = lcac_mars_pro;
2012 si_pi->cac_override = cac_override_oland;
2013 si_pi->powertune_data = &powertune_data_mars_pro;
2014 si_pi->dte_data = dte_data_mars_pro;
2015 update_dte_from_pl2 = true;
2016 break;
2017 case 0x6611:
8a309113
AD
2018 case 0x6613:
2019 case 0x6608:
a9e61410
AD
2020 si_pi->cac_weights = cac_weights_oland_pro;
2021 si_pi->lcac_config = lcac_mars_pro;
2022 si_pi->cac_override = cac_override_oland;
2023 si_pi->powertune_data = &powertune_data_mars_pro;
2024 si_pi->dte_data = dte_data_mars_pro;
2025 update_dte_from_pl2 = true;
2026 break;
2027 case 0x6610:
2028 si_pi->cac_weights = cac_weights_oland_xt;
2029 si_pi->lcac_config = lcac_mars_pro;
2030 si_pi->cac_override = cac_override_oland;
2031 si_pi->powertune_data = &powertune_data_mars_pro;
2032 si_pi->dte_data = dte_data_mars_pro;
2033 update_dte_from_pl2 = true;
2034 break;
2035 default:
2036 si_pi->cac_weights = cac_weights_oland;
2037 si_pi->lcac_config = lcac_oland;
2038 si_pi->cac_override = cac_override_oland;
2039 si_pi->powertune_data = &powertune_data_oland;
2040 si_pi->dte_data = dte_data_oland;
2041 break;
2042 }
2043 } else if (rdev->family == CHIP_HAINAN) {
2044 si_pi->cac_weights = cac_weights_hainan;
2045 si_pi->lcac_config = lcac_oland;
2046 si_pi->cac_override = cac_override_oland;
2047 si_pi->powertune_data = &powertune_data_hainan;
2048 si_pi->dte_data = dte_data_sun_xt;
2049 update_dte_from_pl2 = true;
2050 } else {
2051 DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
2052 return;
2053 }
2054
2055 ni_pi->enable_power_containment = false;
2056 ni_pi->enable_cac = false;
2057 ni_pi->enable_sq_ramping = false;
2058 si_pi->enable_dte = false;
2059
5a344dda 2060 if (si_pi->powertune_data->enable_powertune_by_default) {
a9e61410
AD
2061 ni_pi->enable_power_containment= true;
2062 ni_pi->enable_cac = true;
2063 if (si_pi->dte_data.enable_dte_by_default) {
2064 si_pi->enable_dte = true;
2065 if (update_dte_from_pl2)
2066 si_update_dte_from_pl2(rdev, &si_pi->dte_data);
2067
2068 }
2069 ni_pi->enable_sq_ramping = true;
2070 }
2071
2072 ni_pi->driver_calculate_cac_leakage = true;
2073 ni_pi->cac_configuration_required = true;
2074
2075 if (ni_pi->cac_configuration_required) {
2076 ni_pi->support_cac_long_term_average = true;
2077 si_pi->dyn_powertune_data.l2_lta_window_size =
2078 si_pi->powertune_data->l2_lta_window_size_default;
2079 si_pi->dyn_powertune_data.lts_truncate =
2080 si_pi->powertune_data->lts_truncate_default;
2081 } else {
2082 ni_pi->support_cac_long_term_average = false;
2083 si_pi->dyn_powertune_data.l2_lta_window_size = 0;
2084 si_pi->dyn_powertune_data.lts_truncate = 0;
2085 }
2086
2087 si_pi->dyn_powertune_data.disable_uvd_powertune = false;
2088}
2089
2090static u32 si_get_smc_power_scaling_factor(struct radeon_device *rdev)
2091{
2092 return 1;
2093}
2094
2095static u32 si_calculate_cac_wintime(struct radeon_device *rdev)
2096{
2097 u32 xclk;
2098 u32 wintime;
2099 u32 cac_window;
2100 u32 cac_window_size;
2101
2102 xclk = radeon_get_xclk(rdev);
2103
2104 if (xclk == 0)
2105 return 0;
2106
2107 cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
2108 cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
2109
2110 wintime = (cac_window_size * 100) / xclk;
2111
2112 return wintime;
2113}
2114
2115static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
2116{
2117 return power_in_watts;
2118}
2119
2120static int si_calculate_adjusted_tdp_limits(struct radeon_device *rdev,
2121 bool adjust_polarity,
2122 u32 tdp_adjustment,
2123 u32 *tdp_limit,
2124 u32 *near_tdp_limit)
2125{
2126 u32 adjustment_delta, max_tdp_limit;
2127
2128 if (tdp_adjustment > (u32)rdev->pm.dpm.tdp_od_limit)
2129 return -EINVAL;
2130
2131 max_tdp_limit = ((100 + 100) * rdev->pm.dpm.tdp_limit) / 100;
2132
2133 if (adjust_polarity) {
2134 *tdp_limit = ((100 + tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2135 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - rdev->pm.dpm.tdp_limit);
2136 } else {
2137 *tdp_limit = ((100 - tdp_adjustment) * rdev->pm.dpm.tdp_limit) / 100;
2138 adjustment_delta = rdev->pm.dpm.tdp_limit - *tdp_limit;
2139 if (adjustment_delta < rdev->pm.dpm.near_tdp_limit_adjusted)
2140 *near_tdp_limit = rdev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
2141 else
2142 *near_tdp_limit = 0;
2143 }
2144
2145 if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
2146 return -EINVAL;
2147 if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
2148 return -EINVAL;
2149
2150 return 0;
2151}
2152
2153static int si_populate_smc_tdp_limits(struct radeon_device *rdev,
2154 struct radeon_ps *radeon_state)
2155{
2156 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2157 struct si_power_info *si_pi = si_get_pi(rdev);
2158
2159 if (ni_pi->enable_power_containment) {
2160 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2161 PP_SIslands_PAPMParameters *papm_parm;
2162 struct radeon_ppm_table *ppm = rdev->pm.dpm.dyn_state.ppm_table;
2163 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2164 u32 tdp_limit;
2165 u32 near_tdp_limit;
2166 int ret;
2167
2168 if (scaling_factor == 0)
2169 return -EINVAL;
2170
2171 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2172
2173 ret = si_calculate_adjusted_tdp_limits(rdev,
2174 false, /* ??? */
2175 rdev->pm.dpm.tdp_adjustment,
2176 &tdp_limit,
2177 &near_tdp_limit);
2178 if (ret)
2179 return ret;
2180
2181 smc_table->dpm2Params.TDPLimit =
2182 cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
2183 smc_table->dpm2Params.NearTDPLimit =
2184 cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
2185 smc_table->dpm2Params.SafePowerLimit =
2186 cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2187
2188 ret = si_copy_bytes_to_smc(rdev,
2189 (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2190 offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
2191 (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
2192 sizeof(u32) * 3,
2193 si_pi->sram_end);
2194 if (ret)
2195 return ret;
2196
2197 if (si_pi->enable_ppm) {
2198 papm_parm = &si_pi->papm_parm;
2199 memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
2200 papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
2201 papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
2202 papm_parm->dGPU_T_Warning = cpu_to_be32(95);
2203 papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
2204 papm_parm->PlatformPowerLimit = 0xffffffff;
2205 papm_parm->NearTDPLimitPAPM = 0xffffffff;
2206
2207 ret = si_copy_bytes_to_smc(rdev, si_pi->papm_cfg_table_start,
2208 (u8 *)papm_parm,
2209 sizeof(PP_SIslands_PAPMParameters),
2210 si_pi->sram_end);
2211 if (ret)
2212 return ret;
2213 }
2214 }
2215 return 0;
2216}
2217
2218static int si_populate_smc_tdp_limits_2(struct radeon_device *rdev,
2219 struct radeon_ps *radeon_state)
2220{
2221 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2222 struct si_power_info *si_pi = si_get_pi(rdev);
2223
2224 if (ni_pi->enable_power_containment) {
2225 SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
2226 u32 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2227 int ret;
2228
2229 memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
2230
2231 smc_table->dpm2Params.NearTDPLimit =
2232 cpu_to_be32(si_scale_power_for_smc(rdev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
2233 smc_table->dpm2Params.SafePowerLimit =
2234 cpu_to_be32(si_scale_power_for_smc((rdev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
2235
2236 ret = si_copy_bytes_to_smc(rdev,
2237 (si_pi->state_table_start +
2238 offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
2239 offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
2240 (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
2241 sizeof(u32) * 2,
2242 si_pi->sram_end);
2243 if (ret)
2244 return ret;
2245 }
2246
2247 return 0;
2248}
2249
2250static u16 si_calculate_power_efficiency_ratio(struct radeon_device *rdev,
2251 const u16 prev_std_vddc,
2252 const u16 curr_std_vddc)
2253{
2254 u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
2255 u64 prev_vddc = (u64)prev_std_vddc;
2256 u64 curr_vddc = (u64)curr_std_vddc;
2257 u64 pwr_efficiency_ratio, n, d;
2258
2259 if ((prev_vddc == 0) || (curr_vddc == 0))
2260 return 0;
2261
2262 n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
2263 d = prev_vddc * prev_vddc;
2264 pwr_efficiency_ratio = div64_u64(n, d);
2265
2266 if (pwr_efficiency_ratio > (u64)0xFFFF)
2267 return 0;
2268
2269 return (u16)pwr_efficiency_ratio;
2270}
2271
2272static bool si_should_disable_uvd_powertune(struct radeon_device *rdev,
2273 struct radeon_ps *radeon_state)
2274{
2275 struct si_power_info *si_pi = si_get_pi(rdev);
2276
2277 if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
2278 radeon_state->vclk && radeon_state->dclk)
2279 return true;
2280
2281 return false;
2282}
2283
2284static int si_populate_power_containment_values(struct radeon_device *rdev,
2285 struct radeon_ps *radeon_state,
2286 SISLANDS_SMC_SWSTATE *smc_state)
2287{
2288 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
2289 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2290 struct ni_ps *state = ni_get_ps(radeon_state);
2291 SISLANDS_SMC_VOLTAGE_VALUE vddc;
2292 u32 prev_sclk;
2293 u32 max_sclk;
2294 u32 min_sclk;
2295 u16 prev_std_vddc;
2296 u16 curr_std_vddc;
2297 int i;
2298 u16 pwr_efficiency_ratio;
2299 u8 max_ps_percent;
2300 bool disable_uvd_power_tune;
2301 int ret;
2302
2303 if (ni_pi->enable_power_containment == false)
2304 return 0;
2305
2306 if (state->performance_level_count == 0)
2307 return -EINVAL;
2308
2309 if (smc_state->levelCount != state->performance_level_count)
2310 return -EINVAL;
2311
2312 disable_uvd_power_tune = si_should_disable_uvd_powertune(rdev, radeon_state);
2313
2314 smc_state->levels[0].dpm2.MaxPS = 0;
2315 smc_state->levels[0].dpm2.NearTDPDec = 0;
2316 smc_state->levels[0].dpm2.AboveSafeInc = 0;
2317 smc_state->levels[0].dpm2.BelowSafeInc = 0;
2318 smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
2319
2320 for (i = 1; i < state->performance_level_count; i++) {
2321 prev_sclk = state->performance_levels[i-1].sclk;
2322 max_sclk = state->performance_levels[i].sclk;
2323 if (i == 1)
2324 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
2325 else
2326 max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
2327
2328 if (prev_sclk > max_sclk)
2329 return -EINVAL;
2330
2331 if ((max_ps_percent == 0) ||
2332 (prev_sclk == max_sclk) ||
2333 disable_uvd_power_tune) {
2334 min_sclk = max_sclk;
2335 } else if (i == 1) {
2336 min_sclk = prev_sclk;
2337 } else {
2338 min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
2339 }
2340
2341 if (min_sclk < state->performance_levels[0].sclk)
2342 min_sclk = state->performance_levels[0].sclk;
2343
2344 if (min_sclk == 0)
2345 return -EINVAL;
2346
2347 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2348 state->performance_levels[i-1].vddc, &vddc);
2349 if (ret)
2350 return ret;
2351
2352 ret = si_get_std_voltage_value(rdev, &vddc, &prev_std_vddc);
2353 if (ret)
2354 return ret;
2355
2356 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
2357 state->performance_levels[i].vddc, &vddc);
2358 if (ret)
2359 return ret;
2360
2361 ret = si_get_std_voltage_value(rdev, &vddc, &curr_std_vddc);
2362 if (ret)
2363 return ret;
2364
2365 pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(rdev,
2366 prev_std_vddc, curr_std_vddc);
2367
2368 smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
2369 smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
2370 smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
2371 smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
2372 smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
2373 }
2374
2375 return 0;
2376}
2377
2378static int si_populate_sq_ramping_values(struct radeon_device *rdev,
2379 struct radeon_ps *radeon_state,
2380 SISLANDS_SMC_SWSTATE *smc_state)
2381{
2382 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2383 struct ni_ps *state = ni_get_ps(radeon_state);
2384 u32 sq_power_throttle, sq_power_throttle2;
2385 bool enable_sq_ramping = ni_pi->enable_sq_ramping;
2386 int i;
2387
2388 if (state->performance_level_count == 0)
2389 return -EINVAL;
2390
2391 if (smc_state->levelCount != state->performance_level_count)
2392 return -EINVAL;
2393
2394 if (rdev->pm.dpm.sq_ramping_threshold == 0)
2395 return -EINVAL;
2396
2397 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
2398 enable_sq_ramping = false;
2399
2400 if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
2401 enable_sq_ramping = false;
2402
2403 if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
2404 enable_sq_ramping = false;
2405
2406 if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
2407 enable_sq_ramping = false;
2408
5b43c3cd 2409 if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
a9e61410
AD
2410 enable_sq_ramping = false;
2411
2412 for (i = 0; i < state->performance_level_count; i++) {
2413 sq_power_throttle = 0;
2414 sq_power_throttle2 = 0;
2415
2416 if ((state->performance_levels[i].sclk >= rdev->pm.dpm.sq_ramping_threshold) &&
2417 enable_sq_ramping) {
2418 sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
2419 sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
2420 sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
2421 sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
2422 sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
2423 } else {
2424 sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
2425 sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
2426 }
2427
2428 smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
2429 smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
2430 }
2431
2432 return 0;
2433}
2434
2435static int si_enable_power_containment(struct radeon_device *rdev,
2436 struct radeon_ps *radeon_new_state,
2437 bool enable)
2438{
2439 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2440 PPSMC_Result smc_result;
2441 int ret = 0;
2442
2443 if (ni_pi->enable_power_containment) {
2444 if (enable) {
2445 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2446 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingActive);
2447 if (smc_result != PPSMC_Result_OK) {
2448 ret = -EINVAL;
2449 ni_pi->pc_enabled = false;
2450 } else {
2451 ni_pi->pc_enabled = true;
2452 }
2453 }
2454 } else {
2455 smc_result = si_send_msg_to_smc(rdev, PPSMC_TDPClampingInactive);
2456 if (smc_result != PPSMC_Result_OK)
2457 ret = -EINVAL;
2458 ni_pi->pc_enabled = false;
2459 }
2460 }
2461
2462 return ret;
2463}
2464
2465static int si_initialize_smc_dte_tables(struct radeon_device *rdev)
2466{
2467 struct si_power_info *si_pi = si_get_pi(rdev);
2468 int ret = 0;
2469 struct si_dte_data *dte_data = &si_pi->dte_data;
2470 Smc_SIslands_DTE_Configuration *dte_tables = NULL;
2471 u32 table_size;
2472 u8 tdep_count;
2473 u32 i;
2474
2475 if (dte_data == NULL)
2476 si_pi->enable_dte = false;
2477
2478 if (si_pi->enable_dte == false)
2479 return 0;
2480
2481 if (dte_data->k <= 0)
2482 return -EINVAL;
2483
2484 dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
2485 if (dte_tables == NULL) {
2486 si_pi->enable_dte = false;
2487 return -ENOMEM;
2488 }
2489
2490 table_size = dte_data->k;
2491
2492 if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
2493 table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
2494
2495 tdep_count = dte_data->tdep_count;
2496 if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
2497 tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
2498
2499 dte_tables->K = cpu_to_be32(table_size);
2500 dte_tables->T0 = cpu_to_be32(dte_data->t0);
2501 dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
2502 dte_tables->WindowSize = dte_data->window_size;
2503 dte_tables->temp_select = dte_data->temp_select;
2504 dte_tables->DTE_mode = dte_data->dte_mode;
2505 dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
2506
2507 if (tdep_count > 0)
2508 table_size--;
2509
2510 for (i = 0; i < table_size; i++) {
2511 dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
2512 dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
2513 }
2514
2515 dte_tables->Tdep_count = tdep_count;
2516
2517 for (i = 0; i < (u32)tdep_count; i++) {
2518 dte_tables->T_limits[i] = dte_data->t_limits[i];
2519 dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
2520 dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
2521 }
2522
2523 ret = si_copy_bytes_to_smc(rdev, si_pi->dte_table_start, (u8 *)dte_tables,
2524 sizeof(Smc_SIslands_DTE_Configuration), si_pi->sram_end);
2525 kfree(dte_tables);
2526
2527 return ret;
2528}
2529
2530static int si_get_cac_std_voltage_max_min(struct radeon_device *rdev,
2531 u16 *max, u16 *min)
2532{
2533 struct si_power_info *si_pi = si_get_pi(rdev);
2534 struct radeon_cac_leakage_table *table =
2535 &rdev->pm.dpm.dyn_state.cac_leakage_table;
2536 u32 i;
2537 u32 v0_loadline;
2538
2539
2540 if (table == NULL)
2541 return -EINVAL;
2542
2543 *max = 0;
2544 *min = 0xFFFF;
2545
2546 for (i = 0; i < table->count; i++) {
2547 if (table->entries[i].vddc > *max)
2548 *max = table->entries[i].vddc;
2549 if (table->entries[i].vddc < *min)
2550 *min = table->entries[i].vddc;
2551 }
2552
2553 if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
2554 return -EINVAL;
2555
2556 v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
2557
2558 if (v0_loadline > 0xFFFFUL)
2559 return -EINVAL;
2560
2561 *min = (u16)v0_loadline;
2562
2563 if ((*min > *max) || (*max == 0) || (*min == 0))
2564 return -EINVAL;
2565
2566 return 0;
2567}
2568
2569static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
2570{
2571 return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
2572 SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
2573}
2574
2575static int si_init_dte_leakage_table(struct radeon_device *rdev,
2576 PP_SIslands_CacConfig *cac_tables,
2577 u16 vddc_max, u16 vddc_min, u16 vddc_step,
2578 u16 t0, u16 t_step)
2579{
2580 struct si_power_info *si_pi = si_get_pi(rdev);
2581 u32 leakage;
2582 unsigned int i, j;
2583 s32 t;
2584 u32 smc_leakage;
2585 u32 scaling_factor;
2586 u16 voltage;
2587
2588 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2589
2590 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
2591 t = (1000 * (i * t_step + t0));
2592
2593 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2594 voltage = vddc_max - (vddc_step * j);
2595
2596 si_calculate_leakage_for_v_and_t(rdev,
2597 &si_pi->powertune_data->leakage_coefficients,
2598 voltage,
2599 t,
2600 si_pi->dyn_powertune_data.cac_leakage,
2601 &leakage);
2602
2603 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2604
2605 if (smc_leakage > 0xFFFF)
2606 smc_leakage = 0xFFFF;
2607
2608 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2609 cpu_to_be16((u16)smc_leakage);
2610 }
2611 }
2612 return 0;
2613}
2614
2615static int si_init_simplified_leakage_table(struct radeon_device *rdev,
2616 PP_SIslands_CacConfig *cac_tables,
2617 u16 vddc_max, u16 vddc_min, u16 vddc_step)
2618{
2619 struct si_power_info *si_pi = si_get_pi(rdev);
2620 u32 leakage;
2621 unsigned int i, j;
2622 u32 smc_leakage;
2623 u32 scaling_factor;
2624 u16 voltage;
2625
2626 scaling_factor = si_get_smc_power_scaling_factor(rdev);
2627
2628 for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
2629 voltage = vddc_max - (vddc_step * j);
2630
2631 si_calculate_leakage_for_v(rdev,
2632 &si_pi->powertune_data->leakage_coefficients,
2633 si_pi->powertune_data->fixed_kt,
2634 voltage,
2635 si_pi->dyn_powertune_data.cac_leakage,
2636 &leakage);
2637
2638 smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
2639
2640 if (smc_leakage > 0xFFFF)
2641 smc_leakage = 0xFFFF;
2642
2643 for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
2644 cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
2645 cpu_to_be16((u16)smc_leakage);
2646 }
2647 return 0;
2648}
2649
2650static int si_initialize_smc_cac_tables(struct radeon_device *rdev)
2651{
2652 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2653 struct si_power_info *si_pi = si_get_pi(rdev);
2654 PP_SIslands_CacConfig *cac_tables = NULL;
2655 u16 vddc_max, vddc_min, vddc_step;
2656 u16 t0, t_step;
2657 u32 load_line_slope, reg;
2658 int ret = 0;
2659 u32 ticks_per_us = radeon_get_xclk(rdev) / 100;
2660
2661 if (ni_pi->enable_cac == false)
2662 return 0;
2663
2664 cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
2665 if (!cac_tables)
2666 return -ENOMEM;
2667
2668 reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
2669 reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
2670 WREG32(CG_CAC_CTRL, reg);
2671
2672 si_pi->dyn_powertune_data.cac_leakage = rdev->pm.dpm.cac_leakage;
2673 si_pi->dyn_powertune_data.dc_pwr_value =
2674 si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
2675 si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(rdev);
2676 si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
2677
2678 si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
2679
2680 ret = si_get_cac_std_voltage_max_min(rdev, &vddc_max, &vddc_min);
2681 if (ret)
2682 goto done_free;
2683
2684 vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
2685 vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
2686 t_step = 4;
2687 t0 = 60;
2688
2689 if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
2690 ret = si_init_dte_leakage_table(rdev, cac_tables,
2691 vddc_max, vddc_min, vddc_step,
2692 t0, t_step);
2693 else
2694 ret = si_init_simplified_leakage_table(rdev, cac_tables,
2695 vddc_max, vddc_min, vddc_step);
2696 if (ret)
2697 goto done_free;
2698
2699 load_line_slope = ((u32)rdev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
2700
2701 cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
2702 cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
2703 cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
2704 cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
2705 cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
2706 cac_tables->R_LL = cpu_to_be32(load_line_slope);
2707 cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
2708 cac_tables->calculation_repeats = cpu_to_be32(2);
2709 cac_tables->dc_cac = cpu_to_be32(0);
2710 cac_tables->log2_PG_LKG_SCALE = 12;
2711 cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
2712 cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
2713 cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
2714
2715 ret = si_copy_bytes_to_smc(rdev, si_pi->cac_table_start, (u8 *)cac_tables,
2716 sizeof(PP_SIslands_CacConfig), si_pi->sram_end);
2717
2718 if (ret)
2719 goto done_free;
2720
2721 ret = si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
2722
2723done_free:
2724 if (ret) {
2725 ni_pi->enable_cac = false;
2726 ni_pi->enable_power_containment = false;
2727 }
2728
2729 kfree(cac_tables);
2730
2731 return 0;
2732}
2733
2734static int si_program_cac_config_registers(struct radeon_device *rdev,
2735 const struct si_cac_config_reg *cac_config_regs)
2736{
2737 const struct si_cac_config_reg *config_regs = cac_config_regs;
2738 u32 data = 0, offset;
2739
2740 if (!config_regs)
2741 return -EINVAL;
2742
2743 while (config_regs->offset != 0xFFFFFFFF) {
2744 switch (config_regs->type) {
2745 case SISLANDS_CACCONFIG_CGIND:
2746 offset = SMC_CG_IND_START + config_regs->offset;
2747 if (offset < SMC_CG_IND_END)
2748 data = RREG32_SMC(offset);
2749 break;
2750 default:
2751 data = RREG32(config_regs->offset << 2);
2752 break;
2753 }
2754
2755 data &= ~config_regs->mask;
2756 data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
2757
2758 switch (config_regs->type) {
2759 case SISLANDS_CACCONFIG_CGIND:
2760 offset = SMC_CG_IND_START + config_regs->offset;
2761 if (offset < SMC_CG_IND_END)
2762 WREG32_SMC(offset, data);
2763 break;
2764 default:
2765 WREG32(config_regs->offset << 2, data);
2766 break;
2767 }
2768 config_regs++;
2769 }
2770 return 0;
2771}
2772
2773static int si_initialize_hardware_cac_manager(struct radeon_device *rdev)
2774{
2775 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2776 struct si_power_info *si_pi = si_get_pi(rdev);
2777 int ret;
2778
2779 if ((ni_pi->enable_cac == false) ||
2780 (ni_pi->cac_configuration_required == false))
2781 return 0;
2782
2783 ret = si_program_cac_config_registers(rdev, si_pi->lcac_config);
2784 if (ret)
2785 return ret;
2786 ret = si_program_cac_config_registers(rdev, si_pi->cac_override);
2787 if (ret)
2788 return ret;
2789 ret = si_program_cac_config_registers(rdev, si_pi->cac_weights);
2790 if (ret)
2791 return ret;
2792
2793 return 0;
2794}
2795
2796static int si_enable_smc_cac(struct radeon_device *rdev,
2797 struct radeon_ps *radeon_new_state,
2798 bool enable)
2799{
2800 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2801 struct si_power_info *si_pi = si_get_pi(rdev);
2802 PPSMC_Result smc_result;
2803 int ret = 0;
2804
2805 if (ni_pi->enable_cac) {
2806 if (enable) {
2807 if (!si_should_disable_uvd_powertune(rdev, radeon_new_state)) {
2808 if (ni_pi->support_cac_long_term_average) {
2809 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgEnable);
2810 if (smc_result != PPSMC_Result_OK)
2811 ni_pi->support_cac_long_term_average = false;
2812 }
2813
2814 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableCac);
2815 if (smc_result != PPSMC_Result_OK) {
2816 ret = -EINVAL;
2817 ni_pi->cac_enabled = false;
2818 } else {
2819 ni_pi->cac_enabled = true;
2820 }
2821
2822 if (si_pi->enable_dte) {
2823 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableDTE);
2824 if (smc_result != PPSMC_Result_OK)
2825 ret = -EINVAL;
2826 }
2827 }
2828 } else if (ni_pi->cac_enabled) {
2829 if (si_pi->enable_dte)
2830 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableDTE);
2831
2832 smc_result = si_send_msg_to_smc(rdev, PPSMC_MSG_DisableCac);
2833
2834 ni_pi->cac_enabled = false;
2835
2836 if (ni_pi->support_cac_long_term_average)
2837 smc_result = si_send_msg_to_smc(rdev, PPSMC_CACLongTermAvgDisable);
2838 }
2839 }
2840 return ret;
2841}
2842
2843static int si_init_smc_spll_table(struct radeon_device *rdev)
2844{
2845 struct ni_power_info *ni_pi = ni_get_pi(rdev);
2846 struct si_power_info *si_pi = si_get_pi(rdev);
2847 SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
2848 SISLANDS_SMC_SCLK_VALUE sclk_params;
2849 u32 fb_div, p_div;
2850 u32 clk_s, clk_v;
2851 u32 sclk = 0;
2852 int ret = 0;
2853 u32 tmp;
2854 int i;
2855
2856 if (si_pi->spll_table_start == 0)
2857 return -EINVAL;
2858
2859 spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
2860 if (spll_table == NULL)
2861 return -ENOMEM;
2862
2863 for (i = 0; i < 256; i++) {
2864 ret = si_calculate_sclk_params(rdev, sclk, &sclk_params);
2865 if (ret)
2866 break;
2867
2868 p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
2869 fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
2870 clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
2871 clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
2872
2873 fb_div &= ~0x00001FFF;
2874 fb_div >>= 1;
2875 clk_v >>= 6;
2876
2877 if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
2878 ret = -EINVAL;
2879 if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
2880 ret = -EINVAL;
2881 if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
2882 ret = -EINVAL;
2883 if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
2884 ret = -EINVAL;
2885
2886 if (ret)
2887 break;
2888
2889 tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
2890 ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
2891 spll_table->freq[i] = cpu_to_be32(tmp);
2892
2893 tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
2894 ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
2895 spll_table->ss[i] = cpu_to_be32(tmp);
2896
2897 sclk += 512;
2898 }
2899
2900
2901 if (!ret)
2902 ret = si_copy_bytes_to_smc(rdev, si_pi->spll_table_start,
2903 (u8 *)spll_table, sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
2904 si_pi->sram_end);
2905
2906 if (ret)
2907 ni_pi->enable_power_containment = false;
2908
2909 kfree(spll_table);
2910
2911 return ret;
2912}
2913
5615f890
AD
2914struct si_dpm_quirk {
2915 u32 chip_vendor;
2916 u32 chip_device;
2917 u32 subsys_vendor;
2918 u32 subsys_device;
2919 u32 max_sclk;
2920 u32 max_mclk;
2921};
2922
2923/* cards with dpm stability problems */
2924static struct si_dpm_quirk si_dpm_quirk_list[] = {
2925 /* PITCAIRN - https://bugs.freedesktop.org/show_bug.cgi?id=76490 */
2926 { PCI_VENDOR_ID_ATI, 0x6810, 0x1462, 0x3036, 0, 120000 },
2927 { 0, 0, 0, 0 },
2928};
2929
a9e61410
AD
2930static void si_apply_state_adjust_rules(struct radeon_device *rdev,
2931 struct radeon_ps *rps)
2932{
2933 struct ni_ps *ps = ni_get_ps(rps);
2934 struct radeon_clock_and_voltage_limits *max_limits;
797f203f
AD
2935 bool disable_mclk_switching = false;
2936 bool disable_sclk_switching = false;
a9e61410
AD
2937 u32 mclk, sclk;
2938 u16 vddc, vddci;
1db78024 2939 u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
5615f890 2940 u32 max_sclk = 0, max_mclk = 0;
a9e61410 2941 int i;
5615f890
AD
2942 struct si_dpm_quirk *p = si_dpm_quirk_list;
2943
2944 /* Apply dpm quirks */
2945 while (p && p->chip_device != 0) {
2946 if (rdev->pdev->vendor == p->chip_vendor &&
2947 rdev->pdev->device == p->chip_device &&
2948 rdev->pdev->subsystem_vendor == p->subsys_vendor &&
2949 rdev->pdev->subsystem_device == p->subsys_device) {
2950 max_sclk = p->max_sclk;
2951 max_mclk = p->max_mclk;
2952 break;
2953 }
2954 ++p;
2955 }
a9e61410 2956
f4dec318
AD
2957 if ((rdev->pm.dpm.new_active_crtc_count > 1) ||
2958 ni_dpm_vblank_too_short(rdev))
a9e61410 2959 disable_mclk_switching = true;
797f203f
AD
2960
2961 if (rps->vclk || rps->dclk) {
2962 disable_mclk_switching = true;
2963 disable_sclk_switching = true;
2964 }
a9e61410
AD
2965
2966 if (rdev->pm.dpm.ac_power)
2967 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
2968 else
2969 max_limits = &rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
2970
2971 for (i = ps->performance_level_count - 2; i >= 0; i--) {
2972 if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
2973 ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
2974 }
2975 if (rdev->pm.dpm.ac_power == false) {
2976 for (i = 0; i < ps->performance_level_count; i++) {
2977 if (ps->performance_levels[i].mclk > max_limits->mclk)
2978 ps->performance_levels[i].mclk = max_limits->mclk;
2979 if (ps->performance_levels[i].sclk > max_limits->sclk)
2980 ps->performance_levels[i].sclk = max_limits->sclk;
2981 if (ps->performance_levels[i].vddc > max_limits->vddc)
2982 ps->performance_levels[i].vddc = max_limits->vddc;
2983 if (ps->performance_levels[i].vddci > max_limits->vddci)
2984 ps->performance_levels[i].vddci = max_limits->vddci;
2985 }
2986 }
2987
1db78024
AD
2988 /* limit clocks to max supported clocks based on voltage dependency tables */
2989 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
2990 &max_sclk_vddc);
2991 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
2992 &max_mclk_vddci);
2993 btc_get_max_clock_from_voltage_dependency_table(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
2994 &max_mclk_vddc);
2995
2996 for (i = 0; i < ps->performance_level_count; i++) {
2997 if (max_sclk_vddc) {
2998 if (ps->performance_levels[i].sclk > max_sclk_vddc)
2999 ps->performance_levels[i].sclk = max_sclk_vddc;
3000 }
3001 if (max_mclk_vddci) {
3002 if (ps->performance_levels[i].mclk > max_mclk_vddci)
3003 ps->performance_levels[i].mclk = max_mclk_vddci;
3004 }
3005 if (max_mclk_vddc) {
3006 if (ps->performance_levels[i].mclk > max_mclk_vddc)
3007 ps->performance_levels[i].mclk = max_mclk_vddc;
3008 }
5615f890
AD
3009 if (max_mclk) {
3010 if (ps->performance_levels[i].mclk > max_mclk)
3011 ps->performance_levels[i].mclk = max_mclk;
3012 }
3013 if (max_sclk) {
3014 if (ps->performance_levels[i].sclk > max_sclk)
3015 ps->performance_levels[i].sclk = max_sclk;
3016 }
1db78024
AD
3017 }
3018
a9e61410
AD
3019 /* XXX validate the min clocks required for display */
3020
3021 if (disable_mclk_switching) {
3022 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
a9e61410
AD
3023 vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
3024 } else {
a9e61410 3025 mclk = ps->performance_levels[0].mclk;
a9e61410
AD
3026 vddci = ps->performance_levels[0].vddci;
3027 }
3028
797f203f
AD
3029 if (disable_sclk_switching) {
3030 sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
3031 vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
3032 } else {
3033 sclk = ps->performance_levels[0].sclk;
3034 vddc = ps->performance_levels[0].vddc;
3035 }
3036
a9e61410
AD
3037 /* adjusted low state */
3038 ps->performance_levels[0].sclk = sclk;
3039 ps->performance_levels[0].mclk = mclk;
3040 ps->performance_levels[0].vddc = vddc;
3041 ps->performance_levels[0].vddci = vddci;
3042
797f203f
AD
3043 if (disable_sclk_switching) {
3044 sclk = ps->performance_levels[0].sclk;
3045 for (i = 1; i < ps->performance_level_count; i++) {
3046 if (sclk < ps->performance_levels[i].sclk)
3047 sclk = ps->performance_levels[i].sclk;
3048 }
3049 for (i = 0; i < ps->performance_level_count; i++) {
3050 ps->performance_levels[i].sclk = sclk;
3051 ps->performance_levels[i].vddc = vddc;
3052 }
3053 } else {
3054 for (i = 1; i < ps->performance_level_count; i++) {
3055 if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
3056 ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
3057 if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
3058 ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
3059 }
a9e61410
AD
3060 }
3061
3062 if (disable_mclk_switching) {
3063 mclk = ps->performance_levels[0].mclk;
3064 for (i = 1; i < ps->performance_level_count; i++) {
3065 if (mclk < ps->performance_levels[i].mclk)
3066 mclk = ps->performance_levels[i].mclk;
3067 }
3068 for (i = 0; i < ps->performance_level_count; i++) {
3069 ps->performance_levels[i].mclk = mclk;
3070 ps->performance_levels[i].vddci = vddci;
3071 }
3072 } else {
3073 for (i = 1; i < ps->performance_level_count; i++) {
3074 if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
3075 ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
3076 if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
3077 ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
3078 }
3079 }
3080
3081 for (i = 0; i < ps->performance_level_count; i++)
3082 btc_adjust_clock_combinations(rdev, max_limits,
3083 &ps->performance_levels[i]);
3084
3085 for (i = 0; i < ps->performance_level_count; i++) {
3086 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
3087 ps->performance_levels[i].sclk,
3088 max_limits->vddc, &ps->performance_levels[i].vddc);
3089 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3090 ps->performance_levels[i].mclk,
3091 max_limits->vddci, &ps->performance_levels[i].vddci);
3092 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3093 ps->performance_levels[i].mclk,
3094 max_limits->vddc, &ps->performance_levels[i].vddc);
3095 btc_apply_voltage_dependency_rules(&rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
3096 rdev->clock.current_dispclk,
3097 max_limits->vddc, &ps->performance_levels[i].vddc);
3098 }
3099
3100 for (i = 0; i < ps->performance_level_count; i++) {
3101 btc_apply_voltage_delta_rules(rdev,
3102 max_limits->vddc, max_limits->vddci,
3103 &ps->performance_levels[i].vddc,
3104 &ps->performance_levels[i].vddci);
3105 }
3106
3107 ps->dc_compatible = true;
3108 for (i = 0; i < ps->performance_level_count; i++) {
3109 if (ps->performance_levels[i].vddc > rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
3110 ps->dc_compatible = false;
3111 }
3112
3113}
3114
3115#if 0
3116static int si_read_smc_soft_register(struct radeon_device *rdev,
3117 u16 reg_offset, u32 *value)
3118{
3119 struct si_power_info *si_pi = si_get_pi(rdev);
3120
3121 return si_read_smc_sram_dword(rdev,
3122 si_pi->soft_regs_start + reg_offset, value,
3123 si_pi->sram_end);
3124}
3125#endif
3126
3127static int si_write_smc_soft_register(struct radeon_device *rdev,
3128 u16 reg_offset, u32 value)
3129{
3130 struct si_power_info *si_pi = si_get_pi(rdev);
3131
3132 return si_write_smc_sram_dword(rdev,
3133 si_pi->soft_regs_start + reg_offset,
3134 value, si_pi->sram_end);
3135}
3136
3137static bool si_is_special_1gb_platform(struct radeon_device *rdev)
3138{
3139 bool ret = false;
3140 u32 tmp, width, row, column, bank, density;
3141 bool is_memory_gddr5, is_special;
3142
3143 tmp = RREG32(MC_SEQ_MISC0);
3144 is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
3145 is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
3146 & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
3147
3148 WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
3149 width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
3150
3151 tmp = RREG32(MC_ARB_RAMCFG);
3152 row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
3153 column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
3154 bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
3155
3156 density = (1 << (row + column - 20 + bank)) * width;
3157
3158 if ((rdev->pdev->device == 0x6819) &&
3159 is_memory_gddr5 && is_special && (density == 0x400))
3160 ret = true;
3161
3162 return ret;
3163}
3164
3165static void si_get_leakage_vddc(struct radeon_device *rdev)
3166{
3167 struct si_power_info *si_pi = si_get_pi(rdev);
3168 u16 vddc, count = 0;
3169 int i, ret;
3170
3171 for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
3172 ret = radeon_atom_get_leakage_vddc_based_on_leakage_idx(rdev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
3173
3174 if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
3175 si_pi->leakage_voltage.entries[count].voltage = vddc;
3176 si_pi->leakage_voltage.entries[count].leakage_index =
3177 SISLANDS_LEAKAGE_INDEX0 + i;
3178 count++;
3179 }
3180 }
3181 si_pi->leakage_voltage.count = count;
3182}
3183
3184static int si_get_leakage_voltage_from_leakage_index(struct radeon_device *rdev,
3185 u32 index, u16 *leakage_voltage)
3186{
3187 struct si_power_info *si_pi = si_get_pi(rdev);
3188 int i;
3189
3190 if (leakage_voltage == NULL)
3191 return -EINVAL;
3192
3193 if ((index & 0xff00) != 0xff00)
3194 return -EINVAL;
3195
3196 if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
3197 return -EINVAL;
3198
3199 if (index < SISLANDS_LEAKAGE_INDEX0)
3200 return -EINVAL;
3201
3202 for (i = 0; i < si_pi->leakage_voltage.count; i++) {
3203 if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
3204 *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
3205 return 0;
3206 }
3207 }
3208 return -EAGAIN;
3209}
3210
3211static void si_set_dpm_event_sources(struct radeon_device *rdev, u32 sources)
3212{
3213 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3214 bool want_thermal_protection;
3215 enum radeon_dpm_event_src dpm_event_src;
3216
3217 switch (sources) {
3218 case 0:
3219 default:
3220 want_thermal_protection = false;
3221 break;
3222 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL):
3223 want_thermal_protection = true;
3224 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGITAL;
3225 break;
3226 case (1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
3227 want_thermal_protection = true;
3228 dpm_event_src = RADEON_DPM_EVENT_SRC_EXTERNAL;
3229 break;
3230 case ((1 << RADEON_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
3231 (1 << RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL)):
3232 want_thermal_protection = true;
3233 dpm_event_src = RADEON_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
3234 break;
3235 }
3236
3237 if (want_thermal_protection) {
3238 WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
3239 if (pi->thermal_protection)
3240 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3241 } else {
3242 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3243 }
3244}
3245
3246static void si_enable_auto_throttle_source(struct radeon_device *rdev,
3247 enum radeon_dpm_auto_throttle_src source,
3248 bool enable)
3249{
3250 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3251
3252 if (enable) {
3253 if (!(pi->active_auto_throttle_sources & (1 << source))) {
3254 pi->active_auto_throttle_sources |= 1 << source;
3255 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3256 }
3257 } else {
3258 if (pi->active_auto_throttle_sources & (1 << source)) {
3259 pi->active_auto_throttle_sources &= ~(1 << source);
3260 si_set_dpm_event_sources(rdev, pi->active_auto_throttle_sources);
3261 }
3262 }
3263}
3264
3265static void si_start_dpm(struct radeon_device *rdev)
3266{
3267 WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
3268}
3269
3270static void si_stop_dpm(struct radeon_device *rdev)
3271{
3272 WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
3273}
3274
3275static void si_enable_sclk_control(struct radeon_device *rdev, bool enable)
3276{
3277 if (enable)
3278 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
3279 else
3280 WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
3281
3282}
3283
3284#if 0
3285static int si_notify_hardware_of_thermal_state(struct radeon_device *rdev,
3286 u32 thermal_level)
3287{
3288 PPSMC_Result ret;
3289
3290 if (thermal_level == 0) {
3291 ret = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
3292 if (ret == PPSMC_Result_OK)
3293 return 0;
3294 else
3295 return -EINVAL;
3296 }
3297 return 0;
3298}
3299
3300static void si_notify_hardware_vpu_recovery_event(struct radeon_device *rdev)
3301{
3302 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
3303}
3304#endif
3305
3306#if 0
3307static int si_notify_hw_of_powersource(struct radeon_device *rdev, bool ac_power)
3308{
3309 if (ac_power)
3310 return (si_send_msg_to_smc(rdev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
3311 0 : -EINVAL;
3312
3313 return 0;
3314}
3315#endif
3316
3317static PPSMC_Result si_send_msg_to_smc_with_parameter(struct radeon_device *rdev,
3318 PPSMC_Msg msg, u32 parameter)
3319{
3320 WREG32(SMC_SCRATCH0, parameter);
3321 return si_send_msg_to_smc(rdev, msg);
3322}
3323
3324static int si_restrict_performance_levels_before_switch(struct radeon_device *rdev)
3325{
3326 if (si_send_msg_to_smc(rdev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
3327 return -EINVAL;
3328
3329 return (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
3330 0 : -EINVAL;
3331}
3332
a160a6a3
AD
3333int si_dpm_force_performance_level(struct radeon_device *rdev,
3334 enum radeon_dpm_forced_level level)
a9e61410 3335{
a160a6a3
AD
3336 struct radeon_ps *rps = rdev->pm.dpm.current_ps;
3337 struct ni_ps *ps = ni_get_ps(rps);
63f22d0e 3338 u32 levels = ps->performance_level_count;
a9e61410 3339
a160a6a3 3340 if (level == RADEON_DPM_FORCED_LEVEL_HIGH) {
63f22d0e 3341 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
a160a6a3
AD
3342 return -EINVAL;
3343
3344 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
3345 return -EINVAL;
3346 } else if (level == RADEON_DPM_FORCED_LEVEL_LOW) {
3347 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3348 return -EINVAL;
3349
63f22d0e 3350 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
a160a6a3
AD
3351 return -EINVAL;
3352 } else if (level == RADEON_DPM_FORCED_LEVEL_AUTO) {
3353 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
3354 return -EINVAL;
3355
63f22d0e 3356 if (si_send_msg_to_smc_with_parameter(rdev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
a160a6a3
AD
3357 return -EINVAL;
3358 }
3359
3360 rdev->pm.dpm.forced_level = level;
3361
3362 return 0;
a9e61410 3363}
a9e61410
AD
3364
3365static int si_set_boot_state(struct radeon_device *rdev)
3366{
3367 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
3368 0 : -EINVAL;
3369}
3370
3371static int si_set_sw_state(struct radeon_device *rdev)
3372{
3373 return (si_send_msg_to_smc(rdev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
3374 0 : -EINVAL;
3375}
3376
3377static int si_halt_smc(struct radeon_device *rdev)
3378{
3379 if (si_send_msg_to_smc(rdev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
3380 return -EINVAL;
3381
3382 return (si_wait_for_smc_inactive(rdev) == PPSMC_Result_OK) ?
3383 0 : -EINVAL;
3384}
3385
3386static int si_resume_smc(struct radeon_device *rdev)
3387{
3388 if (si_send_msg_to_smc(rdev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
3389 return -EINVAL;
3390
3391 return (si_send_msg_to_smc(rdev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
3392 0 : -EINVAL;
3393}
3394
3395static void si_dpm_start_smc(struct radeon_device *rdev)
3396{
3397 si_program_jump_on_start(rdev);
3398 si_start_smc(rdev);
3399 si_start_smc_clock(rdev);
3400}
3401
3402static void si_dpm_stop_smc(struct radeon_device *rdev)
3403{
3404 si_reset_smc(rdev);
3405 si_stop_smc_clock(rdev);
3406}
3407
3408static int si_process_firmware_header(struct radeon_device *rdev)
3409{
3410 struct si_power_info *si_pi = si_get_pi(rdev);
3411 u32 tmp;
3412 int ret;
3413
3414 ret = si_read_smc_sram_dword(rdev,
3415 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3416 SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
3417 &tmp, si_pi->sram_end);
3418 if (ret)
3419 return ret;
3420
3421 si_pi->state_table_start = tmp;
3422
3423 ret = si_read_smc_sram_dword(rdev,
3424 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3425 SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
3426 &tmp, si_pi->sram_end);
3427 if (ret)
3428 return ret;
3429
3430 si_pi->soft_regs_start = tmp;
3431
3432 ret = si_read_smc_sram_dword(rdev,
3433 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3434 SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
3435 &tmp, si_pi->sram_end);
3436 if (ret)
3437 return ret;
3438
3439 si_pi->mc_reg_table_start = tmp;
3440
39471ad3
AD
3441 ret = si_read_smc_sram_dword(rdev,
3442 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3443 SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
3444 &tmp, si_pi->sram_end);
3445 if (ret)
3446 return ret;
3447
3448 si_pi->fan_table_start = tmp;
3449
a9e61410
AD
3450 ret = si_read_smc_sram_dword(rdev,
3451 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3452 SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
3453 &tmp, si_pi->sram_end);
3454 if (ret)
3455 return ret;
3456
3457 si_pi->arb_table_start = tmp;
3458
3459 ret = si_read_smc_sram_dword(rdev,
3460 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3461 SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
3462 &tmp, si_pi->sram_end);
3463 if (ret)
3464 return ret;
3465
3466 si_pi->cac_table_start = tmp;
3467
3468 ret = si_read_smc_sram_dword(rdev,
3469 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3470 SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
3471 &tmp, si_pi->sram_end);
3472 if (ret)
3473 return ret;
3474
3475 si_pi->dte_table_start = tmp;
3476
3477 ret = si_read_smc_sram_dword(rdev,
3478 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3479 SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
3480 &tmp, si_pi->sram_end);
3481 if (ret)
3482 return ret;
3483
3484 si_pi->spll_table_start = tmp;
3485
3486 ret = si_read_smc_sram_dword(rdev,
3487 SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
3488 SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
3489 &tmp, si_pi->sram_end);
3490 if (ret)
3491 return ret;
3492
3493 si_pi->papm_cfg_table_start = tmp;
3494
3495 return ret;
3496}
3497
3498static void si_read_clock_registers(struct radeon_device *rdev)
3499{
3500 struct si_power_info *si_pi = si_get_pi(rdev);
3501
3502 si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
3503 si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
3504 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
3505 si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
3506 si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
3507 si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
3508 si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
3509 si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
3510 si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
3511 si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
3512 si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
3513 si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
3514 si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
3515 si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
3516 si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
3517}
3518
3519static void si_enable_thermal_protection(struct radeon_device *rdev,
3520 bool enable)
3521{
3522 if (enable)
3523 WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
3524 else
3525 WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
3526}
3527
3528static void si_enable_acpi_power_management(struct radeon_device *rdev)
3529{
3530 WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
3531}
3532
3533#if 0
3534static int si_enter_ulp_state(struct radeon_device *rdev)
3535{
3536 WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
3537
3538 udelay(25000);
3539
3540 return 0;
3541}
3542
3543static int si_exit_ulp_state(struct radeon_device *rdev)
3544{
3545 int i;
3546
3547 WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
3548
3549 udelay(7000);
3550
3551 for (i = 0; i < rdev->usec_timeout; i++) {
3552 if (RREG32(SMC_RESP_0) == 1)
3553 break;
3554 udelay(1000);
3555 }
3556
3557 return 0;
3558}
3559#endif
3560
3561static int si_notify_smc_display_change(struct radeon_device *rdev,
3562 bool has_display)
3563{
3564 PPSMC_Msg msg = has_display ?
3565 PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
3566
3567 return (si_send_msg_to_smc(rdev, msg) == PPSMC_Result_OK) ?
3568 0 : -EINVAL;
3569}
3570
3571static void si_program_response_times(struct radeon_device *rdev)
3572{
3573 u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
3574 u32 vddc_dly, acpi_dly, vbi_dly;
3575 u32 reference_clock;
3576
3577 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
3578
3579 voltage_response_time = (u32)rdev->pm.dpm.voltage_response_time;
3580 backbias_response_time = (u32)rdev->pm.dpm.backbias_response_time;
3581
3582 if (voltage_response_time == 0)
3583 voltage_response_time = 1000;
3584
3585 acpi_delay_time = 15000;
3586 vbi_time_out = 100000;
3587
3588 reference_clock = radeon_get_xclk(rdev);
3589
3590 vddc_dly = (voltage_response_time * reference_clock) / 100;
3591 acpi_dly = (acpi_delay_time * reference_clock) / 100;
3592 vbi_dly = (vbi_time_out * reference_clock) / 100;
3593
3594 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
3595 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
3596 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
3597 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
3598}
3599
3600static void si_program_ds_registers(struct radeon_device *rdev)
3601{
3602 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3603 u32 tmp = 1; /* XXX: 0x10 on tahiti A0 */
3604
3605 if (eg_pi->sclk_deep_sleep) {
3606 WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
3607 WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
3608 ~AUTOSCALE_ON_SS_CLEAR);
3609 }
3610}
3611
3612static void si_program_display_gap(struct radeon_device *rdev)
3613{
3614 u32 tmp, pipe;
3615 int i;
3616
3617 tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3618 if (rdev->pm.dpm.new_active_crtc_count > 0)
3619 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3620 else
3621 tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3622
3623 if (rdev->pm.dpm.new_active_crtc_count > 1)
3624 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
3625 else
3626 tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
3627
3628 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3629
3630 tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
3631 pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
3632
3633 if ((rdev->pm.dpm.new_active_crtc_count > 0) &&
3634 (!(rdev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
3635 /* find the first active crtc */
3636 for (i = 0; i < rdev->num_crtc; i++) {
3637 if (rdev->pm.dpm.new_active_crtcs & (1 << i))
3638 break;
3639 }
3640 if (i == rdev->num_crtc)
3641 pipe = 0;
3642 else
3643 pipe = i;
3644
3645 tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
3646 tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
3647 WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
3648 }
3649
4573388c
AD
3650 /* Setting this to false forces the performance state to low if the crtcs are disabled.
3651 * This can be a problem on PowerXpress systems or if you want to use the card
ffcda352 3652 * for offscreen rendering or compute if there are no crtcs enabled.
4573388c 3653 */
ffcda352 3654 si_notify_smc_display_change(rdev, rdev->pm.dpm.new_active_crtc_count > 0);
a9e61410
AD
3655}
3656
3657static void si_enable_spread_spectrum(struct radeon_device *rdev, bool enable)
3658{
3659 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3660
3661 if (enable) {
3662 if (pi->sclk_ss)
3663 WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
3664 } else {
3665 WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
3666 WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
3667 }
3668}
3669
3670static void si_setup_bsp(struct radeon_device *rdev)
3671{
3672 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3673 u32 xclk = radeon_get_xclk(rdev);
3674
3675 r600_calculate_u_and_p(pi->asi,
3676 xclk,
3677 16,
3678 &pi->bsp,
3679 &pi->bsu);
3680
3681 r600_calculate_u_and_p(pi->pasi,
3682 xclk,
3683 16,
3684 &pi->pbsp,
3685 &pi->pbsu);
3686
3687
3688 pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
3689 pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
3690
3691 WREG32(CG_BSP, pi->dsp);
3692}
3693
3694static void si_program_git(struct radeon_device *rdev)
3695{
3696 WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
3697}
3698
3699static void si_program_tp(struct radeon_device *rdev)
3700{
3701 int i;
3702 enum r600_td td = R600_TD_DFLT;
3703
3704 for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
3705 WREG32(CG_FFCT_0 + (i * 4), (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
3706
3707 if (td == R600_TD_AUTO)
3708 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
3709 else
3710 WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
3711
3712 if (td == R600_TD_UP)
3713 WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
3714
3715 if (td == R600_TD_DOWN)
3716 WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
3717}
3718
3719static void si_program_tpp(struct radeon_device *rdev)
3720{
3721 WREG32(CG_TPC, R600_TPC_DFLT);
3722}
3723
3724static void si_program_sstp(struct radeon_device *rdev)
3725{
3726 WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
3727}
3728
3729static void si_enable_display_gap(struct radeon_device *rdev)
3730{
3731 u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
3732
489bc476
AD
3733 tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
3734 tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
3735 DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
3736
a9e61410 3737 tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
489bc476 3738 tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
a9e61410
AD
3739 DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
3740 WREG32(CG_DISPLAY_GAP_CNTL, tmp);
3741}
3742
3743static void si_program_vc(struct radeon_device *rdev)
3744{
3745 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3746
3747 WREG32(CG_FTV, pi->vrc);
3748}
3749
3750static void si_clear_vc(struct radeon_device *rdev)
3751{
3752 WREG32(CG_FTV, 0);
3753}
3754
cc8dbbb4 3755u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
a9e61410
AD
3756{
3757 u8 mc_para_index;
3758
3759 if (memory_clock < 10000)
3760 mc_para_index = 0;
3761 else if (memory_clock >= 80000)
3762 mc_para_index = 0x0f;
3763 else
3764 mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
3765 return mc_para_index;
3766}
3767
cc8dbbb4 3768u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
a9e61410
AD
3769{
3770 u8 mc_para_index;
3771
3772 if (strobe_mode) {
3773 if (memory_clock < 12500)
3774 mc_para_index = 0x00;
3775 else if (memory_clock > 47500)
3776 mc_para_index = 0x0f;
3777 else
3778 mc_para_index = (u8)((memory_clock - 10000) / 2500);
3779 } else {
3780 if (memory_clock < 65000)
3781 mc_para_index = 0x00;
3782 else if (memory_clock > 135000)
3783 mc_para_index = 0x0f;
3784 else
3785 mc_para_index = (u8)((memory_clock - 60000) / 5000);
3786 }
3787 return mc_para_index;
3788}
3789
3790static u8 si_get_strobe_mode_settings(struct radeon_device *rdev, u32 mclk)
3791{
3792 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3793 bool strobe_mode = false;
3794 u8 result = 0;
3795
3796 if (mclk <= pi->mclk_strobe_mode_threshold)
3797 strobe_mode = true;
3798
3799 if (pi->mem_gddr5)
3800 result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
3801 else
3802 result = si_get_ddr3_mclk_frequency_ratio(mclk);
3803
3804 if (strobe_mode)
3805 result |= SISLANDS_SMC_STROBE_ENABLE;
3806
3807 return result;
3808}
3809
3810static int si_upload_firmware(struct radeon_device *rdev)
3811{
3812 struct si_power_info *si_pi = si_get_pi(rdev);
3813 int ret;
3814
3815 si_reset_smc(rdev);
3816 si_stop_smc_clock(rdev);
3817
3818 ret = si_load_smc_ucode(rdev, si_pi->sram_end);
3819
3820 return ret;
3821}
3822
3823static bool si_validate_phase_shedding_tables(struct radeon_device *rdev,
3824 const struct atom_voltage_table *table,
3825 const struct radeon_phase_shedding_limits_table *limits)
3826{
3827 u32 data, num_bits, num_levels;
3828
3829 if ((table == NULL) || (limits == NULL))
3830 return false;
3831
3832 data = table->mask_low;
3833
3834 num_bits = hweight32(data);
3835
3836 if (num_bits == 0)
3837 return false;
3838
3839 num_levels = (1 << num_bits);
3840
3841 if (table->count != num_levels)
3842 return false;
3843
3844 if (limits->count != (num_levels - 1))
3845 return false;
3846
3847 return true;
3848}
3849
cc8dbbb4
AD
3850void si_trim_voltage_table_to_fit_state_table(struct radeon_device *rdev,
3851 u32 max_voltage_steps,
3852 struct atom_voltage_table *voltage_table)
a9e61410
AD
3853{
3854 unsigned int i, diff;
3855
9dd9333b 3856 if (voltage_table->count <= max_voltage_steps)
a9e61410
AD
3857 return;
3858
9dd9333b 3859 diff = voltage_table->count - max_voltage_steps;
a9e61410 3860
9dd9333b 3861 for (i= 0; i < max_voltage_steps; i++)
a9e61410
AD
3862 voltage_table->entries[i] = voltage_table->entries[i + diff];
3863
9dd9333b 3864 voltage_table->count = max_voltage_steps;
a9e61410
AD
3865}
3866
636e2582
AD
3867static int si_get_svi2_voltage_table(struct radeon_device *rdev,
3868 struct radeon_clock_voltage_dependency_table *voltage_dependency_table,
3869 struct atom_voltage_table *voltage_table)
3870{
3871 u32 i;
3872
3873 if (voltage_dependency_table == NULL)
3874 return -EINVAL;
3875
3876 voltage_table->mask_low = 0;
3877 voltage_table->phase_delay = 0;
3878
3879 voltage_table->count = voltage_dependency_table->count;
3880 for (i = 0; i < voltage_table->count; i++) {
3881 voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
3882 voltage_table->entries[i].smio_low = 0;
3883 }
3884
3885 return 0;
3886}
3887
a9e61410
AD
3888static int si_construct_voltage_tables(struct radeon_device *rdev)
3889{
3890 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3891 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3892 struct si_power_info *si_pi = si_get_pi(rdev);
3893 int ret;
3894
636e2582
AD
3895 if (pi->voltage_control) {
3896 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3897 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
3898 if (ret)
3899 return ret;
a9e61410 3900
636e2582
AD
3901 if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
3902 si_trim_voltage_table_to_fit_state_table(rdev,
3903 SISLANDS_MAX_NO_VREG_STEPS,
3904 &eg_pi->vddc_voltage_table);
3905 } else if (si_pi->voltage_control_svi2) {
3906 ret = si_get_svi2_voltage_table(rdev,
3907 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
3908 &eg_pi->vddc_voltage_table);
3909 if (ret)
3910 return ret;
3911 } else {
3912 return -EINVAL;
3913 }
a9e61410
AD
3914
3915 if (eg_pi->vddci_control) {
3916 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDCI,
3917 VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
3918 if (ret)
3919 return ret;
3920
3921 if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
9dd9333b
AD
3922 si_trim_voltage_table_to_fit_state_table(rdev,
3923 SISLANDS_MAX_NO_VREG_STEPS,
3924 &eg_pi->vddci_voltage_table);
a9e61410 3925 }
636e2582
AD
3926 if (si_pi->vddci_control_svi2) {
3927 ret = si_get_svi2_voltage_table(rdev,
3928 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
3929 &eg_pi->vddci_voltage_table);
3930 if (ret)
3931 return ret;
3932 }
a9e61410
AD
3933
3934 if (pi->mvdd_control) {
3935 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_MVDDC,
3936 VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
3937
3938 if (ret) {
3939 pi->mvdd_control = false;
3940 return ret;
3941 }
3942
3943 if (si_pi->mvdd_voltage_table.count == 0) {
3944 pi->mvdd_control = false;
3945 return -EINVAL;
3946 }
3947
3948 if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
9dd9333b
AD
3949 si_trim_voltage_table_to_fit_state_table(rdev,
3950 SISLANDS_MAX_NO_VREG_STEPS,
3951 &si_pi->mvdd_voltage_table);
a9e61410
AD
3952 }
3953
3954 if (si_pi->vddc_phase_shed_control) {
3955 ret = radeon_atom_get_voltage_table(rdev, VOLTAGE_TYPE_VDDC,
3956 VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
3957 if (ret)
3958 si_pi->vddc_phase_shed_control = false;
3959
3960 if ((si_pi->vddc_phase_shed_table.count == 0) ||
3961 (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
3962 si_pi->vddc_phase_shed_control = false;
3963 }
3964
3965 return 0;
3966}
3967
3968static void si_populate_smc_voltage_table(struct radeon_device *rdev,
3969 const struct atom_voltage_table *voltage_table,
3970 SISLANDS_SMC_STATETABLE *table)
3971{
3972 unsigned int i;
3973
3974 for (i = 0; i < voltage_table->count; i++)
3975 table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
3976}
3977
3978static int si_populate_smc_voltage_tables(struct radeon_device *rdev,
3979 SISLANDS_SMC_STATETABLE *table)
3980{
3981 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
3982 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
3983 struct si_power_info *si_pi = si_get_pi(rdev);
3984 u8 i;
3985
636e2582
AD
3986 if (si_pi->voltage_control_svi2) {
3987 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
3988 si_pi->svc_gpio_id);
3989 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
3990 si_pi->svd_gpio_id);
3991 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
3992 2);
3993 } else {
3994 if (eg_pi->vddc_voltage_table.count) {
3995 si_populate_smc_voltage_table(rdev, &eg_pi->vddc_voltage_table, table);
3996 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
3997 cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
3998
3999 for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
4000 if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
4001 table->maxVDDCIndexInPPTable = i;
4002 break;
4003 }
a9e61410
AD
4004 }
4005 }
a9e61410 4006
636e2582
AD
4007 if (eg_pi->vddci_voltage_table.count) {
4008 si_populate_smc_voltage_table(rdev, &eg_pi->vddci_voltage_table, table);
a9e61410 4009
636e2582
AD
4010 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
4011 cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
4012 }
a9e61410
AD
4013
4014
636e2582
AD
4015 if (si_pi->mvdd_voltage_table.count) {
4016 si_populate_smc_voltage_table(rdev, &si_pi->mvdd_voltage_table, table);
a9e61410 4017
636e2582
AD
4018 table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
4019 cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
4020 }
a9e61410 4021
636e2582
AD
4022 if (si_pi->vddc_phase_shed_control) {
4023 if (si_validate_phase_shedding_tables(rdev, &si_pi->vddc_phase_shed_table,
4024 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
4025 si_populate_smc_voltage_table(rdev, &si_pi->vddc_phase_shed_table, table);
a9e61410 4026
636e2582
AD
4027 table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
4028 cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
a9e61410 4029
636e2582
AD
4030 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
4031 (u32)si_pi->vddc_phase_shed_table.phase_delay);
4032 } else {
4033 si_pi->vddc_phase_shed_control = false;
4034 }
a9e61410
AD
4035 }
4036 }
4037
4038 return 0;
4039}
4040
4041static int si_populate_voltage_value(struct radeon_device *rdev,
4042 const struct atom_voltage_table *table,
4043 u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4044{
4045 unsigned int i;
4046
4047 for (i = 0; i < table->count; i++) {
4048 if (value <= table->entries[i].value) {
4049 voltage->index = (u8)i;
4050 voltage->value = cpu_to_be16(table->entries[i].value);
4051 break;
4052 }
4053 }
4054
4055 if (i >= table->count)
4056 return -EINVAL;
4057
4058 return 0;
4059}
4060
4061static int si_populate_mvdd_value(struct radeon_device *rdev, u32 mclk,
4062 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4063{
4064 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4065 struct si_power_info *si_pi = si_get_pi(rdev);
4066
4067 if (pi->mvdd_control) {
4068 if (mclk <= pi->mvdd_split_frequency)
4069 voltage->index = 0;
4070 else
4071 voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
4072
4073 voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
4074 }
4075 return 0;
4076}
4077
4078static int si_get_std_voltage_value(struct radeon_device *rdev,
4079 SISLANDS_SMC_VOLTAGE_VALUE *voltage,
4080 u16 *std_voltage)
4081{
4082 u16 v_index;
4083 bool voltage_found = false;
4084 *std_voltage = be16_to_cpu(voltage->value);
4085
4086 if (rdev->pm.dpm.dyn_state.cac_leakage_table.entries) {
4087 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
4088 if (rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
4089 return -EINVAL;
4090
4091 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4092 if (be16_to_cpu(voltage->value) ==
4093 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4094 voltage_found = true;
4095 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4096 *std_voltage =
4097 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4098 else
4099 *std_voltage =
4100 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4101 break;
4102 }
4103 }
4104
4105 if (!voltage_found) {
4106 for (v_index = 0; (u32)v_index < rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
4107 if (be16_to_cpu(voltage->value) <=
4108 (u16)rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
4109 voltage_found = true;
4110 if ((u32)v_index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4111 *std_voltage =
4112 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
4113 else
4114 *std_voltage =
4115 rdev->pm.dpm.dyn_state.cac_leakage_table.entries[rdev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
4116 break;
4117 }
4118 }
4119 }
4120 } else {
4121 if ((u32)voltage->index < rdev->pm.dpm.dyn_state.cac_leakage_table.count)
4122 *std_voltage = rdev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
4123 }
4124 }
4125
4126 return 0;
4127}
4128
4129static int si_populate_std_voltage_value(struct radeon_device *rdev,
4130 u16 value, u8 index,
4131 SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4132{
4133 voltage->index = index;
4134 voltage->value = cpu_to_be16(value);
4135
4136 return 0;
4137}
4138
4139static int si_populate_phase_shedding_value(struct radeon_device *rdev,
4140 const struct radeon_phase_shedding_limits_table *limits,
4141 u16 voltage, u32 sclk, u32 mclk,
4142 SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
4143{
4144 unsigned int i;
4145
4146 for (i = 0; i < limits->count; i++) {
4147 if ((voltage <= limits->entries[i].voltage) &&
4148 (sclk <= limits->entries[i].sclk) &&
4149 (mclk <= limits->entries[i].mclk))
4150 break;
4151 }
4152
4153 smc_voltage->phase_settings = (u8)i;
4154
4155 return 0;
4156}
4157
4158static int si_init_arb_table_index(struct radeon_device *rdev)
4159{
4160 struct si_power_info *si_pi = si_get_pi(rdev);
4161 u32 tmp;
4162 int ret;
4163
4164 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start, &tmp, si_pi->sram_end);
4165 if (ret)
4166 return ret;
4167
4168 tmp &= 0x00FFFFFF;
4169 tmp |= MC_CG_ARB_FREQ_F1 << 24;
4170
4171 return si_write_smc_sram_dword(rdev, si_pi->arb_table_start, tmp, si_pi->sram_end);
4172}
4173
4174static int si_initial_switch_from_arb_f0_to_f1(struct radeon_device *rdev)
4175{
4176 return ni_copy_and_switch_arb_sets(rdev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
4177}
4178
4179static int si_reset_to_default(struct radeon_device *rdev)
4180{
4181 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
4182 0 : -EINVAL;
4183}
4184
4185static int si_force_switch_to_arb_f0(struct radeon_device *rdev)
4186{
4187 struct si_power_info *si_pi = si_get_pi(rdev);
4188 u32 tmp;
4189 int ret;
4190
4191 ret = si_read_smc_sram_dword(rdev, si_pi->arb_table_start,
4192 &tmp, si_pi->sram_end);
4193 if (ret)
4194 return ret;
4195
4196 tmp = (tmp >> 24) & 0xff;
4197
4198 if (tmp == MC_CG_ARB_FREQ_F0)
4199 return 0;
4200
4201 return ni_copy_and_switch_arb_sets(rdev, tmp, MC_CG_ARB_FREQ_F0);
4202}
4203
4204static u32 si_calculate_memory_refresh_rate(struct radeon_device *rdev,
4205 u32 engine_clock)
4206{
a9e61410
AD
4207 u32 dram_rows;
4208 u32 dram_refresh_rate;
4209 u32 mc_arb_rfsh_rate;
4210 u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
4211
f44a0120
AD
4212 if (tmp >= 4)
4213 dram_rows = 16384;
a9e61410 4214 else
f44a0120 4215 dram_rows = 1 << (tmp + 10);
a9e61410
AD
4216
4217 dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
4218 mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
4219
4220 return mc_arb_rfsh_rate;
4221}
4222
4223static int si_populate_memory_timing_parameters(struct radeon_device *rdev,
4224 struct rv7xx_pl *pl,
4225 SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
4226{
4227 u32 dram_timing;
4228 u32 dram_timing2;
4229 u32 burst_time;
4230
4231 arb_regs->mc_arb_rfsh_rate =
4232 (u8)si_calculate_memory_refresh_rate(rdev, pl->sclk);
4233
4234 radeon_atom_set_engine_dram_timings(rdev,
4235 pl->sclk,
4236 pl->mclk);
4237
4238 dram_timing = RREG32(MC_ARB_DRAM_TIMING);
4239 dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
4240 burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
4241
4242 arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
4243 arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
4244 arb_regs->mc_arb_burst_time = (u8)burst_time;
4245
4246 return 0;
4247}
4248
4249static int si_do_program_memory_timing_parameters(struct radeon_device *rdev,
4250 struct radeon_ps *radeon_state,
4251 unsigned int first_arb_set)
4252{
4253 struct si_power_info *si_pi = si_get_pi(rdev);
4254 struct ni_ps *state = ni_get_ps(radeon_state);
4255 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4256 int i, ret = 0;
4257
4258 for (i = 0; i < state->performance_level_count; i++) {
4259 ret = si_populate_memory_timing_parameters(rdev, &state->performance_levels[i], &arb_regs);
4260 if (ret)
4261 break;
4262 ret = si_copy_bytes_to_smc(rdev,
4263 si_pi->arb_table_start +
4264 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4265 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
4266 (u8 *)&arb_regs,
4267 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4268 si_pi->sram_end);
4269 if (ret)
4270 break;
4271 }
4272
4273 return ret;
4274}
4275
4276static int si_program_memory_timing_parameters(struct radeon_device *rdev,
4277 struct radeon_ps *radeon_new_state)
4278{
4279 return si_do_program_memory_timing_parameters(rdev, radeon_new_state,
4280 SISLANDS_DRIVER_STATE_ARB_INDEX);
4281}
4282
4283static int si_populate_initial_mvdd_value(struct radeon_device *rdev,
4284 struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
4285{
4286 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4287 struct si_power_info *si_pi = si_get_pi(rdev);
4288
4289 if (pi->mvdd_control)
4290 return si_populate_voltage_value(rdev, &si_pi->mvdd_voltage_table,
4291 si_pi->mvdd_bootup_value, voltage);
4292
4293 return 0;
4294}
4295
4296static int si_populate_smc_initial_state(struct radeon_device *rdev,
4297 struct radeon_ps *radeon_initial_state,
4298 SISLANDS_SMC_STATETABLE *table)
4299{
4300 struct ni_ps *initial_state = ni_get_ps(radeon_initial_state);
4301 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4302 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4303 struct si_power_info *si_pi = si_get_pi(rdev);
4304 u32 reg;
4305 int ret;
4306
4307 table->initialState.levels[0].mclk.vDLL_CNTL =
4308 cpu_to_be32(si_pi->clock_registers.dll_cntl);
4309 table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4310 cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
4311 table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4312 cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
4313 table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4314 cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
4315 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
4316 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
4317 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4318 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
4319 table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4320 cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
4321 table->initialState.levels[0].mclk.vMPLL_SS =
4322 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4323 table->initialState.levels[0].mclk.vMPLL_SS2 =
4324 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4325
4326 table->initialState.levels[0].mclk.mclk_value =
4327 cpu_to_be32(initial_state->performance_levels[0].mclk);
4328
4329 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4330 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
4331 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4332 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
4333 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4334 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
4335 table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4336 cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
4337 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
4338 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
4339 table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
4340 cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
4341
4342 table->initialState.levels[0].sclk.sclk_value =
4343 cpu_to_be32(initial_state->performance_levels[0].sclk);
4344
4345 table->initialState.levels[0].arbRefreshState =
4346 SISLANDS_INITIAL_STATE_ARB_INDEX;
4347
4348 table->initialState.levels[0].ACIndex = 0;
4349
4350 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4351 initial_state->performance_levels[0].vddc,
4352 &table->initialState.levels[0].vddc);
4353
4354 if (!ret) {
4355 u16 std_vddc;
4356
4357 ret = si_get_std_voltage_value(rdev,
4358 &table->initialState.levels[0].vddc,
4359 &std_vddc);
4360 if (!ret)
4361 si_populate_std_voltage_value(rdev, std_vddc,
4362 table->initialState.levels[0].vddc.index,
4363 &table->initialState.levels[0].std_vddc);
4364 }
4365
4366 if (eg_pi->vddci_control)
4367 si_populate_voltage_value(rdev,
4368 &eg_pi->vddci_voltage_table,
4369 initial_state->performance_levels[0].vddci,
4370 &table->initialState.levels[0].vddci);
4371
4372 if (si_pi->vddc_phase_shed_control)
4373 si_populate_phase_shedding_value(rdev,
4374 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4375 initial_state->performance_levels[0].vddc,
4376 initial_state->performance_levels[0].sclk,
4377 initial_state->performance_levels[0].mclk,
4378 &table->initialState.levels[0].vddc);
4379
4380 si_populate_initial_mvdd_value(rdev, &table->initialState.levels[0].mvdd);
4381
4382 reg = CG_R(0xffff) | CG_L(0);
4383 table->initialState.levels[0].aT = cpu_to_be32(reg);
4384
4385 table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
4386
4387 table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
4388
4389 if (pi->mem_gddr5) {
4390 table->initialState.levels[0].strobeMode =
4391 si_get_strobe_mode_settings(rdev,
4392 initial_state->performance_levels[0].mclk);
4393
4394 if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
4395 table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
4396 else
4397 table->initialState.levels[0].mcFlags = 0;
4398 }
4399
4400 table->initialState.levelCount = 1;
4401
4402 table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
4403
4404 table->initialState.levels[0].dpm2.MaxPS = 0;
4405 table->initialState.levels[0].dpm2.NearTDPDec = 0;
4406 table->initialState.levels[0].dpm2.AboveSafeInc = 0;
4407 table->initialState.levels[0].dpm2.BelowSafeInc = 0;
4408 table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4409
4410 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4411 table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4412
4413 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4414 table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4415
4416 return 0;
4417}
4418
4419static int si_populate_smc_acpi_state(struct radeon_device *rdev,
4420 SISLANDS_SMC_STATETABLE *table)
4421{
4422 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4423 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4424 struct si_power_info *si_pi = si_get_pi(rdev);
4425 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4426 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4427 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4428 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4429 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4430 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4431 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4432 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4433 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4434 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4435 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4436 u32 reg;
4437 int ret;
4438
4439 table->ACPIState = table->initialState;
4440
4441 table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
4442
4443 if (pi->acpi_vddc) {
4444 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4445 pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
4446 if (!ret) {
4447 u16 std_vddc;
4448
4449 ret = si_get_std_voltage_value(rdev,
4450 &table->ACPIState.levels[0].vddc, &std_vddc);
4451 if (!ret)
4452 si_populate_std_voltage_value(rdev, std_vddc,
4453 table->ACPIState.levels[0].vddc.index,
4454 &table->ACPIState.levels[0].std_vddc);
4455 }
4456 table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
4457
4458 if (si_pi->vddc_phase_shed_control) {
4459 si_populate_phase_shedding_value(rdev,
4460 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4461 pi->acpi_vddc,
4462 0,
4463 0,
4464 &table->ACPIState.levels[0].vddc);
4465 }
4466 } else {
4467 ret = si_populate_voltage_value(rdev, &eg_pi->vddc_voltage_table,
4468 pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
4469 if (!ret) {
4470 u16 std_vddc;
4471
4472 ret = si_get_std_voltage_value(rdev,
4473 &table->ACPIState.levels[0].vddc, &std_vddc);
4474
4475 if (!ret)
4476 si_populate_std_voltage_value(rdev, std_vddc,
4477 table->ACPIState.levels[0].vddc.index,
4478 &table->ACPIState.levels[0].std_vddc);
4479 }
4480 table->ACPIState.levels[0].gen2PCIE = (u8)r600_get_pcie_gen_support(rdev,
4481 si_pi->sys_pcie_mask,
4482 si_pi->boot_pcie_gen,
4483 RADEON_PCIE_GEN1);
4484
4485 if (si_pi->vddc_phase_shed_control)
4486 si_populate_phase_shedding_value(rdev,
4487 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
4488 pi->min_vddc_in_table,
4489 0,
4490 0,
4491 &table->ACPIState.levels[0].vddc);
4492 }
4493
4494 if (pi->acpi_vddc) {
4495 if (eg_pi->acpi_vddci)
4496 si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4497 eg_pi->acpi_vddci,
4498 &table->ACPIState.levels[0].vddci);
4499 }
4500
4501 mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
4502 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4503
4504 dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
4505
4506 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4507 spll_func_cntl_2 |= SCLK_MUX_SEL(4);
4508
4509 table->ACPIState.levels[0].mclk.vDLL_CNTL =
4510 cpu_to_be32(dll_cntl);
4511 table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
4512 cpu_to_be32(mclk_pwrmgt_cntl);
4513 table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
4514 cpu_to_be32(mpll_ad_func_cntl);
4515 table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
4516 cpu_to_be32(mpll_dq_func_cntl);
4517 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
4518 cpu_to_be32(mpll_func_cntl);
4519 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
4520 cpu_to_be32(mpll_func_cntl_1);
4521 table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
4522 cpu_to_be32(mpll_func_cntl_2);
4523 table->ACPIState.levels[0].mclk.vMPLL_SS =
4524 cpu_to_be32(si_pi->clock_registers.mpll_ss1);
4525 table->ACPIState.levels[0].mclk.vMPLL_SS2 =
4526 cpu_to_be32(si_pi->clock_registers.mpll_ss2);
4527
4528 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
4529 cpu_to_be32(spll_func_cntl);
4530 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
4531 cpu_to_be32(spll_func_cntl_2);
4532 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
4533 cpu_to_be32(spll_func_cntl_3);
4534 table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
4535 cpu_to_be32(spll_func_cntl_4);
4536
4537 table->ACPIState.levels[0].mclk.mclk_value = 0;
4538 table->ACPIState.levels[0].sclk.sclk_value = 0;
4539
4540 si_populate_mvdd_value(rdev, 0, &table->ACPIState.levels[0].mvdd);
4541
4542 if (eg_pi->dynamic_ac_timing)
4543 table->ACPIState.levels[0].ACIndex = 0;
4544
4545 table->ACPIState.levels[0].dpm2.MaxPS = 0;
4546 table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
4547 table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
4548 table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
4549 table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
4550
4551 reg = MIN_POWER_MASK | MAX_POWER_MASK;
4552 table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
4553
4554 reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
4555 table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
4556
4557 return 0;
4558}
4559
4560static int si_populate_ulv_state(struct radeon_device *rdev,
4561 SISLANDS_SMC_SWSTATE *state)
4562{
4563 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4564 struct si_power_info *si_pi = si_get_pi(rdev);
4565 struct si_ulv_param *ulv = &si_pi->ulv;
4566 u32 sclk_in_sr = 1350; /* ??? */
4567 int ret;
4568
4569 ret = si_convert_power_level_to_smc(rdev, &ulv->pl,
4570 &state->levels[0]);
4571 if (!ret) {
4572 if (eg_pi->sclk_deep_sleep) {
4573 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
4574 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
4575 else
4576 state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
4577 }
4578 if (ulv->one_pcie_lane_in_ulv)
4579 state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
4580 state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
4581 state->levels[0].ACIndex = 1;
4582 state->levels[0].std_vddc = state->levels[0].vddc;
4583 state->levelCount = 1;
4584
4585 state->flags |= PPSMC_SWSTATE_FLAG_DC;
4586 }
4587
4588 return ret;
4589}
4590
4591static int si_program_ulv_memory_timing_parameters(struct radeon_device *rdev)
4592{
4593 struct si_power_info *si_pi = si_get_pi(rdev);
4594 struct si_ulv_param *ulv = &si_pi->ulv;
4595 SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
4596 int ret;
4597
4598 ret = si_populate_memory_timing_parameters(rdev, &ulv->pl,
4599 &arb_regs);
4600 if (ret)
4601 return ret;
4602
4603 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
4604 ulv->volt_change_delay);
4605
4606 ret = si_copy_bytes_to_smc(rdev,
4607 si_pi->arb_table_start +
4608 offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
4609 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
4610 (u8 *)&arb_regs,
4611 sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
4612 si_pi->sram_end);
4613
4614 return ret;
4615}
4616
4617static void si_get_mvdd_configuration(struct radeon_device *rdev)
4618{
4619 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4620
4621 pi->mvdd_split_frequency = 30000;
4622}
4623
4624static int si_init_smc_table(struct radeon_device *rdev)
4625{
4626 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4627 struct si_power_info *si_pi = si_get_pi(rdev);
4628 struct radeon_ps *radeon_boot_state = rdev->pm.dpm.boot_ps;
4629 const struct si_ulv_param *ulv = &si_pi->ulv;
4630 SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
4631 int ret;
4632 u32 lane_width;
4633 u32 vr_hot_gpio;
4634
4635 si_populate_smc_voltage_tables(rdev, table);
4636
4637 switch (rdev->pm.int_thermal_type) {
4638 case THERMAL_TYPE_SI:
4639 case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
4640 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
4641 break;
4642 case THERMAL_TYPE_NONE:
4643 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
4644 break;
4645 default:
4646 table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
4647 break;
4648 }
4649
4650 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
4651 table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
4652
4653 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
4654 if ((rdev->pdev->device != 0x6818) && (rdev->pdev->device != 0x6819))
4655 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
4656 }
4657
4658 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
4659 table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
4660
4661 if (pi->mem_gddr5)
4662 table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
4663
4664 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
6960394f 4665 table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
a9e61410
AD
4666
4667 if (rdev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
4668 table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
4669 vr_hot_gpio = rdev->pm.dpm.backbias_response_time;
4670 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
4671 vr_hot_gpio);
4672 }
4673
4674 ret = si_populate_smc_initial_state(rdev, radeon_boot_state, table);
4675 if (ret)
4676 return ret;
4677
4678 ret = si_populate_smc_acpi_state(rdev, table);
4679 if (ret)
4680 return ret;
4681
4682 table->driverState = table->initialState;
4683
4684 ret = si_do_program_memory_timing_parameters(rdev, radeon_boot_state,
4685 SISLANDS_INITIAL_STATE_ARB_INDEX);
4686 if (ret)
4687 return ret;
4688
4689 if (ulv->supported && ulv->pl.vddc) {
4690 ret = si_populate_ulv_state(rdev, &table->ULVState);
4691 if (ret)
4692 return ret;
4693
4694 ret = si_program_ulv_memory_timing_parameters(rdev);
4695 if (ret)
4696 return ret;
4697
4698 WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
4699 WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
4700
4701 lane_width = radeon_get_pcie_lanes(rdev);
4702 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
4703 } else {
4704 table->ULVState = table->initialState;
4705 }
4706
4707 return si_copy_bytes_to_smc(rdev, si_pi->state_table_start,
4708 (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
4709 si_pi->sram_end);
4710}
4711
4712static int si_calculate_sclk_params(struct radeon_device *rdev,
4713 u32 engine_clock,
4714 SISLANDS_SMC_SCLK_VALUE *sclk)
4715{
4716 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4717 struct si_power_info *si_pi = si_get_pi(rdev);
4718 struct atom_clock_dividers dividers;
4719 u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
4720 u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
4721 u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
4722 u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
4723 u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
4724 u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
4725 u64 tmp;
4726 u32 reference_clock = rdev->clock.spll.reference_freq;
4727 u32 reference_divider;
4728 u32 fbdiv;
4729 int ret;
4730
4731 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
4732 engine_clock, false, &dividers);
4733 if (ret)
4734 return ret;
4735
4736 reference_divider = 1 + dividers.ref_div;
4737
4738 tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
4739 do_div(tmp, reference_clock);
4740 fbdiv = (u32) tmp;
4741
4742 spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
4743 spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
4744 spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
4745
4746 spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
4747 spll_func_cntl_2 |= SCLK_MUX_SEL(2);
4748
4749 spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
4750 spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
4751 spll_func_cntl_3 |= SPLL_DITHEN;
4752
4753 if (pi->sclk_ss) {
4754 struct radeon_atom_ss ss;
4755 u32 vco_freq = engine_clock * dividers.post_div;
4756
4757 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4758 ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
4759 u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
4760 u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
4761
4762 cg_spll_spread_spectrum &= ~CLK_S_MASK;
4763 cg_spll_spread_spectrum |= CLK_S(clk_s);
4764 cg_spll_spread_spectrum |= SSEN;
4765
4766 cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
4767 cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
4768 }
4769 }
4770
4771 sclk->sclk_value = engine_clock;
4772 sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
4773 sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
4774 sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
4775 sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
4776 sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
4777 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
4778
4779 return 0;
4780}
4781
4782static int si_populate_sclk_value(struct radeon_device *rdev,
4783 u32 engine_clock,
4784 SISLANDS_SMC_SCLK_VALUE *sclk)
4785{
4786 SISLANDS_SMC_SCLK_VALUE sclk_tmp;
4787 int ret;
4788
4789 ret = si_calculate_sclk_params(rdev, engine_clock, &sclk_tmp);
4790 if (!ret) {
4791 sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
4792 sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
4793 sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
4794 sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
4795 sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
4796 sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
4797 sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
4798 }
4799
4800 return ret;
4801}
4802
4803static int si_populate_mclk_value(struct radeon_device *rdev,
4804 u32 engine_clock,
4805 u32 memory_clock,
4806 SISLANDS_SMC_MCLK_VALUE *mclk,
4807 bool strobe_mode,
4808 bool dll_state_on)
4809{
4810 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4811 struct si_power_info *si_pi = si_get_pi(rdev);
4812 u32 dll_cntl = si_pi->clock_registers.dll_cntl;
4813 u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
4814 u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
4815 u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
4816 u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
4817 u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
4818 u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
4819 u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
4820 u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
4821 struct atom_mpll_param mpll_param;
4822 int ret;
4823
4824 ret = radeon_atom_get_memory_pll_dividers(rdev, memory_clock, strobe_mode, &mpll_param);
4825 if (ret)
4826 return ret;
4827
4828 mpll_func_cntl &= ~BWCTRL_MASK;
4829 mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
4830
4831 mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
4832 mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
4833 CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
4834
4835 mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
4836 mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
4837
4838 if (pi->mem_gddr5) {
4839 mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
4840 mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
4841 YCLK_POST_DIV(mpll_param.post_div);
4842 }
4843
4844 if (pi->mclk_ss) {
4845 struct radeon_atom_ss ss;
4846 u32 freq_nom;
4847 u32 tmp;
4848 u32 reference_clock = rdev->clock.mpll.reference_freq;
4849
4850 if (pi->mem_gddr5)
4851 freq_nom = memory_clock * 4;
4852 else
4853 freq_nom = memory_clock * 2;
4854
4855 tmp = freq_nom / reference_clock;
4856 tmp = tmp * tmp;
4857 if (radeon_atombios_get_asic_ss_info(rdev, &ss,
4858 ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
4859 u32 clks = reference_clock * 5 / ss.rate;
4860 u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
4861
4862 mpll_ss1 &= ~CLKV_MASK;
4863 mpll_ss1 |= CLKV(clkv);
4864
4865 mpll_ss2 &= ~CLKS_MASK;
4866 mpll_ss2 |= CLKS(clks);
4867 }
4868 }
4869
4870 mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
4871 mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
4872
4873 if (dll_state_on)
4874 mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
4875 else
4876 mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
4877
4878 mclk->mclk_value = cpu_to_be32(memory_clock);
4879 mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
4880 mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
4881 mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
4882 mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
4883 mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
4884 mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
4885 mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
4886 mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
4887 mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
4888
4889 return 0;
4890}
4891
4892static void si_populate_smc_sp(struct radeon_device *rdev,
4893 struct radeon_ps *radeon_state,
4894 SISLANDS_SMC_SWSTATE *smc_state)
4895{
4896 struct ni_ps *ps = ni_get_ps(radeon_state);
4897 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4898 int i;
4899
4900 for (i = 0; i < ps->performance_level_count - 1; i++)
4901 smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
4902
4903 smc_state->levels[ps->performance_level_count - 1].bSP =
4904 cpu_to_be32(pi->psp);
4905}
4906
4907static int si_convert_power_level_to_smc(struct radeon_device *rdev,
4908 struct rv7xx_pl *pl,
4909 SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
4910{
4911 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
4912 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
4913 struct si_power_info *si_pi = si_get_pi(rdev);
4914 int ret;
4915 bool dll_state_on;
4916 u16 std_vddc;
4917 bool gmc_pg = false;
4918
4919 if (eg_pi->pcie_performance_request &&
4920 (si_pi->force_pcie_gen != RADEON_PCIE_GEN_INVALID))
4921 level->gen2PCIE = (u8)si_pi->force_pcie_gen;
4922 else
4923 level->gen2PCIE = (u8)pl->pcie_gen;
4924
4925 ret = si_populate_sclk_value(rdev, pl->sclk, &level->sclk);
4926 if (ret)
4927 return ret;
4928
4929 level->mcFlags = 0;
4930
4931 if (pi->mclk_stutter_mode_threshold &&
4932 (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
4933 !eg_pi->uvd_enabled &&
4934 (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
4935 (rdev->pm.dpm.new_active_crtc_count <= 2)) {
4936 level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
4937
4938 if (gmc_pg)
4939 level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
4940 }
4941
4942 if (pi->mem_gddr5) {
4943 if (pl->mclk > pi->mclk_edc_enable_threshold)
4944 level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
4945
4946 if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
4947 level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
4948
4949 level->strobeMode = si_get_strobe_mode_settings(rdev, pl->mclk);
4950
4951 if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
4952 if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
4953 ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
4954 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
4955 else
4956 dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
4957 } else {
4958 dll_state_on = false;
4959 }
4960 } else {
4961 level->strobeMode = si_get_strobe_mode_settings(rdev,
4962 pl->mclk);
4963
4964 dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
4965 }
4966
4967 ret = si_populate_mclk_value(rdev,
4968 pl->sclk,
4969 pl->mclk,
4970 &level->mclk,
4971 (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
4972 if (ret)
4973 return ret;
4974
4975 ret = si_populate_voltage_value(rdev,
4976 &eg_pi->vddc_voltage_table,
4977 pl->vddc, &level->vddc);
4978 if (ret)
4979 return ret;
4980
4981
4982 ret = si_get_std_voltage_value(rdev, &level->vddc, &std_vddc);
4983 if (ret)
4984 return ret;
4985
4986 ret = si_populate_std_voltage_value(rdev, std_vddc,
4987 level->vddc.index, &level->std_vddc);
4988 if (ret)
4989 return ret;
4990
4991 if (eg_pi->vddci_control) {
4992 ret = si_populate_voltage_value(rdev, &eg_pi->vddci_voltage_table,
4993 pl->vddci, &level->vddci);
4994 if (ret)
4995 return ret;
4996 }
4997
4998 if (si_pi->vddc_phase_shed_control) {
4999 ret = si_populate_phase_shedding_value(rdev,
5000 &rdev->pm.dpm.dyn_state.phase_shedding_limits_table,
5001 pl->vddc,
5002 pl->sclk,
5003 pl->mclk,
5004 &level->vddc);
5005 if (ret)
5006 return ret;
5007 }
5008
5009 level->MaxPoweredUpCU = si_pi->max_cu;
5010
5011 ret = si_populate_mvdd_value(rdev, pl->mclk, &level->mvdd);
5012
5013 return ret;
5014}
5015
5016static int si_populate_smc_t(struct radeon_device *rdev,
5017 struct radeon_ps *radeon_state,
5018 SISLANDS_SMC_SWSTATE *smc_state)
5019{
5020 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5021 struct ni_ps *state = ni_get_ps(radeon_state);
5022 u32 a_t;
5023 u32 t_l, t_h;
5024 u32 high_bsp;
5025 int i, ret;
5026
5027 if (state->performance_level_count >= 9)
5028 return -EINVAL;
5029
5030 if (state->performance_level_count < 2) {
5031 a_t = CG_R(0xffff) | CG_L(0);
5032 smc_state->levels[0].aT = cpu_to_be32(a_t);
5033 return 0;
5034 }
5035
5036 smc_state->levels[0].aT = cpu_to_be32(0);
5037
5038 for (i = 0; i <= state->performance_level_count - 2; i++) {
5039 ret = r600_calculate_at(
5040 (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
5041 100 * R600_AH_DFLT,
5042 state->performance_levels[i + 1].sclk,
5043 state->performance_levels[i].sclk,
5044 &t_l,
5045 &t_h);
5046
5047 if (ret) {
5048 t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
5049 t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
5050 }
5051
5052 a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
5053 a_t |= CG_R(t_l * pi->bsp / 20000);
5054 smc_state->levels[i].aT = cpu_to_be32(a_t);
5055
5056 high_bsp = (i == state->performance_level_count - 2) ?
5057 pi->pbsp : pi->bsp;
5058 a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
5059 smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
5060 }
5061
5062 return 0;
5063}
5064
5065static int si_disable_ulv(struct radeon_device *rdev)
5066{
5067 struct si_power_info *si_pi = si_get_pi(rdev);
5068 struct si_ulv_param *ulv = &si_pi->ulv;
5069
5070 if (ulv->supported)
5071 return (si_send_msg_to_smc(rdev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
5072 0 : -EINVAL;
5073
5074 return 0;
5075}
5076
5077static bool si_is_state_ulv_compatible(struct radeon_device *rdev,
5078 struct radeon_ps *radeon_state)
5079{
5080 const struct si_power_info *si_pi = si_get_pi(rdev);
5081 const struct si_ulv_param *ulv = &si_pi->ulv;
5082 const struct ni_ps *state = ni_get_ps(radeon_state);
5083 int i;
5084
5085 if (state->performance_levels[0].mclk != ulv->pl.mclk)
5086 return false;
5087
5088 /* XXX validate against display requirements! */
5089
5090 for (i = 0; i < rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
5091 if (rdev->clock.current_dispclk <=
5092 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
5093 if (ulv->pl.vddc <
5094 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
5095 return false;
5096 }
5097 }
5098
5099 if ((radeon_state->vclk != 0) || (radeon_state->dclk != 0))
5100 return false;
5101
5102 return true;
5103}
5104
5105static int si_set_power_state_conditionally_enable_ulv(struct radeon_device *rdev,
5106 struct radeon_ps *radeon_new_state)
5107{
5108 const struct si_power_info *si_pi = si_get_pi(rdev);
5109 const struct si_ulv_param *ulv = &si_pi->ulv;
5110
5111 if (ulv->supported) {
5112 if (si_is_state_ulv_compatible(rdev, radeon_new_state))
5113 return (si_send_msg_to_smc(rdev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
5114 0 : -EINVAL;
5115 }
5116 return 0;
5117}
5118
5119static int si_convert_power_state_to_smc(struct radeon_device *rdev,
5120 struct radeon_ps *radeon_state,
5121 SISLANDS_SMC_SWSTATE *smc_state)
5122{
5123 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5124 struct ni_power_info *ni_pi = ni_get_pi(rdev);
5125 struct si_power_info *si_pi = si_get_pi(rdev);
5126 struct ni_ps *state = ni_get_ps(radeon_state);
5127 int i, ret;
5128 u32 threshold;
5129 u32 sclk_in_sr = 1350; /* ??? */
5130
5131 if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
5132 return -EINVAL;
5133
5134 threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
5135
5136 if (radeon_state->vclk && radeon_state->dclk) {
5137 eg_pi->uvd_enabled = true;
5138 if (eg_pi->smu_uvd_hs)
5139 smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
5140 } else {
5141 eg_pi->uvd_enabled = false;
5142 }
5143
5144 if (state->dc_compatible)
5145 smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
5146
5147 smc_state->levelCount = 0;
5148 for (i = 0; i < state->performance_level_count; i++) {
5149 if (eg_pi->sclk_deep_sleep) {
5150 if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
5151 if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
5152 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
5153 else
5154 smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
5155 }
5156 }
5157
5158 ret = si_convert_power_level_to_smc(rdev, &state->performance_levels[i],
5159 &smc_state->levels[i]);
5160 smc_state->levels[i].arbRefreshState =
5161 (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
5162
5163 if (ret)
5164 return ret;
5165
5166 if (ni_pi->enable_power_containment)
5167 smc_state->levels[i].displayWatermark =
5168 (state->performance_levels[i].sclk < threshold) ?
5169 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5170 else
5171 smc_state->levels[i].displayWatermark = (i < 2) ?
5172 PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
5173
5174 if (eg_pi->dynamic_ac_timing)
5175 smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
5176 else
5177 smc_state->levels[i].ACIndex = 0;
5178
5179 smc_state->levelCount++;
5180 }
5181
5182 si_write_smc_soft_register(rdev,
5183 SI_SMC_SOFT_REGISTER_watermark_threshold,
5184 threshold / 512);
5185
5186 si_populate_smc_sp(rdev, radeon_state, smc_state);
5187
5188 ret = si_populate_power_containment_values(rdev, radeon_state, smc_state);
5189 if (ret)
5190 ni_pi->enable_power_containment = false;
5191
5192 ret = si_populate_sq_ramping_values(rdev, radeon_state, smc_state);
5193 if (ret)
5194 ni_pi->enable_sq_ramping = false;
5195
5196 return si_populate_smc_t(rdev, radeon_state, smc_state);
5197}
5198
5199static int si_upload_sw_state(struct radeon_device *rdev,
5200 struct radeon_ps *radeon_new_state)
5201{
5202 struct si_power_info *si_pi = si_get_pi(rdev);
5203 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5204 int ret;
5205 u32 address = si_pi->state_table_start +
5206 offsetof(SISLANDS_SMC_STATETABLE, driverState);
5207 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
5208 ((new_state->performance_level_count - 1) *
5209 sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
5210 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
5211
5212 memset(smc_state, 0, state_size);
5213
5214 ret = si_convert_power_state_to_smc(rdev, radeon_new_state, smc_state);
5215 if (ret)
5216 return ret;
5217
5218 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5219 state_size, si_pi->sram_end);
5220
5221 return ret;
5222}
5223
5224static int si_upload_ulv_state(struct radeon_device *rdev)
5225{
5226 struct si_power_info *si_pi = si_get_pi(rdev);
5227 struct si_ulv_param *ulv = &si_pi->ulv;
5228 int ret = 0;
5229
5230 if (ulv->supported && ulv->pl.vddc) {
5231 u32 address = si_pi->state_table_start +
5232 offsetof(SISLANDS_SMC_STATETABLE, ULVState);
5233 SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
5234 u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
5235
5236 memset(smc_state, 0, state_size);
5237
5238 ret = si_populate_ulv_state(rdev, smc_state);
5239 if (!ret)
5240 ret = si_copy_bytes_to_smc(rdev, address, (u8 *)smc_state,
5241 state_size, si_pi->sram_end);
5242 }
5243
5244 return ret;
5245}
5246
5247static int si_upload_smc_data(struct radeon_device *rdev)
5248{
5249 struct radeon_crtc *radeon_crtc = NULL;
5250 int i;
5251
5252 if (rdev->pm.dpm.new_active_crtc_count == 0)
5253 return 0;
5254
5255 for (i = 0; i < rdev->num_crtc; i++) {
5256 if (rdev->pm.dpm.new_active_crtcs & (1 << i)) {
5257 radeon_crtc = rdev->mode_info.crtcs[i];
5258 break;
5259 }
5260 }
5261
5262 if (radeon_crtc == NULL)
5263 return 0;
5264
5265 if (radeon_crtc->line_time <= 0)
5266 return 0;
5267
5268 if (si_write_smc_soft_register(rdev,
5269 SI_SMC_SOFT_REGISTER_crtc_index,
5270 radeon_crtc->crtc_id) != PPSMC_Result_OK)
5271 return 0;
5272
5273 if (si_write_smc_soft_register(rdev,
5274 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
5275 radeon_crtc->wm_high / radeon_crtc->line_time) != PPSMC_Result_OK)
5276 return 0;
5277
5278 if (si_write_smc_soft_register(rdev,
5279 SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
5280 radeon_crtc->wm_low / radeon_crtc->line_time) != PPSMC_Result_OK)
5281 return 0;
5282
5283 return 0;
5284}
5285
5286static int si_set_mc_special_registers(struct radeon_device *rdev,
5287 struct si_mc_reg_table *table)
5288{
5289 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
5290 u8 i, j, k;
5291 u32 temp_reg;
5292
5293 for (i = 0, j = table->last; i < table->last; i++) {
5294 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5295 return -EINVAL;
5296 switch (table->mc_reg_address[i].s1 << 2) {
5297 case MC_SEQ_MISC1:
5298 temp_reg = RREG32(MC_PMG_CMD_EMRS);
5299 table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS >> 2;
5300 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5301 for (k = 0; k < table->num_entries; k++)
5302 table->mc_reg_table_entry[k].mc_data[j] =
5303 ((temp_reg & 0xffff0000)) |
5304 ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
5305 j++;
5306 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5307 return -EINVAL;
5308
5309 temp_reg = RREG32(MC_PMG_CMD_MRS);
5310 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS >> 2;
5311 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5312 for (k = 0; k < table->num_entries; k++) {
5313 table->mc_reg_table_entry[k].mc_data[j] =
5314 (temp_reg & 0xffff0000) |
5315 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5316 if (!pi->mem_gddr5)
5317 table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
5318 }
5319 j++;
5fd9c581 5320 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5321 return -EINVAL;
5322
5323 if (!pi->mem_gddr5) {
5324 table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD >> 2;
5325 table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD >> 2;
5326 for (k = 0; k < table->num_entries; k++)
5327 table->mc_reg_table_entry[k].mc_data[j] =
5328 (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
5329 j++;
5fd9c581 5330 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5331 return -EINVAL;
5332 }
5333 break;
5334 case MC_SEQ_RESERVE_M:
5335 temp_reg = RREG32(MC_PMG_CMD_MRS1);
5336 table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1 >> 2;
5337 table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5338 for(k = 0; k < table->num_entries; k++)
5339 table->mc_reg_table_entry[k].mc_data[j] =
5340 (temp_reg & 0xffff0000) |
5341 (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
5342 j++;
5fd9c581 5343 if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5344 return -EINVAL;
5345 break;
5346 default:
5347 break;
5348 }
5349 }
5350
5351 table->last = j;
5352
5353 return 0;
5354}
5355
5356static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
5357{
5358 bool result = true;
5359
5360 switch (in_reg) {
5361 case MC_SEQ_RAS_TIMING >> 2:
5362 *out_reg = MC_SEQ_RAS_TIMING_LP >> 2;
5363 break;
5364 case MC_SEQ_CAS_TIMING >> 2:
5365 *out_reg = MC_SEQ_CAS_TIMING_LP >> 2;
5366 break;
5367 case MC_SEQ_MISC_TIMING >> 2:
5368 *out_reg = MC_SEQ_MISC_TIMING_LP >> 2;
5369 break;
5370 case MC_SEQ_MISC_TIMING2 >> 2:
5371 *out_reg = MC_SEQ_MISC_TIMING2_LP >> 2;
5372 break;
5373 case MC_SEQ_RD_CTL_D0 >> 2:
5374 *out_reg = MC_SEQ_RD_CTL_D0_LP >> 2;
5375 break;
5376 case MC_SEQ_RD_CTL_D1 >> 2:
5377 *out_reg = MC_SEQ_RD_CTL_D1_LP >> 2;
5378 break;
5379 case MC_SEQ_WR_CTL_D0 >> 2:
5380 *out_reg = MC_SEQ_WR_CTL_D0_LP >> 2;
5381 break;
5382 case MC_SEQ_WR_CTL_D1 >> 2:
5383 *out_reg = MC_SEQ_WR_CTL_D1_LP >> 2;
5384 break;
5385 case MC_PMG_CMD_EMRS >> 2:
5386 *out_reg = MC_SEQ_PMG_CMD_EMRS_LP >> 2;
5387 break;
5388 case MC_PMG_CMD_MRS >> 2:
5389 *out_reg = MC_SEQ_PMG_CMD_MRS_LP >> 2;
5390 break;
5391 case MC_PMG_CMD_MRS1 >> 2:
5392 *out_reg = MC_SEQ_PMG_CMD_MRS1_LP >> 2;
5393 break;
5394 case MC_SEQ_PMG_TIMING >> 2:
5395 *out_reg = MC_SEQ_PMG_TIMING_LP >> 2;
5396 break;
5397 case MC_PMG_CMD_MRS2 >> 2:
5398 *out_reg = MC_SEQ_PMG_CMD_MRS2_LP >> 2;
5399 break;
5400 case MC_SEQ_WR_CTL_2 >> 2:
5401 *out_reg = MC_SEQ_WR_CTL_2_LP >> 2;
5402 break;
5403 default:
5404 result = false;
5405 break;
5406 }
5407
5408 return result;
5409}
5410
5411static void si_set_valid_flag(struct si_mc_reg_table *table)
5412{
5413 u8 i, j;
5414
5415 for (i = 0; i < table->last; i++) {
5416 for (j = 1; j < table->num_entries; j++) {
5417 if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
5418 table->valid_flag |= 1 << i;
5419 break;
5420 }
5421 }
5422 }
5423}
5424
5425static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
5426{
5427 u32 i;
5428 u16 address;
5429
5430 for (i = 0; i < table->last; i++)
5431 table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
5432 address : table->mc_reg_address[i].s1;
5433
5434}
5435
5436static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
5437 struct si_mc_reg_table *si_table)
5438{
5439 u8 i, j;
5440
5441 if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
5442 return -EINVAL;
5443 if (table->num_entries > MAX_AC_TIMING_ENTRIES)
5444 return -EINVAL;
5445
5446 for (i = 0; i < table->last; i++)
5447 si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
5448 si_table->last = table->last;
5449
5450 for (i = 0; i < table->num_entries; i++) {
5451 si_table->mc_reg_table_entry[i].mclk_max =
5452 table->mc_reg_table_entry[i].mclk_max;
5453 for (j = 0; j < table->last; j++) {
5454 si_table->mc_reg_table_entry[i].mc_data[j] =
5455 table->mc_reg_table_entry[i].mc_data[j];
5456 }
5457 }
5458 si_table->num_entries = table->num_entries;
5459
5460 return 0;
5461}
5462
5463static int si_initialize_mc_reg_table(struct radeon_device *rdev)
5464{
5465 struct si_power_info *si_pi = si_get_pi(rdev);
5466 struct atom_mc_reg_table *table;
5467 struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
5468 u8 module_index = rv770_get_memory_module_index(rdev);
5469 int ret;
5470
5471 table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
5472 if (!table)
5473 return -ENOMEM;
5474
5475 WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
5476 WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
5477 WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
5478 WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
5479 WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
5480 WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
5481 WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
5482 WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
5483 WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
5484 WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
5485 WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
5486 WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
5487 WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
5488 WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
5489
5490 ret = radeon_atom_init_mc_reg_table(rdev, module_index, table);
5491 if (ret)
5492 goto init_mc_done;
5493
5494 ret = si_copy_vbios_mc_reg_table(table, si_table);
5495 if (ret)
5496 goto init_mc_done;
5497
5498 si_set_s0_mc_reg_index(si_table);
5499
5500 ret = si_set_mc_special_registers(rdev, si_table);
5501 if (ret)
5502 goto init_mc_done;
5503
5504 si_set_valid_flag(si_table);
5505
5506init_mc_done:
5507 kfree(table);
5508
5509 return ret;
5510
5511}
5512
5513static void si_populate_mc_reg_addresses(struct radeon_device *rdev,
5514 SMC_SIslands_MCRegisters *mc_reg_table)
5515{
5516 struct si_power_info *si_pi = si_get_pi(rdev);
5517 u32 i, j;
5518
5519 for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
5520 if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
407b6dfd 5521 if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
a9e61410
AD
5522 break;
5523 mc_reg_table->address[i].s0 =
5524 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
5525 mc_reg_table->address[i].s1 =
5526 cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
5527 i++;
5528 }
5529 }
5530 mc_reg_table->last = (u8)i;
5531}
5532
5533static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
5534 SMC_SIslands_MCRegisterSet *data,
5535 u32 num_entries, u32 valid_flag)
5536{
5537 u32 i, j;
5538
5539 for(i = 0, j = 0; j < num_entries; j++) {
5540 if (valid_flag & (1 << j)) {
5541 data->value[i] = cpu_to_be32(entry->mc_data[j]);
5542 i++;
5543 }
5544 }
5545}
5546
5547static void si_convert_mc_reg_table_entry_to_smc(struct radeon_device *rdev,
5548 struct rv7xx_pl *pl,
5549 SMC_SIslands_MCRegisterSet *mc_reg_table_data)
5550{
5551 struct si_power_info *si_pi = si_get_pi(rdev);
5552 u32 i = 0;
5553
5554 for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
5555 if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
5556 break;
5557 }
5558
5559 if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
5560 --i;
5561
5562 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
5563 mc_reg_table_data, si_pi->mc_reg_table.last,
5564 si_pi->mc_reg_table.valid_flag);
5565}
5566
5567static void si_convert_mc_reg_table_to_smc(struct radeon_device *rdev,
5568 struct radeon_ps *radeon_state,
5569 SMC_SIslands_MCRegisters *mc_reg_table)
5570{
5571 struct ni_ps *state = ni_get_ps(radeon_state);
5572 int i;
5573
5574 for (i = 0; i < state->performance_level_count; i++) {
5575 si_convert_mc_reg_table_entry_to_smc(rdev,
5576 &state->performance_levels[i],
5577 &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
5578 }
5579}
5580
5581static int si_populate_mc_reg_table(struct radeon_device *rdev,
5582 struct radeon_ps *radeon_boot_state)
5583{
5584 struct ni_ps *boot_state = ni_get_ps(radeon_boot_state);
5585 struct si_power_info *si_pi = si_get_pi(rdev);
5586 struct si_ulv_param *ulv = &si_pi->ulv;
5587 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5588
5589 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5590
5591 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_seq_index, 1);
5592
5593 si_populate_mc_reg_addresses(rdev, smc_mc_reg_table);
5594
5595 si_convert_mc_reg_table_entry_to_smc(rdev, &boot_state->performance_levels[0],
5596 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
5597
5598 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5599 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
5600 si_pi->mc_reg_table.last,
5601 si_pi->mc_reg_table.valid_flag);
5602
5603 if (ulv->supported && ulv->pl.vddc != 0)
5604 si_convert_mc_reg_table_entry_to_smc(rdev, &ulv->pl,
5605 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
5606 else
5607 si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
5608 &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
5609 si_pi->mc_reg_table.last,
5610 si_pi->mc_reg_table.valid_flag);
5611
5612 si_convert_mc_reg_table_to_smc(rdev, radeon_boot_state, smc_mc_reg_table);
5613
5614 return si_copy_bytes_to_smc(rdev, si_pi->mc_reg_table_start,
5615 (u8 *)smc_mc_reg_table,
5616 sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
5617}
5618
5619static int si_upload_mc_reg_table(struct radeon_device *rdev,
5620 struct radeon_ps *radeon_new_state)
5621{
5622 struct ni_ps *new_state = ni_get_ps(radeon_new_state);
5623 struct si_power_info *si_pi = si_get_pi(rdev);
5624 u32 address = si_pi->mc_reg_table_start +
5625 offsetof(SMC_SIslands_MCRegisters,
5626 data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
5627 SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
5628
5629 memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
5630
5631 si_convert_mc_reg_table_to_smc(rdev, radeon_new_state, smc_mc_reg_table);
5632
5633
5634 return si_copy_bytes_to_smc(rdev, address,
5635 (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
5636 sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
5637 si_pi->sram_end);
5638
5639}
5640
5641static void si_enable_voltage_control(struct radeon_device *rdev, bool enable)
5642{
5643 if (enable)
5644 WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
5645 else
5646 WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
5647}
5648
5649static enum radeon_pcie_gen si_get_maximum_link_speed(struct radeon_device *rdev,
5650 struct radeon_ps *radeon_state)
5651{
5652 struct ni_ps *state = ni_get_ps(radeon_state);
5653 int i;
5654 u16 pcie_speed, max_speed = 0;
5655
5656 for (i = 0; i < state->performance_level_count; i++) {
5657 pcie_speed = state->performance_levels[i].pcie_gen;
5658 if (max_speed < pcie_speed)
5659 max_speed = pcie_speed;
5660 }
5661 return max_speed;
5662}
5663
5664static u16 si_get_current_pcie_speed(struct radeon_device *rdev)
5665{
5666 u32 speed_cntl;
5667
5668 speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
5669 speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
5670
5671 return (u16)speed_cntl;
5672}
5673
5674static void si_request_link_speed_change_before_state_change(struct radeon_device *rdev,
5675 struct radeon_ps *radeon_new_state,
5676 struct radeon_ps *radeon_current_state)
5677{
5678 struct si_power_info *si_pi = si_get_pi(rdev);
5679 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5680 enum radeon_pcie_gen current_link_speed;
5681
5682 if (si_pi->force_pcie_gen == RADEON_PCIE_GEN_INVALID)
5683 current_link_speed = si_get_maximum_link_speed(rdev, radeon_current_state);
5684 else
5685 current_link_speed = si_pi->force_pcie_gen;
5686
5687 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
5688 si_pi->pspp_notify_required = false;
5689 if (target_link_speed > current_link_speed) {
5690 switch (target_link_speed) {
5691#if defined(CONFIG_ACPI)
5692 case RADEON_PCIE_GEN3:
5693 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
5694 break;
5695 si_pi->force_pcie_gen = RADEON_PCIE_GEN2;
5696 if (current_link_speed == RADEON_PCIE_GEN2)
5697 break;
5698 case RADEON_PCIE_GEN2:
5699 if (radeon_acpi_pcie_performance_request(rdev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
5700 break;
5701#endif
5702 default:
5703 si_pi->force_pcie_gen = si_get_current_pcie_speed(rdev);
5704 break;
5705 }
5706 } else {
5707 if (target_link_speed < current_link_speed)
5708 si_pi->pspp_notify_required = true;
5709 }
5710}
5711
5712static void si_notify_link_speed_change_after_state_change(struct radeon_device *rdev,
5713 struct radeon_ps *radeon_new_state,
5714 struct radeon_ps *radeon_current_state)
5715{
5716 struct si_power_info *si_pi = si_get_pi(rdev);
5717 enum radeon_pcie_gen target_link_speed = si_get_maximum_link_speed(rdev, radeon_new_state);
5718 u8 request;
5719
5720 if (si_pi->pspp_notify_required) {
5721 if (target_link_speed == RADEON_PCIE_GEN3)
5722 request = PCIE_PERF_REQ_PECI_GEN3;
5723 else if (target_link_speed == RADEON_PCIE_GEN2)
5724 request = PCIE_PERF_REQ_PECI_GEN2;
5725 else
5726 request = PCIE_PERF_REQ_PECI_GEN1;
5727
5728 if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
5729 (si_get_current_pcie_speed(rdev) > 0))
5730 return;
5731
5732#if defined(CONFIG_ACPI)
5733 radeon_acpi_pcie_performance_request(rdev, request, false);
5734#endif
5735 }
5736}
5737
5738#if 0
5739static int si_ds_request(struct radeon_device *rdev,
5740 bool ds_status_on, u32 count_write)
5741{
5742 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
5743
5744 if (eg_pi->sclk_deep_sleep) {
5745 if (ds_status_on)
5746 return (si_send_msg_to_smc(rdev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
5747 PPSMC_Result_OK) ?
5748 0 : -EINVAL;
5749 else
5750 return (si_send_msg_to_smc(rdev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
5751 PPSMC_Result_OK) ? 0 : -EINVAL;
5752 }
5753 return 0;
5754}
5755#endif
5756
5757static void si_set_max_cu_value(struct radeon_device *rdev)
5758{
5759 struct si_power_info *si_pi = si_get_pi(rdev);
5760
5761 if (rdev->family == CHIP_VERDE) {
5762 switch (rdev->pdev->device) {
5763 case 0x6820:
5764 case 0x6825:
5765 case 0x6821:
5766 case 0x6823:
5767 case 0x6827:
5768 si_pi->max_cu = 10;
5769 break;
5770 case 0x682D:
5771 case 0x6824:
5772 case 0x682F:
5773 case 0x6826:
5774 si_pi->max_cu = 8;
5775 break;
5776 case 0x6828:
5777 case 0x6830:
5778 case 0x6831:
5779 case 0x6838:
5780 case 0x6839:
5781 case 0x683D:
5782 si_pi->max_cu = 10;
5783 break;
5784 case 0x683B:
5785 case 0x683F:
5786 case 0x6829:
5787 si_pi->max_cu = 8;
5788 break;
5789 default:
5790 si_pi->max_cu = 0;
5791 break;
5792 }
5793 } else {
5794 si_pi->max_cu = 0;
5795 }
5796}
5797
5798static int si_patch_single_dependency_table_based_on_leakage(struct radeon_device *rdev,
5799 struct radeon_clock_voltage_dependency_table *table)
5800{
5801 u32 i;
5802 int j;
5803 u16 leakage_voltage;
5804
5805 if (table) {
5806 for (i = 0; i < table->count; i++) {
5807 switch (si_get_leakage_voltage_from_leakage_index(rdev,
5808 table->entries[i].v,
5809 &leakage_voltage)) {
5810 case 0:
5811 table->entries[i].v = leakage_voltage;
5812 break;
5813 case -EAGAIN:
5814 return -EINVAL;
5815 case -EINVAL:
5816 default:
5817 break;
5818 }
5819 }
5820
5821 for (j = (table->count - 2); j >= 0; j--) {
5822 table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
5823 table->entries[j].v : table->entries[j + 1].v;
5824 }
5825 }
5826 return 0;
5827}
5828
5829static int si_patch_dependency_tables_based_on_leakage(struct radeon_device *rdev)
5830{
5831 int ret = 0;
5832
5833 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5834 &rdev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
5835 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5836 &rdev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
5837 ret = si_patch_single_dependency_table_based_on_leakage(rdev,
5838 &rdev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
5839 return ret;
5840}
5841
5842static void si_set_pcie_lane_width_in_smc(struct radeon_device *rdev,
5843 struct radeon_ps *radeon_new_state,
5844 struct radeon_ps *radeon_current_state)
5845{
5846 u32 lane_width;
5847 u32 new_lane_width =
5848 (radeon_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5849 u32 current_lane_width =
5850 (radeon_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT;
5851
5852 if (new_lane_width != current_lane_width) {
5853 radeon_set_pcie_lanes(rdev, new_lane_width);
5854 lane_width = radeon_get_pcie_lanes(rdev);
5855 si_write_smc_soft_register(rdev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
5856 }
5857}
5858
5859void si_dpm_setup_asic(struct radeon_device *rdev)
5860{
6c7bccea
AD
5861 int r;
5862
5863 r = si_mc_load_microcode(rdev);
5864 if (r)
5865 DRM_ERROR("Failed to load MC firmware!\n");
a9e61410
AD
5866 rv770_get_memory_type(rdev);
5867 si_read_clock_registers(rdev);
5868 si_enable_acpi_power_management(rdev);
5869}
5870
2271e2e2
AD
5871static int si_thermal_enable_alert(struct radeon_device *rdev,
5872 bool enable)
5873{
5874 u32 thermal_int = RREG32(CG_THERMAL_INT);
5875
5876 if (enable) {
5877 PPSMC_Result result;
5878
39471ad3
AD
5879 thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
5880 WREG32(CG_THERMAL_INT, thermal_int);
5881 rdev->irq.dpm_thermal = false;
2271e2e2
AD
5882 result = si_send_msg_to_smc(rdev, PPSMC_MSG_EnableThermalInterrupt);
5883 if (result != PPSMC_Result_OK) {
5884 DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
5885 return -EINVAL;
5886 }
5887 } else {
39471ad3
AD
5888 thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
5889 WREG32(CG_THERMAL_INT, thermal_int);
5890 rdev->irq.dpm_thermal = true;
2271e2e2
AD
5891 }
5892
2271e2e2
AD
5893 return 0;
5894}
5895
5896static int si_thermal_set_temperature_range(struct radeon_device *rdev,
5897 int min_temp, int max_temp)
a9e61410
AD
5898{
5899 int low_temp = 0 * 1000;
5900 int high_temp = 255 * 1000;
5901
5902 if (low_temp < min_temp)
5903 low_temp = min_temp;
5904 if (high_temp > max_temp)
5905 high_temp = max_temp;
5906 if (high_temp < low_temp) {
5907 DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
5908 return -EINVAL;
5909 }
5910
5911 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
5912 WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
5913 WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
5914
5915 rdev->pm.dpm.thermal.min_temp = low_temp;
5916 rdev->pm.dpm.thermal.max_temp = high_temp;
5917
5918 return 0;
5919}
5920
39471ad3
AD
5921static void si_fan_ctrl_set_static_mode(struct radeon_device *rdev, u32 mode)
5922{
5923 struct si_power_info *si_pi = si_get_pi(rdev);
5924 u32 tmp;
5925
5926 if (si_pi->fan_ctrl_is_in_default_mode) {
5927 tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
5928 si_pi->fan_ctrl_default_mode = tmp;
5929 tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
5930 si_pi->t_min = tmp;
5931 si_pi->fan_ctrl_is_in_default_mode = false;
5932 }
5933
5934 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
5935 tmp |= TMIN(0);
5936 WREG32(CG_FDO_CTRL2, tmp);
5937
6554d9a0 5938 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
39471ad3
AD
5939 tmp |= FDO_PWM_MODE(mode);
5940 WREG32(CG_FDO_CTRL2, tmp);
5941}
5942
5943static int si_thermal_setup_fan_table(struct radeon_device *rdev)
5944{
5945 struct si_power_info *si_pi = si_get_pi(rdev);
5946 PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
5947 u32 duty100;
5948 u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
5949 u16 fdo_min, slope1, slope2;
5950 u32 reference_clock, tmp;
5951 int ret;
5952 u64 tmp64;
5953
5954 if (!si_pi->fan_table_start) {
5955 rdev->pm.dpm.fan.ucode_fan_control = false;
5956 return 0;
5957 }
5958
5959 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
5960
5961 if (duty100 == 0) {
5962 rdev->pm.dpm.fan.ucode_fan_control = false;
5963 return 0;
5964 }
5965
5966 tmp64 = (u64)rdev->pm.dpm.fan.pwm_min * duty100;
5967 do_div(tmp64, 10000);
5968 fdo_min = (u16)tmp64;
5969
5970 t_diff1 = rdev->pm.dpm.fan.t_med - rdev->pm.dpm.fan.t_min;
5971 t_diff2 = rdev->pm.dpm.fan.t_high - rdev->pm.dpm.fan.t_med;
5972
5973 pwm_diff1 = rdev->pm.dpm.fan.pwm_med - rdev->pm.dpm.fan.pwm_min;
5974 pwm_diff2 = rdev->pm.dpm.fan.pwm_high - rdev->pm.dpm.fan.pwm_med;
5975
5976 slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
5977 slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
5978
5979 fan_table.slope1 = cpu_to_be16(slope1);
5980 fan_table.slope2 = cpu_to_be16(slope2);
5981
5982 fan_table.fdo_min = cpu_to_be16(fdo_min);
5983
5984 fan_table.hys_down = cpu_to_be16(rdev->pm.dpm.fan.t_hyst);
5985
5986 fan_table.hys_up = cpu_to_be16(1);
5987
5988 fan_table.hys_slope = cpu_to_be16(1);
5989
5990 fan_table.temp_resp_lim = cpu_to_be16(5);
5991
5992 reference_clock = radeon_get_xclk(rdev);
5993
5994 fan_table.refresh_period = cpu_to_be32((rdev->pm.dpm.fan.cycle_delay *
5995 reference_clock) / 1600);
5996
5997 fan_table.fdo_max = cpu_to_be16((u16)duty100);
5998
5999 tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
6000 fan_table.temp_src = (uint8_t)tmp;
6001
6002 ret = si_copy_bytes_to_smc(rdev,
6003 si_pi->fan_table_start,
6004 (u8 *)(&fan_table),
6005 sizeof(fan_table),
6006 si_pi->sram_end);
6007
6008 if (ret) {
6009 DRM_ERROR("Failed to load fan table to the SMC.");
6010 rdev->pm.dpm.fan.ucode_fan_control = false;
6011 }
6012
6013 return 0;
6014}
6015
6016static int si_fan_ctrl_start_smc_fan_control(struct radeon_device *rdev)
6017{
5e8150a6 6018 struct si_power_info *si_pi = si_get_pi(rdev);
39471ad3
AD
6019 PPSMC_Result ret;
6020
6021 ret = si_send_msg_to_smc(rdev, PPSMC_StartFanControl);
5e8150a6
AD
6022 if (ret == PPSMC_Result_OK) {
6023 si_pi->fan_is_controlled_by_smc = true;
39471ad3 6024 return 0;
5e8150a6 6025 } else {
39471ad3 6026 return -EINVAL;
5e8150a6 6027 }
39471ad3
AD
6028}
6029
6030static int si_fan_ctrl_stop_smc_fan_control(struct radeon_device *rdev)
6031{
5e8150a6 6032 struct si_power_info *si_pi = si_get_pi(rdev);
39471ad3
AD
6033 PPSMC_Result ret;
6034
6035 ret = si_send_msg_to_smc(rdev, PPSMC_StopFanControl);
5e8150a6
AD
6036
6037 if (ret == PPSMC_Result_OK) {
6038 si_pi->fan_is_controlled_by_smc = false;
39471ad3 6039 return 0;
5e8150a6 6040 } else {
39471ad3 6041 return -EINVAL;
5e8150a6 6042 }
39471ad3
AD
6043}
6044
5e8150a6
AD
6045int si_fan_ctrl_get_fan_speed_percent(struct radeon_device *rdev,
6046 u32 *speed)
39471ad3 6047{
5e8150a6 6048 struct si_power_info *si_pi = si_get_pi(rdev);
39471ad3
AD
6049 u32 duty, duty100;
6050 u64 tmp64;
6051
6052 if (rdev->pm.no_fan)
6053 return -ENOENT;
6054
5e8150a6
AD
6055 if (si_pi->fan_is_controlled_by_smc)
6056 return -EINVAL;
6057
39471ad3
AD
6058 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6059 duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
6060
6061 if (duty100 == 0)
6062 return -EINVAL;
6063
6064 tmp64 = (u64)duty * 100;
6065 do_div(tmp64, duty100);
6066 *speed = (u32)tmp64;
6067
6068 if (*speed > 100)
6069 *speed = 100;
6070
6071 return 0;
6072}
6073
5e8150a6
AD
6074int si_fan_ctrl_set_fan_speed_percent(struct radeon_device *rdev,
6075 u32 speed)
39471ad3
AD
6076{
6077 u32 tmp;
6078 u32 duty, duty100;
6079 u64 tmp64;
6080
6081 if (rdev->pm.no_fan)
6082 return -ENOENT;
6083
6084 if (speed > 100)
6085 return -EINVAL;
6086
39471ad3
AD
6087 duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
6088
6089 if (duty100 == 0)
6090 return -EINVAL;
6091
6092 tmp64 = (u64)speed * duty100;
6093 do_div(tmp64, 100);
6094 duty = (u32)tmp64;
6095
6096 tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
6097 tmp |= FDO_STATIC_DUTY(duty);
6098 WREG32(CG_FDO_CTRL0, tmp);
6099
39471ad3
AD
6100 return 0;
6101}
6102
5e8150a6
AD
6103void si_fan_ctrl_set_mode(struct radeon_device *rdev, u32 mode)
6104{
6105 if (mode) {
6106 /* stop auto-manage */
6107 if (rdev->pm.dpm.fan.ucode_fan_control)
6108 si_fan_ctrl_stop_smc_fan_control(rdev);
6109 si_fan_ctrl_set_static_mode(rdev, mode);
6110 } else {
6111 /* restart auto-manage */
6112 if (rdev->pm.dpm.fan.ucode_fan_control)
6113 si_thermal_start_smc_fan_control(rdev);
6114 else
6115 si_fan_ctrl_set_default_mode(rdev);
6116 }
6117}
6118
6119u32 si_fan_ctrl_get_mode(struct radeon_device *rdev)
6120{
6121 struct si_power_info *si_pi = si_get_pi(rdev);
6122 u32 tmp;
6123
6124 if (si_pi->fan_is_controlled_by_smc)
6125 return 0;
6126
6127 tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
6128 return (tmp >> FDO_PWM_MODE_SHIFT);
6129}
6130
6131#if 0
39471ad3
AD
6132static int si_fan_ctrl_get_fan_speed_rpm(struct radeon_device *rdev,
6133 u32 *speed)
6134{
6135 u32 tach_period;
6136 u32 xclk = radeon_get_xclk(rdev);
6137
6138 if (rdev->pm.no_fan)
6139 return -ENOENT;
6140
6141 if (rdev->pm.fan_pulses_per_revolution == 0)
6142 return -ENOENT;
6143
6144 tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
6145 if (tach_period == 0)
6146 return -ENOENT;
6147
6148 *speed = 60 * xclk * 10000 / tach_period;
6149
6150 return 0;
6151}
6152
6153static int si_fan_ctrl_set_fan_speed_rpm(struct radeon_device *rdev,
6154 u32 speed)
6155{
6156 u32 tach_period, tmp;
6157 u32 xclk = radeon_get_xclk(rdev);
6158
6159 if (rdev->pm.no_fan)
6160 return -ENOENT;
6161
6162 if (rdev->pm.fan_pulses_per_revolution == 0)
6163 return -ENOENT;
6164
6165 if ((speed < rdev->pm.fan_min_rpm) ||
6166 (speed > rdev->pm.fan_max_rpm))
6167 return -EINVAL;
6168
6169 if (rdev->pm.dpm.fan.ucode_fan_control)
6170 si_fan_ctrl_stop_smc_fan_control(rdev);
6171
6172 tach_period = 60 * xclk * 10000 / (8 * speed);
6173 tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
6174 tmp |= TARGET_PERIOD(tach_period);
6175 WREG32(CG_TACH_CTRL, tmp);
6176
6554d9a0 6177 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC_RPM);
39471ad3
AD
6178
6179 return 0;
6180}
6181#endif
6182
6183static void si_fan_ctrl_set_default_mode(struct radeon_device *rdev)
6184{
6185 struct si_power_info *si_pi = si_get_pi(rdev);
6186 u32 tmp;
6187
6188 if (!si_pi->fan_ctrl_is_in_default_mode) {
6189 tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
6190 tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
6191 WREG32(CG_FDO_CTRL2, tmp);
6192
6554d9a0 6193 tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
39471ad3
AD
6194 tmp |= TMIN(si_pi->t_min);
6195 WREG32(CG_FDO_CTRL2, tmp);
6196 si_pi->fan_ctrl_is_in_default_mode = true;
6197 }
6198}
6199
6200static void si_thermal_start_smc_fan_control(struct radeon_device *rdev)
6201{
6202 if (rdev->pm.dpm.fan.ucode_fan_control) {
6203 si_fan_ctrl_start_smc_fan_control(rdev);
6204 si_fan_ctrl_set_static_mode(rdev, FDO_PWM_MODE_STATIC);
6205 }
6206}
6207
6208static void si_thermal_initialize(struct radeon_device *rdev)
6209{
6210 u32 tmp;
6211
6212 if (rdev->pm.fan_pulses_per_revolution) {
6213 tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
6214 tmp |= EDGE_PER_REV(rdev->pm.fan_pulses_per_revolution -1);
6215 WREG32(CG_TACH_CTRL, tmp);
6216 }
6217
6218 tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
6219 tmp |= TACH_PWM_RESP_RATE(0x28);
6220 WREG32(CG_FDO_CTRL2, tmp);
6221}
6222
6223static int si_thermal_start_thermal_controller(struct radeon_device *rdev)
6224{
6225 int ret;
6226
6227 si_thermal_initialize(rdev);
6228 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6229 if (ret)
6230 return ret;
6231 ret = si_thermal_enable_alert(rdev, true);
6232 if (ret)
6233 return ret;
6234 if (rdev->pm.dpm.fan.ucode_fan_control) {
6235 ret = si_halt_smc(rdev);
6236 if (ret)
6237 return ret;
6238 ret = si_thermal_setup_fan_table(rdev);
6239 if (ret)
6240 return ret;
6241 ret = si_resume_smc(rdev);
6242 if (ret)
6243 return ret;
6244 si_thermal_start_smc_fan_control(rdev);
6245 }
6246
6247 return 0;
6248}
6249
6250static void si_thermal_stop_thermal_controller(struct radeon_device *rdev)
6251{
6252 if (!rdev->pm.no_fan) {
6253 si_fan_ctrl_set_default_mode(rdev);
6254 si_fan_ctrl_stop_smc_fan_control(rdev);
6255 }
6256}
6257
a9e61410
AD
6258int si_dpm_enable(struct radeon_device *rdev)
6259{
6260 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6261 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
636e2582 6262 struct si_power_info *si_pi = si_get_pi(rdev);
a9e61410
AD
6263 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6264 int ret;
6265
6266 if (si_is_smc_running(rdev))
6267 return -EINVAL;
636e2582 6268 if (pi->voltage_control || si_pi->voltage_control_svi2)
a9e61410
AD
6269 si_enable_voltage_control(rdev, true);
6270 if (pi->mvdd_control)
6271 si_get_mvdd_configuration(rdev);
636e2582 6272 if (pi->voltage_control || si_pi->voltage_control_svi2) {
a9e61410 6273 ret = si_construct_voltage_tables(rdev);
2c48febb
AD
6274 if (ret) {
6275 DRM_ERROR("si_construct_voltage_tables failed\n");
a9e61410 6276 return ret;
2c48febb 6277 }
a9e61410
AD
6278 }
6279 if (eg_pi->dynamic_ac_timing) {
6280 ret = si_initialize_mc_reg_table(rdev);
6281 if (ret)
6282 eg_pi->dynamic_ac_timing = false;
6283 }
6284 if (pi->dynamic_ss)
6285 si_enable_spread_spectrum(rdev, true);
6286 if (pi->thermal_protection)
6287 si_enable_thermal_protection(rdev, true);
6288 si_setup_bsp(rdev);
6289 si_program_git(rdev);
6290 si_program_tp(rdev);
6291 si_program_tpp(rdev);
6292 si_program_sstp(rdev);
6293 si_enable_display_gap(rdev);
6294 si_program_vc(rdev);
6295 ret = si_upload_firmware(rdev);
2c48febb
AD
6296 if (ret) {
6297 DRM_ERROR("si_upload_firmware failed\n");
a9e61410 6298 return ret;
2c48febb 6299 }
a9e61410 6300 ret = si_process_firmware_header(rdev);
2c48febb
AD
6301 if (ret) {
6302 DRM_ERROR("si_process_firmware_header failed\n");
a9e61410 6303 return ret;
2c48febb 6304 }
a9e61410 6305 ret = si_initial_switch_from_arb_f0_to_f1(rdev);
2c48febb
AD
6306 if (ret) {
6307 DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
a9e61410 6308 return ret;
2c48febb 6309 }
a9e61410 6310 ret = si_init_smc_table(rdev);
2c48febb
AD
6311 if (ret) {
6312 DRM_ERROR("si_init_smc_table failed\n");
a9e61410 6313 return ret;
2c48febb 6314 }
a9e61410 6315 ret = si_init_smc_spll_table(rdev);
2c48febb
AD
6316 if (ret) {
6317 DRM_ERROR("si_init_smc_spll_table failed\n");
a9e61410 6318 return ret;
2c48febb 6319 }
a9e61410 6320 ret = si_init_arb_table_index(rdev);
2c48febb
AD
6321 if (ret) {
6322 DRM_ERROR("si_init_arb_table_index failed\n");
a9e61410 6323 return ret;
2c48febb 6324 }
a9e61410
AD
6325 if (eg_pi->dynamic_ac_timing) {
6326 ret = si_populate_mc_reg_table(rdev, boot_ps);
2c48febb
AD
6327 if (ret) {
6328 DRM_ERROR("si_populate_mc_reg_table failed\n");
a9e61410 6329 return ret;
2c48febb 6330 }
a9e61410
AD
6331 }
6332 ret = si_initialize_smc_cac_tables(rdev);
2c48febb
AD
6333 if (ret) {
6334 DRM_ERROR("si_initialize_smc_cac_tables failed\n");
a9e61410 6335 return ret;
2c48febb 6336 }
a9e61410 6337 ret = si_initialize_hardware_cac_manager(rdev);
2c48febb
AD
6338 if (ret) {
6339 DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
a9e61410 6340 return ret;
2c48febb 6341 }
a9e61410 6342 ret = si_initialize_smc_dte_tables(rdev);
2c48febb
AD
6343 if (ret) {
6344 DRM_ERROR("si_initialize_smc_dte_tables failed\n");
a9e61410 6345 return ret;
2c48febb 6346 }
a9e61410 6347 ret = si_populate_smc_tdp_limits(rdev, boot_ps);
2c48febb
AD
6348 if (ret) {
6349 DRM_ERROR("si_populate_smc_tdp_limits failed\n");
a9e61410 6350 return ret;
2c48febb 6351 }
a9e61410 6352 ret = si_populate_smc_tdp_limits_2(rdev, boot_ps);
2c48febb
AD
6353 if (ret) {
6354 DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
a9e61410 6355 return ret;
2c48febb 6356 }
a9e61410
AD
6357 si_program_response_times(rdev);
6358 si_program_ds_registers(rdev);
6359 si_dpm_start_smc(rdev);
6360 ret = si_notify_smc_display_change(rdev, false);
2c48febb
AD
6361 if (ret) {
6362 DRM_ERROR("si_notify_smc_display_change failed\n");
a9e61410 6363 return ret;
2c48febb 6364 }
a9e61410
AD
6365 si_enable_sclk_control(rdev, true);
6366 si_start_dpm(rdev);
6367
a9e61410
AD
6368 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
6369
39471ad3
AD
6370 si_thermal_start_thermal_controller(rdev);
6371
a9e61410
AD
6372 ni_update_current_ps(rdev, boot_ps);
6373
6374 return 0;
6375}
6376
2271e2e2 6377static int si_set_temperature_range(struct radeon_device *rdev)
963c115d
AD
6378{
6379 int ret;
6380
2271e2e2
AD
6381 ret = si_thermal_enable_alert(rdev, false);
6382 if (ret)
6383 return ret;
6384 ret = si_thermal_set_temperature_range(rdev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
6385 if (ret)
6386 return ret;
6387 ret = si_thermal_enable_alert(rdev, true);
6388 if (ret)
6389 return ret;
963c115d 6390
2271e2e2
AD
6391 return ret;
6392}
963c115d 6393
2271e2e2
AD
6394int si_dpm_late_enable(struct radeon_device *rdev)
6395{
6396 int ret;
963c115d 6397
2271e2e2
AD
6398 ret = si_set_temperature_range(rdev);
6399 if (ret)
6400 return ret;
6401
6402 return ret;
963c115d
AD
6403}
6404
a9e61410
AD
6405void si_dpm_disable(struct radeon_device *rdev)
6406{
6407 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6408 struct radeon_ps *boot_ps = rdev->pm.dpm.boot_ps;
6409
6410 if (!si_is_smc_running(rdev))
6411 return;
39471ad3 6412 si_thermal_stop_thermal_controller(rdev);
a9e61410
AD
6413 si_disable_ulv(rdev);
6414 si_clear_vc(rdev);
6415 if (pi->thermal_protection)
6416 si_enable_thermal_protection(rdev, false);
6417 si_enable_power_containment(rdev, boot_ps, false);
6418 si_enable_smc_cac(rdev, boot_ps, false);
6419 si_enable_spread_spectrum(rdev, false);
6420 si_enable_auto_throttle_source(rdev, RADEON_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
6421 si_stop_dpm(rdev);
6422 si_reset_to_default(rdev);
6423 si_dpm_stop_smc(rdev);
6424 si_force_switch_to_arb_f0(rdev);
6425
6426 ni_update_current_ps(rdev, boot_ps);
6427}
6428
6429int si_dpm_pre_set_power_state(struct radeon_device *rdev)
6430{
6431 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6432 struct radeon_ps requested_ps = *rdev->pm.dpm.requested_ps;
6433 struct radeon_ps *new_ps = &requested_ps;
6434
6435 ni_update_requested_ps(rdev, new_ps);
6436
6437 si_apply_state_adjust_rules(rdev, &eg_pi->requested_rps);
6438
6439 return 0;
6440}
6441
a144acbc
AD
6442static int si_power_control_set_level(struct radeon_device *rdev)
6443{
6444 struct radeon_ps *new_ps = rdev->pm.dpm.requested_ps;
6445 int ret;
6446
6447 ret = si_restrict_performance_levels_before_switch(rdev);
6448 if (ret)
6449 return ret;
6450 ret = si_halt_smc(rdev);
6451 if (ret)
6452 return ret;
6453 ret = si_populate_smc_tdp_limits(rdev, new_ps);
6454 if (ret)
6455 return ret;
6456 ret = si_populate_smc_tdp_limits_2(rdev, new_ps);
6457 if (ret)
6458 return ret;
6459 ret = si_resume_smc(rdev);
6460 if (ret)
6461 return ret;
6462 ret = si_set_sw_state(rdev);
6463 if (ret)
6464 return ret;
6465 return 0;
6466}
6467
a9e61410
AD
6468int si_dpm_set_power_state(struct radeon_device *rdev)
6469{
6470 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6471 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6472 struct radeon_ps *old_ps = &eg_pi->current_rps;
6473 int ret;
6474
6475 ret = si_disable_ulv(rdev);
cc833b60
AD
6476 if (ret) {
6477 DRM_ERROR("si_disable_ulv failed\n");
a9e61410 6478 return ret;
cc833b60 6479 }
a9e61410 6480 ret = si_restrict_performance_levels_before_switch(rdev);
cc833b60
AD
6481 if (ret) {
6482 DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
a9e61410 6483 return ret;
cc833b60 6484 }
a9e61410
AD
6485 if (eg_pi->pcie_performance_request)
6486 si_request_link_speed_change_before_state_change(rdev, new_ps, old_ps);
e34568b8 6487 ni_set_uvd_clock_before_set_eng_clock(rdev, new_ps, old_ps);
a9e61410 6488 ret = si_enable_power_containment(rdev, new_ps, false);
cc833b60
AD
6489 if (ret) {
6490 DRM_ERROR("si_enable_power_containment failed\n");
a9e61410 6491 return ret;
cc833b60 6492 }
a9e61410 6493 ret = si_enable_smc_cac(rdev, new_ps, false);
cc833b60
AD
6494 if (ret) {
6495 DRM_ERROR("si_enable_smc_cac failed\n");
a9e61410 6496 return ret;
cc833b60 6497 }
a9e61410 6498 ret = si_halt_smc(rdev);
cc833b60
AD
6499 if (ret) {
6500 DRM_ERROR("si_halt_smc failed\n");
a9e61410 6501 return ret;
cc833b60 6502 }
a9e61410 6503 ret = si_upload_sw_state(rdev, new_ps);
cc833b60
AD
6504 if (ret) {
6505 DRM_ERROR("si_upload_sw_state failed\n");
a9e61410 6506 return ret;
cc833b60 6507 }
a9e61410 6508 ret = si_upload_smc_data(rdev);
cc833b60
AD
6509 if (ret) {
6510 DRM_ERROR("si_upload_smc_data failed\n");
a9e61410 6511 return ret;
cc833b60 6512 }
a9e61410 6513 ret = si_upload_ulv_state(rdev);
cc833b60
AD
6514 if (ret) {
6515 DRM_ERROR("si_upload_ulv_state failed\n");
a9e61410 6516 return ret;
cc833b60 6517 }
a9e61410
AD
6518 if (eg_pi->dynamic_ac_timing) {
6519 ret = si_upload_mc_reg_table(rdev, new_ps);
cc833b60
AD
6520 if (ret) {
6521 DRM_ERROR("si_upload_mc_reg_table failed\n");
a9e61410 6522 return ret;
cc833b60 6523 }
a9e61410
AD
6524 }
6525 ret = si_program_memory_timing_parameters(rdev, new_ps);
cc833b60
AD
6526 if (ret) {
6527 DRM_ERROR("si_program_memory_timing_parameters failed\n");
a9e61410 6528 return ret;
cc833b60 6529 }
a9e61410
AD
6530 si_set_pcie_lane_width_in_smc(rdev, new_ps, old_ps);
6531
a9e61410 6532 ret = si_resume_smc(rdev);
cc833b60
AD
6533 if (ret) {
6534 DRM_ERROR("si_resume_smc failed\n");
a9e61410 6535 return ret;
cc833b60 6536 }
a9e61410 6537 ret = si_set_sw_state(rdev);
cc833b60
AD
6538 if (ret) {
6539 DRM_ERROR("si_set_sw_state failed\n");
a9e61410 6540 return ret;
cc833b60 6541 }
e34568b8 6542 ni_set_uvd_clock_after_set_eng_clock(rdev, new_ps, old_ps);
a9e61410
AD
6543 if (eg_pi->pcie_performance_request)
6544 si_notify_link_speed_change_after_state_change(rdev, new_ps, old_ps);
6545 ret = si_set_power_state_conditionally_enable_ulv(rdev, new_ps);
cc833b60
AD
6546 if (ret) {
6547 DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
a9e61410 6548 return ret;
cc833b60 6549 }
a9e61410 6550 ret = si_enable_smc_cac(rdev, new_ps, true);
cc833b60
AD
6551 if (ret) {
6552 DRM_ERROR("si_enable_smc_cac failed\n");
a9e61410 6553 return ret;
cc833b60 6554 }
a9e61410 6555 ret = si_enable_power_containment(rdev, new_ps, true);
cc833b60
AD
6556 if (ret) {
6557 DRM_ERROR("si_enable_power_containment failed\n");
a9e61410 6558 return ret;
cc833b60 6559 }
a9e61410 6560
a144acbc
AD
6561 ret = si_power_control_set_level(rdev);
6562 if (ret) {
6563 DRM_ERROR("si_power_control_set_level failed\n");
6564 return ret;
6565 }
6566
a9e61410
AD
6567 return 0;
6568}
6569
a9e61410
AD
6570void si_dpm_post_set_power_state(struct radeon_device *rdev)
6571{
6572 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6573 struct radeon_ps *new_ps = &eg_pi->requested_rps;
6574
6575 ni_update_current_ps(rdev, new_ps);
6576}
6577
6578
6579void si_dpm_reset_asic(struct radeon_device *rdev)
6580{
6581 si_restrict_performance_levels_before_switch(rdev);
6582 si_disable_ulv(rdev);
6583 si_set_boot_state(rdev);
6584}
6585
6586void si_dpm_display_configuration_changed(struct radeon_device *rdev)
6587{
6588 si_program_display_gap(rdev);
6589}
6590
6591union power_info {
6592 struct _ATOM_POWERPLAY_INFO info;
6593 struct _ATOM_POWERPLAY_INFO_V2 info_2;
6594 struct _ATOM_POWERPLAY_INFO_V3 info_3;
6595 struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
6596 struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
6597 struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
6598};
6599
6600union pplib_clock_info {
6601 struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
6602 struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
6603 struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
6604 struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
6605 struct _ATOM_PPLIB_SI_CLOCK_INFO si;
6606};
6607
6608union pplib_power_state {
6609 struct _ATOM_PPLIB_STATE v1;
6610 struct _ATOM_PPLIB_STATE_V2 v2;
6611};
6612
6613static void si_parse_pplib_non_clock_info(struct radeon_device *rdev,
6614 struct radeon_ps *rps,
6615 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
6616 u8 table_rev)
6617{
6618 rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
6619 rps->class = le16_to_cpu(non_clock_info->usClassification);
6620 rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
6621
6622 if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
6623 rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
6624 rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
6625 } else if (r600_is_uvd_state(rps->class, rps->class2)) {
6626 rps->vclk = RV770_DEFAULT_VCLK_FREQ;
6627 rps->dclk = RV770_DEFAULT_DCLK_FREQ;
6628 } else {
6629 rps->vclk = 0;
6630 rps->dclk = 0;
6631 }
6632
6633 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
6634 rdev->pm.dpm.boot_ps = rps;
6635 if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
6636 rdev->pm.dpm.uvd_ps = rps;
6637}
6638
6639static void si_parse_pplib_clock_info(struct radeon_device *rdev,
6640 struct radeon_ps *rps, int index,
6641 union pplib_clock_info *clock_info)
6642{
6643 struct rv7xx_power_info *pi = rv770_get_pi(rdev);
6644 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6645 struct si_power_info *si_pi = si_get_pi(rdev);
6646 struct ni_ps *ps = ni_get_ps(rps);
6647 u16 leakage_voltage;
6648 struct rv7xx_pl *pl = &ps->performance_levels[index];
6649 int ret;
6650
6651 ps->performance_level_count = index + 1;
6652
6653 pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
6654 pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
6655 pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
6656 pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
6657
6658 pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
6659 pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
6660 pl->flags = le32_to_cpu(clock_info->si.ulFlags);
6661 pl->pcie_gen = r600_get_pcie_gen_support(rdev,
6662 si_pi->sys_pcie_mask,
6663 si_pi->boot_pcie_gen,
6664 clock_info->si.ucPCIEGen);
6665
6666 /* patch up vddc if necessary */
6667 ret = si_get_leakage_voltage_from_leakage_index(rdev, pl->vddc,
6668 &leakage_voltage);
6669 if (ret == 0)
6670 pl->vddc = leakage_voltage;
6671
6672 if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
6673 pi->acpi_vddc = pl->vddc;
6674 eg_pi->acpi_vddci = pl->vddci;
6675 si_pi->acpi_pcie_gen = pl->pcie_gen;
6676 }
6677
6678 if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
6679 index == 0) {
6680 /* XXX disable for A0 tahiti */
6fa45593 6681 si_pi->ulv.supported = false;
a9e61410
AD
6682 si_pi->ulv.pl = *pl;
6683 si_pi->ulv.one_pcie_lane_in_ulv = false;
6684 si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
6685 si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
6686 si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
6687 }
6688
6689 if (pi->min_vddc_in_table > pl->vddc)
6690 pi->min_vddc_in_table = pl->vddc;
6691
6692 if (pi->max_vddc_in_table < pl->vddc)
6693 pi->max_vddc_in_table = pl->vddc;
6694
6695 /* patch up boot state */
6696 if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
6697 u16 vddc, vddci, mvdd;
6698 radeon_atombios_get_default_voltages(rdev, &vddc, &vddci, &mvdd);
6699 pl->mclk = rdev->clock.default_mclk;
6700 pl->sclk = rdev->clock.default_sclk;
6701 pl->vddc = vddc;
6702 pl->vddci = vddci;
6703 si_pi->mvdd_bootup_value = mvdd;
6704 }
6705
6706 if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
6707 ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
6708 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
6709 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
6710 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
6711 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
6712 }
6713}
6714
6715static int si_parse_power_table(struct radeon_device *rdev)
6716{
6717 struct radeon_mode_info *mode_info = &rdev->mode_info;
6718 struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
6719 union pplib_power_state *power_state;
6720 int i, j, k, non_clock_array_index, clock_array_index;
6721 union pplib_clock_info *clock_info;
6722 struct _StateArray *state_array;
6723 struct _ClockInfoArray *clock_info_array;
6724 struct _NonClockInfoArray *non_clock_info_array;
6725 union power_info *power_info;
6726 int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
6727 u16 data_offset;
6728 u8 frev, crev;
6729 u8 *power_state_offset;
6730 struct ni_ps *ps;
6731
6732 if (!atom_parse_data_header(mode_info->atom_context, index, NULL,
6733 &frev, &crev, &data_offset))
6734 return -EINVAL;
6735 power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
6736
6737 state_array = (struct _StateArray *)
6738 (mode_info->atom_context->bios + data_offset +
6739 le16_to_cpu(power_info->pplib.usStateArrayOffset));
6740 clock_info_array = (struct _ClockInfoArray *)
6741 (mode_info->atom_context->bios + data_offset +
6742 le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
6743 non_clock_info_array = (struct _NonClockInfoArray *)
6744 (mode_info->atom_context->bios + data_offset +
6745 le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
6746
6747 rdev->pm.dpm.ps = kzalloc(sizeof(struct radeon_ps) *
6748 state_array->ucNumEntries, GFP_KERNEL);
6749 if (!rdev->pm.dpm.ps)
6750 return -ENOMEM;
6751 power_state_offset = (u8 *)state_array->states;
a9e61410 6752 for (i = 0; i < state_array->ucNumEntries; i++) {
53f3b252 6753 u8 *idx;
a9e61410
AD
6754 power_state = (union pplib_power_state *)power_state_offset;
6755 non_clock_array_index = power_state->v2.nonClockInfoIndex;
6756 non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
6757 &non_clock_info_array->nonClockInfo[non_clock_array_index];
6758 if (!rdev->pm.power_state[i].clock_info)
6759 return -EINVAL;
6760 ps = kzalloc(sizeof(struct ni_ps), GFP_KERNEL);
6761 if (ps == NULL) {
6762 kfree(rdev->pm.dpm.ps);
6763 return -ENOMEM;
6764 }
6765 rdev->pm.dpm.ps[i].ps_priv = ps;
6766 si_parse_pplib_non_clock_info(rdev, &rdev->pm.dpm.ps[i],
6767 non_clock_info,
6768 non_clock_info_array->ucEntrySize);
6769 k = 0;
53f3b252 6770 idx = (u8 *)&power_state->v2.clockInfoIndex[0];
a9e61410 6771 for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
53f3b252 6772 clock_array_index = idx[j];
a9e61410
AD
6773 if (clock_array_index >= clock_info_array->ucNumEntries)
6774 continue;
6775 if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
6776 break;
6777 clock_info = (union pplib_clock_info *)
53f3b252
AD
6778 ((u8 *)&clock_info_array->clockInfo[0] +
6779 (clock_array_index * clock_info_array->ucEntrySize));
a9e61410
AD
6780 si_parse_pplib_clock_info(rdev,
6781 &rdev->pm.dpm.ps[i], k,
6782 clock_info);
6783 k++;
6784 }
6785 power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
6786 }
6787 rdev->pm.dpm.num_ps = state_array->ucNumEntries;
6788 return 0;
6789}
6790
6791int si_dpm_init(struct radeon_device *rdev)
6792{
6793 struct rv7xx_power_info *pi;
6794 struct evergreen_power_info *eg_pi;
6795 struct ni_power_info *ni_pi;
6796 struct si_power_info *si_pi;
a9e61410
AD
6797 struct atom_clock_dividers dividers;
6798 int ret;
6799 u32 mask;
6800
6801 si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
6802 if (si_pi == NULL)
6803 return -ENOMEM;
6804 rdev->pm.dpm.priv = si_pi;
6805 ni_pi = &si_pi->ni;
6806 eg_pi = &ni_pi->eg;
6807 pi = &eg_pi->rv7xx;
6808
6809 ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
6810 if (ret)
6811 si_pi->sys_pcie_mask = 0;
6812 else
6813 si_pi->sys_pcie_mask = mask;
6814 si_pi->force_pcie_gen = RADEON_PCIE_GEN_INVALID;
6815 si_pi->boot_pcie_gen = si_get_current_pcie_speed(rdev);
6816
6817 si_set_max_cu_value(rdev);
6818
6819 rv770_get_max_vddc(rdev);
6820 si_get_leakage_vddc(rdev);
6821 si_patch_dependency_tables_based_on_leakage(rdev);
6822
6823 pi->acpi_vddc = 0;
6824 eg_pi->acpi_vddci = 0;
6825 pi->min_vddc_in_table = 0;
6826 pi->max_vddc_in_table = 0;
6827
82f79cc5
AD
6828 ret = r600_get_platform_caps(rdev);
6829 if (ret)
6830 return ret;
6831
a9e61410
AD
6832 ret = si_parse_power_table(rdev);
6833 if (ret)
6834 return ret;
6835 ret = r600_parse_extended_power_table(rdev);
6836 if (ret)
6837 return ret;
6838
6839 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
6840 kzalloc(4 * sizeof(struct radeon_clock_voltage_dependency_entry), GFP_KERNEL);
6841 if (!rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
6842 r600_free_extended_power_table(rdev);
6843 return -ENOMEM;
6844 }
6845 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
6846 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
6847 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
6848 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
6849 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
6850 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
6851 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
6852 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
6853 rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
6854
6855 if (rdev->pm.dpm.voltage_response_time == 0)
6856 rdev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
6857 if (rdev->pm.dpm.backbias_response_time == 0)
6858 rdev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
6859
6860 ret = radeon_atom_get_clock_dividers(rdev, COMPUTE_ENGINE_PLL_PARAM,
6861 0, false, &dividers);
6862 if (ret)
6863 pi->ref_div = dividers.ref_div + 1;
6864 else
6865 pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
6866
6867 eg_pi->smu_uvd_hs = false;
6868
6869 pi->mclk_strobe_mode_threshold = 40000;
6870 if (si_is_special_1gb_platform(rdev))
6871 pi->mclk_stutter_mode_threshold = 0;
6872 else
6873 pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
6874 pi->mclk_edc_enable_threshold = 40000;
6875 eg_pi->mclk_edc_wr_enable_threshold = 40000;
6876
6877 ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
6878
6879 pi->voltage_control =
636e2582
AD
6880 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6881 VOLTAGE_OBJ_GPIO_LUT);
6882 if (!pi->voltage_control) {
6883 si_pi->voltage_control_svi2 =
6884 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6885 VOLTAGE_OBJ_SVID2);
6886 if (si_pi->voltage_control_svi2)
6887 radeon_atom_get_svi2_info(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6888 &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
6889 }
a9e61410
AD
6890
6891 pi->mvdd_control =
636e2582
AD
6892 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
6893 VOLTAGE_OBJ_GPIO_LUT);
a9e61410
AD
6894
6895 eg_pi->vddci_control =
636e2582
AD
6896 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
6897 VOLTAGE_OBJ_GPIO_LUT);
6898 if (!eg_pi->vddci_control)
6899 si_pi->vddci_control_svi2 =
6900 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
6901 VOLTAGE_OBJ_SVID2);
a9e61410
AD
6902
6903 si_pi->vddc_phase_shed_control =
636e2582
AD
6904 radeon_atom_is_voltage_gpio(rdev, SET_VOLTAGE_TYPE_ASIC_VDDC,
6905 VOLTAGE_OBJ_PHASE_LUT);
a9e61410 6906
b841ce7b 6907 rv770_get_engine_memory_ss(rdev);
a9e61410
AD
6908
6909 pi->asi = RV770_ASI_DFLT;
6910 pi->pasi = CYPRESS_HASI_DFLT;
6911 pi->vrc = SISLANDS_VRC_DFLT;
6912
6913 pi->gfx_clock_gating = true;
6914
6915 eg_pi->sclk_deep_sleep = true;
6916 si_pi->sclk_deep_sleep_above_low = false;
6917
fda83724 6918 if (rdev->pm.int_thermal_type != THERMAL_TYPE_NONE)
a9e61410
AD
6919 pi->thermal_protection = true;
6920 else
6921 pi->thermal_protection = false;
6922
6923 eg_pi->dynamic_ac_timing = true;
6924
6925 eg_pi->light_sleep = true;
6926#if defined(CONFIG_ACPI)
6927 eg_pi->pcie_performance_request =
6928 radeon_acpi_is_pcie_performance_request_supported(rdev);
6929#else
6930 eg_pi->pcie_performance_request = false;
6931#endif
6932
6933 si_pi->sram_end = SMC_RAM_END;
6934
6935 rdev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
6936 rdev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
6937 rdev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
6938 rdev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
6939 rdev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
6940 rdev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
6941 rdev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
6942
6943 si_initialize_powertune_defaults(rdev);
6944
1ff60ddb
AD
6945 /* make sure dc limits are valid */
6946 if ((rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
6947 (rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
6948 rdev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
6949 rdev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
6950
39471ad3
AD
6951 si_pi->fan_ctrl_is_in_default_mode = true;
6952 rdev->pm.dpm.fan.ucode_fan_control = false;
6953
a9e61410
AD
6954 return 0;
6955}
6956
6957void si_dpm_fini(struct radeon_device *rdev)
6958{
6959 int i;
6960
6961 for (i = 0; i < rdev->pm.dpm.num_ps; i++) {
6962 kfree(rdev->pm.dpm.ps[i].ps_priv);
6963 }
6964 kfree(rdev->pm.dpm.ps);
6965 kfree(rdev->pm.dpm.priv);
6966 kfree(rdev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
6967 r600_free_extended_power_table(rdev);
6968}
6969
7982128c
AD
6970void si_dpm_debugfs_print_current_performance_level(struct radeon_device *rdev,
6971 struct seq_file *m)
6972{
9f3f63f2
AD
6973 struct evergreen_power_info *eg_pi = evergreen_get_pi(rdev);
6974 struct radeon_ps *rps = &eg_pi->current_rps;
7982128c
AD
6975 struct ni_ps *ps = ni_get_ps(rps);
6976 struct rv7xx_pl *pl;
6977 u32 current_index =
6978 (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
6979 CURRENT_STATE_INDEX_SHIFT;
6980
6981 if (current_index >= ps->performance_level_count) {
6982 seq_printf(m, "invalid dpm profile %d\n", current_index);
6983 } else {
6984 pl = &ps->performance_levels[current_index];
6985 seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
6986 seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
6987 current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
6988 }
6989}
This page took 0.624592 seconds and 5 git commands to generate.