Revert "drm: make DRI1 drivers depend on BROKEN"
[deliverable/linux.git] / drivers / gpu / drm / tegra / dc.c
CommitLineData
d8f4a9ed
TR
1/*
2 * Copyright (C) 2012 Avionic Design GmbH
3 * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#include <linux/clk.h>
9eb9b220 11#include <linux/debugfs.h>
df06b759 12#include <linux/iommu.h>
33a8eb8d 13#include <linux/pm_runtime.h>
ca48080a 14#include <linux/reset.h>
d8f4a9ed 15
9c012700
TR
16#include <soc/tegra/pmc.h>
17
de2ba664
AM
18#include "dc.h"
19#include "drm.h"
20#include "gem.h"
d8f4a9ed 21
9d44189f 22#include <drm/drm_atomic.h>
4aa3df71 23#include <drm/drm_atomic_helper.h>
3cb9ae4f
DV
24#include <drm/drm_plane_helper.h>
25
8620fc62 26struct tegra_dc_soc_info {
42d0659b 27 bool supports_border_color;
8620fc62 28 bool supports_interlacing;
e687651b 29 bool supports_cursor;
c134f019 30 bool supports_block_linear;
d1f3e1e0 31 unsigned int pitch_align;
9c012700 32 bool has_powergate;
8620fc62
TR
33};
34
f34bc787
TR
35struct tegra_plane {
36 struct drm_plane base;
37 unsigned int index;
d8f4a9ed
TR
38};
39
f34bc787
TR
40static inline struct tegra_plane *to_tegra_plane(struct drm_plane *plane)
41{
42 return container_of(plane, struct tegra_plane, base);
43}
44
ca915b10
TR
45struct tegra_dc_state {
46 struct drm_crtc_state base;
47
48 struct clk *clk;
49 unsigned long pclk;
50 unsigned int div;
47802b09
TR
51
52 u32 planes;
ca915b10
TR
53};
54
55static inline struct tegra_dc_state *to_dc_state(struct drm_crtc_state *state)
56{
57 if (state)
58 return container_of(state, struct tegra_dc_state, base);
59
60 return NULL;
61}
62
8f604f8c
TR
63struct tegra_plane_state {
64 struct drm_plane_state base;
65
66 struct tegra_bo_tiling tiling;
67 u32 format;
68 u32 swap;
69};
70
71static inline struct tegra_plane_state *
72to_tegra_plane_state(struct drm_plane_state *state)
73{
74 if (state)
75 return container_of(state, struct tegra_plane_state, base);
76
77 return NULL;
78}
79
791ddb1e
TR
80static void tegra_dc_stats_reset(struct tegra_dc_stats *stats)
81{
82 stats->frames = 0;
83 stats->vblank = 0;
84 stats->underflow = 0;
85 stats->overflow = 0;
86}
87
86df256f
TR
88/*
89 * Reads the active copy of a register. This takes the dc->lock spinlock to
90 * prevent races with the VBLANK processing which also needs access to the
91 * active copy of some registers.
92 */
93static u32 tegra_dc_readl_active(struct tegra_dc *dc, unsigned long offset)
94{
95 unsigned long flags;
96 u32 value;
97
98 spin_lock_irqsave(&dc->lock, flags);
99
100 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
101 value = tegra_dc_readl(dc, offset);
102 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
103
104 spin_unlock_irqrestore(&dc->lock, flags);
105 return value;
106}
107
d700ba7a
TR
108/*
109 * Double-buffered registers have two copies: ASSEMBLY and ACTIVE. When the
110 * *_ACT_REQ bits are set the ASSEMBLY copy is latched into the ACTIVE copy.
111 * Latching happens mmediately if the display controller is in STOP mode or
112 * on the next frame boundary otherwise.
113 *
114 * Triple-buffered registers have three copies: ASSEMBLY, ARM and ACTIVE. The
115 * ASSEMBLY copy is latched into the ARM copy immediately after *_UPDATE bits
116 * are written. When the *_ACT_REQ bits are written, the ARM copy is latched
117 * into the ACTIVE copy, either immediately if the display controller is in
118 * STOP mode, or at the next frame boundary otherwise.
119 */
62b9e063 120void tegra_dc_commit(struct tegra_dc *dc)
205d48ed
TR
121{
122 tegra_dc_writel(dc, GENERAL_ACT_REQ << 8, DC_CMD_STATE_CONTROL);
123 tegra_dc_writel(dc, GENERAL_ACT_REQ, DC_CMD_STATE_CONTROL);
124}
125
8f604f8c 126static int tegra_dc_format(u32 fourcc, u32 *format, u32 *swap)
10288eea
TR
127{
128 /* assume no swapping of fetched data */
129 if (swap)
130 *swap = BYTE_SWAP_NOSWAP;
131
8f604f8c 132 switch (fourcc) {
10288eea 133 case DRM_FORMAT_XBGR8888:
8f604f8c
TR
134 *format = WIN_COLOR_DEPTH_R8G8B8A8;
135 break;
10288eea
TR
136
137 case DRM_FORMAT_XRGB8888:
8f604f8c
TR
138 *format = WIN_COLOR_DEPTH_B8G8R8A8;
139 break;
10288eea
TR
140
141 case DRM_FORMAT_RGB565:
8f604f8c
TR
142 *format = WIN_COLOR_DEPTH_B5G6R5;
143 break;
10288eea
TR
144
145 case DRM_FORMAT_UYVY:
8f604f8c
TR
146 *format = WIN_COLOR_DEPTH_YCbCr422;
147 break;
10288eea
TR
148
149 case DRM_FORMAT_YUYV:
150 if (swap)
151 *swap = BYTE_SWAP_SWAP2;
152
8f604f8c
TR
153 *format = WIN_COLOR_DEPTH_YCbCr422;
154 break;
10288eea
TR
155
156 case DRM_FORMAT_YUV420:
8f604f8c
TR
157 *format = WIN_COLOR_DEPTH_YCbCr420P;
158 break;
10288eea
TR
159
160 case DRM_FORMAT_YUV422:
8f604f8c
TR
161 *format = WIN_COLOR_DEPTH_YCbCr422P;
162 break;
10288eea
TR
163
164 default:
8f604f8c 165 return -EINVAL;
10288eea
TR
166 }
167
8f604f8c 168 return 0;
10288eea
TR
169}
170
171static bool tegra_dc_format_is_yuv(unsigned int format, bool *planar)
172{
173 switch (format) {
174 case WIN_COLOR_DEPTH_YCbCr422:
175 case WIN_COLOR_DEPTH_YUV422:
176 if (planar)
177 *planar = false;
178
179 return true;
180
181 case WIN_COLOR_DEPTH_YCbCr420P:
182 case WIN_COLOR_DEPTH_YUV420P:
183 case WIN_COLOR_DEPTH_YCbCr422P:
184 case WIN_COLOR_DEPTH_YUV422P:
185 case WIN_COLOR_DEPTH_YCbCr422R:
186 case WIN_COLOR_DEPTH_YUV422R:
187 case WIN_COLOR_DEPTH_YCbCr422RA:
188 case WIN_COLOR_DEPTH_YUV422RA:
189 if (planar)
190 *planar = true;
191
192 return true;
193 }
194
fb35c6b6
TR
195 if (planar)
196 *planar = false;
197
10288eea
TR
198 return false;
199}
200
201static inline u32 compute_dda_inc(unsigned int in, unsigned int out, bool v,
202 unsigned int bpp)
203{
204 fixed20_12 outf = dfixed_init(out);
205 fixed20_12 inf = dfixed_init(in);
206 u32 dda_inc;
207 int max;
208
209 if (v)
210 max = 15;
211 else {
212 switch (bpp) {
213 case 2:
214 max = 8;
215 break;
216
217 default:
218 WARN_ON_ONCE(1);
219 /* fallthrough */
220 case 4:
221 max = 4;
222 break;
223 }
224 }
225
226 outf.full = max_t(u32, outf.full - dfixed_const(1), dfixed_const(1));
227 inf.full -= dfixed_const(1);
228
229 dda_inc = dfixed_div(inf, outf);
230 dda_inc = min_t(u32, dda_inc, dfixed_const(max));
231
232 return dda_inc;
233}
234
235static inline u32 compute_initial_dda(unsigned int in)
236{
237 fixed20_12 inf = dfixed_init(in);
238 return dfixed_frac(inf);
239}
240
4aa3df71
TR
241static void tegra_dc_setup_window(struct tegra_dc *dc, unsigned int index,
242 const struct tegra_dc_window *window)
10288eea
TR
243{
244 unsigned h_offset, v_offset, h_size, v_size, h_dda, v_dda, bpp;
93396d0f 245 unsigned long value, flags;
10288eea
TR
246 bool yuv, planar;
247
248 /*
249 * For YUV planar modes, the number of bytes per pixel takes into
250 * account only the luma component and therefore is 1.
251 */
252 yuv = tegra_dc_format_is_yuv(window->format, &planar);
253 if (!yuv)
254 bpp = window->bits_per_pixel / 8;
255 else
256 bpp = planar ? 1 : 2;
257
93396d0f
SP
258 spin_lock_irqsave(&dc->lock, flags);
259
10288eea
TR
260 value = WINDOW_A_SELECT << index;
261 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
262
263 tegra_dc_writel(dc, window->format, DC_WIN_COLOR_DEPTH);
264 tegra_dc_writel(dc, window->swap, DC_WIN_BYTE_SWAP);
265
266 value = V_POSITION(window->dst.y) | H_POSITION(window->dst.x);
267 tegra_dc_writel(dc, value, DC_WIN_POSITION);
268
269 value = V_SIZE(window->dst.h) | H_SIZE(window->dst.w);
270 tegra_dc_writel(dc, value, DC_WIN_SIZE);
271
272 h_offset = window->src.x * bpp;
273 v_offset = window->src.y;
274 h_size = window->src.w * bpp;
275 v_size = window->src.h;
276
277 value = V_PRESCALED_SIZE(v_size) | H_PRESCALED_SIZE(h_size);
278 tegra_dc_writel(dc, value, DC_WIN_PRESCALED_SIZE);
279
280 /*
281 * For DDA computations the number of bytes per pixel for YUV planar
282 * modes needs to take into account all Y, U and V components.
283 */
284 if (yuv && planar)
285 bpp = 2;
286
287 h_dda = compute_dda_inc(window->src.w, window->dst.w, false, bpp);
288 v_dda = compute_dda_inc(window->src.h, window->dst.h, true, bpp);
289
290 value = V_DDA_INC(v_dda) | H_DDA_INC(h_dda);
291 tegra_dc_writel(dc, value, DC_WIN_DDA_INC);
292
293 h_dda = compute_initial_dda(window->src.x);
294 v_dda = compute_initial_dda(window->src.y);
295
296 tegra_dc_writel(dc, h_dda, DC_WIN_H_INITIAL_DDA);
297 tegra_dc_writel(dc, v_dda, DC_WIN_V_INITIAL_DDA);
298
299 tegra_dc_writel(dc, 0, DC_WIN_UV_BUF_STRIDE);
300 tegra_dc_writel(dc, 0, DC_WIN_BUF_STRIDE);
301
302 tegra_dc_writel(dc, window->base[0], DC_WINBUF_START_ADDR);
303
304 if (yuv && planar) {
305 tegra_dc_writel(dc, window->base[1], DC_WINBUF_START_ADDR_U);
306 tegra_dc_writel(dc, window->base[2], DC_WINBUF_START_ADDR_V);
307 value = window->stride[1] << 16 | window->stride[0];
308 tegra_dc_writel(dc, value, DC_WIN_LINE_STRIDE);
309 } else {
310 tegra_dc_writel(dc, window->stride[0], DC_WIN_LINE_STRIDE);
311 }
312
313 if (window->bottom_up)
314 v_offset += window->src.h - 1;
315
316 tegra_dc_writel(dc, h_offset, DC_WINBUF_ADDR_H_OFFSET);
317 tegra_dc_writel(dc, v_offset, DC_WINBUF_ADDR_V_OFFSET);
318
c134f019
TR
319 if (dc->soc->supports_block_linear) {
320 unsigned long height = window->tiling.value;
321
322 switch (window->tiling.mode) {
323 case TEGRA_BO_TILING_MODE_PITCH:
324 value = DC_WINBUF_SURFACE_KIND_PITCH;
325 break;
326
327 case TEGRA_BO_TILING_MODE_TILED:
328 value = DC_WINBUF_SURFACE_KIND_TILED;
329 break;
330
331 case TEGRA_BO_TILING_MODE_BLOCK:
332 value = DC_WINBUF_SURFACE_KIND_BLOCK_HEIGHT(height) |
333 DC_WINBUF_SURFACE_KIND_BLOCK;
334 break;
335 }
336
337 tegra_dc_writel(dc, value, DC_WINBUF_SURFACE_KIND);
10288eea 338 } else {
c134f019
TR
339 switch (window->tiling.mode) {
340 case TEGRA_BO_TILING_MODE_PITCH:
341 value = DC_WIN_BUFFER_ADDR_MODE_LINEAR_UV |
342 DC_WIN_BUFFER_ADDR_MODE_LINEAR;
343 break;
10288eea 344
c134f019
TR
345 case TEGRA_BO_TILING_MODE_TILED:
346 value = DC_WIN_BUFFER_ADDR_MODE_TILE_UV |
347 DC_WIN_BUFFER_ADDR_MODE_TILE;
348 break;
349
350 case TEGRA_BO_TILING_MODE_BLOCK:
4aa3df71
TR
351 /*
352 * No need to handle this here because ->atomic_check
353 * will already have filtered it out.
354 */
355 break;
c134f019
TR
356 }
357
358 tegra_dc_writel(dc, value, DC_WIN_BUFFER_ADDR_MODE);
359 }
10288eea
TR
360
361 value = WIN_ENABLE;
362
363 if (yuv) {
364 /* setup default colorspace conversion coefficients */
365 tegra_dc_writel(dc, 0x00f0, DC_WIN_CSC_YOF);
366 tegra_dc_writel(dc, 0x012a, DC_WIN_CSC_KYRGB);
367 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KUR);
368 tegra_dc_writel(dc, 0x0198, DC_WIN_CSC_KVR);
369 tegra_dc_writel(dc, 0x039b, DC_WIN_CSC_KUG);
370 tegra_dc_writel(dc, 0x032f, DC_WIN_CSC_KVG);
371 tegra_dc_writel(dc, 0x0204, DC_WIN_CSC_KUB);
372 tegra_dc_writel(dc, 0x0000, DC_WIN_CSC_KVB);
373
374 value |= CSC_ENABLE;
375 } else if (window->bits_per_pixel < 24) {
376 value |= COLOR_EXPAND;
377 }
378
379 if (window->bottom_up)
380 value |= V_DIRECTION;
381
382 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
383
384 /*
385 * Disable blending and assume Window A is the bottom-most window,
386 * Window C is the top-most window and Window B is in the middle.
387 */
388 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_NOKEY);
389 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_1WIN);
390
391 switch (index) {
392 case 0:
393 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_X);
394 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
395 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
396 break;
397
398 case 1:
399 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
400 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_2WIN_Y);
401 tegra_dc_writel(dc, 0x000000, DC_WIN_BLEND_3WIN_XY);
402 break;
403
404 case 2:
405 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_X);
406 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_2WIN_Y);
407 tegra_dc_writel(dc, 0xffff00, DC_WIN_BLEND_3WIN_XY);
408 break;
409 }
410
93396d0f 411 spin_unlock_irqrestore(&dc->lock, flags);
c7679306
TR
412}
413
414static void tegra_plane_destroy(struct drm_plane *plane)
415{
416 struct tegra_plane *p = to_tegra_plane(plane);
417
418 drm_plane_cleanup(plane);
419 kfree(p);
420}
421
422static const u32 tegra_primary_plane_formats[] = {
423 DRM_FORMAT_XBGR8888,
424 DRM_FORMAT_XRGB8888,
425 DRM_FORMAT_RGB565,
426};
427
4aa3df71 428static void tegra_primary_plane_destroy(struct drm_plane *plane)
c7679306 429{
4aa3df71
TR
430 tegra_plane_destroy(plane);
431}
432
8f604f8c
TR
433static void tegra_plane_reset(struct drm_plane *plane)
434{
435 struct tegra_plane_state *state;
436
3b59b7ac 437 if (plane->state)
2f701695 438 __drm_atomic_helper_plane_destroy_state(plane->state);
8f604f8c
TR
439
440 kfree(plane->state);
441 plane->state = NULL;
442
443 state = kzalloc(sizeof(*state), GFP_KERNEL);
444 if (state) {
445 plane->state = &state->base;
446 plane->state->plane = plane;
447 }
448}
449
450static struct drm_plane_state *tegra_plane_atomic_duplicate_state(struct drm_plane *plane)
451{
452 struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
453 struct tegra_plane_state *copy;
454
3b59b7ac 455 copy = kmalloc(sizeof(*copy), GFP_KERNEL);
8f604f8c
TR
456 if (!copy)
457 return NULL;
458
3b59b7ac
TR
459 __drm_atomic_helper_plane_duplicate_state(plane, &copy->base);
460 copy->tiling = state->tiling;
461 copy->format = state->format;
462 copy->swap = state->swap;
8f604f8c
TR
463
464 return &copy->base;
465}
466
467static void tegra_plane_atomic_destroy_state(struct drm_plane *plane,
468 struct drm_plane_state *state)
469{
2f701695 470 __drm_atomic_helper_plane_destroy_state(state);
8f604f8c
TR
471 kfree(state);
472}
473
4aa3df71 474static const struct drm_plane_funcs tegra_primary_plane_funcs = {
07866963
TR
475 .update_plane = drm_atomic_helper_update_plane,
476 .disable_plane = drm_atomic_helper_disable_plane,
4aa3df71 477 .destroy = tegra_primary_plane_destroy,
8f604f8c
TR
478 .reset = tegra_plane_reset,
479 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
480 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
4aa3df71
TR
481};
482
47802b09
TR
483static int tegra_plane_state_add(struct tegra_plane *plane,
484 struct drm_plane_state *state)
485{
486 struct drm_crtc_state *crtc_state;
487 struct tegra_dc_state *tegra;
488
489 /* Propagate errors from allocation or locking failures. */
490 crtc_state = drm_atomic_get_crtc_state(state->state, state->crtc);
491 if (IS_ERR(crtc_state))
492 return PTR_ERR(crtc_state);
493
494 tegra = to_dc_state(crtc_state);
495
496 tegra->planes |= WIN_A_ACT_REQ << plane->index;
497
498 return 0;
499}
500
4aa3df71
TR
501static int tegra_plane_atomic_check(struct drm_plane *plane,
502 struct drm_plane_state *state)
503{
8f604f8c
TR
504 struct tegra_plane_state *plane_state = to_tegra_plane_state(state);
505 struct tegra_bo_tiling *tiling = &plane_state->tiling;
47802b09 506 struct tegra_plane *tegra = to_tegra_plane(plane);
4aa3df71 507 struct tegra_dc *dc = to_tegra_dc(state->crtc);
4aa3df71
TR
508 int err;
509
510 /* no need for further checks if the plane is being disabled */
511 if (!state->crtc)
512 return 0;
513
8f604f8c
TR
514 err = tegra_dc_format(state->fb->pixel_format, &plane_state->format,
515 &plane_state->swap);
4aa3df71
TR
516 if (err < 0)
517 return err;
518
8f604f8c
TR
519 err = tegra_fb_get_tiling(state->fb, tiling);
520 if (err < 0)
521 return err;
522
523 if (tiling->mode == TEGRA_BO_TILING_MODE_BLOCK &&
4aa3df71
TR
524 !dc->soc->supports_block_linear) {
525 DRM_ERROR("hardware doesn't support block linear mode\n");
526 return -EINVAL;
527 }
528
529 /*
530 * Tegra doesn't support different strides for U and V planes so we
531 * error out if the user tries to display a framebuffer with such a
532 * configuration.
533 */
534 if (drm_format_num_planes(state->fb->pixel_format) > 2) {
535 if (state->fb->pitches[2] != state->fb->pitches[1]) {
536 DRM_ERROR("unsupported UV-plane configuration\n");
537 return -EINVAL;
538 }
539 }
540
47802b09
TR
541 err = tegra_plane_state_add(tegra, state);
542 if (err < 0)
543 return err;
544
4aa3df71
TR
545 return 0;
546}
547
548static void tegra_plane_atomic_update(struct drm_plane *plane,
549 struct drm_plane_state *old_state)
550{
8f604f8c 551 struct tegra_plane_state *state = to_tegra_plane_state(plane->state);
4aa3df71
TR
552 struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
553 struct drm_framebuffer *fb = plane->state->fb;
c7679306 554 struct tegra_plane *p = to_tegra_plane(plane);
c7679306 555 struct tegra_dc_window window;
4aa3df71 556 unsigned int i;
c7679306 557
4aa3df71
TR
558 /* rien ne va plus */
559 if (!plane->state->crtc || !plane->state->fb)
560 return;
561
c7679306 562 memset(&window, 0, sizeof(window));
4aa3df71
TR
563 window.src.x = plane->state->src_x >> 16;
564 window.src.y = plane->state->src_y >> 16;
565 window.src.w = plane->state->src_w >> 16;
566 window.src.h = plane->state->src_h >> 16;
567 window.dst.x = plane->state->crtc_x;
568 window.dst.y = plane->state->crtc_y;
569 window.dst.w = plane->state->crtc_w;
570 window.dst.h = plane->state->crtc_h;
c7679306
TR
571 window.bits_per_pixel = fb->bits_per_pixel;
572 window.bottom_up = tegra_fb_is_bottom_up(fb);
573
8f604f8c
TR
574 /* copy from state */
575 window.tiling = state->tiling;
576 window.format = state->format;
577 window.swap = state->swap;
c7679306 578
4aa3df71
TR
579 for (i = 0; i < drm_format_num_planes(fb->pixel_format); i++) {
580 struct tegra_bo *bo = tegra_fb_get_plane(fb, i);
c7679306 581
4aa3df71
TR
582 window.base[i] = bo->paddr + fb->offsets[i];
583 window.stride[i] = fb->pitches[i];
584 }
10288eea 585
4aa3df71 586 tegra_dc_setup_window(dc, p->index, &window);
10288eea
TR
587}
588
4aa3df71
TR
589static void tegra_plane_atomic_disable(struct drm_plane *plane,
590 struct drm_plane_state *old_state)
c7679306 591{
4aa3df71
TR
592 struct tegra_plane *p = to_tegra_plane(plane);
593 struct tegra_dc *dc;
594 unsigned long flags;
595 u32 value;
596
597 /* rien ne va plus */
598 if (!old_state || !old_state->crtc)
599 return;
600
601 dc = to_tegra_dc(old_state->crtc);
602
603 spin_lock_irqsave(&dc->lock, flags);
604
605 value = WINDOW_A_SELECT << p->index;
606 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_WINDOW_HEADER);
607
608 value = tegra_dc_readl(dc, DC_WIN_WIN_OPTIONS);
609 value &= ~WIN_ENABLE;
610 tegra_dc_writel(dc, value, DC_WIN_WIN_OPTIONS);
611
4aa3df71 612 spin_unlock_irqrestore(&dc->lock, flags);
c7679306
TR
613}
614
4aa3df71 615static const struct drm_plane_helper_funcs tegra_primary_plane_helper_funcs = {
4aa3df71
TR
616 .atomic_check = tegra_plane_atomic_check,
617 .atomic_update = tegra_plane_atomic_update,
618 .atomic_disable = tegra_plane_atomic_disable,
c7679306
TR
619};
620
621static struct drm_plane *tegra_dc_primary_plane_create(struct drm_device *drm,
622 struct tegra_dc *dc)
623{
518e6227
TR
624 /*
625 * Ideally this would use drm_crtc_mask(), but that would require the
626 * CRTC to already be in the mode_config's list of CRTCs. However, it
627 * will only be added to that list in the drm_crtc_init_with_planes()
628 * (in tegra_dc_init()), which in turn requires registration of these
629 * planes. So we have ourselves a nice little chicken and egg problem
630 * here.
631 *
632 * We work around this by manually creating the mask from the number
633 * of CRTCs that have been registered, and should therefore always be
634 * the same as drm_crtc_index() after registration.
635 */
636 unsigned long possible_crtcs = 1 << drm->mode_config.num_crtc;
c7679306
TR
637 struct tegra_plane *plane;
638 unsigned int num_formats;
639 const u32 *formats;
640 int err;
641
642 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
643 if (!plane)
644 return ERR_PTR(-ENOMEM);
645
646 num_formats = ARRAY_SIZE(tegra_primary_plane_formats);
647 formats = tegra_primary_plane_formats;
648
518e6227 649 err = drm_universal_plane_init(drm, &plane->base, possible_crtcs,
c7679306 650 &tegra_primary_plane_funcs, formats,
b0b3b795
VS
651 num_formats, DRM_PLANE_TYPE_PRIMARY,
652 NULL);
c7679306
TR
653 if (err < 0) {
654 kfree(plane);
655 return ERR_PTR(err);
656 }
657
4aa3df71
TR
658 drm_plane_helper_add(&plane->base, &tegra_primary_plane_helper_funcs);
659
c7679306
TR
660 return &plane->base;
661}
662
663static const u32 tegra_cursor_plane_formats[] = {
664 DRM_FORMAT_RGBA8888,
665};
666
4aa3df71
TR
667static int tegra_cursor_atomic_check(struct drm_plane *plane,
668 struct drm_plane_state *state)
c7679306 669{
47802b09
TR
670 struct tegra_plane *tegra = to_tegra_plane(plane);
671 int err;
672
4aa3df71
TR
673 /* no need for further checks if the plane is being disabled */
674 if (!state->crtc)
675 return 0;
c7679306
TR
676
677 /* scaling not supported for cursor */
4aa3df71
TR
678 if ((state->src_w >> 16 != state->crtc_w) ||
679 (state->src_h >> 16 != state->crtc_h))
c7679306
TR
680 return -EINVAL;
681
682 /* only square cursors supported */
4aa3df71
TR
683 if (state->src_w != state->src_h)
684 return -EINVAL;
685
686 if (state->crtc_w != 32 && state->crtc_w != 64 &&
687 state->crtc_w != 128 && state->crtc_w != 256)
c7679306
TR
688 return -EINVAL;
689
47802b09
TR
690 err = tegra_plane_state_add(tegra, state);
691 if (err < 0)
692 return err;
693
4aa3df71
TR
694 return 0;
695}
696
697static void tegra_cursor_atomic_update(struct drm_plane *plane,
698 struct drm_plane_state *old_state)
699{
700 struct tegra_bo *bo = tegra_fb_get_plane(plane->state->fb, 0);
701 struct tegra_dc *dc = to_tegra_dc(plane->state->crtc);
702 struct drm_plane_state *state = plane->state;
703 u32 value = CURSOR_CLIP_DISPLAY;
704
705 /* rien ne va plus */
706 if (!plane->state->crtc || !plane->state->fb)
707 return;
708
709 switch (state->crtc_w) {
c7679306
TR
710 case 32:
711 value |= CURSOR_SIZE_32x32;
712 break;
713
714 case 64:
715 value |= CURSOR_SIZE_64x64;
716 break;
717
718 case 128:
719 value |= CURSOR_SIZE_128x128;
720 break;
721
722 case 256:
723 value |= CURSOR_SIZE_256x256;
724 break;
725
726 default:
4aa3df71
TR
727 WARN(1, "cursor size %ux%u not supported\n", state->crtc_w,
728 state->crtc_h);
729 return;
c7679306
TR
730 }
731
732 value |= (bo->paddr >> 10) & 0x3fffff;
733 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR);
734
735#ifdef CONFIG_ARCH_DMA_ADDR_T_64BIT
736 value = (bo->paddr >> 32) & 0x3;
737 tegra_dc_writel(dc, value, DC_DISP_CURSOR_START_ADDR_HI);
738#endif
739
740 /* enable cursor and set blend mode */
741 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
742 value |= CURSOR_ENABLE;
743 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
744
745 value = tegra_dc_readl(dc, DC_DISP_BLEND_CURSOR_CONTROL);
746 value &= ~CURSOR_DST_BLEND_MASK;
747 value &= ~CURSOR_SRC_BLEND_MASK;
748 value |= CURSOR_MODE_NORMAL;
749 value |= CURSOR_DST_BLEND_NEG_K1_TIMES_SRC;
750 value |= CURSOR_SRC_BLEND_K1_TIMES_SRC;
751 value |= CURSOR_ALPHA;
752 tegra_dc_writel(dc, value, DC_DISP_BLEND_CURSOR_CONTROL);
753
754 /* position the cursor */
4aa3df71 755 value = (state->crtc_y & 0x3fff) << 16 | (state->crtc_x & 0x3fff);
c7679306 756 tegra_dc_writel(dc, value, DC_DISP_CURSOR_POSITION);
c7679306
TR
757}
758
4aa3df71
TR
759static void tegra_cursor_atomic_disable(struct drm_plane *plane,
760 struct drm_plane_state *old_state)
c7679306 761{
4aa3df71 762 struct tegra_dc *dc;
c7679306
TR
763 u32 value;
764
4aa3df71
TR
765 /* rien ne va plus */
766 if (!old_state || !old_state->crtc)
767 return;
768
769 dc = to_tegra_dc(old_state->crtc);
c7679306
TR
770
771 value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
772 value &= ~CURSOR_ENABLE;
773 tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
c7679306
TR
774}
775
776static const struct drm_plane_funcs tegra_cursor_plane_funcs = {
07866963
TR
777 .update_plane = drm_atomic_helper_update_plane,
778 .disable_plane = drm_atomic_helper_disable_plane,
c7679306 779 .destroy = tegra_plane_destroy,
8f604f8c
TR
780 .reset = tegra_plane_reset,
781 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
782 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
4aa3df71
TR
783};
784
785static const struct drm_plane_helper_funcs tegra_cursor_plane_helper_funcs = {
4aa3df71
TR
786 .atomic_check = tegra_cursor_atomic_check,
787 .atomic_update = tegra_cursor_atomic_update,
788 .atomic_disable = tegra_cursor_atomic_disable,
c7679306
TR
789};
790
791static struct drm_plane *tegra_dc_cursor_plane_create(struct drm_device *drm,
792 struct tegra_dc *dc)
793{
794 struct tegra_plane *plane;
795 unsigned int num_formats;
796 const u32 *formats;
797 int err;
798
799 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
800 if (!plane)
801 return ERR_PTR(-ENOMEM);
802
47802b09 803 /*
a1df3b24
TR
804 * This index is kind of fake. The cursor isn't a regular plane, but
805 * its update and activation request bits in DC_CMD_STATE_CONTROL do
806 * use the same programming. Setting this fake index here allows the
807 * code in tegra_add_plane_state() to do the right thing without the
808 * need to special-casing the cursor plane.
47802b09
TR
809 */
810 plane->index = 6;
811
c7679306
TR
812 num_formats = ARRAY_SIZE(tegra_cursor_plane_formats);
813 formats = tegra_cursor_plane_formats;
814
815 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
816 &tegra_cursor_plane_funcs, formats,
b0b3b795
VS
817 num_formats, DRM_PLANE_TYPE_CURSOR,
818 NULL);
c7679306
TR
819 if (err < 0) {
820 kfree(plane);
821 return ERR_PTR(err);
822 }
823
4aa3df71 824 drm_plane_helper_add(&plane->base, &tegra_cursor_plane_helper_funcs);
f34bc787 825
4aa3df71 826 return &plane->base;
f34bc787
TR
827}
828
c7679306 829static void tegra_overlay_plane_destroy(struct drm_plane *plane)
f34bc787 830{
c7679306 831 tegra_plane_destroy(plane);
f34bc787
TR
832}
833
c7679306 834static const struct drm_plane_funcs tegra_overlay_plane_funcs = {
07866963
TR
835 .update_plane = drm_atomic_helper_update_plane,
836 .disable_plane = drm_atomic_helper_disable_plane,
c7679306 837 .destroy = tegra_overlay_plane_destroy,
8f604f8c
TR
838 .reset = tegra_plane_reset,
839 .atomic_duplicate_state = tegra_plane_atomic_duplicate_state,
840 .atomic_destroy_state = tegra_plane_atomic_destroy_state,
f34bc787
TR
841};
842
c7679306 843static const uint32_t tegra_overlay_plane_formats[] = {
dbe4d9a7 844 DRM_FORMAT_XBGR8888,
f34bc787 845 DRM_FORMAT_XRGB8888,
dbe4d9a7 846 DRM_FORMAT_RGB565,
f34bc787 847 DRM_FORMAT_UYVY,
f925390e 848 DRM_FORMAT_YUYV,
f34bc787
TR
849 DRM_FORMAT_YUV420,
850 DRM_FORMAT_YUV422,
851};
852
4aa3df71 853static const struct drm_plane_helper_funcs tegra_overlay_plane_helper_funcs = {
4aa3df71
TR
854 .atomic_check = tegra_plane_atomic_check,
855 .atomic_update = tegra_plane_atomic_update,
856 .atomic_disable = tegra_plane_atomic_disable,
857};
858
c7679306
TR
859static struct drm_plane *tegra_dc_overlay_plane_create(struct drm_device *drm,
860 struct tegra_dc *dc,
861 unsigned int index)
f34bc787 862{
c7679306
TR
863 struct tegra_plane *plane;
864 unsigned int num_formats;
865 const u32 *formats;
866 int err;
f34bc787 867
c7679306
TR
868 plane = kzalloc(sizeof(*plane), GFP_KERNEL);
869 if (!plane)
870 return ERR_PTR(-ENOMEM);
f34bc787 871
c7679306 872 plane->index = index;
f34bc787 873
c7679306
TR
874 num_formats = ARRAY_SIZE(tegra_overlay_plane_formats);
875 formats = tegra_overlay_plane_formats;
f34bc787 876
c7679306
TR
877 err = drm_universal_plane_init(drm, &plane->base, 1 << dc->pipe,
878 &tegra_overlay_plane_funcs, formats,
b0b3b795
VS
879 num_formats, DRM_PLANE_TYPE_OVERLAY,
880 NULL);
c7679306
TR
881 if (err < 0) {
882 kfree(plane);
883 return ERR_PTR(err);
884 }
885
4aa3df71
TR
886 drm_plane_helper_add(&plane->base, &tegra_overlay_plane_helper_funcs);
887
c7679306
TR
888 return &plane->base;
889}
890
891static int tegra_dc_add_planes(struct drm_device *drm, struct tegra_dc *dc)
892{
893 struct drm_plane *plane;
894 unsigned int i;
895
896 for (i = 0; i < 2; i++) {
897 plane = tegra_dc_overlay_plane_create(drm, dc, 1 + i);
898 if (IS_ERR(plane))
899 return PTR_ERR(plane);
f34bc787
TR
900 }
901
902 return 0;
903}
904
42e9ce05
TR
905u32 tegra_dc_get_vblank_counter(struct tegra_dc *dc)
906{
907 if (dc->syncpt)
908 return host1x_syncpt_read(dc->syncpt);
909
910 /* fallback to software emulated VBLANK counter */
911 return drm_crtc_vblank_count(&dc->base);
912}
913
6e5ff998
TR
914void tegra_dc_enable_vblank(struct tegra_dc *dc)
915{
916 unsigned long value, flags;
917
918 spin_lock_irqsave(&dc->lock, flags);
919
920 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
921 value |= VBLANK_INT;
922 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
923
924 spin_unlock_irqrestore(&dc->lock, flags);
925}
926
927void tegra_dc_disable_vblank(struct tegra_dc *dc)
928{
929 unsigned long value, flags;
930
931 spin_lock_irqsave(&dc->lock, flags);
932
933 value = tegra_dc_readl(dc, DC_CMD_INT_MASK);
934 value &= ~VBLANK_INT;
935 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
936
937 spin_unlock_irqrestore(&dc->lock, flags);
938}
939
3c03c46a
TR
940static void tegra_dc_finish_page_flip(struct tegra_dc *dc)
941{
942 struct drm_device *drm = dc->base.dev;
943 struct drm_crtc *crtc = &dc->base;
3c03c46a 944 unsigned long flags, base;
de2ba664 945 struct tegra_bo *bo;
3c03c46a 946
6b59cc1c
TR
947 spin_lock_irqsave(&drm->event_lock, flags);
948
949 if (!dc->event) {
950 spin_unlock_irqrestore(&drm->event_lock, flags);
3c03c46a 951 return;
6b59cc1c 952 }
3c03c46a 953
f4510a27 954 bo = tegra_fb_get_plane(crtc->primary->fb, 0);
3c03c46a 955
8643bc6d 956 spin_lock(&dc->lock);
93396d0f 957
3c03c46a 958 /* check if new start address has been latched */
93396d0f 959 tegra_dc_writel(dc, WINDOW_A_SELECT, DC_CMD_DISPLAY_WINDOW_HEADER);
3c03c46a
TR
960 tegra_dc_writel(dc, READ_MUX, DC_CMD_STATE_ACCESS);
961 base = tegra_dc_readl(dc, DC_WINBUF_START_ADDR);
962 tegra_dc_writel(dc, 0, DC_CMD_STATE_ACCESS);
963
8643bc6d 964 spin_unlock(&dc->lock);
93396d0f 965
f4510a27 966 if (base == bo->paddr + crtc->primary->fb->offsets[0]) {
ed7dae58
TR
967 drm_crtc_send_vblank_event(crtc, dc->event);
968 drm_crtc_vblank_put(crtc);
3c03c46a 969 dc->event = NULL;
3c03c46a 970 }
6b59cc1c
TR
971
972 spin_unlock_irqrestore(&drm->event_lock, flags);
3c03c46a
TR
973}
974
f002abc1
TR
975static void tegra_dc_destroy(struct drm_crtc *crtc)
976{
977 drm_crtc_cleanup(crtc);
f002abc1
TR
978}
979
ca915b10
TR
980static void tegra_crtc_reset(struct drm_crtc *crtc)
981{
982 struct tegra_dc_state *state;
983
3b59b7ac 984 if (crtc->state)
ec2dc6a0 985 __drm_atomic_helper_crtc_destroy_state(crtc->state);
3b59b7ac 986
ca915b10
TR
987 kfree(crtc->state);
988 crtc->state = NULL;
989
990 state = kzalloc(sizeof(*state), GFP_KERNEL);
332bbe70 991 if (state) {
ca915b10 992 crtc->state = &state->base;
332bbe70
TR
993 crtc->state->crtc = crtc;
994 }
31930d4d
TR
995
996 drm_crtc_vblank_reset(crtc);
ca915b10
TR
997}
998
999static struct drm_crtc_state *
1000tegra_crtc_atomic_duplicate_state(struct drm_crtc *crtc)
1001{
1002 struct tegra_dc_state *state = to_dc_state(crtc->state);
1003 struct tegra_dc_state *copy;
1004
3b59b7ac 1005 copy = kmalloc(sizeof(*copy), GFP_KERNEL);
ca915b10
TR
1006 if (!copy)
1007 return NULL;
1008
3b59b7ac
TR
1009 __drm_atomic_helper_crtc_duplicate_state(crtc, &copy->base);
1010 copy->clk = state->clk;
1011 copy->pclk = state->pclk;
1012 copy->div = state->div;
1013 copy->planes = state->planes;
ca915b10
TR
1014
1015 return &copy->base;
1016}
1017
1018static void tegra_crtc_atomic_destroy_state(struct drm_crtc *crtc,
1019 struct drm_crtc_state *state)
1020{
ec2dc6a0 1021 __drm_atomic_helper_crtc_destroy_state(state);
ca915b10
TR
1022 kfree(state);
1023}
1024
d8f4a9ed 1025static const struct drm_crtc_funcs tegra_crtc_funcs = {
1503ca47 1026 .page_flip = drm_atomic_helper_page_flip,
74f48791 1027 .set_config = drm_atomic_helper_set_config,
f002abc1 1028 .destroy = tegra_dc_destroy,
ca915b10
TR
1029 .reset = tegra_crtc_reset,
1030 .atomic_duplicate_state = tegra_crtc_atomic_duplicate_state,
1031 .atomic_destroy_state = tegra_crtc_atomic_destroy_state,
d8f4a9ed
TR
1032};
1033
d8f4a9ed
TR
1034static int tegra_dc_set_timings(struct tegra_dc *dc,
1035 struct drm_display_mode *mode)
1036{
0444c0ff
TR
1037 unsigned int h_ref_to_sync = 1;
1038 unsigned int v_ref_to_sync = 1;
d8f4a9ed
TR
1039 unsigned long value;
1040
1041 tegra_dc_writel(dc, 0x0, DC_DISP_DISP_TIMING_OPTIONS);
1042
1043 value = (v_ref_to_sync << 16) | h_ref_to_sync;
1044 tegra_dc_writel(dc, value, DC_DISP_REF_TO_SYNC);
1045
1046 value = ((mode->vsync_end - mode->vsync_start) << 16) |
1047 ((mode->hsync_end - mode->hsync_start) << 0);
1048 tegra_dc_writel(dc, value, DC_DISP_SYNC_WIDTH);
1049
d8f4a9ed
TR
1050 value = ((mode->vtotal - mode->vsync_end) << 16) |
1051 ((mode->htotal - mode->hsync_end) << 0);
40495089
LS
1052 tegra_dc_writel(dc, value, DC_DISP_BACK_PORCH);
1053
1054 value = ((mode->vsync_start - mode->vdisplay) << 16) |
1055 ((mode->hsync_start - mode->hdisplay) << 0);
d8f4a9ed
TR
1056 tegra_dc_writel(dc, value, DC_DISP_FRONT_PORCH);
1057
1058 value = (mode->vdisplay << 16) | mode->hdisplay;
1059 tegra_dc_writel(dc, value, DC_DISP_ACTIVE);
1060
1061 return 0;
1062}
1063
9d910b60
TR
1064/**
1065 * tegra_dc_state_setup_clock - check clock settings and store them in atomic
1066 * state
1067 * @dc: display controller
1068 * @crtc_state: CRTC atomic state
1069 * @clk: parent clock for display controller
1070 * @pclk: pixel clock
1071 * @div: shift clock divider
1072 *
1073 * Returns:
1074 * 0 on success or a negative error-code on failure.
1075 */
ca915b10
TR
1076int tegra_dc_state_setup_clock(struct tegra_dc *dc,
1077 struct drm_crtc_state *crtc_state,
1078 struct clk *clk, unsigned long pclk,
1079 unsigned int div)
1080{
1081 struct tegra_dc_state *state = to_dc_state(crtc_state);
1082
d2982748
TR
1083 if (!clk_has_parent(dc->clk, clk))
1084 return -EINVAL;
1085
ca915b10
TR
1086 state->clk = clk;
1087 state->pclk = pclk;
1088 state->div = div;
1089
1090 return 0;
1091}
1092
76d59ed0
TR
1093static void tegra_dc_commit_state(struct tegra_dc *dc,
1094 struct tegra_dc_state *state)
1095{
1096 u32 value;
1097 int err;
1098
1099 err = clk_set_parent(dc->clk, state->clk);
1100 if (err < 0)
1101 dev_err(dc->dev, "failed to set parent clock: %d\n", err);
1102
1103 /*
1104 * Outputs may not want to change the parent clock rate. This is only
1105 * relevant to Tegra20 where only a single display PLL is available.
1106 * Since that PLL would typically be used for HDMI, an internal LVDS
1107 * panel would need to be driven by some other clock such as PLL_P
1108 * which is shared with other peripherals. Changing the clock rate
1109 * should therefore be avoided.
1110 */
1111 if (state->pclk > 0) {
1112 err = clk_set_rate(state->clk, state->pclk);
1113 if (err < 0)
1114 dev_err(dc->dev,
1115 "failed to set clock rate to %lu Hz\n",
1116 state->pclk);
1117 }
1118
1119 DRM_DEBUG_KMS("rate: %lu, div: %u\n", clk_get_rate(dc->clk),
1120 state->div);
1121 DRM_DEBUG_KMS("pclk: %lu\n", state->pclk);
1122
1123 value = SHIFT_CLK_DIVIDER(state->div) | PIXEL_CLK_DIVIDER_PCD1;
1124 tegra_dc_writel(dc, value, DC_DISP_DISP_CLOCK_CONTROL);
1125}
1126
003fc848
TR
1127static void tegra_dc_stop(struct tegra_dc *dc)
1128{
1129 u32 value;
1130
1131 /* stop the display controller */
1132 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1133 value &= ~DISP_CTRL_MODE_MASK;
1134 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1135
1136 tegra_dc_commit(dc);
1137}
1138
1139static bool tegra_dc_idle(struct tegra_dc *dc)
1140{
1141 u32 value;
1142
1143 value = tegra_dc_readl_active(dc, DC_CMD_DISPLAY_COMMAND);
1144
1145 return (value & DISP_CTRL_MODE_MASK) == 0;
1146}
1147
1148static int tegra_dc_wait_idle(struct tegra_dc *dc, unsigned long timeout)
1149{
1150 timeout = jiffies + msecs_to_jiffies(timeout);
1151
1152 while (time_before(jiffies, timeout)) {
1153 if (tegra_dc_idle(dc))
1154 return 0;
1155
1156 usleep_range(1000, 2000);
1157 }
1158
1159 dev_dbg(dc->dev, "timeout waiting for DC to become idle\n");
1160 return -ETIMEDOUT;
1161}
1162
1163static void tegra_crtc_disable(struct drm_crtc *crtc)
1164{
1165 struct tegra_dc *dc = to_tegra_dc(crtc);
1166 u32 value;
1167
1168 if (!tegra_dc_idle(dc)) {
1169 tegra_dc_stop(dc);
1170
1171 /*
1172 * Ignore the return value, there isn't anything useful to do
1173 * in case this fails.
1174 */
1175 tegra_dc_wait_idle(dc, 100);
1176 }
1177
1178 /*
1179 * This should really be part of the RGB encoder driver, but clearing
1180 * these bits has the side-effect of stopping the display controller.
1181 * When that happens no VBLANK interrupts will be raised. At the same
1182 * time the encoder is disabled before the display controller, so the
1183 * above code is always going to timeout waiting for the controller
1184 * to go idle.
1185 *
1186 * Given the close coupling between the RGB encoder and the display
1187 * controller doing it here is still kind of okay. None of the other
1188 * encoder drivers require these bits to be cleared.
1189 *
1190 * XXX: Perhaps given that the display controller is switched off at
1191 * this point anyway maybe clearing these bits isn't even useful for
1192 * the RGB encoder?
1193 */
1194 if (dc->rgb) {
1195 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1196 value &= ~(PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1197 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE);
1198 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1199 }
1200
1201 tegra_dc_stats_reset(&dc->stats);
1202 drm_crtc_vblank_off(crtc);
33a8eb8d
TR
1203
1204 pm_runtime_put_sync(dc->dev);
003fc848
TR
1205}
1206
1207static void tegra_crtc_enable(struct drm_crtc *crtc)
d8f4a9ed 1208{
4aa3df71 1209 struct drm_display_mode *mode = &crtc->state->adjusted_mode;
76d59ed0 1210 struct tegra_dc_state *state = to_dc_state(crtc->state);
d8f4a9ed 1211 struct tegra_dc *dc = to_tegra_dc(crtc);
dbb3f2f7 1212 u32 value;
d8f4a9ed 1213
33a8eb8d
TR
1214 pm_runtime_get_sync(dc->dev);
1215
1216 /* initialize display controller */
1217 if (dc->syncpt) {
1218 u32 syncpt = host1x_syncpt_id(dc->syncpt);
1219
1220 value = SYNCPT_CNTRL_NO_STALL;
1221 tegra_dc_writel(dc, value, DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1222
1223 value = SYNCPT_VSYNC_ENABLE | syncpt;
1224 tegra_dc_writel(dc, value, DC_CMD_CONT_SYNCPT_VSYNC);
1225 }
1226
1227 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1228 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1229 tegra_dc_writel(dc, value, DC_CMD_INT_TYPE);
1230
1231 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1232 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1233 tegra_dc_writel(dc, value, DC_CMD_INT_POLARITY);
1234
1235 /* initialize timer */
1236 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(0x20) |
1237 WINDOW_B_THRESHOLD(0x20) | WINDOW_C_THRESHOLD(0x20);
1238 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY);
1239
1240 value = CURSOR_THRESHOLD(0) | WINDOW_A_THRESHOLD(1) |
1241 WINDOW_B_THRESHOLD(1) | WINDOW_C_THRESHOLD(1);
1242 tegra_dc_writel(dc, value, DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1243
1244 value = VBLANK_INT | WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1245 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1246 tegra_dc_writel(dc, value, DC_CMD_INT_ENABLE);
1247
1248 value = WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT |
1249 WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT;
1250 tegra_dc_writel(dc, value, DC_CMD_INT_MASK);
1251
1252 if (dc->soc->supports_border_color)
1253 tegra_dc_writel(dc, 0, DC_DISP_BORDER_COLOR);
1254
1255 /* apply PLL and pixel clock changes */
76d59ed0
TR
1256 tegra_dc_commit_state(dc, state);
1257
d8f4a9ed
TR
1258 /* program display mode */
1259 tegra_dc_set_timings(dc, mode);
1260
8620fc62
TR
1261 /* interlacing isn't supported yet, so disable it */
1262 if (dc->soc->supports_interlacing) {
1263 value = tegra_dc_readl(dc, DC_DISP_INTERLACE_CONTROL);
1264 value &= ~INTERLACE_ENABLE;
1265 tegra_dc_writel(dc, value, DC_DISP_INTERLACE_CONTROL);
1266 }
666cb873
TR
1267
1268 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_COMMAND);
1269 value &= ~DISP_CTRL_MODE_MASK;
1270 value |= DISP_CTRL_MODE_C_DISPLAY;
1271 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_COMMAND);
1272
1273 value = tegra_dc_readl(dc, DC_CMD_DISPLAY_POWER_CONTROL);
1274 value |= PW0_ENABLE | PW1_ENABLE | PW2_ENABLE | PW3_ENABLE |
1275 PW4_ENABLE | PM0_ENABLE | PM1_ENABLE;
1276 tegra_dc_writel(dc, value, DC_CMD_DISPLAY_POWER_CONTROL);
1277
1278 tegra_dc_commit(dc);
d8f4a9ed 1279
8ff64c17 1280 drm_crtc_vblank_on(crtc);
d8f4a9ed
TR
1281}
1282
4aa3df71
TR
1283static int tegra_crtc_atomic_check(struct drm_crtc *crtc,
1284 struct drm_crtc_state *state)
1285{
1286 return 0;
1287}
1288
613d2b27
ML
1289static void tegra_crtc_atomic_begin(struct drm_crtc *crtc,
1290 struct drm_crtc_state *old_crtc_state)
4aa3df71 1291{
1503ca47
TR
1292 struct tegra_dc *dc = to_tegra_dc(crtc);
1293
1294 if (crtc->state->event) {
1295 crtc->state->event->pipe = drm_crtc_index(crtc);
1296
1297 WARN_ON(drm_crtc_vblank_get(crtc) != 0);
1298
1299 dc->event = crtc->state->event;
1300 crtc->state->event = NULL;
1301 }
4aa3df71
TR
1302}
1303
613d2b27
ML
1304static void tegra_crtc_atomic_flush(struct drm_crtc *crtc,
1305 struct drm_crtc_state *old_crtc_state)
4aa3df71 1306{
47802b09
TR
1307 struct tegra_dc_state *state = to_dc_state(crtc->state);
1308 struct tegra_dc *dc = to_tegra_dc(crtc);
1309
1310 tegra_dc_writel(dc, state->planes << 8, DC_CMD_STATE_CONTROL);
1311 tegra_dc_writel(dc, state->planes, DC_CMD_STATE_CONTROL);
4aa3df71
TR
1312}
1313
d8f4a9ed 1314static const struct drm_crtc_helper_funcs tegra_crtc_helper_funcs = {
f34bc787 1315 .disable = tegra_crtc_disable,
003fc848 1316 .enable = tegra_crtc_enable,
4aa3df71
TR
1317 .atomic_check = tegra_crtc_atomic_check,
1318 .atomic_begin = tegra_crtc_atomic_begin,
1319 .atomic_flush = tegra_crtc_atomic_flush,
d8f4a9ed
TR
1320};
1321
6e5ff998 1322static irqreturn_t tegra_dc_irq(int irq, void *data)
d8f4a9ed
TR
1323{
1324 struct tegra_dc *dc = data;
1325 unsigned long status;
1326
1327 status = tegra_dc_readl(dc, DC_CMD_INT_STATUS);
1328 tegra_dc_writel(dc, status, DC_CMD_INT_STATUS);
1329
1330 if (status & FRAME_END_INT) {
1331 /*
1332 dev_dbg(dc->dev, "%s(): frame end\n", __func__);
1333 */
791ddb1e 1334 dc->stats.frames++;
d8f4a9ed
TR
1335 }
1336
1337 if (status & VBLANK_INT) {
1338 /*
1339 dev_dbg(dc->dev, "%s(): vertical blank\n", __func__);
1340 */
ed7dae58 1341 drm_crtc_handle_vblank(&dc->base);
3c03c46a 1342 tegra_dc_finish_page_flip(dc);
791ddb1e 1343 dc->stats.vblank++;
d8f4a9ed
TR
1344 }
1345
1346 if (status & (WIN_A_UF_INT | WIN_B_UF_INT | WIN_C_UF_INT)) {
1347 /*
1348 dev_dbg(dc->dev, "%s(): underflow\n", __func__);
1349 */
791ddb1e
TR
1350 dc->stats.underflow++;
1351 }
1352
1353 if (status & (WIN_A_OF_INT | WIN_B_OF_INT | WIN_C_OF_INT)) {
1354 /*
1355 dev_dbg(dc->dev, "%s(): overflow\n", __func__);
1356 */
1357 dc->stats.overflow++;
d8f4a9ed
TR
1358 }
1359
1360 return IRQ_HANDLED;
1361}
1362
1363static int tegra_dc_show_regs(struct seq_file *s, void *data)
1364{
1365 struct drm_info_node *node = s->private;
1366 struct tegra_dc *dc = node->info_ent->data;
003fc848
TR
1367 int err = 0;
1368
1369 drm_modeset_lock_crtc(&dc->base, NULL);
1370
1371 if (!dc->base.state->active) {
1372 err = -EBUSY;
1373 goto unlock;
1374 }
d8f4a9ed
TR
1375
1376#define DUMP_REG(name) \
03a60569 1377 seq_printf(s, "%-40s %#05x %08x\n", #name, name, \
d8f4a9ed
TR
1378 tegra_dc_readl(dc, name))
1379
1380 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT);
1381 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_CNTRL);
1382 DUMP_REG(DC_CMD_GENERAL_INCR_SYNCPT_ERROR);
1383 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT);
1384 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_CNTRL);
1385 DUMP_REG(DC_CMD_WIN_A_INCR_SYNCPT_ERROR);
1386 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT);
1387 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_CNTRL);
1388 DUMP_REG(DC_CMD_WIN_B_INCR_SYNCPT_ERROR);
1389 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT);
1390 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_CNTRL);
1391 DUMP_REG(DC_CMD_WIN_C_INCR_SYNCPT_ERROR);
1392 DUMP_REG(DC_CMD_CONT_SYNCPT_VSYNC);
1393 DUMP_REG(DC_CMD_DISPLAY_COMMAND_OPTION0);
1394 DUMP_REG(DC_CMD_DISPLAY_COMMAND);
1395 DUMP_REG(DC_CMD_SIGNAL_RAISE);
1396 DUMP_REG(DC_CMD_DISPLAY_POWER_CONTROL);
1397 DUMP_REG(DC_CMD_INT_STATUS);
1398 DUMP_REG(DC_CMD_INT_MASK);
1399 DUMP_REG(DC_CMD_INT_ENABLE);
1400 DUMP_REG(DC_CMD_INT_TYPE);
1401 DUMP_REG(DC_CMD_INT_POLARITY);
1402 DUMP_REG(DC_CMD_SIGNAL_RAISE1);
1403 DUMP_REG(DC_CMD_SIGNAL_RAISE2);
1404 DUMP_REG(DC_CMD_SIGNAL_RAISE3);
1405 DUMP_REG(DC_CMD_STATE_ACCESS);
1406 DUMP_REG(DC_CMD_STATE_CONTROL);
1407 DUMP_REG(DC_CMD_DISPLAY_WINDOW_HEADER);
1408 DUMP_REG(DC_CMD_REG_ACT_CONTROL);
1409 DUMP_REG(DC_COM_CRC_CONTROL);
1410 DUMP_REG(DC_COM_CRC_CHECKSUM);
1411 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(0));
1412 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(1));
1413 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(2));
1414 DUMP_REG(DC_COM_PIN_OUTPUT_ENABLE(3));
1415 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(0));
1416 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(1));
1417 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(2));
1418 DUMP_REG(DC_COM_PIN_OUTPUT_POLARITY(3));
1419 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(0));
1420 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(1));
1421 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(2));
1422 DUMP_REG(DC_COM_PIN_OUTPUT_DATA(3));
1423 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(0));
1424 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(1));
1425 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(2));
1426 DUMP_REG(DC_COM_PIN_INPUT_ENABLE(3));
1427 DUMP_REG(DC_COM_PIN_INPUT_DATA(0));
1428 DUMP_REG(DC_COM_PIN_INPUT_DATA(1));
1429 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(0));
1430 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(1));
1431 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(2));
1432 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(3));
1433 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(4));
1434 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(5));
1435 DUMP_REG(DC_COM_PIN_OUTPUT_SELECT(6));
1436 DUMP_REG(DC_COM_PIN_MISC_CONTROL);
1437 DUMP_REG(DC_COM_PIN_PM0_CONTROL);
1438 DUMP_REG(DC_COM_PIN_PM0_DUTY_CYCLE);
1439 DUMP_REG(DC_COM_PIN_PM1_CONTROL);
1440 DUMP_REG(DC_COM_PIN_PM1_DUTY_CYCLE);
1441 DUMP_REG(DC_COM_SPI_CONTROL);
1442 DUMP_REG(DC_COM_SPI_START_BYTE);
1443 DUMP_REG(DC_COM_HSPI_WRITE_DATA_AB);
1444 DUMP_REG(DC_COM_HSPI_WRITE_DATA_CD);
1445 DUMP_REG(DC_COM_HSPI_CS_DC);
1446 DUMP_REG(DC_COM_SCRATCH_REGISTER_A);
1447 DUMP_REG(DC_COM_SCRATCH_REGISTER_B);
1448 DUMP_REG(DC_COM_GPIO_CTRL);
1449 DUMP_REG(DC_COM_GPIO_DEBOUNCE_COUNTER);
1450 DUMP_REG(DC_COM_CRC_CHECKSUM_LATCHED);
1451 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS0);
1452 DUMP_REG(DC_DISP_DISP_SIGNAL_OPTIONS1);
1453 DUMP_REG(DC_DISP_DISP_WIN_OPTIONS);
1454 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY);
1455 DUMP_REG(DC_DISP_DISP_MEM_HIGH_PRIORITY_TIMER);
1456 DUMP_REG(DC_DISP_DISP_TIMING_OPTIONS);
1457 DUMP_REG(DC_DISP_REF_TO_SYNC);
1458 DUMP_REG(DC_DISP_SYNC_WIDTH);
1459 DUMP_REG(DC_DISP_BACK_PORCH);
1460 DUMP_REG(DC_DISP_ACTIVE);
1461 DUMP_REG(DC_DISP_FRONT_PORCH);
1462 DUMP_REG(DC_DISP_H_PULSE0_CONTROL);
1463 DUMP_REG(DC_DISP_H_PULSE0_POSITION_A);
1464 DUMP_REG(DC_DISP_H_PULSE0_POSITION_B);
1465 DUMP_REG(DC_DISP_H_PULSE0_POSITION_C);
1466 DUMP_REG(DC_DISP_H_PULSE0_POSITION_D);
1467 DUMP_REG(DC_DISP_H_PULSE1_CONTROL);
1468 DUMP_REG(DC_DISP_H_PULSE1_POSITION_A);
1469 DUMP_REG(DC_DISP_H_PULSE1_POSITION_B);
1470 DUMP_REG(DC_DISP_H_PULSE1_POSITION_C);
1471 DUMP_REG(DC_DISP_H_PULSE1_POSITION_D);
1472 DUMP_REG(DC_DISP_H_PULSE2_CONTROL);
1473 DUMP_REG(DC_DISP_H_PULSE2_POSITION_A);
1474 DUMP_REG(DC_DISP_H_PULSE2_POSITION_B);
1475 DUMP_REG(DC_DISP_H_PULSE2_POSITION_C);
1476 DUMP_REG(DC_DISP_H_PULSE2_POSITION_D);
1477 DUMP_REG(DC_DISP_V_PULSE0_CONTROL);
1478 DUMP_REG(DC_DISP_V_PULSE0_POSITION_A);
1479 DUMP_REG(DC_DISP_V_PULSE0_POSITION_B);
1480 DUMP_REG(DC_DISP_V_PULSE0_POSITION_C);
1481 DUMP_REG(DC_DISP_V_PULSE1_CONTROL);
1482 DUMP_REG(DC_DISP_V_PULSE1_POSITION_A);
1483 DUMP_REG(DC_DISP_V_PULSE1_POSITION_B);
1484 DUMP_REG(DC_DISP_V_PULSE1_POSITION_C);
1485 DUMP_REG(DC_DISP_V_PULSE2_CONTROL);
1486 DUMP_REG(DC_DISP_V_PULSE2_POSITION_A);
1487 DUMP_REG(DC_DISP_V_PULSE3_CONTROL);
1488 DUMP_REG(DC_DISP_V_PULSE3_POSITION_A);
1489 DUMP_REG(DC_DISP_M0_CONTROL);
1490 DUMP_REG(DC_DISP_M1_CONTROL);
1491 DUMP_REG(DC_DISP_DI_CONTROL);
1492 DUMP_REG(DC_DISP_PP_CONTROL);
1493 DUMP_REG(DC_DISP_PP_SELECT_A);
1494 DUMP_REG(DC_DISP_PP_SELECT_B);
1495 DUMP_REG(DC_DISP_PP_SELECT_C);
1496 DUMP_REG(DC_DISP_PP_SELECT_D);
1497 DUMP_REG(DC_DISP_DISP_CLOCK_CONTROL);
1498 DUMP_REG(DC_DISP_DISP_INTERFACE_CONTROL);
1499 DUMP_REG(DC_DISP_DISP_COLOR_CONTROL);
1500 DUMP_REG(DC_DISP_SHIFT_CLOCK_OPTIONS);
1501 DUMP_REG(DC_DISP_DATA_ENABLE_OPTIONS);
1502 DUMP_REG(DC_DISP_SERIAL_INTERFACE_OPTIONS);
1503 DUMP_REG(DC_DISP_LCD_SPI_OPTIONS);
1504 DUMP_REG(DC_DISP_BORDER_COLOR);
1505 DUMP_REG(DC_DISP_COLOR_KEY0_LOWER);
1506 DUMP_REG(DC_DISP_COLOR_KEY0_UPPER);
1507 DUMP_REG(DC_DISP_COLOR_KEY1_LOWER);
1508 DUMP_REG(DC_DISP_COLOR_KEY1_UPPER);
1509 DUMP_REG(DC_DISP_CURSOR_FOREGROUND);
1510 DUMP_REG(DC_DISP_CURSOR_BACKGROUND);
1511 DUMP_REG(DC_DISP_CURSOR_START_ADDR);
1512 DUMP_REG(DC_DISP_CURSOR_START_ADDR_NS);
1513 DUMP_REG(DC_DISP_CURSOR_POSITION);
1514 DUMP_REG(DC_DISP_CURSOR_POSITION_NS);
1515 DUMP_REG(DC_DISP_INIT_SEQ_CONTROL);
1516 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_A);
1517 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_B);
1518 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_C);
1519 DUMP_REG(DC_DISP_SPI_INIT_SEQ_DATA_D);
1520 DUMP_REG(DC_DISP_DC_MCCIF_FIFOCTRL);
1521 DUMP_REG(DC_DISP_MCCIF_DISPLAY0A_HYST);
1522 DUMP_REG(DC_DISP_MCCIF_DISPLAY0B_HYST);
1523 DUMP_REG(DC_DISP_MCCIF_DISPLAY1A_HYST);
1524 DUMP_REG(DC_DISP_MCCIF_DISPLAY1B_HYST);
1525 DUMP_REG(DC_DISP_DAC_CRT_CTRL);
1526 DUMP_REG(DC_DISP_DISP_MISC_CONTROL);
1527 DUMP_REG(DC_DISP_SD_CONTROL);
1528 DUMP_REG(DC_DISP_SD_CSC_COEFF);
1529 DUMP_REG(DC_DISP_SD_LUT(0));
1530 DUMP_REG(DC_DISP_SD_LUT(1));
1531 DUMP_REG(DC_DISP_SD_LUT(2));
1532 DUMP_REG(DC_DISP_SD_LUT(3));
1533 DUMP_REG(DC_DISP_SD_LUT(4));
1534 DUMP_REG(DC_DISP_SD_LUT(5));
1535 DUMP_REG(DC_DISP_SD_LUT(6));
1536 DUMP_REG(DC_DISP_SD_LUT(7));
1537 DUMP_REG(DC_DISP_SD_LUT(8));
1538 DUMP_REG(DC_DISP_SD_FLICKER_CONTROL);
1539 DUMP_REG(DC_DISP_DC_PIXEL_COUNT);
1540 DUMP_REG(DC_DISP_SD_HISTOGRAM(0));
1541 DUMP_REG(DC_DISP_SD_HISTOGRAM(1));
1542 DUMP_REG(DC_DISP_SD_HISTOGRAM(2));
1543 DUMP_REG(DC_DISP_SD_HISTOGRAM(3));
1544 DUMP_REG(DC_DISP_SD_HISTOGRAM(4));
1545 DUMP_REG(DC_DISP_SD_HISTOGRAM(5));
1546 DUMP_REG(DC_DISP_SD_HISTOGRAM(6));
1547 DUMP_REG(DC_DISP_SD_HISTOGRAM(7));
1548 DUMP_REG(DC_DISP_SD_BL_TF(0));
1549 DUMP_REG(DC_DISP_SD_BL_TF(1));
1550 DUMP_REG(DC_DISP_SD_BL_TF(2));
1551 DUMP_REG(DC_DISP_SD_BL_TF(3));
1552 DUMP_REG(DC_DISP_SD_BL_CONTROL);
1553 DUMP_REG(DC_DISP_SD_HW_K_VALUES);
1554 DUMP_REG(DC_DISP_SD_MAN_K_VALUES);
e687651b
TR
1555 DUMP_REG(DC_DISP_CURSOR_START_ADDR_HI);
1556 DUMP_REG(DC_DISP_BLEND_CURSOR_CONTROL);
d8f4a9ed
TR
1557 DUMP_REG(DC_WIN_WIN_OPTIONS);
1558 DUMP_REG(DC_WIN_BYTE_SWAP);
1559 DUMP_REG(DC_WIN_BUFFER_CONTROL);
1560 DUMP_REG(DC_WIN_COLOR_DEPTH);
1561 DUMP_REG(DC_WIN_POSITION);
1562 DUMP_REG(DC_WIN_SIZE);
1563 DUMP_REG(DC_WIN_PRESCALED_SIZE);
1564 DUMP_REG(DC_WIN_H_INITIAL_DDA);
1565 DUMP_REG(DC_WIN_V_INITIAL_DDA);
1566 DUMP_REG(DC_WIN_DDA_INC);
1567 DUMP_REG(DC_WIN_LINE_STRIDE);
1568 DUMP_REG(DC_WIN_BUF_STRIDE);
1569 DUMP_REG(DC_WIN_UV_BUF_STRIDE);
1570 DUMP_REG(DC_WIN_BUFFER_ADDR_MODE);
1571 DUMP_REG(DC_WIN_DV_CONTROL);
1572 DUMP_REG(DC_WIN_BLEND_NOKEY);
1573 DUMP_REG(DC_WIN_BLEND_1WIN);
1574 DUMP_REG(DC_WIN_BLEND_2WIN_X);
1575 DUMP_REG(DC_WIN_BLEND_2WIN_Y);
f34bc787 1576 DUMP_REG(DC_WIN_BLEND_3WIN_XY);
d8f4a9ed
TR
1577 DUMP_REG(DC_WIN_HP_FETCH_CONTROL);
1578 DUMP_REG(DC_WINBUF_START_ADDR);
1579 DUMP_REG(DC_WINBUF_START_ADDR_NS);
1580 DUMP_REG(DC_WINBUF_START_ADDR_U);
1581 DUMP_REG(DC_WINBUF_START_ADDR_U_NS);
1582 DUMP_REG(DC_WINBUF_START_ADDR_V);
1583 DUMP_REG(DC_WINBUF_START_ADDR_V_NS);
1584 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET);
1585 DUMP_REG(DC_WINBUF_ADDR_H_OFFSET_NS);
1586 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET);
1587 DUMP_REG(DC_WINBUF_ADDR_V_OFFSET_NS);
1588 DUMP_REG(DC_WINBUF_UFLOW_STATUS);
1589 DUMP_REG(DC_WINBUF_AD_UFLOW_STATUS);
1590 DUMP_REG(DC_WINBUF_BD_UFLOW_STATUS);
1591 DUMP_REG(DC_WINBUF_CD_UFLOW_STATUS);
1592
1593#undef DUMP_REG
1594
003fc848
TR
1595unlock:
1596 drm_modeset_unlock_crtc(&dc->base);
1597 return err;
d8f4a9ed
TR
1598}
1599
6ca1f62f
TR
1600static int tegra_dc_show_crc(struct seq_file *s, void *data)
1601{
1602 struct drm_info_node *node = s->private;
1603 struct tegra_dc *dc = node->info_ent->data;
003fc848 1604 int err = 0;
6ca1f62f
TR
1605 u32 value;
1606
003fc848
TR
1607 drm_modeset_lock_crtc(&dc->base, NULL);
1608
1609 if (!dc->base.state->active) {
1610 err = -EBUSY;
1611 goto unlock;
1612 }
1613
6ca1f62f
TR
1614 value = DC_COM_CRC_CONTROL_ACTIVE_DATA | DC_COM_CRC_CONTROL_ENABLE;
1615 tegra_dc_writel(dc, value, DC_COM_CRC_CONTROL);
1616 tegra_dc_commit(dc);
1617
1618 drm_crtc_wait_one_vblank(&dc->base);
1619 drm_crtc_wait_one_vblank(&dc->base);
1620
1621 value = tegra_dc_readl(dc, DC_COM_CRC_CHECKSUM);
1622 seq_printf(s, "%08x\n", value);
1623
1624 tegra_dc_writel(dc, 0, DC_COM_CRC_CONTROL);
1625
003fc848
TR
1626unlock:
1627 drm_modeset_unlock_crtc(&dc->base);
1628 return err;
6ca1f62f
TR
1629}
1630
791ddb1e
TR
1631static int tegra_dc_show_stats(struct seq_file *s, void *data)
1632{
1633 struct drm_info_node *node = s->private;
1634 struct tegra_dc *dc = node->info_ent->data;
1635
1636 seq_printf(s, "frames: %lu\n", dc->stats.frames);
1637 seq_printf(s, "vblank: %lu\n", dc->stats.vblank);
1638 seq_printf(s, "underflow: %lu\n", dc->stats.underflow);
1639 seq_printf(s, "overflow: %lu\n", dc->stats.overflow);
1640
d8f4a9ed
TR
1641 return 0;
1642}
1643
1644static struct drm_info_list debugfs_files[] = {
1645 { "regs", tegra_dc_show_regs, 0, NULL },
6ca1f62f 1646 { "crc", tegra_dc_show_crc, 0, NULL },
791ddb1e 1647 { "stats", tegra_dc_show_stats, 0, NULL },
d8f4a9ed
TR
1648};
1649
1650static int tegra_dc_debugfs_init(struct tegra_dc *dc, struct drm_minor *minor)
1651{
1652 unsigned int i;
1653 char *name;
1654 int err;
1655
1656 name = kasprintf(GFP_KERNEL, "dc.%d", dc->pipe);
1657 dc->debugfs = debugfs_create_dir(name, minor->debugfs_root);
1658 kfree(name);
1659
1660 if (!dc->debugfs)
1661 return -ENOMEM;
1662
1663 dc->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
1664 GFP_KERNEL);
1665 if (!dc->debugfs_files) {
1666 err = -ENOMEM;
1667 goto remove;
1668 }
1669
1670 for (i = 0; i < ARRAY_SIZE(debugfs_files); i++)
1671 dc->debugfs_files[i].data = dc;
1672
1673 err = drm_debugfs_create_files(dc->debugfs_files,
1674 ARRAY_SIZE(debugfs_files),
1675 dc->debugfs, minor);
1676 if (err < 0)
1677 goto free;
1678
1679 dc->minor = minor;
1680
1681 return 0;
1682
1683free:
1684 kfree(dc->debugfs_files);
1685 dc->debugfs_files = NULL;
1686remove:
1687 debugfs_remove(dc->debugfs);
1688 dc->debugfs = NULL;
1689
1690 return err;
1691}
1692
1693static int tegra_dc_debugfs_exit(struct tegra_dc *dc)
1694{
1695 drm_debugfs_remove_files(dc->debugfs_files, ARRAY_SIZE(debugfs_files),
1696 dc->minor);
1697 dc->minor = NULL;
1698
1699 kfree(dc->debugfs_files);
1700 dc->debugfs_files = NULL;
1701
1702 debugfs_remove(dc->debugfs);
1703 dc->debugfs = NULL;
1704
1705 return 0;
1706}
1707
53fa7f72 1708static int tegra_dc_init(struct host1x_client *client)
d8f4a9ed 1709{
9910f5c4 1710 struct drm_device *drm = dev_get_drvdata(client->parent);
2bcdcbfa 1711 unsigned long flags = HOST1X_SYNCPT_CLIENT_MANAGED;
776dc384 1712 struct tegra_dc *dc = host1x_client_to_dc(client);
d1f3e1e0 1713 struct tegra_drm *tegra = drm->dev_private;
c7679306
TR
1714 struct drm_plane *primary = NULL;
1715 struct drm_plane *cursor = NULL;
d8f4a9ed
TR
1716 int err;
1717
2bcdcbfa
TR
1718 dc->syncpt = host1x_syncpt_request(dc->dev, flags);
1719 if (!dc->syncpt)
1720 dev_warn(dc->dev, "failed to allocate syncpoint\n");
1721
df06b759
TR
1722 if (tegra->domain) {
1723 err = iommu_attach_device(tegra->domain, dc->dev);
1724 if (err < 0) {
1725 dev_err(dc->dev, "failed to attach to domain: %d\n",
1726 err);
1727 return err;
1728 }
1729
1730 dc->domain = tegra->domain;
1731 }
1732
c7679306
TR
1733 primary = tegra_dc_primary_plane_create(drm, dc);
1734 if (IS_ERR(primary)) {
1735 err = PTR_ERR(primary);
1736 goto cleanup;
1737 }
1738
1739 if (dc->soc->supports_cursor) {
1740 cursor = tegra_dc_cursor_plane_create(drm, dc);
1741 if (IS_ERR(cursor)) {
1742 err = PTR_ERR(cursor);
1743 goto cleanup;
1744 }
1745 }
1746
1747 err = drm_crtc_init_with_planes(drm, &dc->base, primary, cursor,
f9882876 1748 &tegra_crtc_funcs, NULL);
c7679306
TR
1749 if (err < 0)
1750 goto cleanup;
1751
d8f4a9ed
TR
1752 drm_crtc_helper_add(&dc->base, &tegra_crtc_helper_funcs);
1753
d1f3e1e0
TR
1754 /*
1755 * Keep track of the minimum pitch alignment across all display
1756 * controllers.
1757 */
1758 if (dc->soc->pitch_align > tegra->pitch_align)
1759 tegra->pitch_align = dc->soc->pitch_align;
1760
9910f5c4 1761 err = tegra_dc_rgb_init(drm, dc);
d8f4a9ed
TR
1762 if (err < 0 && err != -ENODEV) {
1763 dev_err(dc->dev, "failed to initialize RGB output: %d\n", err);
c7679306 1764 goto cleanup;
d8f4a9ed
TR
1765 }
1766
9910f5c4 1767 err = tegra_dc_add_planes(drm, dc);
f34bc787 1768 if (err < 0)
c7679306 1769 goto cleanup;
f34bc787 1770
d8f4a9ed 1771 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
9910f5c4 1772 err = tegra_dc_debugfs_init(dc, drm->primary);
d8f4a9ed
TR
1773 if (err < 0)
1774 dev_err(dc->dev, "debugfs setup failed: %d\n", err);
1775 }
1776
6e5ff998 1777 err = devm_request_irq(dc->dev, dc->irq, tegra_dc_irq, 0,
d8f4a9ed
TR
1778 dev_name(dc->dev), dc);
1779 if (err < 0) {
1780 dev_err(dc->dev, "failed to request IRQ#%u: %d\n", dc->irq,
1781 err);
c7679306 1782 goto cleanup;
d8f4a9ed
TR
1783 }
1784
1785 return 0;
c7679306
TR
1786
1787cleanup:
1788 if (cursor)
1789 drm_plane_cleanup(cursor);
1790
1791 if (primary)
1792 drm_plane_cleanup(primary);
1793
1794 if (tegra->domain) {
1795 iommu_detach_device(tegra->domain, dc->dev);
1796 dc->domain = NULL;
1797 }
1798
1799 return err;
d8f4a9ed
TR
1800}
1801
53fa7f72 1802static int tegra_dc_exit(struct host1x_client *client)
d8f4a9ed 1803{
776dc384 1804 struct tegra_dc *dc = host1x_client_to_dc(client);
d8f4a9ed
TR
1805 int err;
1806
1807 devm_free_irq(dc->dev, dc->irq, dc);
1808
1809 if (IS_ENABLED(CONFIG_DEBUG_FS)) {
1810 err = tegra_dc_debugfs_exit(dc);
1811 if (err < 0)
1812 dev_err(dc->dev, "debugfs cleanup failed: %d\n", err);
1813 }
1814
1815 err = tegra_dc_rgb_exit(dc);
1816 if (err) {
1817 dev_err(dc->dev, "failed to shutdown RGB output: %d\n", err);
1818 return err;
1819 }
1820
df06b759
TR
1821 if (dc->domain) {
1822 iommu_detach_device(dc->domain, dc->dev);
1823 dc->domain = NULL;
1824 }
1825
2bcdcbfa
TR
1826 host1x_syncpt_free(dc->syncpt);
1827
d8f4a9ed
TR
1828 return 0;
1829}
1830
1831static const struct host1x_client_ops dc_client_ops = {
53fa7f72
TR
1832 .init = tegra_dc_init,
1833 .exit = tegra_dc_exit,
d8f4a9ed
TR
1834};
1835
8620fc62 1836static const struct tegra_dc_soc_info tegra20_dc_soc_info = {
42d0659b 1837 .supports_border_color = true,
8620fc62 1838 .supports_interlacing = false,
e687651b 1839 .supports_cursor = false,
c134f019 1840 .supports_block_linear = false,
d1f3e1e0 1841 .pitch_align = 8,
9c012700 1842 .has_powergate = false,
8620fc62
TR
1843};
1844
1845static const struct tegra_dc_soc_info tegra30_dc_soc_info = {
42d0659b 1846 .supports_border_color = true,
8620fc62 1847 .supports_interlacing = false,
e687651b 1848 .supports_cursor = false,
c134f019 1849 .supports_block_linear = false,
d1f3e1e0 1850 .pitch_align = 8,
9c012700 1851 .has_powergate = false,
d1f3e1e0
TR
1852};
1853
1854static const struct tegra_dc_soc_info tegra114_dc_soc_info = {
42d0659b 1855 .supports_border_color = true,
d1f3e1e0
TR
1856 .supports_interlacing = false,
1857 .supports_cursor = false,
1858 .supports_block_linear = false,
1859 .pitch_align = 64,
9c012700 1860 .has_powergate = true,
8620fc62
TR
1861};
1862
1863static const struct tegra_dc_soc_info tegra124_dc_soc_info = {
42d0659b 1864 .supports_border_color = false,
8620fc62 1865 .supports_interlacing = true,
e687651b 1866 .supports_cursor = true,
c134f019 1867 .supports_block_linear = true,
d1f3e1e0 1868 .pitch_align = 64,
9c012700 1869 .has_powergate = true,
8620fc62
TR
1870};
1871
5b4f516f
TR
1872static const struct tegra_dc_soc_info tegra210_dc_soc_info = {
1873 .supports_border_color = false,
1874 .supports_interlacing = true,
1875 .supports_cursor = true,
1876 .supports_block_linear = true,
1877 .pitch_align = 64,
1878 .has_powergate = true,
1879};
1880
8620fc62
TR
1881static const struct of_device_id tegra_dc_of_match[] = {
1882 {
5b4f516f
TR
1883 .compatible = "nvidia,tegra210-dc",
1884 .data = &tegra210_dc_soc_info,
1885 }, {
8620fc62
TR
1886 .compatible = "nvidia,tegra124-dc",
1887 .data = &tegra124_dc_soc_info,
9c012700
TR
1888 }, {
1889 .compatible = "nvidia,tegra114-dc",
1890 .data = &tegra114_dc_soc_info,
8620fc62
TR
1891 }, {
1892 .compatible = "nvidia,tegra30-dc",
1893 .data = &tegra30_dc_soc_info,
1894 }, {
1895 .compatible = "nvidia,tegra20-dc",
1896 .data = &tegra20_dc_soc_info,
1897 }, {
1898 /* sentinel */
1899 }
1900};
ef70728c 1901MODULE_DEVICE_TABLE(of, tegra_dc_of_match);
8620fc62 1902
13411ddd
TR
1903static int tegra_dc_parse_dt(struct tegra_dc *dc)
1904{
1905 struct device_node *np;
1906 u32 value = 0;
1907 int err;
1908
1909 err = of_property_read_u32(dc->dev->of_node, "nvidia,head", &value);
1910 if (err < 0) {
1911 dev_err(dc->dev, "missing \"nvidia,head\" property\n");
1912
1913 /*
1914 * If the nvidia,head property isn't present, try to find the
1915 * correct head number by looking up the position of this
1916 * display controller's node within the device tree. Assuming
1917 * that the nodes are ordered properly in the DTS file and
1918 * that the translation into a flattened device tree blob
1919 * preserves that ordering this will actually yield the right
1920 * head number.
1921 *
1922 * If those assumptions don't hold, this will still work for
1923 * cases where only a single display controller is used.
1924 */
1925 for_each_matching_node(np, tegra_dc_of_match) {
cf6b1744
JL
1926 if (np == dc->dev->of_node) {
1927 of_node_put(np);
13411ddd 1928 break;
cf6b1744 1929 }
13411ddd
TR
1930
1931 value++;
1932 }
1933 }
1934
1935 dc->pipe = value;
1936
1937 return 0;
1938}
1939
d8f4a9ed
TR
1940static int tegra_dc_probe(struct platform_device *pdev)
1941{
8620fc62 1942 const struct of_device_id *id;
d8f4a9ed
TR
1943 struct resource *regs;
1944 struct tegra_dc *dc;
1945 int err;
1946
1947 dc = devm_kzalloc(&pdev->dev, sizeof(*dc), GFP_KERNEL);
1948 if (!dc)
1949 return -ENOMEM;
1950
8620fc62
TR
1951 id = of_match_node(tegra_dc_of_match, pdev->dev.of_node);
1952 if (!id)
1953 return -ENODEV;
1954
6e5ff998 1955 spin_lock_init(&dc->lock);
d8f4a9ed
TR
1956 INIT_LIST_HEAD(&dc->list);
1957 dc->dev = &pdev->dev;
8620fc62 1958 dc->soc = id->data;
d8f4a9ed 1959
13411ddd
TR
1960 err = tegra_dc_parse_dt(dc);
1961 if (err < 0)
1962 return err;
1963
d8f4a9ed
TR
1964 dc->clk = devm_clk_get(&pdev->dev, NULL);
1965 if (IS_ERR(dc->clk)) {
1966 dev_err(&pdev->dev, "failed to get clock\n");
1967 return PTR_ERR(dc->clk);
1968 }
1969
ca48080a
SW
1970 dc->rst = devm_reset_control_get(&pdev->dev, "dc");
1971 if (IS_ERR(dc->rst)) {
1972 dev_err(&pdev->dev, "failed to get reset\n");
1973 return PTR_ERR(dc->rst);
1974 }
1975
33a8eb8d
TR
1976 reset_control_assert(dc->rst);
1977
9c012700
TR
1978 if (dc->soc->has_powergate) {
1979 if (dc->pipe == 0)
1980 dc->powergate = TEGRA_POWERGATE_DIS;
1981 else
1982 dc->powergate = TEGRA_POWERGATE_DISB;
1983
33a8eb8d 1984 tegra_powergate_power_off(dc->powergate);
9c012700 1985 }
d8f4a9ed
TR
1986
1987 regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
d4ed6025
TR
1988 dc->regs = devm_ioremap_resource(&pdev->dev, regs);
1989 if (IS_ERR(dc->regs))
1990 return PTR_ERR(dc->regs);
d8f4a9ed
TR
1991
1992 dc->irq = platform_get_irq(pdev, 0);
1993 if (dc->irq < 0) {
1994 dev_err(&pdev->dev, "failed to get IRQ\n");
1995 return -ENXIO;
1996 }
1997
d8f4a9ed
TR
1998 err = tegra_dc_rgb_probe(dc);
1999 if (err < 0 && err != -ENODEV) {
2000 dev_err(&pdev->dev, "failed to probe RGB output: %d\n", err);
2001 return err;
2002 }
2003
33a8eb8d
TR
2004 platform_set_drvdata(pdev, dc);
2005 pm_runtime_enable(&pdev->dev);
2006
2007 INIT_LIST_HEAD(&dc->client.list);
2008 dc->client.ops = &dc_client_ops;
2009 dc->client.dev = &pdev->dev;
2010
776dc384 2011 err = host1x_client_register(&dc->client);
d8f4a9ed
TR
2012 if (err < 0) {
2013 dev_err(&pdev->dev, "failed to register host1x client: %d\n",
2014 err);
2015 return err;
2016 }
2017
d8f4a9ed
TR
2018 return 0;
2019}
2020
2021static int tegra_dc_remove(struct platform_device *pdev)
2022{
d8f4a9ed
TR
2023 struct tegra_dc *dc = platform_get_drvdata(pdev);
2024 int err;
2025
776dc384 2026 err = host1x_client_unregister(&dc->client);
d8f4a9ed
TR
2027 if (err < 0) {
2028 dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
2029 err);
2030 return err;
2031 }
2032
59d29c0e
TR
2033 err = tegra_dc_rgb_remove(dc);
2034 if (err < 0) {
2035 dev_err(&pdev->dev, "failed to remove RGB output: %d\n", err);
2036 return err;
2037 }
2038
33a8eb8d
TR
2039 pm_runtime_disable(&pdev->dev);
2040
2041 return 0;
2042}
2043
2044#ifdef CONFIG_PM
2045static int tegra_dc_suspend(struct device *dev)
2046{
2047 struct tegra_dc *dc = dev_get_drvdata(dev);
2048 int err;
2049
2050 err = reset_control_assert(dc->rst);
2051 if (err < 0) {
2052 dev_err(dev, "failed to assert reset: %d\n", err);
2053 return err;
2054 }
9c012700
TR
2055
2056 if (dc->soc->has_powergate)
2057 tegra_powergate_power_off(dc->powergate);
2058
d8f4a9ed
TR
2059 clk_disable_unprepare(dc->clk);
2060
2061 return 0;
2062}
2063
33a8eb8d
TR
2064static int tegra_dc_resume(struct device *dev)
2065{
2066 struct tegra_dc *dc = dev_get_drvdata(dev);
2067 int err;
2068
2069 if (dc->soc->has_powergate) {
2070 err = tegra_powergate_sequence_power_up(dc->powergate, dc->clk,
2071 dc->rst);
2072 if (err < 0) {
2073 dev_err(dev, "failed to power partition: %d\n", err);
2074 return err;
2075 }
2076 } else {
2077 err = clk_prepare_enable(dc->clk);
2078 if (err < 0) {
2079 dev_err(dev, "failed to enable clock: %d\n", err);
2080 return err;
2081 }
2082
2083 err = reset_control_deassert(dc->rst);
2084 if (err < 0) {
2085 dev_err(dev, "failed to deassert reset: %d\n", err);
2086 return err;
2087 }
2088 }
2089
2090 return 0;
2091}
2092#endif
2093
2094static const struct dev_pm_ops tegra_dc_pm_ops = {
2095 SET_RUNTIME_PM_OPS(tegra_dc_suspend, tegra_dc_resume, NULL)
2096};
2097
d8f4a9ed
TR
2098struct platform_driver tegra_dc_driver = {
2099 .driver = {
2100 .name = "tegra-dc",
d8f4a9ed 2101 .of_match_table = tegra_dc_of_match,
33a8eb8d 2102 .pm = &tegra_dc_pm_ops,
d8f4a9ed
TR
2103 },
2104 .probe = tegra_dc_probe,
2105 .remove = tegra_dc_remove,
2106};
This page took 0.368283 seconds and 5 git commands to generate.