drm/vmwgfx: Fix a couple of sparse warnings and errors
[deliverable/linux.git] / drivers / gpu / drm / vmwgfx / vmwgfx_drv.c
CommitLineData
fb1d9738
JB
1/**************************************************************************
2 *
3 * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the
8 * "Software"), to deal in the Software without restriction, including
9 * without limitation the rights to use, copy, modify, merge, publish,
10 * distribute, sub license, and/or sell copies of the Software, and to
11 * permit persons to whom the Software is furnished to do so, subject to
12 * the following conditions:
13 *
14 * The above copyright notice and this permission notice (including the
15 * next paragraph) shall be included in all copies or substantial portions
16 * of the Software.
17 *
18 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
19 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
20 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
21 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
22 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
23 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
24 * USE OR OTHER DEALINGS IN THE SOFTWARE.
25 *
26 **************************************************************************/
e0cd3608 27#include <linux/module.h>
fb1d9738 28
760285e7 29#include <drm/drmP.h>
fb1d9738 30#include "vmwgfx_drv.h"
760285e7
DH
31#include <drm/ttm/ttm_placement.h>
32#include <drm/ttm/ttm_bo_driver.h>
33#include <drm/ttm/ttm_object.h>
34#include <drm/ttm/ttm_module.h>
d92d9851 35#include <linux/dma_remapping.h>
fb1d9738
JB
36
37#define VMWGFX_DRIVER_NAME "vmwgfx"
38#define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
39#define VMWGFX_CHIP_SVGAII 0
40#define VMW_FB_RESERVATION 0
41
eb4f923b
JB
42#define VMW_MIN_INITIAL_WIDTH 800
43#define VMW_MIN_INITIAL_HEIGHT 600
44
45
fb1d9738
JB
46/**
47 * Fully encoded drm commands. Might move to vmw_drm.h
48 */
49
50#define DRM_IOCTL_VMW_GET_PARAM \
51 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
52 struct drm_vmw_getparam_arg)
53#define DRM_IOCTL_VMW_ALLOC_DMABUF \
54 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
55 union drm_vmw_alloc_dmabuf_arg)
56#define DRM_IOCTL_VMW_UNREF_DMABUF \
57 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
58 struct drm_vmw_unref_dmabuf_arg)
59#define DRM_IOCTL_VMW_CURSOR_BYPASS \
60 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
61 struct drm_vmw_cursor_bypass_arg)
62
63#define DRM_IOCTL_VMW_CONTROL_STREAM \
64 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
65 struct drm_vmw_control_stream_arg)
66#define DRM_IOCTL_VMW_CLAIM_STREAM \
67 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
68 struct drm_vmw_stream_arg)
69#define DRM_IOCTL_VMW_UNREF_STREAM \
70 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
71 struct drm_vmw_stream_arg)
72
73#define DRM_IOCTL_VMW_CREATE_CONTEXT \
74 DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
75 struct drm_vmw_context_arg)
76#define DRM_IOCTL_VMW_UNREF_CONTEXT \
77 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
78 struct drm_vmw_context_arg)
79#define DRM_IOCTL_VMW_CREATE_SURFACE \
80 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
81 union drm_vmw_surface_create_arg)
82#define DRM_IOCTL_VMW_UNREF_SURFACE \
83 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
84 struct drm_vmw_surface_arg)
85#define DRM_IOCTL_VMW_REF_SURFACE \
86 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
87 union drm_vmw_surface_reference_arg)
88#define DRM_IOCTL_VMW_EXECBUF \
89 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
90 struct drm_vmw_execbuf_arg)
ae2a1040
TH
91#define DRM_IOCTL_VMW_GET_3D_CAP \
92 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
93 struct drm_vmw_get_3d_cap_arg)
fb1d9738
JB
94#define DRM_IOCTL_VMW_FENCE_WAIT \
95 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
96 struct drm_vmw_fence_wait_arg)
ae2a1040
TH
97#define DRM_IOCTL_VMW_FENCE_SIGNALED \
98 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
99 struct drm_vmw_fence_signaled_arg)
100#define DRM_IOCTL_VMW_FENCE_UNREF \
101 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
102 struct drm_vmw_fence_arg)
57c5ee79
TH
103#define DRM_IOCTL_VMW_FENCE_EVENT \
104 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
105 struct drm_vmw_fence_event_arg)
2fcd5a73
JB
106#define DRM_IOCTL_VMW_PRESENT \
107 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
108 struct drm_vmw_present_arg)
109#define DRM_IOCTL_VMW_PRESENT_READBACK \
110 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
111 struct drm_vmw_present_readback_arg)
cd2b89e7
TH
112#define DRM_IOCTL_VMW_UPDATE_LAYOUT \
113 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
114 struct drm_vmw_update_layout_arg)
c74c162f
TH
115#define DRM_IOCTL_VMW_CREATE_SHADER \
116 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
117 struct drm_vmw_shader_create_arg)
118#define DRM_IOCTL_VMW_UNREF_SHADER \
119 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
120 struct drm_vmw_shader_arg)
a97e2192
TH
121#define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
122 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
123 union drm_vmw_gb_surface_create_arg)
124#define DRM_IOCTL_VMW_GB_SURFACE_REF \
125 DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
126 union drm_vmw_gb_surface_reference_arg)
1d7a5cbf
TH
127#define DRM_IOCTL_VMW_SYNCCPU \
128 DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
129 struct drm_vmw_synccpu_arg)
fb1d9738
JB
130
131/**
132 * The core DRM version of this macro doesn't account for
133 * DRM_COMMAND_BASE.
134 */
135
136#define VMW_IOCTL_DEF(ioctl, func, flags) \
1b2f1489 137 [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
fb1d9738
JB
138
139/**
140 * Ioctl definitions.
141 */
142
baa70943 143static const struct drm_ioctl_desc vmw_ioctls[] = {
1b2f1489 144 VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
e1f78003 145 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 146 VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
e1f78003 147 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 148 VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
e1f78003 149 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 150 VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
e1f78003
TH
151 vmw_kms_cursor_bypass_ioctl,
152 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
fb1d9738 153
1b2f1489 154 VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
e1f78003 155 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
1b2f1489 156 VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
e1f78003 157 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
1b2f1489 158 VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
e1f78003 159 DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
fb1d9738 160
1b2f1489 161 VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
e1f78003 162 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 163 VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
e1f78003 164 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 165 VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
e1f78003 166 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 167 VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
e1f78003 168 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 169 VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
e1f78003 170 DRM_AUTH | DRM_UNLOCKED),
1b2f1489 171 VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
e1f78003 172 DRM_AUTH | DRM_UNLOCKED),
ae2a1040
TH
173 VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
174 DRM_AUTH | DRM_UNLOCKED),
175 VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
176 vmw_fence_obj_signaled_ioctl,
177 DRM_AUTH | DRM_UNLOCKED),
178 VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
d8bd19d2 179 DRM_AUTH | DRM_UNLOCKED),
57c5ee79
TH
180 VMW_IOCTL_DEF(VMW_FENCE_EVENT,
181 vmw_fence_event_ioctl,
182 DRM_AUTH | DRM_UNLOCKED),
f63f6a59
TH
183 VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
184 DRM_AUTH | DRM_UNLOCKED),
2fcd5a73
JB
185
186 /* these allow direct access to the framebuffers mark as master only */
187 VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
188 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
189 VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
190 vmw_present_readback_ioctl,
191 DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
cd2b89e7
TH
192 VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
193 vmw_kms_update_layout_ioctl,
194 DRM_MASTER | DRM_UNLOCKED),
c74c162f
TH
195 VMW_IOCTL_DEF(VMW_CREATE_SHADER,
196 vmw_shader_define_ioctl,
197 DRM_AUTH | DRM_UNLOCKED),
198 VMW_IOCTL_DEF(VMW_UNREF_SHADER,
199 vmw_shader_destroy_ioctl,
200 DRM_AUTH | DRM_UNLOCKED),
a97e2192
TH
201 VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
202 vmw_gb_surface_define_ioctl,
203 DRM_AUTH | DRM_UNLOCKED),
204 VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
205 vmw_gb_surface_reference_ioctl,
206 DRM_AUTH | DRM_UNLOCKED),
1d7a5cbf
TH
207 VMW_IOCTL_DEF(VMW_SYNCCPU,
208 vmw_user_dmabuf_synccpu_ioctl,
209 DRM_AUTH | DRM_UNLOCKED),
fb1d9738
JB
210};
211
212static struct pci_device_id vmw_pci_id_list[] = {
213 {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
214 {0, 0, 0}
215};
c4903429 216MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
fb1d9738 217
5d2afab9 218static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
d92d9851
TH
219static int vmw_force_iommu;
220static int vmw_restrict_iommu;
221static int vmw_force_coherent;
0d00c488 222static int vmw_restrict_dma_mask;
fb1d9738
JB
223
224static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
225static void vmw_master_init(struct vmw_master *);
d9f36a00
TH
226static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
227 void *ptr);
fb1d9738 228
30c78bb8
TH
229MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
230module_param_named(enable_fbdev, enable_fbdev, int, 0600);
d92d9851
TH
231MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
232module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
233MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
234module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
235MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
236module_param_named(force_coherent, vmw_force_coherent, int, 0600);
0d00c488
TH
237MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
238module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
d92d9851 239
30c78bb8 240
fb1d9738
JB
241static void vmw_print_capabilities(uint32_t capabilities)
242{
243 DRM_INFO("Capabilities:\n");
244 if (capabilities & SVGA_CAP_RECT_COPY)
245 DRM_INFO(" Rect copy.\n");
246 if (capabilities & SVGA_CAP_CURSOR)
247 DRM_INFO(" Cursor.\n");
248 if (capabilities & SVGA_CAP_CURSOR_BYPASS)
249 DRM_INFO(" Cursor bypass.\n");
250 if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
251 DRM_INFO(" Cursor bypass 2.\n");
252 if (capabilities & SVGA_CAP_8BIT_EMULATION)
253 DRM_INFO(" 8bit emulation.\n");
254 if (capabilities & SVGA_CAP_ALPHA_CURSOR)
255 DRM_INFO(" Alpha cursor.\n");
256 if (capabilities & SVGA_CAP_3D)
257 DRM_INFO(" 3D.\n");
258 if (capabilities & SVGA_CAP_EXTENDED_FIFO)
259 DRM_INFO(" Extended Fifo.\n");
260 if (capabilities & SVGA_CAP_MULTIMON)
261 DRM_INFO(" Multimon.\n");
262 if (capabilities & SVGA_CAP_PITCHLOCK)
263 DRM_INFO(" Pitchlock.\n");
264 if (capabilities & SVGA_CAP_IRQMASK)
265 DRM_INFO(" Irq mask.\n");
266 if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
267 DRM_INFO(" Display Topology.\n");
268 if (capabilities & SVGA_CAP_GMR)
269 DRM_INFO(" GMR.\n");
270 if (capabilities & SVGA_CAP_TRACES)
271 DRM_INFO(" Traces.\n");
dcca2862
TH
272 if (capabilities & SVGA_CAP_GMR2)
273 DRM_INFO(" GMR2.\n");
274 if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
275 DRM_INFO(" Screen Object 2.\n");
c1234db7
TH
276 if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
277 DRM_INFO(" Command Buffers.\n");
278 if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
279 DRM_INFO(" Command Buffers 2.\n");
280 if (capabilities & SVGA_CAP_GBOBJECTS)
281 DRM_INFO(" Guest Backed Resources.\n");
fb1d9738
JB
282}
283
e2fa3a76 284/**
4b9e45e6 285 * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
e2fa3a76 286 *
4b9e45e6 287 * @dev_priv: A device private structure.
e2fa3a76 288 *
4b9e45e6
TH
289 * This function creates a small buffer object that holds the query
290 * result for dummy queries emitted as query barriers.
291 * The function will then map the first page and initialize a pending
292 * occlusion query result structure, Finally it will unmap the buffer.
293 * No interruptible waits are done within this function.
e2fa3a76 294 *
4b9e45e6 295 * Returns an error if bo creation or initialization fails.
e2fa3a76 296 */
4b9e45e6 297static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
e2fa3a76 298{
4b9e45e6
TH
299 int ret;
300 struct ttm_buffer_object *bo;
e2fa3a76
TH
301 struct ttm_bo_kmap_obj map;
302 volatile SVGA3dQueryResult *result;
303 bool dummy;
e2fa3a76 304
4b9e45e6
TH
305 /*
306 * Create the bo as pinned, so that a tryreserve will
307 * immediately succeed. This is because we're the only
308 * user of the bo currently.
309 */
310 ret = ttm_bo_create(&dev_priv->bdev,
311 PAGE_SIZE,
312 ttm_bo_type_device,
313 &vmw_sys_ne_placement,
314 0, false, NULL,
315 &bo);
316
e2fa3a76 317 if (unlikely(ret != 0))
4b9e45e6
TH
318 return ret;
319
320 ret = ttm_bo_reserve(bo, false, true, false, 0);
321 BUG_ON(ret != 0);
e2fa3a76
TH
322
323 ret = ttm_bo_kmap(bo, 0, 1, &map);
324 if (likely(ret == 0)) {
325 result = ttm_kmap_obj_virtual(&map, &dummy);
326 result->totalSize = sizeof(*result);
327 result->state = SVGA3D_QUERYSTATE_PENDING;
328 result->result32 = 0xff;
329 ttm_bo_kunmap(&map);
4b9e45e6
TH
330 }
331 vmw_bo_pin(bo, false);
e2fa3a76 332 ttm_bo_unreserve(bo);
e2fa3a76 333
4b9e45e6
TH
334 if (unlikely(ret != 0)) {
335 DRM_ERROR("Dummy query buffer map failed.\n");
336 ttm_bo_unref(&bo);
337 } else
338 dev_priv->dummy_query_bo = bo;
e2fa3a76 339
4b9e45e6 340 return ret;
e2fa3a76
TH
341}
342
fb1d9738
JB
343static int vmw_request_device(struct vmw_private *dev_priv)
344{
345 int ret;
346
fb1d9738
JB
347 ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
348 if (unlikely(ret != 0)) {
349 DRM_ERROR("Unable to initialize FIFO.\n");
350 return ret;
351 }
ae2a1040 352 vmw_fence_fifo_up(dev_priv->fman);
3530bdc3
TH
353 if (dev_priv->has_mob) {
354 ret = vmw_otables_setup(dev_priv);
355 if (unlikely(ret != 0)) {
356 DRM_ERROR("Unable to initialize "
357 "guest Memory OBjects.\n");
358 goto out_no_mob;
359 }
360 }
e2fa3a76
TH
361 ret = vmw_dummy_query_bo_create(dev_priv);
362 if (unlikely(ret != 0))
363 goto out_no_query_bo;
fb1d9738
JB
364
365 return 0;
e2fa3a76
TH
366
367out_no_query_bo:
3530bdc3
TH
368 if (dev_priv->has_mob)
369 vmw_otables_takedown(dev_priv);
370out_no_mob:
e2fa3a76
TH
371 vmw_fence_fifo_down(dev_priv->fman);
372 vmw_fifo_release(dev_priv, &dev_priv->fifo);
373 return ret;
fb1d9738
JB
374}
375
376static void vmw_release_device(struct vmw_private *dev_priv)
377{
e2fa3a76
TH
378 /*
379 * Previous destructions should've released
380 * the pinned bo.
381 */
382
383 BUG_ON(dev_priv->pinned_bo != NULL);
384
385 ttm_bo_unref(&dev_priv->dummy_query_bo);
3530bdc3
TH
386 if (dev_priv->has_mob)
387 vmw_otables_takedown(dev_priv);
ae2a1040 388 vmw_fence_fifo_down(dev_priv->fman);
fb1d9738 389 vmw_fifo_release(dev_priv, &dev_priv->fifo);
30c78bb8
TH
390}
391
3530bdc3 392
05730b32
TH
393/**
394 * Increase the 3d resource refcount.
395 * If the count was prevously zero, initialize the fifo, switching to svga
396 * mode. Note that the master holds a ref as well, and may request an
397 * explicit switch to svga mode if fb is not running, using @unhide_svga.
398 */
399int vmw_3d_resource_inc(struct vmw_private *dev_priv,
400 bool unhide_svga)
30c78bb8
TH
401{
402 int ret = 0;
403
404 mutex_lock(&dev_priv->release_mutex);
405 if (unlikely(dev_priv->num_3d_resources++ == 0)) {
406 ret = vmw_request_device(dev_priv);
407 if (unlikely(ret != 0))
408 --dev_priv->num_3d_resources;
05730b32
TH
409 } else if (unhide_svga) {
410 mutex_lock(&dev_priv->hw_mutex);
411 vmw_write(dev_priv, SVGA_REG_ENABLE,
412 vmw_read(dev_priv, SVGA_REG_ENABLE) &
413 ~SVGA_REG_ENABLE_HIDE);
414 mutex_unlock(&dev_priv->hw_mutex);
30c78bb8 415 }
05730b32 416
30c78bb8
TH
417 mutex_unlock(&dev_priv->release_mutex);
418 return ret;
fb1d9738
JB
419}
420
05730b32
TH
421/**
422 * Decrease the 3d resource refcount.
423 * If the count reaches zero, disable the fifo, switching to vga mode.
424 * Note that the master holds a refcount as well, and may request an
425 * explicit switch to vga mode when it releases its refcount to account
426 * for the situation of an X server vt switch to VGA with 3d resources
427 * active.
428 */
429void vmw_3d_resource_dec(struct vmw_private *dev_priv,
430 bool hide_svga)
30c78bb8
TH
431{
432 int32_t n3d;
433
434 mutex_lock(&dev_priv->release_mutex);
435 if (unlikely(--dev_priv->num_3d_resources == 0))
436 vmw_release_device(dev_priv);
05730b32
TH
437 else if (hide_svga) {
438 mutex_lock(&dev_priv->hw_mutex);
439 vmw_write(dev_priv, SVGA_REG_ENABLE,
440 vmw_read(dev_priv, SVGA_REG_ENABLE) |
441 SVGA_REG_ENABLE_HIDE);
442 mutex_unlock(&dev_priv->hw_mutex);
443 }
444
30c78bb8
TH
445 n3d = (int32_t) dev_priv->num_3d_resources;
446 mutex_unlock(&dev_priv->release_mutex);
447
448 BUG_ON(n3d < 0);
449}
450
eb4f923b
JB
451/**
452 * Sets the initial_[width|height] fields on the given vmw_private.
453 *
454 * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
67d4a87b
TH
455 * clamping the value to fb_max_[width|height] fields and the
456 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
457 * If the values appear to be invalid, set them to
eb4f923b
JB
458 * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
459 */
460static void vmw_get_initial_size(struct vmw_private *dev_priv)
461{
462 uint32_t width;
463 uint32_t height;
464
465 width = vmw_read(dev_priv, SVGA_REG_WIDTH);
466 height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
467
468 width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
eb4f923b 469 height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
67d4a87b
TH
470
471 if (width > dev_priv->fb_max_width ||
472 height > dev_priv->fb_max_height) {
473
474 /*
475 * This is a host error and shouldn't occur.
476 */
477
478 width = VMW_MIN_INITIAL_WIDTH;
479 height = VMW_MIN_INITIAL_HEIGHT;
480 }
eb4f923b
JB
481
482 dev_priv->initial_width = width;
483 dev_priv->initial_height = height;
484}
485
d92d9851
TH
486/**
487 * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
488 * system.
489 *
490 * @dev_priv: Pointer to a struct vmw_private
491 *
492 * This functions tries to determine the IOMMU setup and what actions
493 * need to be taken by the driver to make system pages visible to the
494 * device.
495 * If this function decides that DMA is not possible, it returns -EINVAL.
496 * The driver may then try to disable features of the device that require
497 * DMA.
498 */
499static int vmw_dma_select_mode(struct vmw_private *dev_priv)
500{
d92d9851
TH
501 static const char *names[vmw_dma_map_max] = {
502 [vmw_dma_phys] = "Using physical TTM page addresses.",
503 [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
504 [vmw_dma_map_populate] = "Keeping DMA mappings.",
505 [vmw_dma_map_bind] = "Giving up DMA mappings early."};
e14cd953
TH
506#ifdef CONFIG_X86
507 const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
d92d9851
TH
508
509#ifdef CONFIG_INTEL_IOMMU
510 if (intel_iommu_enabled) {
511 dev_priv->map_mode = vmw_dma_map_populate;
512 goto out_fixup;
513 }
514#endif
515
516 if (!(vmw_force_iommu || vmw_force_coherent)) {
517 dev_priv->map_mode = vmw_dma_phys;
518 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
519 return 0;
520 }
521
522 dev_priv->map_mode = vmw_dma_map_populate;
523
524 if (dma_ops->sync_single_for_cpu)
525 dev_priv->map_mode = vmw_dma_alloc_coherent;
526#ifdef CONFIG_SWIOTLB
527 if (swiotlb_nr_tbl() == 0)
528 dev_priv->map_mode = vmw_dma_map_populate;
529#endif
530
21136946 531#ifdef CONFIG_INTEL_IOMMU
d92d9851 532out_fixup:
21136946 533#endif
d92d9851
TH
534 if (dev_priv->map_mode == vmw_dma_map_populate &&
535 vmw_restrict_iommu)
536 dev_priv->map_mode = vmw_dma_map_bind;
537
538 if (vmw_force_coherent)
539 dev_priv->map_mode = vmw_dma_alloc_coherent;
540
541#if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
542 /*
543 * No coherent page pool
544 */
545 if (dev_priv->map_mode == vmw_dma_alloc_coherent)
546 return -EINVAL;
547#endif
548
e14cd953
TH
549#else /* CONFIG_X86 */
550 dev_priv->map_mode = vmw_dma_map_populate;
551#endif /* CONFIG_X86 */
552
d92d9851
TH
553 DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
554
555 return 0;
556}
557
0d00c488
TH
558/**
559 * vmw_dma_masks - set required page- and dma masks
560 *
561 * @dev: Pointer to struct drm-device
562 *
563 * With 32-bit we can only handle 32 bit PFNs. Optionally set that
564 * restriction also for 64-bit systems.
565 */
566#ifdef CONFIG_INTEL_IOMMU
567static int vmw_dma_masks(struct vmw_private *dev_priv)
568{
569 struct drm_device *dev = dev_priv->dev;
570
571 if (intel_iommu_enabled &&
572 (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
573 DRM_INFO("Restricting DMA addresses to 44 bits.\n");
574 return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
575 }
576 return 0;
577}
578#else
579static int vmw_dma_masks(struct vmw_private *dev_priv)
580{
581 return 0;
582}
583#endif
584
fb1d9738
JB
585static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
586{
587 struct vmw_private *dev_priv;
588 int ret;
c188660f 589 uint32_t svga_id;
c0951b79 590 enum vmw_res_type i;
d92d9851 591 bool refuse_dma = false;
fb1d9738
JB
592
593 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
594 if (unlikely(dev_priv == NULL)) {
595 DRM_ERROR("Failed allocating a device private struct.\n");
596 return -ENOMEM;
597 }
fb1d9738 598
466e69b8
DA
599 pci_set_master(dev->pdev);
600
fb1d9738
JB
601 dev_priv->dev = dev;
602 dev_priv->vmw_chipset = chipset;
6bcd8d3c 603 dev_priv->last_read_seqno = (uint32_t) -100;
fb1d9738
JB
604 mutex_init(&dev_priv->hw_mutex);
605 mutex_init(&dev_priv->cmdbuf_mutex);
30c78bb8 606 mutex_init(&dev_priv->release_mutex);
173fb7d4 607 mutex_init(&dev_priv->binding_mutex);
fb1d9738 608 rwlock_init(&dev_priv->resource_lock);
c0951b79
TH
609
610 for (i = vmw_res_context; i < vmw_res_max; ++i) {
611 idr_init(&dev_priv->res_idr[i]);
612 INIT_LIST_HEAD(&dev_priv->res_lru[i]);
613 }
614
fb1d9738
JB
615 mutex_init(&dev_priv->init_mutex);
616 init_waitqueue_head(&dev_priv->fence_queue);
617 init_waitqueue_head(&dev_priv->fifo_queue);
4f73a96b 618 dev_priv->fence_queue_waiters = 0;
fb1d9738 619 atomic_set(&dev_priv->fifo_queue_waiters, 0);
c0951b79 620
5bb39e81 621 dev_priv->used_memory_size = 0;
fb1d9738
JB
622
623 dev_priv->io_start = pci_resource_start(dev->pdev, 0);
624 dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
625 dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
626
30c78bb8
TH
627 dev_priv->enable_fb = enable_fbdev;
628
fb1d9738 629 mutex_lock(&dev_priv->hw_mutex);
c188660f
PH
630
631 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
632 svga_id = vmw_read(dev_priv, SVGA_REG_ID);
633 if (svga_id != SVGA_ID_2) {
634 ret = -ENOSYS;
49625904 635 DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
c188660f
PH
636 mutex_unlock(&dev_priv->hw_mutex);
637 goto out_err0;
638 }
639
fb1d9738 640 dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
d92d9851
TH
641 ret = vmw_dma_select_mode(dev_priv);
642 if (unlikely(ret != 0)) {
643 DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
644 refuse_dma = true;
645 }
fb1d9738 646
5bb39e81
TH
647 dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
648 dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
649 dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
650 dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
eb4f923b
JB
651
652 vmw_get_initial_size(dev_priv);
653
0d00c488 654 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
fb1d9738
JB
655 dev_priv->max_gmr_ids =
656 vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
fb17f189
TH
657 dev_priv->max_gmr_pages =
658 vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
659 dev_priv->memory_size =
660 vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
5bb39e81
TH
661 dev_priv->memory_size -= dev_priv->vram_size;
662 } else {
663 /*
664 * An arbitrary limit of 512MiB on surface
665 * memory. But all HWV8 hardware supports GMR2.
666 */
667 dev_priv->memory_size = 512*1024*1024;
fb17f189 668 }
6da768aa
TH
669 dev_priv->max_mob_pages = 0;
670 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
671 uint64_t mem_size =
672 vmw_read(dev_priv,
673 SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
674
675 dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
afb0e50f
TH
676 dev_priv->prim_bb_mem =
677 vmw_read(dev_priv,
678 SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
679 } else
680 dev_priv->prim_bb_mem = dev_priv->vram_size;
fb1d9738 681
0d00c488 682 ret = vmw_dma_masks(dev_priv);
3e894a62
TH
683 if (unlikely(ret != 0)) {
684 mutex_unlock(&dev_priv->hw_mutex);
0d00c488 685 goto out_err0;
3e894a62 686 }
0d00c488 687
afb0e50f
TH
688 if (unlikely(dev_priv->prim_bb_mem < dev_priv->vram_size))
689 dev_priv->prim_bb_mem = dev_priv->vram_size;
bc2d6508 690
fb1d9738
JB
691 mutex_unlock(&dev_priv->hw_mutex);
692
693 vmw_print_capabilities(dev_priv->capabilities);
694
0d00c488 695 if (dev_priv->capabilities & SVGA_CAP_GMR2) {
fb1d9738
JB
696 DRM_INFO("Max GMR ids is %u\n",
697 (unsigned)dev_priv->max_gmr_ids);
fb17f189
TH
698 DRM_INFO("Max number of GMR pages is %u\n",
699 (unsigned)dev_priv->max_gmr_pages);
5bb39e81
TH
700 DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
701 (unsigned)dev_priv->memory_size / 1024);
fb17f189 702 }
bc2d6508
TH
703 DRM_INFO("Maximum display memory size is %u kiB\n",
704 dev_priv->prim_bb_mem / 1024);
fb1d9738
JB
705 DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
706 dev_priv->vram_start, dev_priv->vram_size / 1024);
707 DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
708 dev_priv->mmio_start, dev_priv->mmio_size / 1024);
709
710 ret = vmw_ttm_global_init(dev_priv);
711 if (unlikely(ret != 0))
712 goto out_err0;
713
714
715 vmw_master_init(&dev_priv->fbdev_master);
716 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
717 dev_priv->active_master = &dev_priv->fbdev_master;
718
a2c06ee2 719
fb1d9738
JB
720 ret = ttm_bo_device_init(&dev_priv->bdev,
721 dev_priv->bo_global_ref.ref.object,
722 &vmw_bo_driver, VMWGFX_FILE_PAGE_OFFSET,
723 false);
724 if (unlikely(ret != 0)) {
725 DRM_ERROR("Failed initializing TTM buffer object driver.\n");
726 goto out_err1;
727 }
728
729 ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
730 (dev_priv->vram_size >> PAGE_SHIFT));
731 if (unlikely(ret != 0)) {
732 DRM_ERROR("Failed initializing memory manager for VRAM.\n");
733 goto out_err2;
734 }
735
135cba0d 736 dev_priv->has_gmr = true;
d92d9851
TH
737 if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
738 refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
6da768aa 739 VMW_PL_GMR) != 0) {
135cba0d
TH
740 DRM_INFO("No GMR memory available. "
741 "Graphics memory resources are very limited.\n");
742 dev_priv->has_gmr = false;
743 }
744
6da768aa 745 if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
3530bdc3 746 dev_priv->has_mob = true;
6da768aa
TH
747 if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
748 VMW_PL_MOB) != 0) {
749 DRM_INFO("No MOB memory available. "
750 "3D will be disabled.\n");
751 dev_priv->has_mob = false;
752 }
753 }
3530bdc3 754
247d36d7
AL
755 dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
756 dev_priv->mmio_size);
fb1d9738
JB
757
758 dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
759 dev_priv->mmio_size);
760
761 if (unlikely(dev_priv->mmio_virt == NULL)) {
762 ret = -ENOMEM;
763 DRM_ERROR("Failed mapping MMIO.\n");
764 goto out_err3;
765 }
766
d7e1958d
JB
767 /* Need mmio memory to check for fifo pitchlock cap. */
768 if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
769 !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
770 !vmw_fifo_have_pitchlock(dev_priv)) {
771 ret = -ENOSYS;
772 DRM_ERROR("Hardware has no pitchlock\n");
773 goto out_err4;
774 }
775
fb1d9738 776 dev_priv->tdev = ttm_object_device_init
69977ff5 777 (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
fb1d9738
JB
778
779 if (unlikely(dev_priv->tdev == NULL)) {
780 DRM_ERROR("Unable to initialize TTM object management.\n");
781 ret = -ENOMEM;
782 goto out_err4;
783 }
784
785 dev->dev_private = dev_priv;
786
fb1d9738
JB
787 ret = pci_request_regions(dev->pdev, "vmwgfx probe");
788 dev_priv->stealth = (ret != 0);
789 if (dev_priv->stealth) {
790 /**
791 * Request at least the mmio PCI resource.
792 */
793
794 DRM_INFO("It appears like vesafb is loaded. "
f2d12b8e 795 "Ignore above error if any.\n");
fb1d9738
JB
796 ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
797 if (unlikely(ret != 0)) {
798 DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
799 goto out_no_device;
800 }
fb1d9738 801 }
ae2a1040 802
506ff75c
TH
803 if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
804 ret = drm_irq_install(dev);
805 if (ret != 0) {
806 DRM_ERROR("Failed installing irq: %d\n", ret);
807 goto out_no_irq;
808 }
809 }
810
ae2a1040 811 dev_priv->fman = vmw_fence_manager_init(dev_priv);
14bbf20c
WY
812 if (unlikely(dev_priv->fman == NULL)) {
813 ret = -ENOMEM;
ae2a1040 814 goto out_no_fman;
14bbf20c 815 }
56d1c78d 816
56d1c78d 817 vmw_kms_save_vga(dev_priv);
56d1c78d
JB
818
819 /* Start kms and overlay systems, needs fifo. */
7a1c2f6c
TH
820 ret = vmw_kms_init(dev_priv);
821 if (unlikely(ret != 0))
822 goto out_no_kms;
f2d12b8e 823 vmw_overlay_init(dev_priv);
56d1c78d 824
30c78bb8 825 if (dev_priv->enable_fb) {
506ff75c
TH
826 ret = vmw_3d_resource_inc(dev_priv, true);
827 if (unlikely(ret != 0))
828 goto out_no_fifo;
30c78bb8 829 vmw_fb_init(dev_priv);
7a1c2f6c
TH
830 }
831
d9f36a00
TH
832 dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
833 register_pm_notifier(&dev_priv->pm_nb);
834
fb1d9738
JB
835 return 0;
836
506ff75c 837out_no_fifo:
56d1c78d
JB
838 vmw_overlay_close(dev_priv);
839 vmw_kms_close(dev_priv);
840out_no_kms:
506ff75c 841 vmw_kms_restore_vga(dev_priv);
ae2a1040
TH
842 vmw_fence_manager_takedown(dev_priv->fman);
843out_no_fman:
506ff75c
TH
844 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
845 drm_irq_uninstall(dev_priv->dev);
846out_no_irq:
30c78bb8
TH
847 if (dev_priv->stealth)
848 pci_release_region(dev->pdev, 2);
849 else
850 pci_release_regions(dev->pdev);
fb1d9738 851out_no_device:
fb1d9738
JB
852 ttm_object_device_release(&dev_priv->tdev);
853out_err4:
854 iounmap(dev_priv->mmio_virt);
855out_err3:
247d36d7 856 arch_phys_wc_del(dev_priv->mmio_mtrr);
6da768aa
TH
857 if (dev_priv->has_mob)
858 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
135cba0d
TH
859 if (dev_priv->has_gmr)
860 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
fb1d9738
JB
861 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
862out_err2:
863 (void)ttm_bo_device_release(&dev_priv->bdev);
864out_err1:
865 vmw_ttm_global_release(dev_priv);
866out_err0:
c0951b79
TH
867 for (i = vmw_res_context; i < vmw_res_max; ++i)
868 idr_destroy(&dev_priv->res_idr[i]);
869
fb1d9738
JB
870 kfree(dev_priv);
871 return ret;
872}
873
874static int vmw_driver_unload(struct drm_device *dev)
875{
876 struct vmw_private *dev_priv = vmw_priv(dev);
c0951b79 877 enum vmw_res_type i;
fb1d9738 878
d9f36a00
TH
879 unregister_pm_notifier(&dev_priv->pm_nb);
880
c0951b79
TH
881 if (dev_priv->ctx.res_ht_initialized)
882 drm_ht_remove(&dev_priv->ctx.res_ht);
be38ab6e
TH
883 if (dev_priv->ctx.cmd_bounce)
884 vfree(dev_priv->ctx.cmd_bounce);
30c78bb8
TH
885 if (dev_priv->enable_fb) {
886 vmw_fb_close(dev_priv);
887 vmw_kms_restore_vga(dev_priv);
05730b32 888 vmw_3d_resource_dec(dev_priv, false);
30c78bb8 889 }
f2d12b8e
TH
890 vmw_kms_close(dev_priv);
891 vmw_overlay_close(dev_priv);
ae2a1040 892 vmw_fence_manager_takedown(dev_priv->fman);
506ff75c
TH
893 if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
894 drm_irq_uninstall(dev_priv->dev);
f2d12b8e 895 if (dev_priv->stealth)
fb1d9738 896 pci_release_region(dev->pdev, 2);
f2d12b8e
TH
897 else
898 pci_release_regions(dev->pdev);
899
fb1d9738
JB
900 ttm_object_device_release(&dev_priv->tdev);
901 iounmap(dev_priv->mmio_virt);
247d36d7 902 arch_phys_wc_del(dev_priv->mmio_mtrr);
6da768aa
TH
903 if (dev_priv->has_mob)
904 (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
135cba0d
TH
905 if (dev_priv->has_gmr)
906 (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
fb1d9738
JB
907 (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
908 (void)ttm_bo_device_release(&dev_priv->bdev);
909 vmw_ttm_global_release(dev_priv);
c0951b79
TH
910
911 for (i = vmw_res_context; i < vmw_res_max; ++i)
912 idr_destroy(&dev_priv->res_idr[i]);
fb1d9738
JB
913
914 kfree(dev_priv);
915
916 return 0;
917}
918
6b82ef50
TH
919static void vmw_preclose(struct drm_device *dev,
920 struct drm_file *file_priv)
921{
922 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
923 struct vmw_private *dev_priv = vmw_priv(dev);
924
925 vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
926}
927
fb1d9738
JB
928static void vmw_postclose(struct drm_device *dev,
929 struct drm_file *file_priv)
930{
931 struct vmw_fpriv *vmw_fp;
932
933 vmw_fp = vmw_fpriv(file_priv);
c4249855
TH
934
935 if (vmw_fp->locked_master) {
936 struct vmw_master *vmaster =
937 vmw_master(vmw_fp->locked_master);
938
939 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
940 ttm_vt_unlock(&vmaster->lock);
fb1d9738 941 drm_master_put(&vmw_fp->locked_master);
c4249855
TH
942 }
943
d5bde956 944 vmw_compat_shader_man_destroy(vmw_fp->shman);
c4249855 945 ttm_object_file_release(&vmw_fp->tfile);
fb1d9738
JB
946 kfree(vmw_fp);
947}
948
949static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
950{
951 struct vmw_private *dev_priv = vmw_priv(dev);
952 struct vmw_fpriv *vmw_fp;
953 int ret = -ENOMEM;
954
955 vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
956 if (unlikely(vmw_fp == NULL))
957 return ret;
958
6b82ef50 959 INIT_LIST_HEAD(&vmw_fp->fence_events);
fb1d9738
JB
960 vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
961 if (unlikely(vmw_fp->tfile == NULL))
962 goto out_no_tfile;
963
d5bde956
TH
964 vmw_fp->shman = vmw_compat_shader_man_create(dev_priv);
965 if (IS_ERR(vmw_fp->shman))
966 goto out_no_shman;
967
fb1d9738 968 file_priv->driver_priv = vmw_fp;
949c4a34 969 dev_priv->bdev.dev_mapping = dev->dev_mapping;
fb1d9738
JB
970
971 return 0;
972
d5bde956
TH
973out_no_shman:
974 ttm_object_file_release(&vmw_fp->tfile);
fb1d9738
JB
975out_no_tfile:
976 kfree(vmw_fp);
977 return ret;
978}
979
980static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
981 unsigned long arg)
982{
983 struct drm_file *file_priv = filp->private_data;
984 struct drm_device *dev = file_priv->minor->dev;
985 unsigned int nr = DRM_IOCTL_NR(cmd);
fb1d9738
JB
986
987 /*
e1f78003 988 * Do extra checking on driver private ioctls.
fb1d9738
JB
989 */
990
991 if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
992 && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
baa70943 993 const struct drm_ioctl_desc *ioctl =
fb1d9738
JB
994 &vmw_ioctls[nr - DRM_COMMAND_BASE];
995
2854eeda 996 if (unlikely(ioctl->cmd_drv != cmd)) {
fb1d9738
JB
997 DRM_ERROR("Invalid command format, ioctl %d\n",
998 nr - DRM_COMMAND_BASE);
999 return -EINVAL;
1000 }
fb1d9738
JB
1001 }
1002
e1f78003 1003 return drm_ioctl(filp, cmd, arg);
fb1d9738
JB
1004}
1005
fb1d9738
JB
1006static void vmw_lastclose(struct drm_device *dev)
1007{
fb1d9738
JB
1008 struct drm_crtc *crtc;
1009 struct drm_mode_set set;
1010 int ret;
1011
fb1d9738
JB
1012 set.x = 0;
1013 set.y = 0;
1014 set.fb = NULL;
1015 set.mode = NULL;
1016 set.connectors = NULL;
1017 set.num_connectors = 0;
1018
1019 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
1020 set.crtc = crtc;
2d13b679 1021 ret = drm_mode_set_config_internal(&set);
fb1d9738
JB
1022 WARN_ON(ret != 0);
1023 }
1024
1025}
1026
1027static void vmw_master_init(struct vmw_master *vmaster)
1028{
1029 ttm_lock_init(&vmaster->lock);
3a939a5e
TH
1030 INIT_LIST_HEAD(&vmaster->fb_surf);
1031 mutex_init(&vmaster->fb_surf_mutex);
fb1d9738
JB
1032}
1033
1034static int vmw_master_create(struct drm_device *dev,
1035 struct drm_master *master)
1036{
1037 struct vmw_master *vmaster;
1038
fb1d9738
JB
1039 vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
1040 if (unlikely(vmaster == NULL))
1041 return -ENOMEM;
1042
3a939a5e 1043 vmw_master_init(vmaster);
fb1d9738
JB
1044 ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
1045 master->driver_priv = vmaster;
1046
1047 return 0;
1048}
1049
1050static void vmw_master_destroy(struct drm_device *dev,
1051 struct drm_master *master)
1052{
1053 struct vmw_master *vmaster = vmw_master(master);
1054
fb1d9738
JB
1055 master->driver_priv = NULL;
1056 kfree(vmaster);
1057}
1058
1059
1060static int vmw_master_set(struct drm_device *dev,
1061 struct drm_file *file_priv,
1062 bool from_open)
1063{
1064 struct vmw_private *dev_priv = vmw_priv(dev);
1065 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1066 struct vmw_master *active = dev_priv->active_master;
1067 struct vmw_master *vmaster = vmw_master(file_priv->master);
1068 int ret = 0;
1069
30c78bb8 1070 if (!dev_priv->enable_fb) {
05730b32 1071 ret = vmw_3d_resource_inc(dev_priv, true);
30c78bb8
TH
1072 if (unlikely(ret != 0))
1073 return ret;
1074 vmw_kms_save_vga(dev_priv);
1075 mutex_lock(&dev_priv->hw_mutex);
1076 vmw_write(dev_priv, SVGA_REG_TRACES, 0);
1077 mutex_unlock(&dev_priv->hw_mutex);
1078 }
1079
fb1d9738
JB
1080 if (active) {
1081 BUG_ON(active != &dev_priv->fbdev_master);
1082 ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
1083 if (unlikely(ret != 0))
1084 goto out_no_active_lock;
1085
1086 ttm_lock_set_kill(&active->lock, true, SIGTERM);
1087 ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
1088 if (unlikely(ret != 0)) {
1089 DRM_ERROR("Unable to clean VRAM on "
1090 "master drop.\n");
1091 }
1092
1093 dev_priv->active_master = NULL;
1094 }
1095
1096 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1097 if (!from_open) {
1098 ttm_vt_unlock(&vmaster->lock);
1099 BUG_ON(vmw_fp->locked_master != file_priv->master);
1100 drm_master_put(&vmw_fp->locked_master);
1101 }
1102
1103 dev_priv->active_master = vmaster;
1104
1105 return 0;
1106
1107out_no_active_lock:
30c78bb8 1108 if (!dev_priv->enable_fb) {
ba723fe8
TH
1109 vmw_kms_restore_vga(dev_priv);
1110 vmw_3d_resource_dec(dev_priv, true);
30c78bb8
TH
1111 mutex_lock(&dev_priv->hw_mutex);
1112 vmw_write(dev_priv, SVGA_REG_TRACES, 1);
1113 mutex_unlock(&dev_priv->hw_mutex);
30c78bb8 1114 }
fb1d9738
JB
1115 return ret;
1116}
1117
1118static void vmw_master_drop(struct drm_device *dev,
1119 struct drm_file *file_priv,
1120 bool from_release)
1121{
1122 struct vmw_private *dev_priv = vmw_priv(dev);
1123 struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
1124 struct vmw_master *vmaster = vmw_master(file_priv->master);
1125 int ret;
1126
fb1d9738
JB
1127 /**
1128 * Make sure the master doesn't disappear while we have
1129 * it locked.
1130 */
1131
1132 vmw_fp->locked_master = drm_master_get(file_priv->master);
1133 ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
fb1d9738
JB
1134 if (unlikely((ret != 0))) {
1135 DRM_ERROR("Unable to lock TTM at VT switch.\n");
1136 drm_master_put(&vmw_fp->locked_master);
1137 }
1138
c4249855
TH
1139 ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
1140 vmw_execbuf_release_pinned_bo(dev_priv);
fb1d9738 1141
30c78bb8
TH
1142 if (!dev_priv->enable_fb) {
1143 ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
1144 if (unlikely(ret != 0))
1145 DRM_ERROR("Unable to clean VRAM on master drop.\n");
ba723fe8
TH
1146 vmw_kms_restore_vga(dev_priv);
1147 vmw_3d_resource_dec(dev_priv, true);
30c78bb8
TH
1148 mutex_lock(&dev_priv->hw_mutex);
1149 vmw_write(dev_priv, SVGA_REG_TRACES, 1);
1150 mutex_unlock(&dev_priv->hw_mutex);
30c78bb8
TH
1151 }
1152
fb1d9738
JB
1153 dev_priv->active_master = &dev_priv->fbdev_master;
1154 ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
1155 ttm_vt_unlock(&dev_priv->fbdev_master.lock);
1156
30c78bb8
TH
1157 if (dev_priv->enable_fb)
1158 vmw_fb_on(dev_priv);
fb1d9738
JB
1159}
1160
1161
1162static void vmw_remove(struct pci_dev *pdev)
1163{
1164 struct drm_device *dev = pci_get_drvdata(pdev);
1165
1166 drm_put_dev(dev);
1167}
1168
d9f36a00
TH
1169static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
1170 void *ptr)
1171{
1172 struct vmw_private *dev_priv =
1173 container_of(nb, struct vmw_private, pm_nb);
1174 struct vmw_master *vmaster = dev_priv->active_master;
1175
1176 switch (val) {
1177 case PM_HIBERNATION_PREPARE:
1178 case PM_SUSPEND_PREPARE:
1179 ttm_suspend_lock(&vmaster->lock);
1180
1181 /**
1182 * This empties VRAM and unbinds all GMR bindings.
1183 * Buffer contents is moved to swappable memory.
1184 */
c0951b79
TH
1185 vmw_execbuf_release_pinned_bo(dev_priv);
1186 vmw_resource_evict_all(dev_priv);
d9f36a00 1187 ttm_bo_swapout_all(&dev_priv->bdev);
094e0fa8 1188
d9f36a00
TH
1189 break;
1190 case PM_POST_HIBERNATION:
1191 case PM_POST_SUSPEND:
094e0fa8 1192 case PM_POST_RESTORE:
d9f36a00 1193 ttm_suspend_unlock(&vmaster->lock);
094e0fa8 1194
d9f36a00
TH
1195 break;
1196 case PM_RESTORE_PREPARE:
1197 break;
d9f36a00
TH
1198 default:
1199 break;
1200 }
1201 return 0;
1202}
1203
1204/**
1205 * These might not be needed with the virtual SVGA device.
1206 */
1207
7fbd721a 1208static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
d9f36a00 1209{
094e0fa8
TH
1210 struct drm_device *dev = pci_get_drvdata(pdev);
1211 struct vmw_private *dev_priv = vmw_priv(dev);
1212
1213 if (dev_priv->num_3d_resources != 0) {
1214 DRM_INFO("Can't suspend or hibernate "
1215 "while 3D resources are active.\n");
1216 return -EBUSY;
1217 }
1218
d9f36a00
TH
1219 pci_save_state(pdev);
1220 pci_disable_device(pdev);
1221 pci_set_power_state(pdev, PCI_D3hot);
1222 return 0;
1223}
1224
7fbd721a 1225static int vmw_pci_resume(struct pci_dev *pdev)
d9f36a00
TH
1226{
1227 pci_set_power_state(pdev, PCI_D0);
1228 pci_restore_state(pdev);
1229 return pci_enable_device(pdev);
1230}
1231
7fbd721a
TH
1232static int vmw_pm_suspend(struct device *kdev)
1233{
1234 struct pci_dev *pdev = to_pci_dev(kdev);
1235 struct pm_message dummy;
1236
1237 dummy.event = 0;
1238
1239 return vmw_pci_suspend(pdev, dummy);
1240}
1241
1242static int vmw_pm_resume(struct device *kdev)
1243{
1244 struct pci_dev *pdev = to_pci_dev(kdev);
1245
1246 return vmw_pci_resume(pdev);
1247}
1248
1249static int vmw_pm_prepare(struct device *kdev)
1250{
1251 struct pci_dev *pdev = to_pci_dev(kdev);
1252 struct drm_device *dev = pci_get_drvdata(pdev);
1253 struct vmw_private *dev_priv = vmw_priv(dev);
1254
1255 /**
1256 * Release 3d reference held by fbdev and potentially
1257 * stop fifo.
1258 */
1259 dev_priv->suspended = true;
1260 if (dev_priv->enable_fb)
05730b32 1261 vmw_3d_resource_dec(dev_priv, true);
7fbd721a
TH
1262
1263 if (dev_priv->num_3d_resources != 0) {
1264
1265 DRM_INFO("Can't suspend or hibernate "
1266 "while 3D resources are active.\n");
1267
1268 if (dev_priv->enable_fb)
05730b32 1269 vmw_3d_resource_inc(dev_priv, true);
7fbd721a
TH
1270 dev_priv->suspended = false;
1271 return -EBUSY;
1272 }
1273
1274 return 0;
1275}
1276
1277static void vmw_pm_complete(struct device *kdev)
1278{
1279 struct pci_dev *pdev = to_pci_dev(kdev);
1280 struct drm_device *dev = pci_get_drvdata(pdev);
1281 struct vmw_private *dev_priv = vmw_priv(dev);
1282
95e8f6a2
TH
1283 mutex_lock(&dev_priv->hw_mutex);
1284 vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
1285 (void) vmw_read(dev_priv, SVGA_REG_ID);
1286 mutex_unlock(&dev_priv->hw_mutex);
1287
7fbd721a
TH
1288 /**
1289 * Reclaim 3d reference held by fbdev and potentially
1290 * start fifo.
1291 */
1292 if (dev_priv->enable_fb)
05730b32 1293 vmw_3d_resource_inc(dev_priv, false);
7fbd721a
TH
1294
1295 dev_priv->suspended = false;
1296}
1297
1298static const struct dev_pm_ops vmw_pm_ops = {
1299 .prepare = vmw_pm_prepare,
1300 .complete = vmw_pm_complete,
1301 .suspend = vmw_pm_suspend,
1302 .resume = vmw_pm_resume,
1303};
1304
e08e96de
AV
1305static const struct file_operations vmwgfx_driver_fops = {
1306 .owner = THIS_MODULE,
1307 .open = drm_open,
1308 .release = drm_release,
1309 .unlocked_ioctl = vmw_unlocked_ioctl,
1310 .mmap = vmw_mmap,
1311 .poll = vmw_fops_poll,
1312 .read = vmw_fops_read,
e08e96de
AV
1313#if defined(CONFIG_COMPAT)
1314 .compat_ioctl = drm_compat_ioctl,
1315#endif
1316 .llseek = noop_llseek,
1317};
1318
fb1d9738
JB
1319static struct drm_driver driver = {
1320 .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
69977ff5 1321 DRIVER_MODESET | DRIVER_PRIME,
fb1d9738
JB
1322 .load = vmw_driver_load,
1323 .unload = vmw_driver_unload,
fb1d9738
JB
1324 .lastclose = vmw_lastclose,
1325 .irq_preinstall = vmw_irq_preinstall,
1326 .irq_postinstall = vmw_irq_postinstall,
1327 .irq_uninstall = vmw_irq_uninstall,
1328 .irq_handler = vmw_irq_handler,
7a1c2f6c 1329 .get_vblank_counter = vmw_get_vblank_counter,
1c482ab3
JB
1330 .enable_vblank = vmw_enable_vblank,
1331 .disable_vblank = vmw_disable_vblank,
fb1d9738
JB
1332 .ioctls = vmw_ioctls,
1333 .num_ioctls = DRM_ARRAY_SIZE(vmw_ioctls),
fb1d9738
JB
1334 .master_create = vmw_master_create,
1335 .master_destroy = vmw_master_destroy,
1336 .master_set = vmw_master_set,
1337 .master_drop = vmw_master_drop,
1338 .open = vmw_driver_open,
6b82ef50 1339 .preclose = vmw_preclose,
fb1d9738 1340 .postclose = vmw_postclose,
5e1782d2
DA
1341
1342 .dumb_create = vmw_dumb_create,
1343 .dumb_map_offset = vmw_dumb_map_offset,
1344 .dumb_destroy = vmw_dumb_destroy,
1345
69977ff5
TH
1346 .prime_fd_to_handle = vmw_prime_fd_to_handle,
1347 .prime_handle_to_fd = vmw_prime_handle_to_fd,
1348
e08e96de 1349 .fops = &vmwgfx_driver_fops,
fb1d9738
JB
1350 .name = VMWGFX_DRIVER_NAME,
1351 .desc = VMWGFX_DRIVER_DESC,
1352 .date = VMWGFX_DRIVER_DATE,
1353 .major = VMWGFX_DRIVER_MAJOR,
1354 .minor = VMWGFX_DRIVER_MINOR,
1355 .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
1356};
1357
8410ea3b
DA
1358static struct pci_driver vmw_pci_driver = {
1359 .name = VMWGFX_DRIVER_NAME,
1360 .id_table = vmw_pci_id_list,
1361 .probe = vmw_probe,
1362 .remove = vmw_remove,
1363 .driver = {
1364 .pm = &vmw_pm_ops
1365 }
1366};
1367
fb1d9738
JB
1368static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
1369{
dcdb1674 1370 return drm_get_pci_dev(pdev, ent, &driver);
fb1d9738
JB
1371}
1372
1373static int __init vmwgfx_init(void)
1374{
1375 int ret;
8410ea3b 1376 ret = drm_pci_init(&driver, &vmw_pci_driver);
fb1d9738
JB
1377 if (ret)
1378 DRM_ERROR("Failed initializing DRM.\n");
1379 return ret;
1380}
1381
1382static void __exit vmwgfx_exit(void)
1383{
8410ea3b 1384 drm_pci_exit(&driver, &vmw_pci_driver);
fb1d9738
JB
1385}
1386
1387module_init(vmwgfx_init);
1388module_exit(vmwgfx_exit);
1389
1390MODULE_AUTHOR("VMware Inc. and others");
1391MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
1392MODULE_LICENSE("GPL and additional rights");
73558ead
TH
1393MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
1394 __stringify(VMWGFX_DRIVER_MINOR) "."
1395 __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
1396 "0");
This page took 0.644806 seconds and 5 git commands to generate.