Merge remote-tracking branch 'grant/devicetree/next' into for-next
[deliverable/linux.git] / drivers / hwmon / coretemp.c
CommitLineData
bebe4678
RM
1/*
2 * coretemp.c - Linux kernel module for hardware monitoring
3 *
4 * Copyright (C) 2007 Rudolf Marek <r.marek@assembler.cz>
5 *
6 * Inspired from many hwmon drivers
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; version 2 of the License.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
20 * 02110-1301 USA.
21 */
22
f8bb8925
JP
23#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
24
bebe4678 25#include <linux/module.h>
bebe4678
RM
26#include <linux/init.h>
27#include <linux/slab.h>
28#include <linux/jiffies.h>
29#include <linux/hwmon.h>
30#include <linux/sysfs.h>
31#include <linux/hwmon-sysfs.h>
32#include <linux/err.h>
33#include <linux/mutex.h>
34#include <linux/list.h>
35#include <linux/platform_device.h>
36#include <linux/cpu.h>
4cc45275 37#include <linux/smp.h>
a45a8c85 38#include <linux/moduleparam.h>
bebe4678
RM
39#include <asm/msr.h>
40#include <asm/processor.h>
9b38096f 41#include <asm/cpu_device_id.h>
bebe4678
RM
42
43#define DRVNAME "coretemp"
44
a45a8c85
JD
45/*
46 * force_tjmax only matters when TjMax can't be read from the CPU itself.
47 * When set, it replaces the driver's suboptimal heuristic.
48 */
49static int force_tjmax;
50module_param_named(tjmax, force_tjmax, int, 0444);
51MODULE_PARM_DESC(tjmax, "TjMax value in degrees Celsius");
52
199e0de7 53#define BASE_SYSFS_ATTR_NO 2 /* Sysfs Base attr no for coretemp */
bdc71c9a 54#define NUM_REAL_CORES 32 /* Number of Real cores per cpu */
199e0de7 55#define CORETEMP_NAME_LENGTH 17 /* String Length of attrs */
c814a4c7 56#define MAX_CORE_ATTRS 4 /* Maximum no of basic attrs */
f4af6fd6 57#define TOTAL_ATTRS (MAX_CORE_ATTRS + 1)
199e0de7
D
58#define MAX_CORE_DATA (NUM_REAL_CORES + BASE_SYSFS_ATTR_NO)
59
780affe0
GR
60#define TO_PHYS_ID(cpu) (cpu_data(cpu).phys_proc_id)
61#define TO_CORE_ID(cpu) (cpu_data(cpu).cpu_core_id)
141168c3
KW
62#define TO_ATTR_NO(cpu) (TO_CORE_ID(cpu) + BASE_SYSFS_ATTR_NO)
63
64#ifdef CONFIG_SMP
bb74e8ca 65#define for_each_sibling(i, cpu) for_each_cpu(i, cpu_sibling_mask(cpu))
199e0de7 66#else
bb74e8ca 67#define for_each_sibling(i, cpu) for (i = 0; false; )
199e0de7 68#endif
bebe4678
RM
69
70/*
199e0de7
D
71 * Per-Core Temperature Data
72 * @last_updated: The time when the current temperature value was updated
73 * earlier (in jiffies).
74 * @cpu_core_id: The CPU Core from which temperature values should be read
75 * This value is passed as "id" field to rdmsr/wrmsr functions.
76 * @status_reg: One of IA32_THERM_STATUS or IA32_PACKAGE_THERM_STATUS,
77 * from where the temperature values should be read.
c814a4c7 78 * @attr_size: Total number of pre-core attrs displayed in the sysfs.
199e0de7
D
79 * @is_pkg_data: If this is 1, the temp_data holds pkgtemp data.
80 * Otherwise, temp_data holds coretemp data.
81 * @valid: If this is 1, the current temperature is valid.
bebe4678 82 */
199e0de7 83struct temp_data {
bebe4678 84 int temp;
6369a288 85 int ttarget;
199e0de7
D
86 int tjmax;
87 unsigned long last_updated;
88 unsigned int cpu;
89 u32 cpu_core_id;
90 u32 status_reg;
c814a4c7 91 int attr_size;
199e0de7
D
92 bool is_pkg_data;
93 bool valid;
c814a4c7
D
94 struct sensor_device_attribute sd_attrs[TOTAL_ATTRS];
95 char attr_name[TOTAL_ATTRS][CORETEMP_NAME_LENGTH];
199e0de7 96 struct mutex update_lock;
bebe4678
RM
97};
98
199e0de7
D
99/* Platform Data per Physical CPU */
100struct platform_data {
101 struct device *hwmon_dev;
102 u16 phys_proc_id;
103 struct temp_data *core_data[MAX_CORE_DATA];
104 struct device_attribute name_attr;
105};
bebe4678 106
199e0de7
D
107struct pdev_entry {
108 struct list_head list;
109 struct platform_device *pdev;
199e0de7 110 u16 phys_proc_id;
199e0de7
D
111};
112
113static LIST_HEAD(pdev_list);
114static DEFINE_MUTEX(pdev_list_mutex);
115
116static ssize_t show_name(struct device *dev,
117 struct device_attribute *devattr, char *buf)
118{
119 return sprintf(buf, "%s\n", DRVNAME);
120}
121
122static ssize_t show_label(struct device *dev,
123 struct device_attribute *devattr, char *buf)
bebe4678 124{
bebe4678 125 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
199e0de7
D
126 struct platform_data *pdata = dev_get_drvdata(dev);
127 struct temp_data *tdata = pdata->core_data[attr->index];
128
129 if (tdata->is_pkg_data)
130 return sprintf(buf, "Physical id %u\n", pdata->phys_proc_id);
bebe4678 131
199e0de7 132 return sprintf(buf, "Core %u\n", tdata->cpu_core_id);
bebe4678
RM
133}
134
199e0de7
D
135static ssize_t show_crit_alarm(struct device *dev,
136 struct device_attribute *devattr, char *buf)
bebe4678 137{
199e0de7
D
138 u32 eax, edx;
139 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
140 struct platform_data *pdata = dev_get_drvdata(dev);
141 struct temp_data *tdata = pdata->core_data[attr->index];
142
143 rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
144
145 return sprintf(buf, "%d\n", (eax >> 5) & 1);
bebe4678
RM
146}
147
199e0de7
D
148static ssize_t show_tjmax(struct device *dev,
149 struct device_attribute *devattr, char *buf)
bebe4678
RM
150{
151 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
199e0de7 152 struct platform_data *pdata = dev_get_drvdata(dev);
bebe4678 153
199e0de7 154 return sprintf(buf, "%d\n", pdata->core_data[attr->index]->tjmax);
bebe4678
RM
155}
156
199e0de7
D
157static ssize_t show_ttarget(struct device *dev,
158 struct device_attribute *devattr, char *buf)
159{
160 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
161 struct platform_data *pdata = dev_get_drvdata(dev);
bebe4678 162
199e0de7
D
163 return sprintf(buf, "%d\n", pdata->core_data[attr->index]->ttarget);
164}
bebe4678 165
199e0de7
D
166static ssize_t show_temp(struct device *dev,
167 struct device_attribute *devattr, char *buf)
bebe4678 168{
199e0de7
D
169 u32 eax, edx;
170 struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
171 struct platform_data *pdata = dev_get_drvdata(dev);
172 struct temp_data *tdata = pdata->core_data[attr->index];
bebe4678 173
199e0de7 174 mutex_lock(&tdata->update_lock);
bebe4678 175
199e0de7
D
176 /* Check whether the time interval has elapsed */
177 if (!tdata->valid || time_after(jiffies, tdata->last_updated + HZ)) {
178 rdmsr_on_cpu(tdata->cpu, tdata->status_reg, &eax, &edx);
179 tdata->valid = 0;
180 /* Check whether the data is valid */
bebe4678 181 if (eax & 0x80000000) {
199e0de7 182 tdata->temp = tdata->tjmax -
4cc45275 183 ((eax >> 16) & 0x7f) * 1000;
199e0de7 184 tdata->valid = 1;
bebe4678 185 }
199e0de7 186 tdata->last_updated = jiffies;
bebe4678
RM
187 }
188
199e0de7
D
189 mutex_unlock(&tdata->update_lock);
190 return tdata->valid ? sprintf(buf, "%d\n", tdata->temp) : -EAGAIN;
bebe4678
RM
191}
192
41e58a1f
GR
193struct tjmax {
194 char const *id;
195 int tjmax;
196};
197
d23e2ae1 198static const struct tjmax tjmax_table[] = {
1102dcab
GR
199 { "CPU 230", 100000 }, /* Model 0x1c, stepping 2 */
200 { "CPU 330", 125000 }, /* Model 0x1c, stepping 2 */
9e3970fb 201 { "CPU CE4110", 110000 }, /* Model 0x1c, stepping 10 Sodaville */
1102dcab
GR
202 { "CPU CE4150", 110000 }, /* Model 0x1c, stepping 10 */
203 { "CPU CE4170", 110000 }, /* Model 0x1c, stepping 10 */
41e58a1f
GR
204};
205
2fa5222e
GR
206struct tjmax_model {
207 u8 model;
208 u8 mask;
209 int tjmax;
210};
211
212#define ANY 0xff
213
d23e2ae1 214static const struct tjmax_model tjmax_model_table[] = {
9e3970fb 215 { 0x1c, 10, 100000 }, /* D4xx, K4xx, N4xx, D5xx, K5xx, N5xx */
2fa5222e
GR
216 { 0x1c, ANY, 90000 }, /* Z5xx, N2xx, possibly others
217 * Note: Also matches 230 and 330,
218 * which are covered by tjmax_table
219 */
220 { 0x26, ANY, 90000 }, /* Atom Tunnel Creek (Exx), Lincroft (Z6xx)
221 * Note: TjMax for E6xxT is 110C, but CPU type
222 * is undetectable by software
223 */
224 { 0x27, ANY, 90000 }, /* Atom Medfield (Z2460) */
9e3970fb 225 { 0x35, ANY, 90000 }, /* Atom Clover Trail/Cloverview (Z2760) */
2fa5222e
GR
226 { 0x36, ANY, 100000 }, /* Atom Cedar Trail/Cedarview (N2xxx, D2xxx) */
227};
228
d23e2ae1 229static int adjust_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
118a8871
RM
230{
231 /* The 100C is default for both mobile and non mobile CPUs */
232
233 int tjmax = 100000;
eccfed42 234 int tjmax_ee = 85000;
708a62bc 235 int usemsr_ee = 1;
118a8871
RM
236 int err;
237 u32 eax, edx;
41e58a1f
GR
238 int i;
239
240 /* explicit tjmax table entries override heuristics */
241 for (i = 0; i < ARRAY_SIZE(tjmax_table); i++) {
242 if (strstr(c->x86_model_id, tjmax_table[i].id))
243 return tjmax_table[i].tjmax;
244 }
118a8871 245
2fa5222e
GR
246 for (i = 0; i < ARRAY_SIZE(tjmax_model_table); i++) {
247 const struct tjmax_model *tm = &tjmax_model_table[i];
248 if (c->x86_model == tm->model &&
249 (tm->mask == ANY || c->x86_mask == tm->mask))
250 return tm->tjmax;
72cbdddc 251 }
1fe63ab4 252
72cbdddc 253 /* Early chips have no MSR for TjMax */
1fe63ab4 254
72cbdddc 255 if (c->x86_model == 0xf && c->x86_mask < 4)
5592906f 256 usemsr_ee = 0;
708a62bc 257
4cc45275 258 if (c->x86_model > 0xe && usemsr_ee) {
eccfed42 259 u8 platform_id;
118a8871 260
4cc45275
GR
261 /*
262 * Now we can detect the mobile CPU using Intel provided table
263 * http://softwarecommunity.intel.com/Wiki/Mobility/720.htm
264 * For Core2 cores, check MSR 0x17, bit 28 1 = Mobile CPU
265 */
118a8871
RM
266 err = rdmsr_safe_on_cpu(id, 0x17, &eax, &edx);
267 if (err) {
268 dev_warn(dev,
269 "Unable to access MSR 0x17, assuming desktop"
270 " CPU\n");
708a62bc 271 usemsr_ee = 0;
eccfed42 272 } else if (c->x86_model < 0x17 && !(eax & 0x10000000)) {
4cc45275
GR
273 /*
274 * Trust bit 28 up to Penryn, I could not find any
275 * documentation on that; if you happen to know
276 * someone at Intel please ask
277 */
708a62bc 278 usemsr_ee = 0;
eccfed42
RM
279 } else {
280 /* Platform ID bits 52:50 (EDX starts at bit 32) */
281 platform_id = (edx >> 18) & 0x7;
282
4cc45275
GR
283 /*
284 * Mobile Penryn CPU seems to be platform ID 7 or 5
285 * (guesswork)
286 */
287 if (c->x86_model == 0x17 &&
288 (platform_id == 5 || platform_id == 7)) {
289 /*
290 * If MSR EE bit is set, set it to 90 degrees C,
291 * otherwise 105 degrees C
292 */
eccfed42
RM
293 tjmax_ee = 90000;
294 tjmax = 105000;
295 }
118a8871
RM
296 }
297 }
298
708a62bc 299 if (usemsr_ee) {
118a8871
RM
300 err = rdmsr_safe_on_cpu(id, 0xee, &eax, &edx);
301 if (err) {
302 dev_warn(dev,
303 "Unable to access MSR 0xEE, for Tjmax, left"
4d7a5644 304 " at default\n");
118a8871 305 } else if (eax & 0x40000000) {
eccfed42 306 tjmax = tjmax_ee;
118a8871 307 }
708a62bc 308 } else if (tjmax == 100000) {
4cc45275
GR
309 /*
310 * If we don't use msr EE it means we are desktop CPU
311 * (with exeception of Atom)
312 */
118a8871
RM
313 dev_warn(dev, "Using relative temperature scale!\n");
314 }
315
316 return tjmax;
317}
318
1c2faa22
GR
319static bool cpu_has_tjmax(struct cpuinfo_x86 *c)
320{
321 u8 model = c->x86_model;
322
323 return model > 0xe &&
324 model != 0x1c &&
325 model != 0x26 &&
326 model != 0x27 &&
327 model != 0x35 &&
328 model != 0x36;
329}
330
d23e2ae1 331static int get_tjmax(struct cpuinfo_x86 *c, u32 id, struct device *dev)
a321cedb 332{
a321cedb
CE
333 int err;
334 u32 eax, edx;
335 u32 val;
336
4cc45275
GR
337 /*
338 * A new feature of current Intel(R) processors, the
339 * IA32_TEMPERATURE_TARGET contains the TjMax value
340 */
a321cedb
CE
341 err = rdmsr_safe_on_cpu(id, MSR_IA32_TEMPERATURE_TARGET, &eax, &edx);
342 if (err) {
1c2faa22 343 if (cpu_has_tjmax(c))
6bf9e9b0 344 dev_warn(dev, "Unable to read TjMax from CPU %u\n", id);
a321cedb
CE
345 } else {
346 val = (eax >> 16) & 0xff;
347 /*
348 * If the TjMax is not plausible, an assumption
349 * will be used
350 */
bb9973e4 351 if (val) {
6bf9e9b0 352 dev_dbg(dev, "TjMax is %d degrees C\n", val);
a321cedb
CE
353 return val * 1000;
354 }
355 }
356
a45a8c85
JD
357 if (force_tjmax) {
358 dev_notice(dev, "TjMax forced to %d degrees C by user\n",
359 force_tjmax);
360 return force_tjmax * 1000;
361 }
362
a321cedb
CE
363 /*
364 * An assumption is made for early CPUs and unreadable MSR.
4f5f71a7 365 * NOTE: the calculated value may not be correct.
a321cedb 366 */
4f5f71a7 367 return adjust_tjmax(c, id, dev);
a321cedb
CE
368}
369
6c931ae1 370static int create_name_attr(struct platform_data *pdata,
d6db23c7 371 struct device *dev)
199e0de7 372{
4258781a 373 sysfs_attr_init(&pdata->name_attr.attr);
199e0de7
D
374 pdata->name_attr.attr.name = "name";
375 pdata->name_attr.attr.mode = S_IRUGO;
376 pdata->name_attr.show = show_name;
377 return device_create_file(dev, &pdata->name_attr);
378}
bebe4678 379
d23e2ae1
PG
380static int create_core_attrs(struct temp_data *tdata, struct device *dev,
381 int attr_no)
199e0de7
D
382{
383 int err, i;
e3204ed3 384 static ssize_t (*const rd_ptr[TOTAL_ATTRS]) (struct device *dev,
199e0de7 385 struct device_attribute *devattr, char *buf) = {
c814a4c7 386 show_label, show_crit_alarm, show_temp, show_tjmax,
f4af6fd6 387 show_ttarget };
e3204ed3 388 static const char *const names[TOTAL_ATTRS] = {
199e0de7 389 "temp%d_label", "temp%d_crit_alarm",
c814a4c7 390 "temp%d_input", "temp%d_crit",
f4af6fd6 391 "temp%d_max" };
199e0de7 392
c814a4c7 393 for (i = 0; i < tdata->attr_size; i++) {
199e0de7
D
394 snprintf(tdata->attr_name[i], CORETEMP_NAME_LENGTH, names[i],
395 attr_no);
4258781a 396 sysfs_attr_init(&tdata->sd_attrs[i].dev_attr.attr);
199e0de7
D
397 tdata->sd_attrs[i].dev_attr.attr.name = tdata->attr_name[i];
398 tdata->sd_attrs[i].dev_attr.attr.mode = S_IRUGO;
399 tdata->sd_attrs[i].dev_attr.show = rd_ptr[i];
199e0de7
D
400 tdata->sd_attrs[i].index = attr_no;
401 err = device_create_file(dev, &tdata->sd_attrs[i].dev_attr);
402 if (err)
403 goto exit_free;
bebe4678 404 }
199e0de7
D
405 return 0;
406
407exit_free:
408 while (--i >= 0)
409 device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
410 return err;
411}
412
199e0de7 413
d23e2ae1 414static int chk_ucode_version(unsigned int cpu)
199e0de7 415{
0eb9782a 416 struct cpuinfo_x86 *c = &cpu_data(cpu);
67f363b1 417
199e0de7
D
418 /*
419 * Check if we have problem with errata AE18 of Core processors:
420 * Readings might stop update when processor visited too deep sleep,
421 * fixed for stepping D0 (6EC).
422 */
ca8bc8dc 423 if (c->x86_model == 0xe && c->x86_mask < 0xc && c->microcode < 0x39) {
b55f3757 424 pr_err("Errata AE18 not fixed, update BIOS or microcode of the CPU!\n");
ca8bc8dc 425 return -ENODEV;
67f363b1 426 }
199e0de7
D
427 return 0;
428}
429
d23e2ae1 430static struct platform_device *coretemp_get_pdev(unsigned int cpu)
199e0de7
D
431{
432 u16 phys_proc_id = TO_PHYS_ID(cpu);
433 struct pdev_entry *p;
434
435 mutex_lock(&pdev_list_mutex);
436
437 list_for_each_entry(p, &pdev_list, list)
438 if (p->phys_proc_id == phys_proc_id) {
439 mutex_unlock(&pdev_list_mutex);
440 return p->pdev;
441 }
442
443 mutex_unlock(&pdev_list_mutex);
444 return NULL;
445}
446
d23e2ae1 447static struct temp_data *init_temp_data(unsigned int cpu, int pkg_flag)
199e0de7
D
448{
449 struct temp_data *tdata;
450
451 tdata = kzalloc(sizeof(struct temp_data), GFP_KERNEL);
452 if (!tdata)
453 return NULL;
454
455 tdata->status_reg = pkg_flag ? MSR_IA32_PACKAGE_THERM_STATUS :
456 MSR_IA32_THERM_STATUS;
457 tdata->is_pkg_data = pkg_flag;
458 tdata->cpu = cpu;
459 tdata->cpu_core_id = TO_CORE_ID(cpu);
c814a4c7 460 tdata->attr_size = MAX_CORE_ATTRS;
199e0de7
D
461 mutex_init(&tdata->update_lock);
462 return tdata;
463}
67f363b1 464
d23e2ae1
PG
465static int create_core_data(struct platform_device *pdev, unsigned int cpu,
466 int pkg_flag)
199e0de7
D
467{
468 struct temp_data *tdata;
2f1c3db0 469 struct platform_data *pdata = platform_get_drvdata(pdev);
199e0de7
D
470 struct cpuinfo_x86 *c = &cpu_data(cpu);
471 u32 eax, edx;
472 int err, attr_no;
bebe4678 473
a321cedb 474 /*
199e0de7
D
475 * Find attr number for sysfs:
476 * We map the attr number to core id of the CPU
477 * The attr number is always core id + 2
478 * The Pkgtemp will always show up as temp1_*, if available
a321cedb 479 */
199e0de7 480 attr_no = pkg_flag ? 1 : TO_ATTR_NO(cpu);
6369a288 481
199e0de7
D
482 if (attr_no > MAX_CORE_DATA - 1)
483 return -ERANGE;
484
f4e0bcf0
GR
485 /*
486 * Provide a single set of attributes for all HT siblings of a core
487 * to avoid duplicate sensors (the processor ID and core ID of all
6777b9e4
GR
488 * HT siblings of a core are the same).
489 * Skip if a HT sibling of this core is already registered.
f4e0bcf0
GR
490 * This is not an error.
491 */
199e0de7
D
492 if (pdata->core_data[attr_no] != NULL)
493 return 0;
6369a288 494
199e0de7
D
495 tdata = init_temp_data(cpu, pkg_flag);
496 if (!tdata)
497 return -ENOMEM;
bebe4678 498
199e0de7
D
499 /* Test if we can access the status register */
500 err = rdmsr_safe_on_cpu(cpu, tdata->status_reg, &eax, &edx);
501 if (err)
502 goto exit_free;
503
504 /* We can access status register. Get Critical Temperature */
6bf9e9b0 505 tdata->tjmax = get_tjmax(c, cpu, &pdev->dev);
199e0de7 506
c814a4c7 507 /*
f4af6fd6
GR
508 * Read the still undocumented bits 8:15 of IA32_TEMPERATURE_TARGET.
509 * The target temperature is available on older CPUs but not in this
510 * register. Atoms don't have the register at all.
c814a4c7 511 */
f4af6fd6
GR
512 if (c->x86_model > 0xe && c->x86_model != 0x1c) {
513 err = rdmsr_safe_on_cpu(cpu, MSR_IA32_TEMPERATURE_TARGET,
514 &eax, &edx);
515 if (!err) {
516 tdata->ttarget
517 = tdata->tjmax - ((eax >> 8) & 0xff) * 1000;
518 tdata->attr_size++;
519 }
c814a4c7
D
520 }
521
199e0de7
D
522 pdata->core_data[attr_no] = tdata;
523
524 /* Create sysfs interfaces */
525 err = create_core_attrs(tdata, &pdev->dev, attr_no);
526 if (err)
527 goto exit_free;
bebe4678
RM
528
529 return 0;
199e0de7 530exit_free:
20ecb499 531 pdata->core_data[attr_no] = NULL;
199e0de7
D
532 kfree(tdata);
533 return err;
534}
535
d23e2ae1 536static void coretemp_add_core(unsigned int cpu, int pkg_flag)
199e0de7 537{
199e0de7
D
538 struct platform_device *pdev = coretemp_get_pdev(cpu);
539 int err;
540
541 if (!pdev)
542 return;
543
2f1c3db0 544 err = create_core_data(pdev, cpu, pkg_flag);
199e0de7
D
545 if (err)
546 dev_err(&pdev->dev, "Adding Core %u failed\n", cpu);
547}
548
549static void coretemp_remove_core(struct platform_data *pdata,
550 struct device *dev, int indx)
551{
552 int i;
553 struct temp_data *tdata = pdata->core_data[indx];
554
555 /* Remove the sysfs attributes */
c814a4c7 556 for (i = 0; i < tdata->attr_size; i++)
199e0de7
D
557 device_remove_file(dev, &tdata->sd_attrs[i].dev_attr);
558
559 kfree(pdata->core_data[indx]);
560 pdata->core_data[indx] = NULL;
561}
562
6c931ae1 563static int coretemp_probe(struct platform_device *pdev)
199e0de7
D
564{
565 struct platform_data *pdata;
566 int err;
bebe4678 567
199e0de7
D
568 /* Initialize the per-package data structures */
569 pdata = kzalloc(sizeof(struct platform_data), GFP_KERNEL);
570 if (!pdata)
571 return -ENOMEM;
572
573 err = create_name_attr(pdata, &pdev->dev);
574 if (err)
575 goto exit_free;
576
b3a242a6 577 pdata->phys_proc_id = pdev->id;
199e0de7
D
578 platform_set_drvdata(pdev, pdata);
579
580 pdata->hwmon_dev = hwmon_device_register(&pdev->dev);
581 if (IS_ERR(pdata->hwmon_dev)) {
582 err = PTR_ERR(pdata->hwmon_dev);
583 dev_err(&pdev->dev, "Class registration failed (%d)\n", err);
584 goto exit_name;
585 }
586 return 0;
587
588exit_name:
589 device_remove_file(&pdev->dev, &pdata->name_attr);
bebe4678 590exit_free:
199e0de7 591 kfree(pdata);
bebe4678
RM
592 return err;
593}
594
281dfd0b 595static int coretemp_remove(struct platform_device *pdev)
bebe4678 596{
199e0de7
D
597 struct platform_data *pdata = platform_get_drvdata(pdev);
598 int i;
bebe4678 599
199e0de7
D
600 for (i = MAX_CORE_DATA - 1; i >= 0; --i)
601 if (pdata->core_data[i])
602 coretemp_remove_core(pdata, &pdev->dev, i);
603
604 device_remove_file(&pdev->dev, &pdata->name_attr);
605 hwmon_device_unregister(pdata->hwmon_dev);
199e0de7 606 kfree(pdata);
bebe4678
RM
607 return 0;
608}
609
610static struct platform_driver coretemp_driver = {
611 .driver = {
612 .owner = THIS_MODULE,
613 .name = DRVNAME,
614 },
615 .probe = coretemp_probe,
9e5e9b7a 616 .remove = coretemp_remove,
bebe4678
RM
617};
618
d23e2ae1 619static int coretemp_device_add(unsigned int cpu)
bebe4678
RM
620{
621 int err;
622 struct platform_device *pdev;
623 struct pdev_entry *pdev_entry;
d883b9f0
JD
624
625 mutex_lock(&pdev_list_mutex);
626
b3a242a6 627 pdev = platform_device_alloc(DRVNAME, TO_PHYS_ID(cpu));
bebe4678
RM
628 if (!pdev) {
629 err = -ENOMEM;
f8bb8925 630 pr_err("Device allocation failed\n");
bebe4678
RM
631 goto exit;
632 }
633
634 pdev_entry = kzalloc(sizeof(struct pdev_entry), GFP_KERNEL);
635 if (!pdev_entry) {
636 err = -ENOMEM;
637 goto exit_device_put;
638 }
639
640 err = platform_device_add(pdev);
641 if (err) {
f8bb8925 642 pr_err("Device addition failed (%d)\n", err);
bebe4678
RM
643 goto exit_device_free;
644 }
645
646 pdev_entry->pdev = pdev;
0eb9782a 647 pdev_entry->phys_proc_id = pdev->id;
199e0de7 648
bebe4678
RM
649 list_add_tail(&pdev_entry->list, &pdev_list);
650 mutex_unlock(&pdev_list_mutex);
651
652 return 0;
653
654exit_device_free:
655 kfree(pdev_entry);
656exit_device_put:
657 platform_device_put(pdev);
658exit:
d883b9f0 659 mutex_unlock(&pdev_list_mutex);
bebe4678
RM
660 return err;
661}
662
d23e2ae1 663static void coretemp_device_remove(unsigned int cpu)
bebe4678 664{
199e0de7
D
665 struct pdev_entry *p, *n;
666 u16 phys_proc_id = TO_PHYS_ID(cpu);
e40cc4bd 667
bebe4678 668 mutex_lock(&pdev_list_mutex);
199e0de7
D
669 list_for_each_entry_safe(p, n, &pdev_list, list) {
670 if (p->phys_proc_id != phys_proc_id)
e40cc4bd 671 continue;
e40cc4bd
JB
672 platform_device_unregister(p->pdev);
673 list_del(&p->list);
e40cc4bd 674 kfree(p);
bebe4678
RM
675 }
676 mutex_unlock(&pdev_list_mutex);
677}
678
d23e2ae1 679static bool is_any_core_online(struct platform_data *pdata)
199e0de7
D
680{
681 int i;
682
683 /* Find online cores, except pkgtemp data */
684 for (i = MAX_CORE_DATA - 1; i >= 0; --i) {
685 if (pdata->core_data[i] &&
686 !pdata->core_data[i]->is_pkg_data) {
687 return true;
688 }
689 }
690 return false;
691}
692
d23e2ae1 693static void get_core_online(unsigned int cpu)
199e0de7
D
694{
695 struct cpuinfo_x86 *c = &cpu_data(cpu);
696 struct platform_device *pdev = coretemp_get_pdev(cpu);
697 int err;
698
699 /*
700 * CPUID.06H.EAX[0] indicates whether the CPU has thermal
701 * sensors. We check this bit only, all the early CPUs
702 * without thermal sensors will be filtered out.
703 */
4ad33411 704 if (!cpu_has(c, X86_FEATURE_DTHERM))
199e0de7
D
705 return;
706
707 if (!pdev) {
0eb9782a
JD
708 /* Check the microcode version of the CPU */
709 if (chk_ucode_version(cpu))
710 return;
711
199e0de7
D
712 /*
713 * Alright, we have DTS support.
714 * We are bringing the _first_ core in this pkg
715 * online. So, initialize per-pkg data structures and
716 * then bring this core online.
717 */
718 err = coretemp_device_add(cpu);
719 if (err)
720 return;
721 /*
722 * Check whether pkgtemp support is available.
723 * If so, add interfaces for pkgtemp.
724 */
725 if (cpu_has(c, X86_FEATURE_PTS))
726 coretemp_add_core(cpu, 1);
727 }
728 /*
729 * Physical CPU device already exists.
730 * So, just add interfaces for this core.
731 */
732 coretemp_add_core(cpu, 0);
733}
734
d23e2ae1 735static void put_core_offline(unsigned int cpu)
199e0de7
D
736{
737 int i, indx;
738 struct platform_data *pdata;
739 struct platform_device *pdev = coretemp_get_pdev(cpu);
740
741 /* If the physical CPU device does not exist, just return */
742 if (!pdev)
743 return;
744
745 pdata = platform_get_drvdata(pdev);
746
747 indx = TO_ATTR_NO(cpu);
748
b7048711
KS
749 /* The core id is too big, just return */
750 if (indx > MAX_CORE_DATA - 1)
751 return;
752
199e0de7
D
753 if (pdata->core_data[indx] && pdata->core_data[indx]->cpu == cpu)
754 coretemp_remove_core(pdata, &pdev->dev, indx);
755
f4e0bcf0 756 /*
6777b9e4
GR
757 * If a HT sibling of a core is taken offline, but another HT sibling
758 * of the same core is still online, register the alternate sibling.
759 * This ensures that exactly one set of attributes is provided as long
760 * as at least one HT sibling of a core is online.
f4e0bcf0 761 */
bb74e8ca 762 for_each_sibling(i, cpu) {
199e0de7
D
763 if (i != cpu) {
764 get_core_online(i);
f4e0bcf0
GR
765 /*
766 * Display temperature sensor data for one HT sibling
767 * per core only, so abort the loop after one such
768 * sibling has been found.
769 */
199e0de7
D
770 break;
771 }
772 }
773 /*
774 * If all cores in this pkg are offline, remove the device.
775 * coretemp_device_remove calls unregister_platform_device,
776 * which in turn calls coretemp_remove. This removes the
777 * pkgtemp entry and does other clean ups.
778 */
779 if (!is_any_core_online(pdata))
780 coretemp_device_remove(cpu);
781}
782
d23e2ae1 783static int coretemp_cpu_callback(struct notifier_block *nfb,
bebe4678
RM
784 unsigned long action, void *hcpu)
785{
786 unsigned int cpu = (unsigned long) hcpu;
787
788 switch (action) {
789 case CPU_ONLINE:
561d9a96 790 case CPU_DOWN_FAILED:
199e0de7 791 get_core_online(cpu);
bebe4678 792 break;
561d9a96 793 case CPU_DOWN_PREPARE:
199e0de7 794 put_core_offline(cpu);
bebe4678
RM
795 break;
796 }
797 return NOTIFY_OK;
798}
799
ba7c1927 800static struct notifier_block coretemp_cpu_notifier __refdata = {
bebe4678
RM
801 .notifier_call = coretemp_cpu_callback,
802};
bebe4678 803
e273bd98 804static const struct x86_cpu_id __initconst coretemp_ids[] = {
4ad33411 805 { X86_VENDOR_INTEL, X86_FAMILY_ANY, X86_MODEL_ANY, X86_FEATURE_DTHERM },
9b38096f
AK
806 {}
807};
808MODULE_DEVICE_TABLE(x86cpu, coretemp_ids);
809
bebe4678
RM
810static int __init coretemp_init(void)
811{
1268a172 812 int i, err;
bebe4678 813
9b38096f
AK
814 /*
815 * CPUID.06H.EAX[0] indicates whether the CPU has thermal
816 * sensors. We check this bit only, all the early CPUs
817 * without thermal sensors will be filtered out.
818 */
819 if (!x86_match_cpu(coretemp_ids))
820 return -ENODEV;
bebe4678
RM
821
822 err = platform_driver_register(&coretemp_driver);
823 if (err)
824 goto exit;
825
641f1456 826 get_online_cpus();
a4659053 827 for_each_online_cpu(i)
199e0de7 828 get_core_online(i);
89a3fd35
JB
829
830#ifndef CONFIG_HOTPLUG_CPU
bebe4678 831 if (list_empty(&pdev_list)) {
641f1456 832 put_online_cpus();
bebe4678
RM
833 err = -ENODEV;
834 goto exit_driver_unreg;
835 }
89a3fd35 836#endif
bebe4678 837
bebe4678 838 register_hotcpu_notifier(&coretemp_cpu_notifier);
641f1456 839 put_online_cpus();
bebe4678
RM
840 return 0;
841
0dca94ba 842#ifndef CONFIG_HOTPLUG_CPU
89a3fd35 843exit_driver_unreg:
bebe4678 844 platform_driver_unregister(&coretemp_driver);
0dca94ba 845#endif
bebe4678
RM
846exit:
847 return err;
848}
849
850static void __exit coretemp_exit(void)
851{
852 struct pdev_entry *p, *n;
17c10d61 853
641f1456 854 get_online_cpus();
bebe4678 855 unregister_hotcpu_notifier(&coretemp_cpu_notifier);
bebe4678
RM
856 mutex_lock(&pdev_list_mutex);
857 list_for_each_entry_safe(p, n, &pdev_list, list) {
858 platform_device_unregister(p->pdev);
859 list_del(&p->list);
860 kfree(p);
861 }
862 mutex_unlock(&pdev_list_mutex);
641f1456 863 put_online_cpus();
bebe4678
RM
864 platform_driver_unregister(&coretemp_driver);
865}
866
867MODULE_AUTHOR("Rudolf Marek <r.marek@assembler.cz>");
868MODULE_DESCRIPTION("Intel Core temperature monitor");
869MODULE_LICENSE("GPL");
870
871module_init(coretemp_init)
872module_exit(coretemp_exit)
This page took 0.504523 seconds and 5 git commands to generate.