i2c: arb-gpio-challenge: use of_get_i2c_adapter_by_node interface
[deliverable/linux.git] / drivers / i2c / busses / i2c-designware-core.c
CommitLineData
1ab52cf9 1/*
a0e06ea6 2 * Synopsys DesignWare I2C adapter driver (master only).
1ab52cf9
BS
3 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
1ab52cf9
BS
21 * ----------------------------------------------------------------------------
22 *
23 */
e68bb91b 24#include <linux/export.h>
1ab52cf9 25#include <linux/errno.h>
1ab52cf9 26#include <linux/err.h>
2373f6b9 27#include <linux/i2c.h>
1ab52cf9 28#include <linux/interrupt.h>
1ab52cf9 29#include <linux/io.h>
18dbdda8 30#include <linux/pm_runtime.h>
2373f6b9 31#include <linux/delay.h>
9dd3162d 32#include <linux/module.h>
2373f6b9 33#include "i2c-designware-core.h"
ce6eb574 34
f3fa9f3d
DB
35/*
36 * Registers offset
37 */
38#define DW_IC_CON 0x0
39#define DW_IC_TAR 0x4
40#define DW_IC_DATA_CMD 0x10
41#define DW_IC_SS_SCL_HCNT 0x14
42#define DW_IC_SS_SCL_LCNT 0x18
43#define DW_IC_FS_SCL_HCNT 0x1c
44#define DW_IC_FS_SCL_LCNT 0x20
45#define DW_IC_INTR_STAT 0x2c
46#define DW_IC_INTR_MASK 0x30
47#define DW_IC_RAW_INTR_STAT 0x34
48#define DW_IC_RX_TL 0x38
49#define DW_IC_TX_TL 0x3c
50#define DW_IC_CLR_INTR 0x40
51#define DW_IC_CLR_RX_UNDER 0x44
52#define DW_IC_CLR_RX_OVER 0x48
53#define DW_IC_CLR_TX_OVER 0x4c
54#define DW_IC_CLR_RD_REQ 0x50
55#define DW_IC_CLR_TX_ABRT 0x54
56#define DW_IC_CLR_RX_DONE 0x58
57#define DW_IC_CLR_ACTIVITY 0x5c
58#define DW_IC_CLR_STOP_DET 0x60
59#define DW_IC_CLR_START_DET 0x64
60#define DW_IC_CLR_GEN_CALL 0x68
61#define DW_IC_ENABLE 0x6c
62#define DW_IC_STATUS 0x70
63#define DW_IC_TXFLR 0x74
64#define DW_IC_RXFLR 0x78
9803f868 65#define DW_IC_SDA_HOLD 0x7c
f3fa9f3d 66#define DW_IC_TX_ABRT_SOURCE 0x80
3ca4ed87 67#define DW_IC_ENABLE_STATUS 0x9c
f3fa9f3d 68#define DW_IC_COMP_PARAM_1 0xf4
9803f868
CR
69#define DW_IC_COMP_VERSION 0xf8
70#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
f3fa9f3d
DB
71#define DW_IC_COMP_TYPE 0xfc
72#define DW_IC_COMP_TYPE_VALUE 0x44570140
73
74#define DW_IC_INTR_RX_UNDER 0x001
75#define DW_IC_INTR_RX_OVER 0x002
76#define DW_IC_INTR_RX_FULL 0x004
77#define DW_IC_INTR_TX_OVER 0x008
78#define DW_IC_INTR_TX_EMPTY 0x010
79#define DW_IC_INTR_RD_REQ 0x020
80#define DW_IC_INTR_TX_ABRT 0x040
81#define DW_IC_INTR_RX_DONE 0x080
82#define DW_IC_INTR_ACTIVITY 0x100
83#define DW_IC_INTR_STOP_DET 0x200
84#define DW_IC_INTR_START_DET 0x400
85#define DW_IC_INTR_GEN_CALL 0x800
86
87#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
88 DW_IC_INTR_TX_EMPTY | \
89 DW_IC_INTR_TX_ABRT | \
90 DW_IC_INTR_STOP_DET)
91
92#define DW_IC_STATUS_ACTIVITY 0x1
93
94#define DW_IC_ERR_TX_ABRT 0x1
95
bd63ace4
CCE
96#define DW_IC_TAR_10BITADDR_MASTER BIT(12)
97
f3fa9f3d
DB
98/*
99 * status codes
100 */
101#define STATUS_IDLE 0x0
102#define STATUS_WRITE_IN_PROGRESS 0x1
103#define STATUS_READ_IN_PROGRESS 0x2
104
105#define TIMEOUT 20 /* ms */
106
107/*
108 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
109 *
110 * only expected abort codes are listed here
111 * refer to the datasheet for the full list
112 */
113#define ABRT_7B_ADDR_NOACK 0
114#define ABRT_10ADDR1_NOACK 1
115#define ABRT_10ADDR2_NOACK 2
116#define ABRT_TXDATA_NOACK 3
117#define ABRT_GCALL_NOACK 4
118#define ABRT_GCALL_READ 5
119#define ABRT_SBYTE_ACKDET 7
120#define ABRT_SBYTE_NORSTRT 9
121#define ABRT_10B_RD_NORSTRT 10
122#define ABRT_MASTER_DIS 11
123#define ARB_LOST 12
124
125#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
126#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
127#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
128#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
129#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
130#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
131#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
132#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
133#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
134#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
135#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
136
137#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
138 DW_IC_TX_ABRT_10ADDR1_NOACK | \
139 DW_IC_TX_ABRT_10ADDR2_NOACK | \
140 DW_IC_TX_ABRT_TXDATA_NOACK | \
141 DW_IC_TX_ABRT_GCALL_NOACK)
142
1ab52cf9 143static char *abort_sources[] = {
a0e06ea6 144 [ABRT_7B_ADDR_NOACK] =
1ab52cf9 145 "slave address not acknowledged (7bit mode)",
a0e06ea6 146 [ABRT_10ADDR1_NOACK] =
1ab52cf9 147 "first address byte not acknowledged (10bit mode)",
a0e06ea6 148 [ABRT_10ADDR2_NOACK] =
1ab52cf9 149 "second address byte not acknowledged (10bit mode)",
a0e06ea6 150 [ABRT_TXDATA_NOACK] =
1ab52cf9 151 "data not acknowledged",
a0e06ea6 152 [ABRT_GCALL_NOACK] =
1ab52cf9 153 "no acknowledgement for a general call",
a0e06ea6 154 [ABRT_GCALL_READ] =
1ab52cf9 155 "read after general call",
a0e06ea6 156 [ABRT_SBYTE_ACKDET] =
1ab52cf9 157 "start byte acknowledged",
a0e06ea6 158 [ABRT_SBYTE_NORSTRT] =
1ab52cf9 159 "trying to send start byte when restart is disabled",
a0e06ea6 160 [ABRT_10B_RD_NORSTRT] =
1ab52cf9 161 "trying to read when restart is disabled (10bit mode)",
a0e06ea6 162 [ABRT_MASTER_DIS] =
1ab52cf9 163 "trying to use disabled adapter",
a0e06ea6 164 [ARB_LOST] =
1ab52cf9
BS
165 "lost arbitration",
166};
167
2373f6b9 168u32 dw_readl(struct dw_i2c_dev *dev, int offset)
7f279601 169{
a8a9f3fe 170 u32 value;
18c4089e 171
a8a9f3fe 172 if (dev->accessor_flags & ACCESS_16BIT)
67105c5a
JZ
173 value = readw_relaxed(dev->base + offset) |
174 (readw_relaxed(dev->base + offset + 2) << 16);
a8a9f3fe 175 else
67105c5a 176 value = readl_relaxed(dev->base + offset);
a8a9f3fe
SR
177
178 if (dev->accessor_flags & ACCESS_SWAP)
18c4089e
JHD
179 return swab32(value);
180 else
181 return value;
7f279601
JHD
182}
183
2373f6b9 184void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
7f279601 185{
a8a9f3fe 186 if (dev->accessor_flags & ACCESS_SWAP)
18c4089e
JHD
187 b = swab32(b);
188
a8a9f3fe 189 if (dev->accessor_flags & ACCESS_16BIT) {
67105c5a
JZ
190 writew_relaxed((u16)b, dev->base + offset);
191 writew_relaxed((u16)(b >> 16), dev->base + offset + 2);
a8a9f3fe 192 } else {
67105c5a 193 writel_relaxed(b, dev->base + offset);
a8a9f3fe 194 }
7f279601
JHD
195}
196
d60c7e81
SK
197static u32
198i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
199{
200 /*
201 * DesignWare I2C core doesn't seem to have solid strategy to meet
202 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
203 * will result in violation of the tHD;STA spec.
204 */
205 if (cond)
206 /*
207 * Conditional expression:
208 *
209 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
210 *
211 * This is based on the DW manuals, and represents an ideal
212 * configuration. The resulting I2C bus speed will be
213 * faster than any of the others.
214 *
215 * If your hardware is free from tHD;STA issue, try this one.
216 */
6468276b 217 return (ic_clk * tSYMBOL + 500000) / 1000000 - 8 + offset;
d60c7e81
SK
218 else
219 /*
220 * Conditional expression:
221 *
222 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
223 *
224 * This is just experimental rule; the tHD;STA period turned
225 * out to be proportinal to (_HCNT + 3). With this setting,
226 * we could meet both tHIGH and tHD;STA timing specs.
227 *
228 * If unsure, you'd better to take this alternative.
229 *
230 * The reason why we need to take into account "tf" here,
231 * is the same as described in i2c_dw_scl_lcnt().
232 */
6468276b
RB
233 return (ic_clk * (tSYMBOL + tf) + 500000) / 1000000
234 - 3 + offset;
d60c7e81
SK
235}
236
237static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
238{
239 /*
240 * Conditional expression:
241 *
242 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
243 *
244 * DW I2C core starts counting the SCL CNTs for the LOW period
245 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
246 * In order to meet the tLOW timing spec, we need to take into
247 * account the fall time of SCL signal (tf). Default tf value
248 * should be 0.3 us, for safety.
249 */
6468276b 250 return ((ic_clk * (tLOW + tf) + 500000) / 1000000) - 1 + offset;
d60c7e81
SK
251}
252
3ca4ed87
MW
253static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
254{
255 int timeout = 100;
256
257 do {
258 dw_writel(dev, enable, DW_IC_ENABLE);
259 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
260 return;
261
262 /*
263 * Wait 10 times the signaling period of the highest I2C
264 * transfer supported by the driver (for 400KHz this is
265 * 25us) as described in the DesignWare I2C databook.
266 */
267 usleep_range(25, 250);
268 } while (timeout--);
269
270 dev_warn(dev->dev, "timeout in %sabling adapter\n",
271 enable ? "en" : "dis");
272}
273
1ab52cf9
BS
274/**
275 * i2c_dw_init() - initialize the designware i2c master hardware
276 * @dev: device private data
277 *
278 * This functions configures and enables the I2C master.
279 * This function is called during I2C init function, and in case of timeout at
280 * run time.
281 */
2373f6b9 282int i2c_dw_init(struct dw_i2c_dev *dev)
1ab52cf9 283{
1d31b58f 284 u32 input_clock_khz;
e18563fc 285 u32 hcnt, lcnt;
4a423a8c 286 u32 reg;
6468276b 287 u32 sda_falling_time, scl_falling_time;
c0601d28
DB
288 int ret;
289
290 if (dev->acquire_lock) {
291 ret = dev->acquire_lock(dev);
292 if (ret) {
293 dev_err(dev->dev, "couldn't acquire bus ownership\n");
294 return ret;
295 }
296 }
4a423a8c 297
1d31b58f
DB
298 input_clock_khz = dev->get_clk_rate_khz(dev);
299
4a423a8c
DB
300 reg = dw_readl(dev, DW_IC_COMP_TYPE);
301 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
a8a9f3fe
SR
302 /* Configure register endianess access */
303 dev->accessor_flags |= ACCESS_SWAP;
304 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
305 /* Configure register access mode 16bit */
306 dev->accessor_flags |= ACCESS_16BIT;
307 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
4a423a8c
DB
308 dev_err(dev->dev, "Unknown Synopsys component type: "
309 "0x%08x\n", reg);
c0601d28
DB
310 if (dev->release_lock)
311 dev->release_lock(dev);
4a423a8c
DB
312 return -ENODEV;
313 }
1ab52cf9
BS
314
315 /* Disable the adapter */
3ca4ed87 316 __i2c_dw_enable(dev, false);
1ab52cf9
BS
317
318 /* set standard and fast speed deviders for high/low periods */
d60c7e81 319
6468276b
RB
320 sda_falling_time = dev->sda_falling_time ?: 300; /* ns */
321 scl_falling_time = dev->scl_falling_time ?: 300; /* ns */
322
42ffd390 323 /* Set SCL timing parameters for standard-mode */
defc0b2f
MW
324 if (dev->ss_hcnt && dev->ss_lcnt) {
325 hcnt = dev->ss_hcnt;
326 lcnt = dev->ss_lcnt;
42ffd390
JN
327 } else {
328 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
329 4000, /* tHD;STA = tHIGH = 4.0 us */
330 sda_falling_time,
331 0, /* 0: DW default, 1: Ideal */
332 0); /* No offset */
333 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
334 4700, /* tLOW = 4.7 us */
335 scl_falling_time,
336 0); /* No offset */
defc0b2f 337 }
7f279601
JHD
338 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
339 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
d60c7e81
SK
340 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
341
42ffd390 342 /* Set SCL timing parameters for fast-mode */
defc0b2f
MW
343 if (dev->fs_hcnt && dev->fs_lcnt) {
344 hcnt = dev->fs_hcnt;
345 lcnt = dev->fs_lcnt;
42ffd390
JN
346 } else {
347 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
348 600, /* tHD;STA = tHIGH = 0.6 us */
349 sda_falling_time,
350 0, /* 0: DW default, 1: Ideal */
351 0); /* No offset */
352 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
353 1300, /* tLOW = 1.3 us */
354 scl_falling_time,
355 0); /* No offset */
defc0b2f 356 }
7f279601
JHD
357 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
358 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
d60c7e81 359 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
1ab52cf9 360
9803f868
CR
361 /* Configure SDA Hold Time if required */
362 if (dev->sda_hold_time) {
363 reg = dw_readl(dev, DW_IC_COMP_VERSION);
364 if (reg >= DW_IC_SDA_HOLD_MIN_VERS)
365 dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
366 else
367 dev_warn(dev->dev,
368 "Hardware too old to adjust SDA hold time.");
369 }
370
4cb6d1d6 371 /* Configure Tx/Rx FIFO threshold levels */
d39f77b0 372 dw_writel(dev, dev->tx_fifo_depth / 2, DW_IC_TX_TL);
7f279601 373 dw_writel(dev, 0, DW_IC_RX_TL);
4cb6d1d6 374
1ab52cf9 375 /* configure the i2c master */
e18563fc 376 dw_writel(dev, dev->master_cfg , DW_IC_CON);
c0601d28
DB
377
378 if (dev->release_lock)
379 dev->release_lock(dev);
4a423a8c 380 return 0;
1ab52cf9 381}
e68bb91b 382EXPORT_SYMBOL_GPL(i2c_dw_init);
1ab52cf9
BS
383
384/*
385 * Waiting for bus not busy
386 */
387static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
388{
389 int timeout = TIMEOUT;
390
7f279601 391 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
1ab52cf9
BS
392 if (timeout <= 0) {
393 dev_warn(dev->dev, "timeout waiting for bus ready\n");
394 return -ETIMEDOUT;
395 }
396 timeout--;
1451b91f 397 usleep_range(1000, 1100);
1ab52cf9
BS
398 }
399
400 return 0;
401}
402
81e798b7
SK
403static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
404{
405 struct i2c_msg *msgs = dev->msgs;
bd63ace4 406 u32 ic_con, ic_tar = 0;
81e798b7
SK
407
408 /* Disable the adapter */
3ca4ed87 409 __i2c_dw_enable(dev, false);
81e798b7 410
81e798b7 411 /* if the slave address is ten bit address, enable 10BITADDR */
7f279601 412 ic_con = dw_readl(dev, DW_IC_CON);
bd63ace4 413 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN) {
81e798b7 414 ic_con |= DW_IC_CON_10BITADDR_MASTER;
bd63ace4
CCE
415 /*
416 * If I2C_DYNAMIC_TAR_UPDATE is set, the 10-bit addressing
417 * mode has to be enabled via bit 12 of IC_TAR register.
418 * We set it always as I2C_DYNAMIC_TAR_UPDATE can't be
419 * detected from registers.
420 */
421 ic_tar = DW_IC_TAR_10BITADDR_MASTER;
422 } else {
81e798b7 423 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
bd63ace4
CCE
424 }
425
7f279601 426 dw_writel(dev, ic_con, DW_IC_CON);
81e798b7 427
bd63ace4
CCE
428 /*
429 * Set the slave (target) address and enable 10-bit addressing mode
430 * if applicable.
431 */
432 dw_writel(dev, msgs[dev->msg_write_idx].addr | ic_tar, DW_IC_TAR);
433
47bb27e7
DW
434 /* enforce disabled interrupts (due to HW issues) */
435 i2c_dw_disable_int(dev);
436
81e798b7 437 /* Enable the adapter */
3ca4ed87 438 __i2c_dw_enable(dev, true);
201d6a70 439
2a2d95e9
MW
440 /* Clear and enable interrupts */
441 i2c_dw_clear_int(dev);
7f279601 442 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
81e798b7
SK
443}
444
1ab52cf9 445/*
201d6a70
SK
446 * Initiate (and continue) low level master read/write transaction.
447 * This function is only called from i2c_dw_isr, and pumping i2c_msg
448 * messages into the tx buffer. Even if the size of i2c_msg data is
449 * longer than the size of the tx buffer, it handles everything.
1ab52cf9 450 */
bccd780f 451static void
e77cf232 452i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
1ab52cf9 453{
1ab52cf9 454 struct i2c_msg *msgs = dev->msgs;
81e798b7 455 u32 intr_mask;
ae72222d 456 int tx_limit, rx_limit;
ed5e1dd5
SK
457 u32 addr = msgs[dev->msg_write_idx].addr;
458 u32 buf_len = dev->tx_buf_len;
69932487 459 u8 *buf = dev->tx_buf;
82564245 460 bool need_restart = false;
1ab52cf9 461
201d6a70 462 intr_mask = DW_IC_INTR_DEFAULT_MASK;
c70c5cd3 463
6d2ea487 464 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
a0e06ea6
SK
465 /*
466 * if target address has changed, we need to
1ab52cf9
BS
467 * reprogram the target address in the i2c
468 * adapter when we are done with this transfer
469 */
8f588e40
SK
470 if (msgs[dev->msg_write_idx].addr != addr) {
471 dev_err(dev->dev,
472 "%s: invalid target address\n", __func__);
473 dev->msg_err = -EINVAL;
474 break;
475 }
1ab52cf9
BS
476
477 if (msgs[dev->msg_write_idx].len == 0) {
478 dev_err(dev->dev,
479 "%s: invalid message length\n", __func__);
480 dev->msg_err = -EINVAL;
8f588e40 481 break;
1ab52cf9
BS
482 }
483
484 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
485 /* new i2c_msg */
26ea15b1 486 buf = msgs[dev->msg_write_idx].buf;
1ab52cf9 487 buf_len = msgs[dev->msg_write_idx].len;
82564245
CCE
488
489 /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
490 * IC_RESTART_EN are set, we must manually
491 * set restart bit between messages.
492 */
493 if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
494 (dev->msg_write_idx > 0))
495 need_restart = true;
1ab52cf9
BS
496 }
497
7f279601
JHD
498 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
499 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
ae72222d 500
1ab52cf9 501 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
17a76b4b
MW
502 u32 cmd = 0;
503
504 /*
505 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
506 * manually set the stop bit. However, it cannot be
507 * detected from the registers so we set it always
508 * when writing/reading the last byte.
509 */
510 if (dev->msg_write_idx == dev->msgs_num - 1 &&
511 buf_len == 1)
512 cmd |= BIT(9);
513
82564245
CCE
514 if (need_restart) {
515 cmd |= BIT(10);
516 need_restart = false;
517 }
518
1ab52cf9 519 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
e6f34cea
JA
520
521 /* avoid rx buffer overrun */
522 if (rx_limit - dev->rx_outstanding <= 0)
523 break;
524
17a76b4b 525 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
1ab52cf9 526 rx_limit--;
e6f34cea 527 dev->rx_outstanding++;
1ab52cf9 528 } else
17a76b4b 529 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
1ab52cf9
BS
530 tx_limit--; buf_len--;
531 }
c70c5cd3 532
26ea15b1 533 dev->tx_buf = buf;
c70c5cd3
SK
534 dev->tx_buf_len = buf_len;
535
536 if (buf_len > 0) {
537 /* more bytes to be written */
c70c5cd3
SK
538 dev->status |= STATUS_WRITE_IN_PROGRESS;
539 break;
69151e53 540 } else
c70c5cd3 541 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
1ab52cf9
BS
542 }
543
69151e53
SK
544 /*
545 * If i2c_msg index search is completed, we don't need TX_EMPTY
546 * interrupt any more.
547 */
548 if (dev->msg_write_idx == dev->msgs_num)
549 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
550
8f588e40
SK
551 if (dev->msg_err)
552 intr_mask = 0;
553
2373f6b9 554 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
1ab52cf9
BS
555}
556
557static void
78839bd0 558i2c_dw_read(struct dw_i2c_dev *dev)
1ab52cf9 559{
1ab52cf9 560 struct i2c_msg *msgs = dev->msgs;
ae72222d 561 int rx_valid;
1ab52cf9 562
6d2ea487 563 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
ed5e1dd5 564 u32 len;
1ab52cf9
BS
565 u8 *buf;
566
567 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
568 continue;
569
1ab52cf9
BS
570 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
571 len = msgs[dev->msg_read_idx].len;
572 buf = msgs[dev->msg_read_idx].buf;
573 } else {
574 len = dev->rx_buf_len;
575 buf = dev->rx_buf;
576 }
577
7f279601 578 rx_valid = dw_readl(dev, DW_IC_RXFLR);
ae72222d 579
e6f34cea 580 for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
7f279601 581 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
e6f34cea
JA
582 dev->rx_outstanding--;
583 }
1ab52cf9
BS
584
585 if (len > 0) {
586 dev->status |= STATUS_READ_IN_PROGRESS;
587 dev->rx_buf_len = len;
588 dev->rx_buf = buf;
589 return;
590 } else
591 dev->status &= ~STATUS_READ_IN_PROGRESS;
592 }
593}
594
ce6eb574
SK
595static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
596{
597 unsigned long abort_source = dev->abort_source;
598 int i;
599
6d1ea0f6 600 if (abort_source & DW_IC_TX_ABRT_NOACK) {
984b3f57 601 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
6d1ea0f6
SK
602 dev_dbg(dev->dev,
603 "%s: %s\n", __func__, abort_sources[i]);
604 return -EREMOTEIO;
605 }
606
984b3f57 607 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
ce6eb574
SK
608 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
609
610 if (abort_source & DW_IC_TX_ARB_LOST)
611 return -EAGAIN;
ce6eb574
SK
612 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
613 return -EINVAL; /* wrong msgs[] data */
614 else
615 return -EIO;
616}
617
1ab52cf9
BS
618/*
619 * Prepare controller for a transaction and call i2c_dw_xfer_msg
620 */
2373f6b9 621int
1ab52cf9
BS
622i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
623{
624 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
625 int ret;
626
627 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
628
629 mutex_lock(&dev->lock);
18dbdda8 630 pm_runtime_get_sync(dev->dev);
1ab52cf9 631
16735d02 632 reinit_completion(&dev->cmd_complete);
1ab52cf9
BS
633 dev->msgs = msgs;
634 dev->msgs_num = num;
635 dev->cmd_err = 0;
636 dev->msg_write_idx = 0;
637 dev->msg_read_idx = 0;
638 dev->msg_err = 0;
639 dev->status = STATUS_IDLE;
ce6eb574 640 dev->abort_source = 0;
e6f34cea 641 dev->rx_outstanding = 0;
1ab52cf9 642
c0601d28
DB
643 if (dev->acquire_lock) {
644 ret = dev->acquire_lock(dev);
645 if (ret) {
646 dev_err(dev->dev, "couldn't acquire bus ownership\n");
647 goto done_nolock;
648 }
649 }
650
1ab52cf9
BS
651 ret = i2c_dw_wait_bus_not_busy(dev);
652 if (ret < 0)
653 goto done;
654
655 /* start the transfers */
81e798b7 656 i2c_dw_xfer_init(dev);
1ab52cf9
BS
657
658 /* wait for tx to complete */
63d51e59 659 if (!wait_for_completion_timeout(&dev->cmd_complete, HZ)) {
1ab52cf9 660 dev_err(dev->dev, "controller timed out\n");
38d7fade 661 /* i2c_dw_init implicitly disables the adapter */
1ab52cf9
BS
662 i2c_dw_init(dev);
663 ret = -ETIMEDOUT;
664 goto done;
e42dba56 665 }
1ab52cf9 666
38d7fade
CR
667 /*
668 * We must disable the adapter before unlocking the &dev->lock mutex
669 * below. Otherwise the hardware might continue generating interrupts
670 * which in turn causes a race condition with the following transfer.
671 * Needs some more investigation if the additional interrupts are
672 * a hardware bug or this driver doesn't handle them correctly yet.
673 */
674 __i2c_dw_enable(dev, false);
675
1ab52cf9
BS
676 if (dev->msg_err) {
677 ret = dev->msg_err;
678 goto done;
679 }
680
681 /* no error */
682 if (likely(!dev->cmd_err)) {
1ab52cf9
BS
683 ret = num;
684 goto done;
685 }
686
687 /* We have an error */
688 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
ce6eb574
SK
689 ret = i2c_dw_handle_tx_abort(dev);
690 goto done;
1ab52cf9
BS
691 }
692 ret = -EIO;
693
694done:
c0601d28
DB
695 if (dev->release_lock)
696 dev->release_lock(dev);
697
698done_nolock:
43452335
MW
699 pm_runtime_mark_last_busy(dev->dev);
700 pm_runtime_put_autosuspend(dev->dev);
1ab52cf9
BS
701 mutex_unlock(&dev->lock);
702
703 return ret;
704}
e68bb91b 705EXPORT_SYMBOL_GPL(i2c_dw_xfer);
1ab52cf9 706
2373f6b9 707u32 i2c_dw_func(struct i2c_adapter *adap)
1ab52cf9 708{
2fa8326b
DB
709 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
710 return dev->functionality;
1ab52cf9 711}
e68bb91b 712EXPORT_SYMBOL_GPL(i2c_dw_func);
1ab52cf9 713
e28000a3
SK
714static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
715{
716 u32 stat;
717
718 /*
719 * The IC_INTR_STAT register just indicates "enabled" interrupts.
720 * Ths unmasked raw version of interrupt status bits are available
721 * in the IC_RAW_INTR_STAT register.
722 *
723 * That is,
2373f6b9 724 * stat = dw_readl(IC_INTR_STAT);
e28000a3 725 * equals to,
2373f6b9 726 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
e28000a3
SK
727 *
728 * The raw version might be useful for debugging purposes.
729 */
7f279601 730 stat = dw_readl(dev, DW_IC_INTR_STAT);
e28000a3
SK
731
732 /*
733 * Do not use the IC_CLR_INTR register to clear interrupts, or
734 * you'll miss some interrupts, triggered during the period from
2373f6b9 735 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
e28000a3
SK
736 *
737 * Instead, use the separately-prepared IC_CLR_* registers.
738 */
739 if (stat & DW_IC_INTR_RX_UNDER)
7f279601 740 dw_readl(dev, DW_IC_CLR_RX_UNDER);
e28000a3 741 if (stat & DW_IC_INTR_RX_OVER)
7f279601 742 dw_readl(dev, DW_IC_CLR_RX_OVER);
e28000a3 743 if (stat & DW_IC_INTR_TX_OVER)
7f279601 744 dw_readl(dev, DW_IC_CLR_TX_OVER);
e28000a3 745 if (stat & DW_IC_INTR_RD_REQ)
7f279601 746 dw_readl(dev, DW_IC_CLR_RD_REQ);
e28000a3
SK
747 if (stat & DW_IC_INTR_TX_ABRT) {
748 /*
749 * The IC_TX_ABRT_SOURCE register is cleared whenever
750 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
751 */
7f279601
JHD
752 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
753 dw_readl(dev, DW_IC_CLR_TX_ABRT);
e28000a3
SK
754 }
755 if (stat & DW_IC_INTR_RX_DONE)
7f279601 756 dw_readl(dev, DW_IC_CLR_RX_DONE);
e28000a3 757 if (stat & DW_IC_INTR_ACTIVITY)
7f279601 758 dw_readl(dev, DW_IC_CLR_ACTIVITY);
e28000a3 759 if (stat & DW_IC_INTR_STOP_DET)
7f279601 760 dw_readl(dev, DW_IC_CLR_STOP_DET);
e28000a3 761 if (stat & DW_IC_INTR_START_DET)
7f279601 762 dw_readl(dev, DW_IC_CLR_START_DET);
e28000a3 763 if (stat & DW_IC_INTR_GEN_CALL)
7f279601 764 dw_readl(dev, DW_IC_CLR_GEN_CALL);
e28000a3
SK
765
766 return stat;
767}
768
1ab52cf9
BS
769/*
770 * Interrupt service routine. This gets called whenever an I2C interrupt
771 * occurs.
772 */
2373f6b9 773irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
1ab52cf9
BS
774{
775 struct dw_i2c_dev *dev = dev_id;
af06cf6c
DB
776 u32 stat, enabled;
777
778 enabled = dw_readl(dev, DW_IC_ENABLE);
779 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
780 dev_dbg(dev->dev, "%s: %s enabled= 0x%x stat=0x%x\n", __func__,
781 dev->adapter.name, enabled, stat);
782 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
783 return IRQ_NONE;
1ab52cf9 784
e28000a3 785 stat = i2c_dw_read_clear_intrbits(dev);
e28000a3 786
1ab52cf9 787 if (stat & DW_IC_INTR_TX_ABRT) {
1ab52cf9
BS
788 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
789 dev->status = STATUS_IDLE;
597fe310
SK
790
791 /*
792 * Anytime TX_ABRT is set, the contents of the tx/rx
793 * buffers are flushed. Make sure to skip them.
794 */
7f279601 795 dw_writel(dev, 0, DW_IC_INTR_MASK);
597fe310 796 goto tx_aborted;
07745399
SK
797 }
798
21a89d41 799 if (stat & DW_IC_INTR_RX_FULL)
07745399 800 i2c_dw_read(dev);
21a89d41
SK
801
802 if (stat & DW_IC_INTR_TX_EMPTY)
07745399 803 i2c_dw_xfer_msg(dev);
07745399
SK
804
805 /*
806 * No need to modify or disable the interrupt mask here.
807 * i2c_dw_xfer_msg() will take care of it according to
808 * the current transmit status.
809 */
1ab52cf9 810
597fe310 811tx_aborted:
8f588e40 812 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
1ab52cf9
BS
813 complete(&dev->cmd_complete);
814
815 return IRQ_HANDLED;
816}
e68bb91b 817EXPORT_SYMBOL_GPL(i2c_dw_isr);
f3fa9f3d
DB
818
819void i2c_dw_enable(struct dw_i2c_dev *dev)
820{
821 /* Enable the adapter */
3ca4ed87 822 __i2c_dw_enable(dev, true);
f3fa9f3d 823}
e68bb91b 824EXPORT_SYMBOL_GPL(i2c_dw_enable);
f3fa9f3d 825
18dbdda8 826u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
f3fa9f3d 827{
18dbdda8
DB
828 return dw_readl(dev, DW_IC_ENABLE);
829}
e68bb91b 830EXPORT_SYMBOL_GPL(i2c_dw_is_enabled);
f3fa9f3d 831
18dbdda8
DB
832void i2c_dw_disable(struct dw_i2c_dev *dev)
833{
f3fa9f3d 834 /* Disable controller */
3ca4ed87 835 __i2c_dw_enable(dev, false);
f3fa9f3d
DB
836
837 /* Disable all interupts */
838 dw_writel(dev, 0, DW_IC_INTR_MASK);
839 dw_readl(dev, DW_IC_CLR_INTR);
840}
e68bb91b 841EXPORT_SYMBOL_GPL(i2c_dw_disable);
f3fa9f3d
DB
842
843void i2c_dw_clear_int(struct dw_i2c_dev *dev)
844{
845 dw_readl(dev, DW_IC_CLR_INTR);
846}
e68bb91b 847EXPORT_SYMBOL_GPL(i2c_dw_clear_int);
f3fa9f3d
DB
848
849void i2c_dw_disable_int(struct dw_i2c_dev *dev)
850{
851 dw_writel(dev, 0, DW_IC_INTR_MASK);
852}
e68bb91b 853EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
f3fa9f3d
DB
854
855u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
856{
857 return dw_readl(dev, DW_IC_COMP_PARAM_1);
858}
e68bb91b 859EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
9dd3162d
MW
860
861MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
862MODULE_LICENSE("GPL");
This page took 0.417095 seconds and 5 git commands to generate.