i2c: omap: add blank lines
[deliverable/linux.git] / drivers / i2c / busses / i2c-omap.c
CommitLineData
010d442c
KS
1/*
2 * TI OMAP I2C master mode driver
3 *
4 * Copyright (C) 2003 MontaVista Software, Inc.
010d442c 5 * Copyright (C) 2005 Nokia Corporation
c1a473bd 6 * Copyright (C) 2004 - 2007 Texas Instruments.
010d442c 7 *
c1a473bd
TL
8 * Originally written by MontaVista Software, Inc.
9 * Additional contributions by:
10 * Tony Lindgren <tony@atomide.com>
11 * Imre Deak <imre.deak@nokia.com>
12 * Juha Yrjölä <juha.yrjola@solidboot.com>
13 * Syed Khasim <x0khasim@ti.com>
14 * Nishant Menon <nm@ti.com>
010d442c
KS
15 *
16 * This program is free software; you can redistribute it and/or modify
17 * it under the terms of the GNU General Public License as published by
18 * the Free Software Foundation; either version 2 of the License, or
19 * (at your option) any later version.
20 *
21 * This program is distributed in the hope that it will be useful,
22 * but WITHOUT ANY WARRANTY; without even the implied warranty of
23 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
24 * GNU General Public License for more details.
25 *
26 * You should have received a copy of the GNU General Public License
27 * along with this program; if not, write to the Free Software
28 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
29 */
30
31#include <linux/module.h>
32#include <linux/delay.h>
33#include <linux/i2c.h>
34#include <linux/err.h>
35#include <linux/interrupt.h>
36#include <linux/completion.h>
37#include <linux/platform_device.h>
38#include <linux/clk.h>
c1a473bd 39#include <linux/io.h>
6145197b
BC
40#include <linux/of.h>
41#include <linux/of_i2c.h>
42#include <linux/of_device.h>
5a0e3ad6 43#include <linux/slab.h>
20c9d2c4 44#include <linux/i2c-omap.h>
27b1fec2 45#include <linux/pm_runtime.h>
010d442c 46
9c76b878 47/* I2C controller revisions */
4e80f727 48#define OMAP_I2C_OMAP1_REV_2 0x20
9c76b878
PW
49
50/* I2C controller revisions present on specific hardware */
51#define OMAP_I2C_REV_ON_2430 0x36
f518b482
JH
52#define OMAP_I2C_REV_ON_3430_3530 0x3C
53#define OMAP_I2C_REV_ON_3630_4430 0x40
9c76b878 54
010d442c
KS
55/* timeout waiting for the controller to respond */
56#define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
57
5043e9e7 58/* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
f38e66e0
SS
59enum {
60 OMAP_I2C_REV_REG = 0,
61 OMAP_I2C_IE_REG,
62 OMAP_I2C_STAT_REG,
63 OMAP_I2C_IV_REG,
64 OMAP_I2C_WE_REG,
65 OMAP_I2C_SYSS_REG,
66 OMAP_I2C_BUF_REG,
67 OMAP_I2C_CNT_REG,
68 OMAP_I2C_DATA_REG,
69 OMAP_I2C_SYSC_REG,
70 OMAP_I2C_CON_REG,
71 OMAP_I2C_OA_REG,
72 OMAP_I2C_SA_REG,
73 OMAP_I2C_PSC_REG,
74 OMAP_I2C_SCLL_REG,
75 OMAP_I2C_SCLH_REG,
76 OMAP_I2C_SYSTEST_REG,
77 OMAP_I2C_BUFSTAT_REG,
b8853088
AG
78 /* only on OMAP4430 */
79 OMAP_I2C_IP_V2_REVNB_LO,
80 OMAP_I2C_IP_V2_REVNB_HI,
81 OMAP_I2C_IP_V2_IRQSTATUS_RAW,
82 OMAP_I2C_IP_V2_IRQENABLE_SET,
83 OMAP_I2C_IP_V2_IRQENABLE_CLR,
f38e66e0 84};
010d442c
KS
85
86/* I2C Interrupt Enable Register (OMAP_I2C_IE): */
b6ee52c3
NM
87#define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
88#define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
010d442c
KS
89#define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
90#define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
91#define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
92#define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
93#define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
94
95/* I2C Status Register (OMAP_I2C_STAT): */
b6ee52c3
NM
96#define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
97#define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
010d442c
KS
98#define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
99#define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
100#define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
101#define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
102#define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
103#define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
104#define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
105#define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
106#define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
107#define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
108
5043e9e7
KJ
109/* I2C WE wakeup enable register */
110#define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
111#define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
112#define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
113#define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
114#define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
115#define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
116#define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
117#define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
118#define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
119#define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
120
121#define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
122 OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
123 OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
124 OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
125 OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
126
010d442c
KS
127/* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
128#define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
b6ee52c3 129#define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
010d442c 130#define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
b6ee52c3 131#define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
010d442c
KS
132
133/* I2C Configuration Register (OMAP_I2C_CON): */
134#define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
135#define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
b6ee52c3 136#define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
010d442c
KS
137#define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
138#define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
139#define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
140#define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
141#define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
142#define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
143#define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
144
4574eb68
SMK
145/* I2C SCL time value when Master */
146#define OMAP_I2C_SCLL_HSSCLL 8
147#define OMAP_I2C_SCLH_HSSCLH 8
148
010d442c
KS
149/* I2C System Test Register (OMAP_I2C_SYSTEST): */
150#ifdef DEBUG
151#define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
152#define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
153#define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
154#define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
155#define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
156#define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
157#define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
158#define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
159#endif
160
fdd07fe6
PW
161/* OCP_SYSSTATUS bit definitions */
162#define SYSS_RESETDONE_MASK (1 << 0)
163
164/* OCP_SYSCONFIG bit definitions */
165#define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
166#define SYSC_SIDLEMODE_MASK (0x3 << 3)
167#define SYSC_ENAWAKEUP_MASK (1 << 2)
168#define SYSC_SOFTRESET_MASK (1 << 1)
169#define SYSC_AUTOIDLE_MASK (1 << 0)
170
171#define SYSC_IDLEMODE_SMART 0x2
172#define SYSC_CLOCKACTIVITY_FCLK 0x2
010d442c 173
f3083d92 174/* Errata definitions */
175#define I2C_OMAP_ERRATA_I207 (1 << 0)
c8db38f0 176#define I2C_OMAP_ERRATA_I462 (1 << 1)
010d442c 177
010d442c
KS
178struct omap_i2c_dev {
179 struct device *dev;
180 void __iomem *base; /* virtual */
181 int irq;
d84d3ea3 182 int reg_shift; /* bit shift for I2C register addresses */
010d442c
KS
183 struct completion cmd_complete;
184 struct resource *ioarea;
20c9d2c4
KJ
185 u32 latency; /* maximum mpu wkup latency */
186 void (*set_mpu_wkup_lat)(struct device *dev,
187 long latency);
6145197b
BC
188 u32 speed; /* Speed of bus in kHz */
189 u32 dtrev; /* extra revision from DT */
190 u32 flags;
010d442c
KS
191 u16 cmd_err;
192 u8 *buf;
f38e66e0 193 u8 *regs;
010d442c
KS
194 size_t buf_len;
195 struct i2c_adapter adapter;
b6ee52c3
NM
196 u8 fifo_size; /* use as flag and value
197 * fifo_size==0 implies no fifo
198 * if set, should be trsh+1
199 */
9c76b878 200 u8 rev;
b6ee52c3 201 unsigned b_hw:1; /* bad h/w fixes */
f08ac4e7 202 u16 iestate; /* Saved interrupt register */
ef871432
RN
203 u16 pscstate;
204 u16 scllstate;
205 u16 sclhstate;
206 u16 bufstate;
207 u16 syscstate;
208 u16 westate;
f3083d92 209 u16 errata;
010d442c
KS
210};
211
a1295577 212static const u8 reg_map_ip_v1[] = {
f38e66e0
SS
213 [OMAP_I2C_REV_REG] = 0x00,
214 [OMAP_I2C_IE_REG] = 0x01,
215 [OMAP_I2C_STAT_REG] = 0x02,
216 [OMAP_I2C_IV_REG] = 0x03,
217 [OMAP_I2C_WE_REG] = 0x03,
218 [OMAP_I2C_SYSS_REG] = 0x04,
219 [OMAP_I2C_BUF_REG] = 0x05,
220 [OMAP_I2C_CNT_REG] = 0x06,
221 [OMAP_I2C_DATA_REG] = 0x07,
222 [OMAP_I2C_SYSC_REG] = 0x08,
223 [OMAP_I2C_CON_REG] = 0x09,
224 [OMAP_I2C_OA_REG] = 0x0a,
225 [OMAP_I2C_SA_REG] = 0x0b,
226 [OMAP_I2C_PSC_REG] = 0x0c,
227 [OMAP_I2C_SCLL_REG] = 0x0d,
228 [OMAP_I2C_SCLH_REG] = 0x0e,
229 [OMAP_I2C_SYSTEST_REG] = 0x0f,
230 [OMAP_I2C_BUFSTAT_REG] = 0x10,
231};
232
a1295577 233static const u8 reg_map_ip_v2[] = {
f38e66e0
SS
234 [OMAP_I2C_REV_REG] = 0x04,
235 [OMAP_I2C_IE_REG] = 0x2c,
236 [OMAP_I2C_STAT_REG] = 0x28,
237 [OMAP_I2C_IV_REG] = 0x34,
238 [OMAP_I2C_WE_REG] = 0x34,
239 [OMAP_I2C_SYSS_REG] = 0x90,
240 [OMAP_I2C_BUF_REG] = 0x94,
241 [OMAP_I2C_CNT_REG] = 0x98,
242 [OMAP_I2C_DATA_REG] = 0x9c,
2727b175 243 [OMAP_I2C_SYSC_REG] = 0x10,
f38e66e0
SS
244 [OMAP_I2C_CON_REG] = 0xa4,
245 [OMAP_I2C_OA_REG] = 0xa8,
246 [OMAP_I2C_SA_REG] = 0xac,
247 [OMAP_I2C_PSC_REG] = 0xb0,
248 [OMAP_I2C_SCLL_REG] = 0xb4,
249 [OMAP_I2C_SCLH_REG] = 0xb8,
250 [OMAP_I2C_SYSTEST_REG] = 0xbC,
251 [OMAP_I2C_BUFSTAT_REG] = 0xc0,
b8853088
AG
252 [OMAP_I2C_IP_V2_REVNB_LO] = 0x00,
253 [OMAP_I2C_IP_V2_REVNB_HI] = 0x04,
254 [OMAP_I2C_IP_V2_IRQSTATUS_RAW] = 0x24,
255 [OMAP_I2C_IP_V2_IRQENABLE_SET] = 0x2c,
256 [OMAP_I2C_IP_V2_IRQENABLE_CLR] = 0x30,
f38e66e0
SS
257};
258
010d442c
KS
259static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
260 int reg, u16 val)
261{
f38e66e0
SS
262 __raw_writew(val, i2c_dev->base +
263 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
010d442c
KS
264}
265
266static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
267{
f38e66e0
SS
268 return __raw_readw(i2c_dev->base +
269 (i2c_dev->regs[reg] << i2c_dev->reg_shift));
010d442c
KS
270}
271
010d442c
KS
272static int omap_i2c_init(struct omap_i2c_dev *dev)
273{
ef871432 274 u16 psc = 0, scll = 0, sclh = 0, buf = 0;
4574eb68 275 u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
010d442c
KS
276 unsigned long fclk_rate = 12000000;
277 unsigned long timeout;
4574eb68 278 unsigned long internal_clk = 0;
27b1fec2 279 struct clk *fclk;
010d442c 280
4e80f727 281 if (dev->rev >= OMAP_I2C_OMAP1_REV_2) {
57eb81b1
MG
282 /* Disable I2C controller before soft reset */
283 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
284 omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
285 ~(OMAP_I2C_CON_EN));
286
fdd07fe6 287 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
010d442c
KS
288 /* For some reason we need to set the EN bit before the
289 * reset done bit gets set. */
290 timeout = jiffies + OMAP_I2C_TIMEOUT;
291 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
292 while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
fdd07fe6 293 SYSS_RESETDONE_MASK)) {
010d442c 294 if (time_after(jiffies, timeout)) {
fce3ff03 295 dev_warn(dev->dev, "timeout waiting "
010d442c
KS
296 "for controller reset\n");
297 return -ETIMEDOUT;
298 }
299 msleep(1);
300 }
fdd07fe6
PW
301
302 /* SYSC register is cleared by the reset; rewrite it */
303 if (dev->rev == OMAP_I2C_REV_ON_2430) {
304
305 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
306 SYSC_AUTOIDLE_MASK);
307
f518b482 308 } else if (dev->rev >= OMAP_I2C_REV_ON_3430_3530) {
ef871432
RN
309 dev->syscstate = SYSC_AUTOIDLE_MASK;
310 dev->syscstate |= SYSC_ENAWAKEUP_MASK;
311 dev->syscstate |= (SYSC_IDLEMODE_SMART <<
fdd07fe6 312 __ffs(SYSC_SIDLEMODE_MASK));
ef871432 313 dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
fdd07fe6
PW
314 __ffs(SYSC_CLOCKACTIVITY_MASK));
315
ef871432
RN
316 omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
317 dev->syscstate);
5043e9e7
KJ
318 /*
319 * Enabling all wakup sources to stop I2C freezing on
320 * WFI instruction.
321 * REVISIT: Some wkup sources might not be needed.
322 */
ef871432 323 dev->westate = OMAP_I2C_WE_ALL;
cb28e582
S
324 omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
325 dev->westate);
fdd07fe6 326 }
010d442c
KS
327 }
328 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
329
6145197b 330 if (dev->flags & OMAP_I2C_FLAG_ALWAYS_ARMXOR_CLK) {
0e9ae109
RK
331 /*
332 * The I2C functional clock is the armxor_ck, so there's
333 * no need to get "armxor_ck" separately. Now, if OMAP2420
334 * always returns 12MHz for the functional clock, we can
335 * do this bit unconditionally.
336 */
27b1fec2
RN
337 fclk = clk_get(dev->dev, "fck");
338 fclk_rate = clk_get_rate(fclk);
339 clk_put(fclk);
0e9ae109 340
010d442c
KS
341 /* TRM for 5912 says the I2C clock must be prescaled to be
342 * between 7 - 12 MHz. The XOR input clock is typically
343 * 12, 13 or 19.2 MHz. So we should have code that produces:
344 *
345 * XOR MHz Divider Prescaler
346 * 12 1 0
347 * 13 2 1
348 * 19.2 2 1
349 */
d7aef138
JD
350 if (fclk_rate > 12000000)
351 psc = fclk_rate / 12000000;
010d442c
KS
352 }
353
6145197b 354 if (!(dev->flags & OMAP_I2C_FLAG_SIMPLE_CLOCK)) {
4574eb68 355
84bf2c86
AK
356 /*
357 * HSI2C controller internal clk rate should be 19.2 Mhz for
358 * HS and for all modes on 2430. On 34xx we can use lower rate
359 * to get longer filter period for better noise suppression.
360 * The filter is iclk (fclk for HS) period.
361 */
3be0053e 362 if (dev->speed > 400 ||
6145197b 363 dev->flags & OMAP_I2C_FLAG_FORCE_19200_INT_CLK)
84bf2c86
AK
364 internal_clk = 19200;
365 else if (dev->speed > 100)
366 internal_clk = 9600;
367 else
368 internal_clk = 4000;
27b1fec2
RN
369 fclk = clk_get(dev->dev, "fck");
370 fclk_rate = clk_get_rate(fclk) / 1000;
371 clk_put(fclk);
4574eb68
SMK
372
373 /* Compute prescaler divisor */
374 psc = fclk_rate / internal_clk;
375 psc = psc - 1;
376
377 /* If configured for High Speed */
378 if (dev->speed > 400) {
baf46b4e
AK
379 unsigned long scl;
380
4574eb68 381 /* For first phase of HS mode */
baf46b4e
AK
382 scl = internal_clk / 400;
383 fsscll = scl - (scl / 3) - 7;
384 fssclh = (scl / 3) - 5;
4574eb68
SMK
385
386 /* For second phase of HS mode */
baf46b4e
AK
387 scl = fclk_rate / dev->speed;
388 hsscll = scl - (scl / 3) - 7;
389 hssclh = (scl / 3) - 5;
390 } else if (dev->speed > 100) {
391 unsigned long scl;
392
393 /* Fast mode */
394 scl = internal_clk / dev->speed;
395 fsscll = scl - (scl / 3) - 7;
396 fssclh = (scl / 3) - 5;
4574eb68 397 } else {
baf46b4e
AK
398 /* Standard mode */
399 fsscll = internal_clk / (dev->speed * 2) - 7;
400 fssclh = internal_clk / (dev->speed * 2) - 5;
4574eb68
SMK
401 }
402 scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
403 sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
404 } else {
405 /* Program desired operating rate */
406 fclk_rate /= (psc + 1) * 1000;
407 if (psc > 2)
408 psc = 2;
409 scll = fclk_rate / (dev->speed * 2) - 7 + psc;
410 sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
411 }
412
010d442c
KS
413 /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
414 omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
415
4574eb68
SMK
416 /* SCL low and high time values */
417 omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
418 omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
010d442c 419
ef871432
RN
420 if (dev->fifo_size) {
421 /* Note: setup required fifo size - 1. RTRSH and XTRSH */
422 buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
423 (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
424 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
425 }
b6ee52c3 426
010d442c
KS
427 /* Take the I2C module out of reset: */
428 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
429
430 /* Enable interrupts */
ef871432 431 dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
c1a473bd
TL
432 OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
433 OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
ef871432
RN
434 (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
435 omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
6145197b 436 if (dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
ef871432
RN
437 dev->pscstate = psc;
438 dev->scllstate = scll;
439 dev->sclhstate = sclh;
440 dev->bufstate = buf;
441 }
010d442c
KS
442 return 0;
443}
444
445/*
446 * Waiting on Bus Busy
447 */
448static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
449{
450 unsigned long timeout;
451
452 timeout = jiffies + OMAP_I2C_TIMEOUT;
453 while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
454 if (time_after(jiffies, timeout)) {
455 dev_warn(dev->dev, "timeout waiting for bus ready\n");
456 return -ETIMEDOUT;
457 }
458 msleep(1);
459 }
460
461 return 0;
462}
463
464/*
465 * Low level master read/write transaction.
466 */
467static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
468 struct i2c_msg *msg, int stop)
469{
470 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
33d54985 471 unsigned long timeout;
010d442c
KS
472 u16 w;
473
474 dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
475 msg->addr, msg->len, msg->flags, stop);
476
477 if (msg->len == 0)
478 return -EINVAL;
479
480 omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
481
482 /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
483 dev->buf = msg->buf;
484 dev->buf_len = msg->len;
485
486 omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
487
b6ee52c3
NM
488 /* Clear the FIFO Buffers */
489 w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
490 w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
491 omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
492
0e33bbb2 493 INIT_COMPLETION(dev->cmd_complete);
010d442c
KS
494 dev->cmd_err = 0;
495
496 w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
4574eb68
SMK
497
498 /* High speed configuration */
499 if (dev->speed > 400)
b6ee52c3 500 w |= OMAP_I2C_CON_OPMODE_HS;
4574eb68 501
fb604a3d
LP
502 if (msg->flags & I2C_M_STOP)
503 stop = 1;
010d442c
KS
504 if (msg->flags & I2C_M_TEN)
505 w |= OMAP_I2C_CON_XA;
506 if (!(msg->flags & I2C_M_RD))
507 w |= OMAP_I2C_CON_TRX;
c1a473bd 508
b6ee52c3 509 if (!dev->b_hw && stop)
010d442c 510 w |= OMAP_I2C_CON_STP;
c1a473bd 511
010d442c
KS
512 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
513
b6ee52c3
NM
514 /*
515 * Don't write stt and stp together on some hardware.
516 */
517 if (dev->b_hw && stop) {
518 unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
519 u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
520 while (con & OMAP_I2C_CON_STT) {
521 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
522
523 /* Let the user know if i2c is in a bad state */
524 if (time_after(jiffies, delay)) {
525 dev_err(dev->dev, "controller timed out "
526 "waiting for start condition to finish\n");
527 return -ETIMEDOUT;
528 }
529 cpu_relax();
530 }
531
532 w |= OMAP_I2C_CON_STP;
533 w &= ~OMAP_I2C_CON_STT;
534 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
535 }
536
b7af349b
JN
537 /*
538 * REVISIT: We should abort the transfer on signals, but the bus goes
539 * into arbitration and we're currently unable to recover from it.
540 */
33d54985
S
541 timeout = wait_for_completion_timeout(&dev->cmd_complete,
542 OMAP_I2C_TIMEOUT);
010d442c 543 dev->buf_len = 0;
33d54985 544 if (timeout == 0) {
010d442c
KS
545 dev_err(dev->dev, "controller timed out\n");
546 omap_i2c_init(dev);
547 return -ETIMEDOUT;
548 }
549
550 if (likely(!dev->cmd_err))
551 return 0;
552
553 /* We have an error */
554 if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
555 OMAP_I2C_STAT_XUDF)) {
556 omap_i2c_init(dev);
557 return -EIO;
558 }
559
560 if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
561 if (msg->flags & I2C_M_IGNORE_NAK)
562 return 0;
563 if (stop) {
564 w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
565 w |= OMAP_I2C_CON_STP;
566 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
567 }
568 return -EREMOTEIO;
569 }
570 return -EIO;
571}
572
573
574/*
575 * Prepare controller for a transaction and call omap_i2c_xfer_msg
576 * to do the work during IRQ processing.
577 */
578static int
579omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
580{
581 struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
582 int i;
583 int r;
584
3b0fb97c
S
585 r = pm_runtime_get_sync(dev->dev);
586 if (IS_ERR_VALUE(r))
33ec5e81 587 goto out;
010d442c 588
c1a473bd
TL
589 r = omap_i2c_wait_for_bb(dev);
590 if (r < 0)
010d442c
KS
591 goto out;
592
6a91b558
SO
593 if (dev->set_mpu_wkup_lat != NULL)
594 dev->set_mpu_wkup_lat(dev->dev, dev->latency);
595
010d442c
KS
596 for (i = 0; i < num; i++) {
597 r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
598 if (r != 0)
599 break;
600 }
601
6a91b558
SO
602 if (dev->set_mpu_wkup_lat != NULL)
603 dev->set_mpu_wkup_lat(dev->dev, -1);
604
010d442c
KS
605 if (r == 0)
606 r = num;
5c64eb26
MN
607
608 omap_i2c_wait_for_bb(dev);
010d442c 609out:
fab67afb 610 pm_runtime_put(dev->dev);
010d442c
KS
611 return r;
612}
613
614static u32
615omap_i2c_func(struct i2c_adapter *adap)
616{
fb604a3d
LP
617 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK) |
618 I2C_FUNC_PROTOCOL_MANGLING;
010d442c
KS
619}
620
621static inline void
622omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
623{
624 dev->cmd_err |= err;
625 complete(&dev->cmd_complete);
626}
627
628static inline void
629omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
630{
631 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
632}
633
f3083d92 634static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
635{
636 /*
637 * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
638 * Not applicable for OMAP4.
639 * Under certain rare conditions, RDR could be set again
640 * when the bus is busy, then ignore the interrupt and
641 * clear the interrupt.
642 */
643 if (stat & OMAP_I2C_STAT_RDR) {
644 /* Step 1: If RDR is set, clear it */
645 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
646
647 /* Step 2: */
648 if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
649 & OMAP_I2C_STAT_BB)) {
650
651 /* Step 3: */
652 if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
653 & OMAP_I2C_STAT_RDR) {
654 omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
655 dev_dbg(dev->dev, "RDR when bus is busy.\n");
656 }
657
658 }
659 }
660}
661
43469d8e
PW
662/* rev1 devices are apparently only on some 15xx */
663#ifdef CONFIG_ARCH_OMAP15XX
664
010d442c 665static irqreturn_t
4e80f727 666omap_i2c_omap1_isr(int this_irq, void *dev_id)
010d442c
KS
667{
668 struct omap_i2c_dev *dev = dev_id;
669 u16 iv, w;
670
fab67afb 671 if (pm_runtime_suspended(dev->dev))
f08ac4e7
TL
672 return IRQ_NONE;
673
010d442c
KS
674 iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
675 switch (iv) {
676 case 0x00: /* None */
677 break;
678 case 0x01: /* Arbitration lost */
679 dev_err(dev->dev, "Arbitration lost\n");
680 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
681 break;
682 case 0x02: /* No acknowledgement */
683 omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
684 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
685 break;
686 case 0x03: /* Register access ready */
687 omap_i2c_complete_cmd(dev, 0);
688 break;
689 case 0x04: /* Receive data ready */
690 if (dev->buf_len) {
691 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
692 *dev->buf++ = w;
693 dev->buf_len--;
694 if (dev->buf_len) {
695 *dev->buf++ = w >> 8;
696 dev->buf_len--;
697 }
698 } else
699 dev_err(dev->dev, "RRDY IRQ while no data requested\n");
700 break;
701 case 0x05: /* Transmit data ready */
702 if (dev->buf_len) {
703 w = *dev->buf++;
704 dev->buf_len--;
705 if (dev->buf_len) {
706 w |= *dev->buf++ << 8;
707 dev->buf_len--;
708 }
709 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
710 } else
711 dev_err(dev->dev, "XRDY IRQ while no data to send\n");
712 break;
713 default:
714 return IRQ_NONE;
715 }
716
717 return IRQ_HANDLED;
718}
43469d8e 719#else
4e80f727 720#define omap_i2c_omap1_isr NULL
43469d8e 721#endif
010d442c 722
2dd151ab 723/*
c8db38f0 724 * OMAP3430 Errata i462: When an XRDY/XDR is hit, wait for XUDF before writing
2dd151ab
AS
725 * data to DATA_REG. Otherwise some data bytes can be lost while transferring
726 * them from the memory to the I2C interface.
727 */
c8db38f0 728static int errata_omap3_i462(struct omap_i2c_dev *dev, u16 *stat, int *err)
2dd151ab 729{
e9f59b9c
AS
730 unsigned long timeout = 10000;
731
732 while (--timeout && !(*stat & OMAP_I2C_STAT_XUDF)) {
2dd151ab
AS
733 if (*stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
734 omap_i2c_ack_stat(dev, *stat & (OMAP_I2C_STAT_XRDY |
735 OMAP_I2C_STAT_XDR));
2dd151ab
AS
736 return -ETIMEDOUT;
737 }
e9f59b9c 738
2dd151ab
AS
739 cpu_relax();
740 *stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
741 }
742
e9f59b9c
AS
743 if (!timeout) {
744 dev_err(dev->dev, "timeout waiting on XUDF bit\n");
745 return 0;
746 }
747
e7e62df0 748 *err |= OMAP_I2C_STAT_XUDF;
2dd151ab
AS
749 return 0;
750}
751
010d442c 752static irqreturn_t
7d12e780 753omap_i2c_isr(int this_irq, void *dev_id)
010d442c
KS
754{
755 struct omap_i2c_dev *dev = dev_id;
756 u16 bits;
757 u16 stat, w;
b6ee52c3 758 int err, count = 0;
010d442c 759
fab67afb 760 if (pm_runtime_suspended(dev->dev))
f08ac4e7
TL
761 return IRQ_NONE;
762
010d442c
KS
763 bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
764 while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
765 dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
766 if (count++ == 100) {
767 dev_warn(dev->dev, "Too much work in one IRQ\n");
768 break;
769 }
770
cd086d3a
SM
771 err = 0;
772complete:
dcc4ec26
NM
773 /*
774 * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
775 * acked after the data operation is complete.
776 * Ref: TRM SWPU114Q Figure 18-31
777 */
778 omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
779 ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
780 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
010d442c 781
78e1cf42 782 if (stat & OMAP_I2C_STAT_NACK)
b6ee52c3 783 err |= OMAP_I2C_STAT_NACK;
78e1cf42 784
b6ee52c3
NM
785 if (stat & OMAP_I2C_STAT_AL) {
786 dev_err(dev->dev, "Arbitration lost\n");
787 err |= OMAP_I2C_STAT_AL;
788 }
c55edb99 789
a5a595cc 790 /*
cb527ede 791 * ProDB0017052: Clear ARDY bit twice
a5a595cc 792 */
b6ee52c3 793 if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
04c688dd 794 OMAP_I2C_STAT_AL)) {
dd11976a
MS
795 omap_i2c_ack_stat(dev, stat &
796 (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
cb527ede
R
797 OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR |
798 OMAP_I2C_STAT_ARDY));
b6ee52c3 799 omap_i2c_complete_cmd(dev, err);
04c688dd
SM
800 return IRQ_HANDLED;
801 }
c55edb99 802
b6ee52c3
NM
803 if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
804 u8 num_bytes = 1;
f3083d92 805
806 if (dev->errata & I2C_OMAP_ERRATA_I207)
807 i2c_omap_errata_i207(dev, stat);
808
b6ee52c3
NM
809 if (dev->fifo_size) {
810 if (stat & OMAP_I2C_STAT_RRDY)
811 num_bytes = dev->fifo_size;
bfb6b658
SM
812 else /* read RXSTAT on RDR interrupt */
813 num_bytes = (omap_i2c_read_reg(dev,
814 OMAP_I2C_BUFSTAT_REG)
815 >> 8) & 0x3F;
b6ee52c3 816 }
baf3d7b7 817 while (num_bytes--) {
2049b5bc 818 if (!dev->buf_len) {
b6ee52c3
NM
819 if (stat & OMAP_I2C_STAT_RRDY)
820 dev_err(dev->dev,
821 "RRDY IRQ while no data"
822 " requested\n");
823 if (stat & OMAP_I2C_STAT_RDR)
824 dev_err(dev->dev,
825 "RDR IRQ while no data"
826 " requested\n");
827 break;
010d442c 828 }
2049b5bc
FB
829
830 w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
831 *dev->buf++ = w;
832 dev->buf_len--;
833 /*
834 * Data reg in 2430, omap3 and
835 * omap4 is 8 bit wide
836 */
837 if (dev->flags &
838 OMAP_I2C_FLAG_16BIT_DATA_REG) {
839 if (dev->buf_len) {
840 *dev->buf++ = w >> 8;
841 dev->buf_len--;
842 }
843 }
b6ee52c3
NM
844 }
845 omap_i2c_ack_stat(dev,
846 stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
010d442c
KS
847 continue;
848 }
c55edb99 849
b6ee52c3
NM
850 if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
851 u8 num_bytes = 1;
852 if (dev->fifo_size) {
853 if (stat & OMAP_I2C_STAT_XRDY)
854 num_bytes = dev->fifo_size;
bfb6b658 855 else /* read TXSTAT on XDR interrupt */
b6ee52c3 856 num_bytes = omap_i2c_read_reg(dev,
bfb6b658
SM
857 OMAP_I2C_BUFSTAT_REG)
858 & 0x3F;
b6ee52c3 859 }
baf3d7b7 860 while (num_bytes--) {
2049b5bc 861 if (!dev->buf_len) {
b6ee52c3
NM
862 if (stat & OMAP_I2C_STAT_XRDY)
863 dev_err(dev->dev,
864 "XRDY IRQ while no "
865 "data to send\n");
866 if (stat & OMAP_I2C_STAT_XDR)
867 dev_err(dev->dev,
868 "XDR IRQ while no "
869 "data to send\n");
870 break;
010d442c 871 }
cd086d3a 872
2049b5bc
FB
873 w = *dev->buf++;
874 dev->buf_len--;
875 /*
876 * Data reg in 2430, omap3 and
877 * omap4 is 8 bit wide
878 */
879 if (dev->flags &
880 OMAP_I2C_FLAG_16BIT_DATA_REG) {
881 if (dev->buf_len) {
882 w |= *dev->buf++ << 8;
883 dev->buf_len--;
884 }
885 }
886
c8db38f0
S
887 if ((dev->errata & I2C_OMAP_ERRATA_I462) &&
888 errata_omap3_i462(dev, &stat, &err))
2dd151ab 889 goto complete;
cd086d3a 890
b6ee52c3
NM
891 omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
892 }
893 omap_i2c_ack_stat(dev,
894 stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
010d442c
KS
895 continue;
896 }
c55edb99 897
010d442c
KS
898 if (stat & OMAP_I2C_STAT_ROVR) {
899 dev_err(dev->dev, "Receive overrun\n");
900 dev->cmd_err |= OMAP_I2C_STAT_ROVR;
901 }
c55edb99 902
010d442c 903 if (stat & OMAP_I2C_STAT_XUDF) {
b6ee52c3 904 dev_err(dev->dev, "Transmit underflow\n");
010d442c
KS
905 dev->cmd_err |= OMAP_I2C_STAT_XUDF;
906 }
010d442c
KS
907 }
908
909 return count ? IRQ_HANDLED : IRQ_NONE;
910}
911
8f9082c5 912static const struct i2c_algorithm omap_i2c_algo = {
010d442c
KS
913 .master_xfer = omap_i2c_xfer,
914 .functionality = omap_i2c_func,
915};
916
6145197b
BC
917#ifdef CONFIG_OF
918static struct omap_i2c_bus_platform_data omap3_pdata = {
919 .rev = OMAP_I2C_IP_VERSION_1,
920 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
921 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
922 OMAP_I2C_FLAG_BUS_SHIFT_2,
923};
924
925static struct omap_i2c_bus_platform_data omap4_pdata = {
926 .rev = OMAP_I2C_IP_VERSION_2,
927};
928
929static const struct of_device_id omap_i2c_of_match[] = {
930 {
931 .compatible = "ti,omap4-i2c",
932 .data = &omap4_pdata,
933 },
934 {
935 .compatible = "ti,omap3-i2c",
936 .data = &omap3_pdata,
937 },
938 { },
939};
940MODULE_DEVICE_TABLE(of, omap_i2c_of_match);
941#endif
942
1139aea9 943static int __devinit
010d442c
KS
944omap_i2c_probe(struct platform_device *pdev)
945{
946 struct omap_i2c_dev *dev;
947 struct i2c_adapter *adap;
d9ebd04d 948 struct resource *mem, *irq;
20c9d2c4 949 struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
6145197b
BC
950 struct device_node *node = pdev->dev.of_node;
951 const struct of_device_id *match;
e355204e 952 irq_handler_t isr;
010d442c
KS
953 int r;
954
955 /* NOTE: driver uses the static register mapping */
956 mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
957 if (!mem) {
958 dev_err(&pdev->dev, "no mem resource?\n");
959 return -ENODEV;
960 }
961 irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
962 if (!irq) {
963 dev_err(&pdev->dev, "no irq resource?\n");
964 return -ENODEV;
965 }
966
d9ebd04d
FB
967 dev = devm_kzalloc(&pdev->dev, sizeof(struct omap_i2c_dev), GFP_KERNEL);
968 if (!dev) {
969 dev_err(&pdev->dev, "Menory allocation failed\n");
970 return -ENOMEM;
010d442c
KS
971 }
972
d9ebd04d
FB
973 dev->base = devm_request_and_ioremap(&pdev->dev, mem);
974 if (!dev->base) {
975 dev_err(&pdev->dev, "I2C region already claimed\n");
976 return -ENOMEM;
010d442c
KS
977 }
978
6c5aa407 979 match = of_match_device(of_match_ptr(omap_i2c_of_match), &pdev->dev);
6145197b
BC
980 if (match) {
981 u32 freq = 100000; /* default to 100000 Hz */
982
983 pdata = match->data;
984 dev->dtrev = pdata->rev;
985 dev->flags = pdata->flags;
986
987 of_property_read_u32(node, "clock-frequency", &freq);
988 /* convert DT freq value in Hz into kHz for speed */
989 dev->speed = freq / 1000;
990 } else if (pdata != NULL) {
991 dev->speed = pdata->clkrate;
992 dev->flags = pdata->flags;
20c9d2c4 993 dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
6145197b 994 dev->dtrev = pdata->rev;
20c9d2c4 995 }
4574eb68 996
010d442c
KS
997 dev->dev = &pdev->dev;
998 dev->irq = irq->start;
55c381e4 999
010d442c 1000 platform_set_drvdata(pdev, dev);
0e33bbb2 1001 init_completion(&dev->cmd_complete);
010d442c 1002
6145197b 1003 dev->reg_shift = (dev->flags >> OMAP_I2C_FLAG_BUS_SHIFT__SHIFT) & 3;
7c6bd201 1004
6145197b 1005 if (dev->dtrev == OMAP_I2C_IP_VERSION_2)
a1295577 1006 dev->regs = (u8 *)reg_map_ip_v2;
f38e66e0 1007 else
a1295577 1008 dev->regs = (u8 *)reg_map_ip_v1;
f38e66e0 1009
7f4b08ee 1010 pm_runtime_enable(dev->dev);
3b0fb97c
S
1011 r = pm_runtime_get_sync(dev->dev);
1012 if (IS_ERR_VALUE(r))
1013 goto err_free_mem;
010d442c 1014
9c76b878 1015 dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
010d442c 1016
9aa8ec67
TK
1017 dev->errata = 0;
1018
1019 if (dev->flags & OMAP_I2C_FLAG_APPLY_ERRATA_I207)
1020 dev->errata |= I2C_OMAP_ERRATA_I207;
1021
f518b482 1022 if (dev->rev <= OMAP_I2C_REV_ON_3430_3530)
c8db38f0 1023 dev->errata |= I2C_OMAP_ERRATA_I462;
8a9d97d3 1024
6145197b 1025 if (!(dev->flags & OMAP_I2C_FLAG_NO_FIFO)) {
b6ee52c3
NM
1026 u16 s;
1027
1028 /* Set up the fifo size - Get total size */
1029 s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
1030 dev->fifo_size = 0x8 << s;
1031
1032 /*
1033 * Set up notification threshold as half the total available
1034 * size. This is to ensure that we can handle the status on int
1035 * call back latencies.
1036 */
1d5a34fe
S
1037
1038 dev->fifo_size = (dev->fifo_size / 2);
1039
f518b482 1040 if (dev->rev >= OMAP_I2C_REV_ON_3630_4430)
f38e66e0 1041 dev->b_hw = 0; /* Disable hardware fixes */
1d5a34fe 1042 else
f38e66e0 1043 dev->b_hw = 1; /* Enable hardware fixes */
1d5a34fe 1044
20c9d2c4
KJ
1045 /* calculate wakeup latency constraint for MPU */
1046 if (dev->set_mpu_wkup_lat != NULL)
1047 dev->latency = (1000000 * dev->fifo_size) /
6145197b 1048 (1000 * dev->speed / 8);
b6ee52c3
NM
1049 }
1050
010d442c
KS
1051 /* reset ASAP, clearing any IRQs */
1052 omap_i2c_init(dev);
1053
4e80f727
AG
1054 isr = (dev->rev < OMAP_I2C_OMAP1_REV_2) ? omap_i2c_omap1_isr :
1055 omap_i2c_isr;
d9ebd04d
FB
1056 r = devm_request_irq(&pdev->dev, dev->irq, isr, IRQF_NO_SUSPEND,
1057 pdev->name, dev);
010d442c
KS
1058
1059 if (r) {
1060 dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
1061 goto err_unuse_clocks;
1062 }
9c76b878 1063
9550d4d7 1064 dev_info(dev->dev, "bus %d rev%d.%d.%d at %d kHz\n", pdev->id,
6145197b 1065 dev->dtrev, dev->rev >> 4, dev->rev & 0xf, dev->speed);
010d442c
KS
1066
1067 adap = &dev->adapter;
1068 i2c_set_adapdata(adap, dev);
1069 adap->owner = THIS_MODULE;
1070 adap->class = I2C_CLASS_HWMON;
783fd6fa 1071 strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
010d442c
KS
1072 adap->algo = &omap_i2c_algo;
1073 adap->dev.parent = &pdev->dev;
6145197b 1074 adap->dev.of_node = pdev->dev.of_node;
010d442c
KS
1075
1076 /* i2c device drivers may be active on return from add_adapter() */
7c175499
DB
1077 adap->nr = pdev->id;
1078 r = i2c_add_numbered_adapter(adap);
010d442c
KS
1079 if (r) {
1080 dev_err(dev->dev, "failure adding adapter\n");
d9ebd04d 1081 goto err_unuse_clocks;
010d442c
KS
1082 }
1083
6145197b
BC
1084 of_i2c_register_devices(adap);
1085
62ff2c2b
S
1086 pm_runtime_put(dev->dev);
1087
010d442c
KS
1088 return 0;
1089
010d442c 1090err_unuse_clocks:
3e39752d 1091 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
fab67afb 1092 pm_runtime_put(dev->dev);
24740516 1093 pm_runtime_disable(&pdev->dev);
010d442c
KS
1094err_free_mem:
1095 platform_set_drvdata(pdev, NULL);
010d442c
KS
1096
1097 return r;
1098}
1099
d790aea7 1100static int __devexit omap_i2c_remove(struct platform_device *pdev)
010d442c
KS
1101{
1102 struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
3b0fb97c 1103 int ret;
010d442c
KS
1104
1105 platform_set_drvdata(pdev, NULL);
1106
010d442c 1107 i2c_del_adapter(&dev->adapter);
3b0fb97c
S
1108 ret = pm_runtime_get_sync(&pdev->dev);
1109 if (IS_ERR_VALUE(ret))
1110 return ret;
1111
010d442c 1112 omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
0861f430 1113 pm_runtime_put(&pdev->dev);
24740516 1114 pm_runtime_disable(&pdev->dev);
010d442c
KS
1115 return 0;
1116}
1117
5692d2a2 1118#ifdef CONFIG_PM
fab67afb
KH
1119#ifdef CONFIG_PM_RUNTIME
1120static int omap_i2c_runtime_suspend(struct device *dev)
1121{
1122 struct platform_device *pdev = to_platform_device(dev);
1123 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
3dae3efb
S
1124 u16 iv;
1125
1126 _dev->iestate = omap_i2c_read_reg(_dev, OMAP_I2C_IE_REG);
bd16c82f
S
1127
1128 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, 0);
fab67afb 1129
3dae3efb
S
1130 if (_dev->rev < OMAP_I2C_OMAP1_REV_2) {
1131 iv = omap_i2c_read_reg(_dev, OMAP_I2C_IV_REG); /* Read clears */
1132 } else {
1133 omap_i2c_write_reg(_dev, OMAP_I2C_STAT_REG, _dev->iestate);
fab67afb 1134
3dae3efb
S
1135 /* Flush posted write */
1136 omap_i2c_read_reg(_dev, OMAP_I2C_STAT_REG);
1137 }
fab67afb
KH
1138
1139 return 0;
1140}
1141
1142static int omap_i2c_runtime_resume(struct device *dev)
1143{
1144 struct platform_device *pdev = to_platform_device(dev);
1145 struct omap_i2c_dev *_dev = platform_get_drvdata(pdev);
1146
3dae3efb
S
1147 if (_dev->flags & OMAP_I2C_FLAG_RESET_REGS_POSTIDLE) {
1148 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, 0);
1149 omap_i2c_write_reg(_dev, OMAP_I2C_PSC_REG, _dev->pscstate);
1150 omap_i2c_write_reg(_dev, OMAP_I2C_SCLL_REG, _dev->scllstate);
1151 omap_i2c_write_reg(_dev, OMAP_I2C_SCLH_REG, _dev->sclhstate);
1152 omap_i2c_write_reg(_dev, OMAP_I2C_BUF_REG, _dev->bufstate);
1153 omap_i2c_write_reg(_dev, OMAP_I2C_SYSC_REG, _dev->syscstate);
1154 omap_i2c_write_reg(_dev, OMAP_I2C_WE_REG, _dev->westate);
1155 omap_i2c_write_reg(_dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
1156 }
1157
1158 /*
1159 * Don't write to this register if the IE state is 0 as it can
1160 * cause deadlock.
1161 */
1162 if (_dev->iestate)
1163 omap_i2c_write_reg(_dev, OMAP_I2C_IE_REG, _dev->iestate);
fab67afb
KH
1164
1165 return 0;
1166}
5692d2a2 1167#endif /* CONFIG_PM_RUNTIME */
fab67afb
KH
1168
1169static struct dev_pm_ops omap_i2c_pm_ops = {
5692d2a2
S
1170 SET_RUNTIME_PM_OPS(omap_i2c_runtime_suspend,
1171 omap_i2c_runtime_resume, NULL)
fab67afb
KH
1172};
1173#define OMAP_I2C_PM_OPS (&omap_i2c_pm_ops)
1174#else
1175#define OMAP_I2C_PM_OPS NULL
5692d2a2 1176#endif /* CONFIG_PM */
fab67afb 1177
010d442c
KS
1178static struct platform_driver omap_i2c_driver = {
1179 .probe = omap_i2c_probe,
d790aea7 1180 .remove = __devexit_p(omap_i2c_remove),
010d442c 1181 .driver = {
f7bb0d9a 1182 .name = "omap_i2c",
010d442c 1183 .owner = THIS_MODULE,
fab67afb 1184 .pm = OMAP_I2C_PM_OPS,
6145197b 1185 .of_match_table = of_match_ptr(omap_i2c_of_match),
010d442c
KS
1186 },
1187};
1188
1189/* I2C may be needed to bring up other drivers */
1190static int __init
1191omap_i2c_init_driver(void)
1192{
1193 return platform_driver_register(&omap_i2c_driver);
1194}
1195subsys_initcall(omap_i2c_init_driver);
1196
1197static void __exit omap_i2c_exit_driver(void)
1198{
1199 platform_driver_unregister(&omap_i2c_driver);
1200}
1201module_exit(omap_i2c_exit_driver);
1202
1203MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
1204MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
1205MODULE_LICENSE("GPL");
f7bb0d9a 1206MODULE_ALIAS("platform:omap_i2c");
This page took 0.529832 seconds and 5 git commands to generate.