Merge tag 'platform-drivers-x86-v4.1-1' of git://git.infradead.org/users/dvhart/linux...
[deliverable/linux.git] / drivers / i2c / busses / i2c-pxa.c
CommitLineData
b652b438
RK
1/*
2 * i2c_adap_pxa.c
3 *
4 * I2C adapter for the PXA I2C bus access.
5 *
6 * Copyright (C) 2002 Intrinsyc Software Inc.
7 * Copyright (C) 2004-2005 Deep Blue Solutions Ltd.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * History:
14 * Apr 2002: Initial version [CS]
3ad2f3fb 15 * Jun 2002: Properly separated algo/adap [FB]
b652b438
RK
16 * Jan 2003: Fixed several bugs concerning interrupt handling [Kai-Uwe Bloem]
17 * Jan 2003: added limited signal handling [Kai-Uwe Bloem]
18 * Sep 2004: Major rework to ensure efficient bus handling [RMK]
19 * Dec 2004: Added support for PXA27x and slave device probing [Liam Girdwood]
20 * Feb 2005: Rework slave mode handling [RMK]
21 */
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/i2c.h>
b652b438
RK
25#include <linux/init.h>
26#include <linux/time.h>
27#include <linux/sched.h>
28#include <linux/delay.h>
29#include <linux/errno.h>
30#include <linux/interrupt.h>
31#include <linux/i2c-pxa.h>
63fe122b
HZ
32#include <linux/of.h>
33#include <linux/of_device.h>
d052d1be 34#include <linux/platform_device.h>
c3cef3f3
RK
35#include <linux/err.h>
36#include <linux/clk.h>
5a0e3ad6 37#include <linux/slab.h>
21782180 38#include <linux/io.h>
b459396e 39#include <linux/i2c/pxa-i2c.h>
b652b438 40
b652b438 41#include <asm/irq.h>
283afa06 42
d6668c7c
SAS
43struct pxa_reg_layout {
44 u32 ibmr;
45 u32 idbr;
46 u32 icr;
47 u32 isr;
48 u32 isar;
49};
50
51enum pxa_i2c_types {
52 REGS_PXA2XX,
53 REGS_PXA3XX,
7e94dd15 54 REGS_CE4100,
d6668c7c
SAS
55};
56
f23d4911 57/*
d6668c7c 58 * I2C registers definitions
f23d4911 59 */
d6668c7c
SAS
60static struct pxa_reg_layout pxa_reg_layout[] = {
61 [REGS_PXA2XX] = {
d6668c7c
SAS
62 .ibmr = 0x00,
63 .idbr = 0x08,
64 .icr = 0x10,
65 .isr = 0x18,
66 .isar = 0x20,
67 },
23e74a86
VK
68 [REGS_PXA3XX] = {
69 .ibmr = 0x00,
70 .idbr = 0x04,
71 .icr = 0x08,
72 .isr = 0x0c,
73 .isar = 0x10,
74 },
7e94dd15
SAS
75 [REGS_CE4100] = {
76 .ibmr = 0x14,
77 .idbr = 0x0c,
78 .icr = 0x00,
79 .isr = 0x04,
80 /* no isar register */
81 },
d6668c7c 82};
f23d4911
EM
83
84static const struct platform_device_id i2c_pxa_id_table[] = {
d6668c7c
SAS
85 { "pxa2xx-i2c", REGS_PXA2XX },
86 { "pxa3xx-pwri2c", REGS_PXA3XX },
7e94dd15 87 { "ce4100-i2c", REGS_CE4100 },
f23d4911
EM
88 { },
89};
90MODULE_DEVICE_TABLE(platform, i2c_pxa_id_table);
91
283afa06 92/*
d6668c7c 93 * I2C bit definitions
283afa06 94 */
283afa06
EM
95
96#define ICR_START (1 << 0) /* start bit */
97#define ICR_STOP (1 << 1) /* stop bit */
98#define ICR_ACKNAK (1 << 2) /* send ACK(0) or NAK(1) */
99#define ICR_TB (1 << 3) /* transfer byte bit */
100#define ICR_MA (1 << 4) /* master abort */
101#define ICR_SCLE (1 << 5) /* master clock enable */
102#define ICR_IUE (1 << 6) /* unit enable */
103#define ICR_GCD (1 << 7) /* general call disable */
104#define ICR_ITEIE (1 << 8) /* enable tx interrupts */
105#define ICR_IRFIE (1 << 9) /* enable rx interrupts */
106#define ICR_BEIE (1 << 10) /* enable bus error ints */
107#define ICR_SSDIE (1 << 11) /* slave STOP detected int enable */
108#define ICR_ALDIE (1 << 12) /* enable arbitration interrupt */
109#define ICR_SADIE (1 << 13) /* slave address detected int enable */
110#define ICR_UR (1 << 14) /* unit reset */
111#define ICR_FM (1 << 15) /* fast mode */
9d3dda5c
LS
112#define ICR_HS (1 << 16) /* High Speed mode */
113#define ICR_GPIOEN (1 << 19) /* enable GPIO mode for SCL in HS */
283afa06
EM
114
115#define ISR_RWM (1 << 0) /* read/write mode */
116#define ISR_ACKNAK (1 << 1) /* ack/nak status */
117#define ISR_UB (1 << 2) /* unit busy */
118#define ISR_IBB (1 << 3) /* bus busy */
119#define ISR_SSD (1 << 4) /* slave stop detected */
120#define ISR_ALD (1 << 5) /* arbitration loss detected */
121#define ISR_ITE (1 << 6) /* tx buffer empty */
122#define ISR_IRF (1 << 7) /* rx buffer full */
123#define ISR_GCAD (1 << 8) /* general call address detected */
124#define ISR_SAD (1 << 9) /* slave address detected */
125#define ISR_BED (1 << 10) /* bus error no ACK/NAK */
b652b438
RK
126
127struct pxa_i2c {
128 spinlock_t lock;
129 wait_queue_head_t wait;
130 struct i2c_msg *msg;
131 unsigned int msg_num;
132 unsigned int msg_idx;
133 unsigned int msg_ptr;
134 unsigned int slave_addr;
135
136 struct i2c_adapter adap;
c3cef3f3 137 struct clk *clk;
b652b438
RK
138#ifdef CONFIG_I2C_PXA_SLAVE
139 struct i2c_slave_client *slave;
140#endif
141
142 unsigned int irqlogidx;
143 u32 isrlog[32];
144 u32 icrlog[32];
a7b4e550
GL
145
146 void __iomem *reg_base;
d6668c7c
SAS
147 void __iomem *reg_ibmr;
148 void __iomem *reg_idbr;
149 void __iomem *reg_icr;
150 void __iomem *reg_isr;
151 void __iomem *reg_isar;
a7b4e550
GL
152
153 unsigned long iobase;
154 unsigned long iosize;
155
156 int irq;
c46c9482
JC
157 unsigned int use_pio :1;
158 unsigned int fast_mode :1;
9d3dda5c
LS
159 unsigned int high_mode:1;
160 unsigned char master_code;
161 unsigned long rate;
162 bool highmode_enter;
b652b438
RK
163};
164
d6668c7c
SAS
165#define _IBMR(i2c) ((i2c)->reg_ibmr)
166#define _IDBR(i2c) ((i2c)->reg_idbr)
167#define _ICR(i2c) ((i2c)->reg_icr)
168#define _ISR(i2c) ((i2c)->reg_isr)
169#define _ISAR(i2c) ((i2c)->reg_isar)
a7b4e550 170
b652b438
RK
171/*
172 * I2C Slave mode address
173 */
174#define I2C_PXA_SLAVE_ADDR 0x1
175
b652b438
RK
176#ifdef DEBUG
177
178struct bits {
179 u32 mask;
180 const char *set;
181 const char *unset;
182};
ed11399d 183#define PXA_BIT(m, s, u) { .mask = m, .set = s, .unset = u }
b652b438
RK
184
185static inline void
186decode_bits(const char *prefix, const struct bits *bits, int num, u32 val)
187{
188 printk("%s %08x: ", prefix, val);
189 while (num--) {
190 const char *str = val & bits->mask ? bits->set : bits->unset;
191 if (str)
192 printk("%s ", str);
193 bits++;
194 }
195}
196
197static const struct bits isr_bits[] = {
ed11399d
JS
198 PXA_BIT(ISR_RWM, "RX", "TX"),
199 PXA_BIT(ISR_ACKNAK, "NAK", "ACK"),
200 PXA_BIT(ISR_UB, "Bsy", "Rdy"),
201 PXA_BIT(ISR_IBB, "BusBsy", "BusRdy"),
202 PXA_BIT(ISR_SSD, "SlaveStop", NULL),
203 PXA_BIT(ISR_ALD, "ALD", NULL),
204 PXA_BIT(ISR_ITE, "TxEmpty", NULL),
205 PXA_BIT(ISR_IRF, "RxFull", NULL),
206 PXA_BIT(ISR_GCAD, "GenCall", NULL),
207 PXA_BIT(ISR_SAD, "SlaveAddr", NULL),
208 PXA_BIT(ISR_BED, "BusErr", NULL),
b652b438
RK
209};
210
211static void decode_ISR(unsigned int val)
212{
6fd60fa9 213 decode_bits(KERN_DEBUG "ISR", isr_bits, ARRAY_SIZE(isr_bits), val);
b652b438
RK
214 printk("\n");
215}
216
217static const struct bits icr_bits[] = {
ed11399d
JS
218 PXA_BIT(ICR_START, "START", NULL),
219 PXA_BIT(ICR_STOP, "STOP", NULL),
220 PXA_BIT(ICR_ACKNAK, "ACKNAK", NULL),
221 PXA_BIT(ICR_TB, "TB", NULL),
222 PXA_BIT(ICR_MA, "MA", NULL),
223 PXA_BIT(ICR_SCLE, "SCLE", "scle"),
224 PXA_BIT(ICR_IUE, "IUE", "iue"),
225 PXA_BIT(ICR_GCD, "GCD", NULL),
226 PXA_BIT(ICR_ITEIE, "ITEIE", NULL),
227 PXA_BIT(ICR_IRFIE, "IRFIE", NULL),
228 PXA_BIT(ICR_BEIE, "BEIE", NULL),
229 PXA_BIT(ICR_SSDIE, "SSDIE", NULL),
230 PXA_BIT(ICR_ALDIE, "ALDIE", NULL),
231 PXA_BIT(ICR_SADIE, "SADIE", NULL),
232 PXA_BIT(ICR_UR, "UR", "ur"),
b652b438
RK
233};
234
d6a7b5f8 235#ifdef CONFIG_I2C_PXA_SLAVE
b652b438
RK
236static void decode_ICR(unsigned int val)
237{
6fd60fa9 238 decode_bits(KERN_DEBUG "ICR", icr_bits, ARRAY_SIZE(icr_bits), val);
b652b438
RK
239 printk("\n");
240}
d6a7b5f8 241#endif
b652b438
RK
242
243static unsigned int i2c_debug = DEBUG;
244
245static void i2c_pxa_show_state(struct pxa_i2c *i2c, int lno, const char *fname)
246{
a7b4e550
GL
247 dev_dbg(&i2c->adap.dev, "state:%s:%d: ISR=%08x, ICR=%08x, IBMR=%02x\n", fname, lno,
248 readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
b652b438
RK
249}
250
08882d20 251#define show_state(i2c) i2c_pxa_show_state(i2c, __LINE__, __func__)
b652b438
RK
252
253static void i2c_pxa_scream_blue_murder(struct pxa_i2c *i2c, const char *why)
254{
255 unsigned int i;
154d22b0
FS
256 printk(KERN_ERR "i2c: error: %s\n", why);
257 printk(KERN_ERR "i2c: msg_num: %d msg_idx: %d msg_ptr: %d\n",
b652b438 258 i2c->msg_num, i2c->msg_idx, i2c->msg_ptr);
154d22b0
FS
259 printk(KERN_ERR "i2c: ICR: %08x ISR: %08x\n",
260 readl(_ICR(i2c)), readl(_ISR(i2c)));
261 printk(KERN_DEBUG "i2c: log: ");
b652b438
RK
262 for (i = 0; i < i2c->irqlogidx; i++)
263 printk("[%08x:%08x] ", i2c->isrlog[i], i2c->icrlog[i]);
264 printk("\n");
265}
266
0d813d99
WS
267#else /* ifdef DEBUG */
268
269#define i2c_debug 0
270
271#define show_state(i2c) do { } while (0)
272#define decode_ISR(val) do { } while (0)
273#define decode_ICR(val) do { } while (0)
274#define i2c_pxa_scream_blue_murder(i2c, why) do { } while (0)
275
276#endif /* ifdef DEBUG / else */
277
278static void i2c_pxa_master_complete(struct pxa_i2c *i2c, int ret);
279static irqreturn_t i2c_pxa_handler(int this_irq, void *dev_id);
280
b652b438
RK
281static inline int i2c_pxa_is_slavemode(struct pxa_i2c *i2c)
282{
a7b4e550 283 return !(readl(_ICR(i2c)) & ICR_SCLE);
b652b438
RK
284}
285
286static void i2c_pxa_abort(struct pxa_i2c *i2c)
287{
387fa6a5 288 int i = 250;
b652b438
RK
289
290 if (i2c_pxa_is_slavemode(i2c)) {
6fd60fa9 291 dev_dbg(&i2c->adap.dev, "%s: called in slave mode\n", __func__);
b652b438
RK
292 return;
293 }
294
387fa6a5 295 while ((i > 0) && (readl(_IBMR(i2c)) & 0x1) == 0) {
a7b4e550 296 unsigned long icr = readl(_ICR(i2c));
b652b438
RK
297
298 icr &= ~ICR_START;
299 icr |= ICR_ACKNAK | ICR_STOP | ICR_TB;
300
a7b4e550 301 writel(icr, _ICR(i2c));
b652b438
RK
302
303 show_state(i2c);
304
387fa6a5
DB
305 mdelay(1);
306 i --;
b652b438
RK
307 }
308
a7b4e550
GL
309 writel(readl(_ICR(i2c)) & ~(ICR_MA | ICR_START | ICR_STOP),
310 _ICR(i2c));
b652b438
RK
311}
312
313static int i2c_pxa_wait_bus_not_busy(struct pxa_i2c *i2c)
314{
315 int timeout = DEF_TIMEOUT;
316
a7b4e550
GL
317 while (timeout-- && readl(_ISR(i2c)) & (ISR_IBB | ISR_UB)) {
318 if ((readl(_ISR(i2c)) & ISR_SAD) != 0)
b652b438
RK
319 timeout += 4;
320
321 msleep(2);
322 show_state(i2c);
323 }
324
d10db3a0 325 if (timeout < 0)
b652b438
RK
326 show_state(i2c);
327
d10db3a0 328 return timeout < 0 ? I2C_RETRY : 0;
b652b438
RK
329}
330
331static int i2c_pxa_wait_master(struct pxa_i2c *i2c)
332{
333 unsigned long timeout = jiffies + HZ*4;
334
335 while (time_before(jiffies, timeout)) {
336 if (i2c_debug > 1)
6fd60fa9 337 dev_dbg(&i2c->adap.dev, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
a7b4e550 338 __func__, (long)jiffies, readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
b652b438 339
a7b4e550 340 if (readl(_ISR(i2c)) & ISR_SAD) {
b652b438 341 if (i2c_debug > 0)
6fd60fa9 342 dev_dbg(&i2c->adap.dev, "%s: Slave detected\n", __func__);
b652b438
RK
343 goto out;
344 }
345
346 /* wait for unit and bus being not busy, and we also do a
347 * quick check of the i2c lines themselves to ensure they've
348 * gone high...
349 */
a7b4e550 350 if ((readl(_ISR(i2c)) & (ISR_UB | ISR_IBB)) == 0 && readl(_IBMR(i2c)) == 3) {
b652b438 351 if (i2c_debug > 0)
6fd60fa9 352 dev_dbg(&i2c->adap.dev, "%s: done\n", __func__);
b652b438
RK
353 return 1;
354 }
355
356 msleep(1);
357 }
358
359 if (i2c_debug > 0)
6fd60fa9 360 dev_dbg(&i2c->adap.dev, "%s: did not free\n", __func__);
b652b438
RK
361 out:
362 return 0;
363}
364
365static int i2c_pxa_set_master(struct pxa_i2c *i2c)
366{
367 if (i2c_debug)
6fd60fa9 368 dev_dbg(&i2c->adap.dev, "setting to bus master\n");
b652b438 369
a7b4e550 370 if ((readl(_ISR(i2c)) & (ISR_UB | ISR_IBB)) != 0) {
6fd60fa9 371 dev_dbg(&i2c->adap.dev, "%s: unit is busy\n", __func__);
b652b438 372 if (!i2c_pxa_wait_master(i2c)) {
6fd60fa9 373 dev_dbg(&i2c->adap.dev, "%s: error: unit busy\n", __func__);
b652b438
RK
374 return I2C_RETRY;
375 }
376 }
377
a7b4e550 378 writel(readl(_ICR(i2c)) | ICR_SCLE, _ICR(i2c));
b652b438
RK
379 return 0;
380}
381
382#ifdef CONFIG_I2C_PXA_SLAVE
383static int i2c_pxa_wait_slave(struct pxa_i2c *i2c)
384{
385 unsigned long timeout = jiffies + HZ*1;
386
387 /* wait for stop */
388
389 show_state(i2c);
390
391 while (time_before(jiffies, timeout)) {
392 if (i2c_debug > 1)
6fd60fa9 393 dev_dbg(&i2c->adap.dev, "%s: %ld: ISR=%08x, ICR=%08x, IBMR=%02x\n",
a7b4e550 394 __func__, (long)jiffies, readl(_ISR(i2c)), readl(_ICR(i2c)), readl(_IBMR(i2c)));
b652b438 395
a7b4e550
GL
396 if ((readl(_ISR(i2c)) & (ISR_UB|ISR_IBB)) == 0 ||
397 (readl(_ISR(i2c)) & ISR_SAD) != 0 ||
398 (readl(_ICR(i2c)) & ICR_SCLE) == 0) {
b652b438 399 if (i2c_debug > 1)
6fd60fa9 400 dev_dbg(&i2c->adap.dev, "%s: done\n", __func__);
b652b438
RK
401 return 1;
402 }
403
404 msleep(1);
405 }
406
407 if (i2c_debug > 0)
6fd60fa9 408 dev_dbg(&i2c->adap.dev, "%s: did not free\n", __func__);
b652b438
RK
409 return 0;
410}
411
412/*
413 * clear the hold on the bus, and take of anything else
414 * that has been configured
415 */
416static void i2c_pxa_set_slave(struct pxa_i2c *i2c, int errcode)
417{
418 show_state(i2c);
419
420 if (errcode < 0) {
421 udelay(100); /* simple delay */
422 } else {
423 /* we need to wait for the stop condition to end */
424
425 /* if we where in stop, then clear... */
a7b4e550 426 if (readl(_ICR(i2c)) & ICR_STOP) {
b652b438 427 udelay(100);
a7b4e550 428 writel(readl(_ICR(i2c)) & ~ICR_STOP, _ICR(i2c));
b652b438
RK
429 }
430
431 if (!i2c_pxa_wait_slave(i2c)) {
6fd60fa9
RK
432 dev_err(&i2c->adap.dev, "%s: wait timedout\n",
433 __func__);
b652b438
RK
434 return;
435 }
436 }
437
a7b4e550
GL
438 writel(readl(_ICR(i2c)) & ~(ICR_STOP|ICR_ACKNAK|ICR_MA), _ICR(i2c));
439 writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
b652b438
RK
440
441 if (i2c_debug) {
a7b4e550
GL
442 dev_dbg(&i2c->adap.dev, "ICR now %08x, ISR %08x\n", readl(_ICR(i2c)), readl(_ISR(i2c)));
443 decode_ICR(readl(_ICR(i2c)));
b652b438
RK
444 }
445}
446#else
447#define i2c_pxa_set_slave(i2c, err) do { } while (0)
448#endif
449
450static void i2c_pxa_reset(struct pxa_i2c *i2c)
451{
452 pr_debug("Resetting I2C Controller Unit\n");
453
454 /* abort any transfer currently under way */
455 i2c_pxa_abort(i2c);
456
457 /* reset according to 9.8 */
a7b4e550
GL
458 writel(ICR_UR, _ICR(i2c));
459 writel(I2C_ISR_INIT, _ISR(i2c));
460 writel(readl(_ICR(i2c)) & ~ICR_UR, _ICR(i2c));
b652b438 461
7e94dd15
SAS
462 if (i2c->reg_isar)
463 writel(i2c->slave_addr, _ISAR(i2c));
b652b438
RK
464
465 /* set control register values */
c46c9482 466 writel(I2C_ICR_INIT | (i2c->fast_mode ? ICR_FM : 0), _ICR(i2c));
9d3dda5c 467 writel(readl(_ICR(i2c)) | (i2c->high_mode ? ICR_HS : 0), _ICR(i2c));
b652b438
RK
468
469#ifdef CONFIG_I2C_PXA_SLAVE
6fd60fa9 470 dev_info(&i2c->adap.dev, "Enabling slave mode\n");
a7b4e550 471 writel(readl(_ICR(i2c)) | ICR_SADIE | ICR_ALDIE | ICR_SSDIE, _ICR(i2c));
b652b438
RK
472#endif
473
474 i2c_pxa_set_slave(i2c, 0);
475
476 /* enable unit */
a7b4e550 477 writel(readl(_ICR(i2c)) | ICR_IUE, _ICR(i2c));
b652b438
RK
478 udelay(100);
479}
480
481
482#ifdef CONFIG_I2C_PXA_SLAVE
b652b438
RK
483/*
484 * PXA I2C Slave mode
485 */
486
487static void i2c_pxa_slave_txempty(struct pxa_i2c *i2c, u32 isr)
488{
489 if (isr & ISR_BED) {
490 /* what should we do here? */
491 } else {
84b5abe6
RK
492 int ret = 0;
493
494 if (i2c->slave != NULL)
495 ret = i2c->slave->read(i2c->slave->data);
b652b438 496
a7b4e550
GL
497 writel(ret, _IDBR(i2c));
498 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c)); /* allow next byte */
b652b438
RK
499 }
500}
501
502static void i2c_pxa_slave_rxfull(struct pxa_i2c *i2c, u32 isr)
503{
a7b4e550 504 unsigned int byte = readl(_IDBR(i2c));
b652b438
RK
505
506 if (i2c->slave != NULL)
507 i2c->slave->write(i2c->slave->data, byte);
508
a7b4e550 509 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
b652b438
RK
510}
511
512static void i2c_pxa_slave_start(struct pxa_i2c *i2c, u32 isr)
513{
514 int timeout;
515
516 if (i2c_debug > 0)
6fd60fa9 517 dev_dbg(&i2c->adap.dev, "SAD, mode is slave-%cx\n",
b652b438
RK
518 (isr & ISR_RWM) ? 'r' : 't');
519
520 if (i2c->slave != NULL)
521 i2c->slave->event(i2c->slave->data,
522 (isr & ISR_RWM) ? I2C_SLAVE_EVENT_START_READ : I2C_SLAVE_EVENT_START_WRITE);
523
524 /*
525 * slave could interrupt in the middle of us generating a
526 * start condition... if this happens, we'd better back off
527 * and stop holding the poor thing up
528 */
a7b4e550
GL
529 writel(readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP), _ICR(i2c));
530 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
b652b438
RK
531
532 timeout = 0x10000;
533
534 while (1) {
a7b4e550 535 if ((readl(_IBMR(i2c)) & 2) == 2)
b652b438
RK
536 break;
537
538 timeout--;
539
540 if (timeout <= 0) {
6fd60fa9 541 dev_err(&i2c->adap.dev, "timeout waiting for SCL high\n");
b652b438
RK
542 break;
543 }
544 }
545
a7b4e550 546 writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
b652b438
RK
547}
548
549static void i2c_pxa_slave_stop(struct pxa_i2c *i2c)
550{
551 if (i2c_debug > 2)
6fd60fa9 552 dev_dbg(&i2c->adap.dev, "ISR: SSD (Slave Stop)\n");
b652b438
RK
553
554 if (i2c->slave != NULL)
555 i2c->slave->event(i2c->slave->data, I2C_SLAVE_EVENT_STOP);
556
557 if (i2c_debug > 2)
6fd60fa9 558 dev_dbg(&i2c->adap.dev, "ISR: SSD (Slave Stop) acked\n");
b652b438
RK
559
560 /*
561 * If we have a master-mode message waiting,
562 * kick it off now that the slave has completed.
563 */
564 if (i2c->msg)
565 i2c_pxa_master_complete(i2c, I2C_RETRY);
566}
567#else
568static void i2c_pxa_slave_txempty(struct pxa_i2c *i2c, u32 isr)
569{
570 if (isr & ISR_BED) {
571 /* what should we do here? */
572 } else {
a7b4e550
GL
573 writel(0, _IDBR(i2c));
574 writel(readl(_ICR(i2c)) | ICR_TB, _ICR(i2c));
b652b438
RK
575 }
576}
577
578static void i2c_pxa_slave_rxfull(struct pxa_i2c *i2c, u32 isr)
579{
a7b4e550 580 writel(readl(_ICR(i2c)) | ICR_TB | ICR_ACKNAK, _ICR(i2c));
b652b438
RK
581}
582
583static void i2c_pxa_slave_start(struct pxa_i2c *i2c, u32 isr)
584{
585 int timeout;
586
587 /*
588 * slave could interrupt in the middle of us generating a
589 * start condition... if this happens, we'd better back off
590 * and stop holding the poor thing up
591 */
a7b4e550
GL
592 writel(readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP), _ICR(i2c));
593 writel(readl(_ICR(i2c)) | ICR_TB | ICR_ACKNAK, _ICR(i2c));
b652b438
RK
594
595 timeout = 0x10000;
596
597 while (1) {
a7b4e550 598 if ((readl(_IBMR(i2c)) & 2) == 2)
b652b438
RK
599 break;
600
601 timeout--;
602
603 if (timeout <= 0) {
6fd60fa9 604 dev_err(&i2c->adap.dev, "timeout waiting for SCL high\n");
b652b438
RK
605 break;
606 }
607 }
608
a7b4e550 609 writel(readl(_ICR(i2c)) & ~ICR_SCLE, _ICR(i2c));
b652b438
RK
610}
611
612static void i2c_pxa_slave_stop(struct pxa_i2c *i2c)
613{
614 if (i2c->msg)
615 i2c_pxa_master_complete(i2c, I2C_RETRY);
616}
617#endif
618
619/*
620 * PXA I2C Master mode
621 */
622
623static inline unsigned int i2c_pxa_addr_byte(struct i2c_msg *msg)
624{
625 unsigned int addr = (msg->addr & 0x7f) << 1;
626
627 if (msg->flags & I2C_M_RD)
628 addr |= 1;
629
630 return addr;
631}
632
633static inline void i2c_pxa_start_message(struct pxa_i2c *i2c)
634{
635 u32 icr;
636
637 /*
638 * Step 1: target slave address into IDBR
639 */
a7b4e550 640 writel(i2c_pxa_addr_byte(i2c->msg), _IDBR(i2c));
b652b438
RK
641
642 /*
643 * Step 2: initiate the write.
644 */
a7b4e550
GL
645 icr = readl(_ICR(i2c)) & ~(ICR_STOP | ICR_ALDIE);
646 writel(icr | ICR_START | ICR_TB, _ICR(i2c));
b652b438
RK
647}
648
7d054817
JD
649static inline void i2c_pxa_stop_message(struct pxa_i2c *i2c)
650{
651 u32 icr;
652
653 /*
654 * Clear the STOP and ACK flags
655 */
656 icr = readl(_ICR(i2c));
657 icr &= ~(ICR_STOP | ICR_ACKNAK);
0cfe61e1 658 writel(icr, _ICR(i2c));
7d054817
JD
659}
660
b7a36701
MR
661static int i2c_pxa_pio_set_master(struct pxa_i2c *i2c)
662{
663 /* make timeout the same as for interrupt based functions */
664 long timeout = 2 * DEF_TIMEOUT;
665
666 /*
667 * Wait for the bus to become free.
668 */
669 while (timeout-- && readl(_ISR(i2c)) & (ISR_IBB | ISR_UB)) {
670 udelay(1000);
671 show_state(i2c);
672 }
673
d10db3a0 674 if (timeout < 0) {
b7a36701
MR
675 show_state(i2c);
676 dev_err(&i2c->adap.dev,
677 "i2c_pxa: timeout waiting for bus free\n");
678 return I2C_RETRY;
679 }
680
681 /*
682 * Set master mode.
683 */
684 writel(readl(_ICR(i2c)) | ICR_SCLE, _ICR(i2c));
685
686 return 0;
687}
688
9d3dda5c
LS
689/*
690 * PXA I2C send master code
691 * 1. Load master code to IDBR and send it.
692 * Note for HS mode, set ICR [GPIOEN].
693 * 2. Wait until win arbitration.
694 */
695static int i2c_pxa_send_mastercode(struct pxa_i2c *i2c)
696{
697 u32 icr;
698 long timeout;
699
700 spin_lock_irq(&i2c->lock);
701 i2c->highmode_enter = true;
702 writel(i2c->master_code, _IDBR(i2c));
703
704 icr = readl(_ICR(i2c)) & ~(ICR_STOP | ICR_ALDIE);
705 icr |= ICR_GPIOEN | ICR_START | ICR_TB | ICR_ITEIE;
706 writel(icr, _ICR(i2c));
707
708 spin_unlock_irq(&i2c->lock);
709 timeout = wait_event_timeout(i2c->wait,
710 i2c->highmode_enter == false, HZ * 1);
711
712 i2c->highmode_enter = false;
713
714 return (timeout == 0) ? I2C_RETRY : 0;
715}
716
b7a36701
MR
717static int i2c_pxa_do_pio_xfer(struct pxa_i2c *i2c,
718 struct i2c_msg *msg, int num)
719{
720 unsigned long timeout = 500000; /* 5 seconds */
721 int ret = 0;
722
723 ret = i2c_pxa_pio_set_master(i2c);
724 if (ret)
725 goto out;
726
727 i2c->msg = msg;
728 i2c->msg_num = num;
729 i2c->msg_idx = 0;
730 i2c->msg_ptr = 0;
731 i2c->irqlogidx = 0;
732
733 i2c_pxa_start_message(i2c);
734
a746b578 735 while (i2c->msg_num > 0 && --timeout) {
b7a36701
MR
736 i2c_pxa_handler(0, i2c);
737 udelay(10);
738 }
739
740 i2c_pxa_stop_message(i2c);
741
742 /*
743 * We place the return code in i2c->msg_idx.
744 */
745 ret = i2c->msg_idx;
746
747out:
748 if (timeout == 0)
749 i2c_pxa_scream_blue_murder(i2c, "timeout");
750
751 return ret;
752}
753
b652b438 754/*
3fb9a655 755 * We are protected by the adapter bus mutex.
b652b438
RK
756 */
757static int i2c_pxa_do_xfer(struct pxa_i2c *i2c, struct i2c_msg *msg, int num)
758{
759 long timeout;
760 int ret;
761
762 /*
763 * Wait for the bus to become free.
764 */
765 ret = i2c_pxa_wait_bus_not_busy(i2c);
766 if (ret) {
6fd60fa9 767 dev_err(&i2c->adap.dev, "i2c_pxa: timeout waiting for bus free\n");
b652b438
RK
768 goto out;
769 }
770
771 /*
772 * Set master mode.
773 */
774 ret = i2c_pxa_set_master(i2c);
775 if (ret) {
6fd60fa9 776 dev_err(&i2c->adap.dev, "i2c_pxa_set_master: error %d\n", ret);
b652b438
RK
777 goto out;
778 }
779
9d3dda5c
LS
780 if (i2c->high_mode) {
781 ret = i2c_pxa_send_mastercode(i2c);
782 if (ret) {
783 dev_err(&i2c->adap.dev, "i2c_pxa_send_mastercode timeout\n");
784 goto out;
785 }
786 }
787
b652b438
RK
788 spin_lock_irq(&i2c->lock);
789
790 i2c->msg = msg;
791 i2c->msg_num = num;
792 i2c->msg_idx = 0;
793 i2c->msg_ptr = 0;
794 i2c->irqlogidx = 0;
795
796 i2c_pxa_start_message(i2c);
797
798 spin_unlock_irq(&i2c->lock);
799
800 /*
801 * The rest of the processing occurs in the interrupt handler.
802 */
803 timeout = wait_event_timeout(i2c->wait, i2c->msg_num == 0, HZ * 5);
7d054817 804 i2c_pxa_stop_message(i2c);
b652b438
RK
805
806 /*
807 * We place the return code in i2c->msg_idx.
808 */
809 ret = i2c->msg_idx;
810
93c92cfd 811 if (!timeout && i2c->msg_num) {
b652b438 812 i2c_pxa_scream_blue_murder(i2c, "timeout");
93c92cfd
SAS
813 ret = I2C_RETRY;
814 }
b652b438
RK
815
816 out:
817 return ret;
818}
819
b7a36701
MR
820static int i2c_pxa_pio_xfer(struct i2c_adapter *adap,
821 struct i2c_msg msgs[], int num)
822{
823 struct pxa_i2c *i2c = adap->algo_data;
824 int ret, i;
825
826 /* If the I2C controller is disabled we need to reset it
827 (probably due to a suspend/resume destroying state). We do
828 this here as we can then avoid worrying about resuming the
829 controller before its users. */
830 if (!(readl(_ICR(i2c)) & ICR_IUE))
831 i2c_pxa_reset(i2c);
832
833 for (i = adap->retries; i >= 0; i--) {
834 ret = i2c_pxa_do_pio_xfer(i2c, msgs, num);
835 if (ret != I2C_RETRY)
836 goto out;
837
838 if (i2c_debug)
839 dev_dbg(&adap->dev, "Retrying transmission\n");
840 udelay(100);
841 }
842 i2c_pxa_scream_blue_murder(i2c, "exhausted retries");
843 ret = -EREMOTEIO;
844 out:
845 i2c_pxa_set_slave(i2c, ret);
846 return ret;
847}
848
b652b438
RK
849/*
850 * i2c_pxa_master_complete - complete the message and wake up.
851 */
852static void i2c_pxa_master_complete(struct pxa_i2c *i2c, int ret)
853{
854 i2c->msg_ptr = 0;
855 i2c->msg = NULL;
856 i2c->msg_idx ++;
857 i2c->msg_num = 0;
858 if (ret)
859 i2c->msg_idx = ret;
b7a36701
MR
860 if (!i2c->use_pio)
861 wake_up(&i2c->wait);
b652b438
RK
862}
863
864static void i2c_pxa_irq_txempty(struct pxa_i2c *i2c, u32 isr)
865{
a7b4e550 866 u32 icr = readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP|ICR_ACKNAK|ICR_TB);
b652b438
RK
867
868 again:
869 /*
870 * If ISR_ALD is set, we lost arbitration.
871 */
872 if (isr & ISR_ALD) {
873 /*
874 * Do we need to do anything here? The PXA docs
875 * are vague about what happens.
876 */
877 i2c_pxa_scream_blue_murder(i2c, "ALD set");
878
879 /*
880 * We ignore this error. We seem to see spurious ALDs
881 * for seemingly no reason. If we handle them as I think
882 * they should, we end up causing an I2C error, which
883 * is painful for some systems.
884 */
885 return; /* ignore */
886 }
887
86261fdd
PC
888 if ((isr & ISR_BED) &&
889 (!((i2c->msg->flags & I2C_M_IGNORE_NAK) &&
890 (isr & ISR_ACKNAK)))) {
b652b438
RK
891 int ret = BUS_ERROR;
892
893 /*
894 * I2C bus error - either the device NAK'd us, or
895 * something more serious happened. If we were NAK'd
896 * on the initial address phase, we can retry.
897 */
898 if (isr & ISR_ACKNAK) {
899 if (i2c->msg_ptr == 0 && i2c->msg_idx == 0)
900 ret = I2C_RETRY;
901 else
902 ret = XFER_NAKED;
903 }
904 i2c_pxa_master_complete(i2c, ret);
905 } else if (isr & ISR_RWM) {
906 /*
907 * Read mode. We have just sent the address byte, and
908 * now we must initiate the transfer.
909 */
910 if (i2c->msg_ptr == i2c->msg->len - 1 &&
911 i2c->msg_idx == i2c->msg_num - 1)
912 icr |= ICR_STOP | ICR_ACKNAK;
913
914 icr |= ICR_ALDIE | ICR_TB;
915 } else if (i2c->msg_ptr < i2c->msg->len) {
916 /*
917 * Write mode. Write the next data byte.
918 */
a7b4e550 919 writel(i2c->msg->buf[i2c->msg_ptr++], _IDBR(i2c));
b652b438
RK
920
921 icr |= ICR_ALDIE | ICR_TB;
922
923 /*
86261fdd
PC
924 * If this is the last byte of the last message or last byte
925 * of any message with I2C_M_STOP (e.g. SCCB), send a STOP.
b652b438 926 */
86261fdd
PC
927 if ((i2c->msg_ptr == i2c->msg->len) &&
928 ((i2c->msg->flags & I2C_M_STOP) ||
929 (i2c->msg_idx == i2c->msg_num - 1)))
930 icr |= ICR_STOP;
931
b652b438
RK
932 } else if (i2c->msg_idx < i2c->msg_num - 1) {
933 /*
934 * Next segment of the message.
935 */
936 i2c->msg_ptr = 0;
937 i2c->msg_idx ++;
938 i2c->msg++;
939
940 /*
941 * If we aren't doing a repeated start and address,
942 * go back and try to send the next byte. Note that
943 * we do not support switching the R/W direction here.
944 */
945 if (i2c->msg->flags & I2C_M_NOSTART)
946 goto again;
947
948 /*
949 * Write the next address.
950 */
a7b4e550 951 writel(i2c_pxa_addr_byte(i2c->msg), _IDBR(i2c));
b652b438
RK
952
953 /*
954 * And trigger a repeated start, and send the byte.
955 */
956 icr &= ~ICR_ALDIE;
957 icr |= ICR_START | ICR_TB;
958 } else {
959 if (i2c->msg->len == 0) {
960 /*
961 * Device probes have a message length of zero
962 * and need the bus to be reset before it can
963 * be used again.
964 */
965 i2c_pxa_reset(i2c);
966 }
967 i2c_pxa_master_complete(i2c, 0);
968 }
969
970 i2c->icrlog[i2c->irqlogidx-1] = icr;
971
a7b4e550 972 writel(icr, _ICR(i2c));
b652b438
RK
973 show_state(i2c);
974}
975
976static void i2c_pxa_irq_rxfull(struct pxa_i2c *i2c, u32 isr)
977{
a7b4e550 978 u32 icr = readl(_ICR(i2c)) & ~(ICR_START|ICR_STOP|ICR_ACKNAK|ICR_TB);
b652b438
RK
979
980 /*
981 * Read the byte.
982 */
a7b4e550 983 i2c->msg->buf[i2c->msg_ptr++] = readl(_IDBR(i2c));
b652b438
RK
984
985 if (i2c->msg_ptr < i2c->msg->len) {
986 /*
987 * If this is the last byte of the last
988 * message, send a STOP.
989 */
990 if (i2c->msg_ptr == i2c->msg->len - 1)
991 icr |= ICR_STOP | ICR_ACKNAK;
992
993 icr |= ICR_ALDIE | ICR_TB;
994 } else {
995 i2c_pxa_master_complete(i2c, 0);
996 }
997
998 i2c->icrlog[i2c->irqlogidx-1] = icr;
999
a7b4e550 1000 writel(icr, _ICR(i2c));
b652b438
RK
1001}
1002
c66dc529
SAS
1003#define VALID_INT_SOURCE (ISR_SSD | ISR_ALD | ISR_ITE | ISR_IRF | \
1004 ISR_SAD | ISR_BED)
7d12e780 1005static irqreturn_t i2c_pxa_handler(int this_irq, void *dev_id)
b652b438
RK
1006{
1007 struct pxa_i2c *i2c = dev_id;
a7b4e550 1008 u32 isr = readl(_ISR(i2c));
b652b438 1009
97491ba3 1010 if (!(isr & VALID_INT_SOURCE))
c66dc529
SAS
1011 return IRQ_NONE;
1012
b652b438 1013 if (i2c_debug > 2 && 0) {
6fd60fa9 1014 dev_dbg(&i2c->adap.dev, "%s: ISR=%08x, ICR=%08x, IBMR=%02x\n",
a7b4e550 1015 __func__, isr, readl(_ICR(i2c)), readl(_IBMR(i2c)));
b652b438
RK
1016 decode_ISR(isr);
1017 }
1018
7e3d7db5 1019 if (i2c->irqlogidx < ARRAY_SIZE(i2c->isrlog))
b652b438
RK
1020 i2c->isrlog[i2c->irqlogidx++] = isr;
1021
1022 show_state(i2c);
1023
1024 /*
1025 * Always clear all pending IRQs.
1026 */
97491ba3 1027 writel(isr & VALID_INT_SOURCE, _ISR(i2c));
b652b438
RK
1028
1029 if (isr & ISR_SAD)
1030 i2c_pxa_slave_start(i2c, isr);
1031 if (isr & ISR_SSD)
1032 i2c_pxa_slave_stop(i2c);
1033
1034 if (i2c_pxa_is_slavemode(i2c)) {
1035 if (isr & ISR_ITE)
1036 i2c_pxa_slave_txempty(i2c, isr);
1037 if (isr & ISR_IRF)
1038 i2c_pxa_slave_rxfull(i2c, isr);
9d3dda5c 1039 } else if (i2c->msg && (!i2c->highmode_enter)) {
b652b438
RK
1040 if (isr & ISR_ITE)
1041 i2c_pxa_irq_txempty(i2c, isr);
1042 if (isr & ISR_IRF)
1043 i2c_pxa_irq_rxfull(i2c, isr);
9d3dda5c
LS
1044 } else if ((isr & ISR_ITE) && i2c->highmode_enter) {
1045 i2c->highmode_enter = false;
1046 wake_up(&i2c->wait);
b652b438
RK
1047 } else {
1048 i2c_pxa_scream_blue_murder(i2c, "spurious irq");
1049 }
1050
1051 return IRQ_HANDLED;
1052}
1053
1054
1055static int i2c_pxa_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
1056{
1057 struct pxa_i2c *i2c = adap->algo_data;
1058 int ret, i;
1059
1060 for (i = adap->retries; i >= 0; i--) {
1061 ret = i2c_pxa_do_xfer(i2c, msgs, num);
1062 if (ret != I2C_RETRY)
1063 goto out;
1064
1065 if (i2c_debug)
6fd60fa9 1066 dev_dbg(&adap->dev, "Retrying transmission\n");
b652b438
RK
1067 udelay(100);
1068 }
1069 i2c_pxa_scream_blue_murder(i2c, "exhausted retries");
1070 ret = -EREMOTEIO;
1071 out:
1072 i2c_pxa_set_slave(i2c, ret);
1073 return ret;
1074}
1075
da16e324
RK
1076static u32 i2c_pxa_functionality(struct i2c_adapter *adap)
1077{
86261fdd
PC
1078 return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL |
1079 I2C_FUNC_PROTOCOL_MANGLING | I2C_FUNC_NOSTART;
da16e324
RK
1080}
1081
8f9082c5 1082static const struct i2c_algorithm i2c_pxa_algorithm = {
b652b438 1083 .master_xfer = i2c_pxa_xfer,
da16e324 1084 .functionality = i2c_pxa_functionality,
b652b438
RK
1085};
1086
b7a36701
MR
1087static const struct i2c_algorithm i2c_pxa_pio_algorithm = {
1088 .master_xfer = i2c_pxa_pio_xfer,
1089 .functionality = i2c_pxa_functionality,
1090};
1091
eae45e5d 1092static const struct of_device_id i2c_pxa_dt_ids[] = {
63fe122b
HZ
1093 { .compatible = "mrvl,pxa-i2c", .data = (void *)REGS_PXA2XX },
1094 { .compatible = "mrvl,pwri2c", .data = (void *)REGS_PXA3XX },
1095 { .compatible = "mrvl,mmp-twsi", .data = (void *)REGS_PXA2XX },
1096 {}
1097};
1098MODULE_DEVICE_TABLE(of, i2c_pxa_dt_ids);
1099
1100static int i2c_pxa_probe_dt(struct platform_device *pdev, struct pxa_i2c *i2c,
1101 enum pxa_i2c_types *i2c_types)
b652b438 1102{
63fe122b
HZ
1103 struct device_node *np = pdev->dev.of_node;
1104 const struct of_device_id *of_id =
1105 of_match_device(i2c_pxa_dt_ids, &pdev->dev);
b652b438 1106
63fe122b
HZ
1107 if (!of_id)
1108 return 1;
fe69c555
DA
1109
1110 /* For device tree we always use the dynamic or alias-assigned ID */
1111 i2c->adap.nr = -1;
1112
63fe122b
HZ
1113 if (of_get_property(np, "mrvl,i2c-polling", NULL))
1114 i2c->use_pio = 1;
1115 if (of_get_property(np, "mrvl,i2c-fast-mode", NULL))
1116 i2c->fast_mode = 1;
1117 *i2c_types = (u32)(of_id->data);
1118 return 0;
1119}
a7b4e550 1120
63fe122b
HZ
1121static int i2c_pxa_probe_pdata(struct platform_device *pdev,
1122 struct pxa_i2c *i2c,
1123 enum pxa_i2c_types *i2c_types)
1124{
6d4028c6 1125 struct i2c_pxa_platform_data *plat = dev_get_platdata(&pdev->dev);
63fe122b
HZ
1126 const struct platform_device_id *id = platform_get_device_id(pdev);
1127
1128 *i2c_types = id->driver_data;
1129 if (plat) {
1130 i2c->use_pio = plat->use_pio;
1131 i2c->fast_mode = plat->fast_mode;
9d3dda5c
LS
1132 i2c->high_mode = plat->high_mode;
1133 i2c->master_code = plat->master_code;
1134 if (!i2c->master_code)
1135 i2c->master_code = 0xe;
1136 i2c->rate = plat->rate;
63fe122b
HZ
1137 }
1138 return 0;
1139}
1140
1141static int i2c_pxa_probe(struct platform_device *dev)
1142{
6d4028c6 1143 struct i2c_pxa_platform_data *plat = dev_get_platdata(&dev->dev);
63fe122b
HZ
1144 enum pxa_i2c_types i2c_type;
1145 struct pxa_i2c *i2c;
1146 struct resource *res = NULL;
1147 int ret, irq;
a7b4e550 1148
6776f3d2 1149 i2c = kzalloc(sizeof(struct pxa_i2c), GFP_KERNEL);
a7b4e550
GL
1150 if (!i2c) {
1151 ret = -ENOMEM;
1152 goto emalloc;
1153 }
1154
fe69c555
DA
1155 /* Default adapter num to device id; i2c_pxa_probe_dt can override. */
1156 i2c->adap.nr = dev->id;
1157
63fe122b
HZ
1158 ret = i2c_pxa_probe_dt(dev, i2c, &i2c_type);
1159 if (ret > 0)
1160 ret = i2c_pxa_probe_pdata(dev, i2c, &i2c_type);
1161 if (ret < 0)
1162 goto eclk;
1163
1164 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
1165 irq = platform_get_irq(dev, 0);
1166 if (res == NULL || irq < 0) {
1167 ret = -ENODEV;
1168 goto eclk;
1169 }
1170
1171 if (!request_mem_region(res->start, resource_size(res), res->name)) {
1172 ret = -ENOMEM;
1173 goto eclk;
1174 }
1175
6776f3d2 1176 i2c->adap.owner = THIS_MODULE;
6776f3d2
ES
1177 i2c->adap.retries = 5;
1178
1179 spin_lock_init(&i2c->lock);
a7b4e550 1180 init_waitqueue_head(&i2c->wait);
6776f3d2 1181
fe69c555 1182 strlcpy(i2c->adap.name, "pxa_i2c-i2c", sizeof(i2c->adap.name));
a7b4e550 1183
e0d8b13a 1184 i2c->clk = clk_get(&dev->dev, NULL);
c3cef3f3
RK
1185 if (IS_ERR(i2c->clk)) {
1186 ret = PTR_ERR(i2c->clk);
1187 goto eclk;
1188 }
1189
c6ffddea 1190 i2c->reg_base = ioremap(res->start, resource_size(res));
a7b4e550
GL
1191 if (!i2c->reg_base) {
1192 ret = -EIO;
1193 goto eremap;
1194 }
d6668c7c
SAS
1195
1196 i2c->reg_ibmr = i2c->reg_base + pxa_reg_layout[i2c_type].ibmr;
1197 i2c->reg_idbr = i2c->reg_base + pxa_reg_layout[i2c_type].idbr;
1198 i2c->reg_icr = i2c->reg_base + pxa_reg_layout[i2c_type].icr;
1199 i2c->reg_isr = i2c->reg_base + pxa_reg_layout[i2c_type].isr;
7e94dd15
SAS
1200 if (i2c_type != REGS_CE4100)
1201 i2c->reg_isar = i2c->reg_base + pxa_reg_layout[i2c_type].isar;
a7b4e550
GL
1202
1203 i2c->iobase = res->start;
c6ffddea 1204 i2c->iosize = resource_size(res);
a7b4e550
GL
1205
1206 i2c->irq = irq;
b652b438
RK
1207
1208 i2c->slave_addr = I2C_PXA_SLAVE_ADDR;
9d3dda5c 1209 i2c->highmode_enter = false;
b652b438 1210
b652b438 1211 if (plat) {
63fe122b 1212#ifdef CONFIG_I2C_PXA_SLAVE
b652b438 1213 i2c->slave_addr = plat->slave_addr;
beea494d 1214 i2c->slave = plat->slave;
b652b438 1215#endif
b7a36701 1216 i2c->adap.class = plat->class;
b7a36701
MR
1217 }
1218
9d3dda5c
LS
1219 if (i2c->high_mode) {
1220 if (i2c->rate) {
1221 clk_set_rate(i2c->clk, i2c->rate);
1222 pr_info("i2c: <%s> set rate to %ld\n",
1223 i2c->adap.name, clk_get_rate(i2c->clk));
1224 } else
1225 pr_warn("i2c: <%s> clock rate not set\n",
1226 i2c->adap.name);
1227 }
1228
7a10f473 1229 clk_prepare_enable(i2c->clk);
63fe122b 1230
b7a36701
MR
1231 if (i2c->use_pio) {
1232 i2c->adap.algo = &i2c_pxa_pio_algorithm;
1233 } else {
1234 i2c->adap.algo = &i2c_pxa_algorithm;
c66dc529 1235 ret = request_irq(irq, i2c_pxa_handler, IRQF_SHARED,
fe69c555 1236 dev_name(&dev->dev), i2c);
b7a36701
MR
1237 if (ret)
1238 goto ereqirq;
1239 }
a7b4e550 1240
b652b438
RK
1241 i2c_pxa_reset(i2c);
1242
1243 i2c->adap.algo_data = i2c;
3ae5eaec 1244 i2c->adap.dev.parent = &dev->dev;
baa8cab0
SAS
1245#ifdef CONFIG_OF
1246 i2c->adap.dev.of_node = dev->dev.of_node;
1247#endif
b652b438 1248
488bf314 1249 ret = i2c_add_numbered_adapter(&i2c->adap);
b652b438
RK
1250 if (ret < 0) {
1251 printk(KERN_INFO "I2C: Failed to add bus\n");
a7b4e550 1252 goto eadapt;
b652b438
RK
1253 }
1254
3ae5eaec 1255 platform_set_drvdata(dev, i2c);
b652b438
RK
1256
1257#ifdef CONFIG_I2C_PXA_SLAVE
1258 printk(KERN_INFO "I2C: %s: PXA I2C adapter, slave address %d\n",
22e965c2 1259 dev_name(&i2c->adap.dev), i2c->slave_addr);
b652b438
RK
1260#else
1261 printk(KERN_INFO "I2C: %s: PXA I2C adapter\n",
22e965c2 1262 dev_name(&i2c->adap.dev));
b652b438
RK
1263#endif
1264 return 0;
1265
a7b4e550 1266eadapt:
b7a36701
MR
1267 if (!i2c->use_pio)
1268 free_irq(irq, i2c);
a7b4e550 1269ereqirq:
7a10f473 1270 clk_disable_unprepare(i2c->clk);
a92b36ed 1271 iounmap(i2c->reg_base);
a7b4e550 1272eremap:
c3cef3f3
RK
1273 clk_put(i2c->clk);
1274eclk:
a7b4e550
GL
1275 kfree(i2c);
1276emalloc:
c6ffddea 1277 release_mem_region(res->start, resource_size(res));
b652b438
RK
1278 return ret;
1279}
1280
0a6d2246 1281static int i2c_pxa_remove(struct platform_device *dev)
b652b438 1282{
3ae5eaec 1283 struct pxa_i2c *i2c = platform_get_drvdata(dev);
b652b438 1284
b652b438 1285 i2c_del_adapter(&i2c->adap);
b7a36701
MR
1286 if (!i2c->use_pio)
1287 free_irq(i2c->irq, i2c);
c3cef3f3 1288
7a10f473 1289 clk_disable_unprepare(i2c->clk);
c3cef3f3 1290 clk_put(i2c->clk);
c3cef3f3 1291
a92b36ed 1292 iounmap(i2c->reg_base);
a7b4e550
GL
1293 release_mem_region(i2c->iobase, i2c->iosize);
1294 kfree(i2c);
b652b438
RK
1295
1296 return 0;
1297}
1298
e7d48fa2 1299#ifdef CONFIG_PM
57f4d4f1 1300static int i2c_pxa_suspend_noirq(struct device *dev)
e7d48fa2 1301{
57f4d4f1
MD
1302 struct platform_device *pdev = to_platform_device(dev);
1303 struct pxa_i2c *i2c = platform_get_drvdata(pdev);
1304
e7d48fa2 1305 clk_disable(i2c->clk);
57f4d4f1 1306
e7d48fa2
RK
1307 return 0;
1308}
1309
57f4d4f1 1310static int i2c_pxa_resume_noirq(struct device *dev)
e7d48fa2 1311{
57f4d4f1
MD
1312 struct platform_device *pdev = to_platform_device(dev);
1313 struct pxa_i2c *i2c = platform_get_drvdata(pdev);
e7d48fa2
RK
1314
1315 clk_enable(i2c->clk);
1316 i2c_pxa_reset(i2c);
1317
1318 return 0;
1319}
57f4d4f1 1320
47145210 1321static const struct dev_pm_ops i2c_pxa_dev_pm_ops = {
57f4d4f1
MD
1322 .suspend_noirq = i2c_pxa_suspend_noirq,
1323 .resume_noirq = i2c_pxa_resume_noirq,
1324};
1325
1326#define I2C_PXA_DEV_PM_OPS (&i2c_pxa_dev_pm_ops)
e7d48fa2 1327#else
57f4d4f1 1328#define I2C_PXA_DEV_PM_OPS NULL
e7d48fa2
RK
1329#endif
1330
3ae5eaec 1331static struct platform_driver i2c_pxa_driver = {
b652b438 1332 .probe = i2c_pxa_probe,
0a6d2246 1333 .remove = i2c_pxa_remove,
3ae5eaec
RK
1334 .driver = {
1335 .name = "pxa2xx-i2c",
57f4d4f1 1336 .pm = I2C_PXA_DEV_PM_OPS,
63fe122b 1337 .of_match_table = i2c_pxa_dt_ids,
3ae5eaec 1338 },
f23d4911 1339 .id_table = i2c_pxa_id_table,
b652b438
RK
1340};
1341
1342static int __init i2c_adap_pxa_init(void)
1343{
3ae5eaec 1344 return platform_driver_register(&i2c_pxa_driver);
b652b438
RK
1345}
1346
a92b36ed 1347static void __exit i2c_adap_pxa_exit(void)
b652b438 1348{
d6a7b5f8 1349 platform_driver_unregister(&i2c_pxa_driver);
b652b438
RK
1350}
1351
ece5f7b3 1352MODULE_LICENSE("GPL");
add8eda7 1353MODULE_ALIAS("platform:pxa2xx-i2c");
ece5f7b3 1354
47a9b137 1355subsys_initcall(i2c_adap_pxa_init);
b652b438 1356module_exit(i2c_adap_pxa_exit);
This page took 0.77774 seconds and 5 git commands to generate.