ide: dynamic allocation of device structures
[deliverable/linux.git] / drivers / ide / ide-iops.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Copyright (C) 2000-2002 Andre Hedrick <andre@linux-ide.org>
ccd32e22 3 * Copyright (C) 2003 Red Hat
1da177e4
LT
4 *
5 */
6
1da177e4
LT
7#include <linux/module.h>
8#include <linux/types.h>
9#include <linux/string.h>
10#include <linux/kernel.h>
11#include <linux/timer.h>
12#include <linux/mm.h>
13#include <linux/interrupt.h>
14#include <linux/major.h>
15#include <linux/errno.h>
16#include <linux/genhd.h>
17#include <linux/blkpg.h>
18#include <linux/slab.h>
19#include <linux/pci.h>
20#include <linux/delay.h>
1da177e4
LT
21#include <linux/ide.h>
22#include <linux/bitops.h>
1e86240f 23#include <linux/nmi.h>
1da177e4
LT
24
25#include <asm/byteorder.h>
26#include <asm/irq.h>
27#include <asm/uaccess.h>
28#include <asm/io.h>
29
30/*
31 * Conventional PIO operations for ATA devices
32 */
33
34static u8 ide_inb (unsigned long port)
35{
36 return (u8) inb(port);
37}
38
1da177e4
LT
39static void ide_outb (u8 val, unsigned long port)
40{
41 outb(val, port);
42}
43
1da177e4
LT
44/*
45 * MMIO operations, typically used for SATA controllers
46 */
47
48static u8 ide_mm_inb (unsigned long port)
49{
50 return (u8) readb((void __iomem *) port);
51}
52
1da177e4
LT
53static void ide_mm_outb (u8 value, unsigned long port)
54{
55 writeb(value, (void __iomem *) port);
56}
57
1da177e4
LT
58void SELECT_DRIVE (ide_drive_t *drive)
59{
23579a2a 60 ide_hwif_t *hwif = drive->hwif;
ac95beed 61 const struct ide_port_ops *port_ops = hwif->port_ops;
40f095f0 62 ide_task_t task;
23579a2a 63
ac95beed
BZ
64 if (port_ops && port_ops->selectproc)
65 port_ops->selectproc(drive);
23579a2a 66
40f095f0
BZ
67 memset(&task, 0, sizeof(task));
68 task.tf_flags = IDE_TFLAG_OUT_DEVICE;
69
374e042c 70 drive->hwif->tp_ops->tf_load(drive, &task);
1da177e4
LT
71}
72
ed4af48f 73void SELECT_MASK(ide_drive_t *drive, int mask)
1da177e4 74{
ac95beed
BZ
75 const struct ide_port_ops *port_ops = drive->hwif->port_ops;
76
77 if (port_ops && port_ops->maskproc)
78 port_ops->maskproc(drive, mask);
1da177e4
LT
79}
80
374e042c 81void ide_exec_command(ide_hwif_t *hwif, u8 cmd)
c6dfa867
BZ
82{
83 if (hwif->host_flags & IDE_HFLAG_MMIO)
84 writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
85 else
86 outb(cmd, hwif->io_ports.command_addr);
87}
374e042c 88EXPORT_SYMBOL_GPL(ide_exec_command);
c6dfa867 89
374e042c 90u8 ide_read_status(ide_hwif_t *hwif)
b73c7ee2
BZ
91{
92 if (hwif->host_flags & IDE_HFLAG_MMIO)
93 return readb((void __iomem *)hwif->io_ports.status_addr);
94 else
95 return inb(hwif->io_ports.status_addr);
96}
374e042c 97EXPORT_SYMBOL_GPL(ide_read_status);
b73c7ee2 98
374e042c 99u8 ide_read_altstatus(ide_hwif_t *hwif)
1f6d8a0f
BZ
100{
101 if (hwif->host_flags & IDE_HFLAG_MMIO)
102 return readb((void __iomem *)hwif->io_ports.ctl_addr);
103 else
104 return inb(hwif->io_ports.ctl_addr);
105}
374e042c 106EXPORT_SYMBOL_GPL(ide_read_altstatus);
1f6d8a0f 107
374e042c 108u8 ide_read_sff_dma_status(ide_hwif_t *hwif)
b2f951aa
BZ
109{
110 if (hwif->host_flags & IDE_HFLAG_MMIO)
cab7f8ed 111 return readb((void __iomem *)(hwif->dma_base + ATA_DMA_STATUS));
b2f951aa 112 else
cab7f8ed 113 return inb(hwif->dma_base + ATA_DMA_STATUS);
b2f951aa 114}
374e042c 115EXPORT_SYMBOL_GPL(ide_read_sff_dma_status);
b2f951aa 116
374e042c 117void ide_set_irq(ide_hwif_t *hwif, int on)
6e6afb3b
BZ
118{
119 u8 ctl = ATA_DEVCTL_OBS;
120
121 if (on == 4) { /* hack for SRST */
122 ctl |= 4;
123 on &= ~4;
124 }
125
126 ctl |= on ? 0 : 2;
127
128 if (hwif->host_flags & IDE_HFLAG_MMIO)
129 writeb(ctl, (void __iomem *)hwif->io_ports.ctl_addr);
130 else
131 outb(ctl, hwif->io_ports.ctl_addr);
132}
374e042c 133EXPORT_SYMBOL_GPL(ide_set_irq);
6e6afb3b 134
374e042c 135void ide_tf_load(ide_drive_t *drive, ide_task_t *task)
d309e0bb
BZ
136{
137 ide_hwif_t *hwif = drive->hwif;
138 struct ide_io_ports *io_ports = &hwif->io_ports;
139 struct ide_taskfile *tf = &task->tf;
ca545c1e
BZ
140 void (*tf_outb)(u8 addr, unsigned long port);
141 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
d309e0bb
BZ
142 u8 HIHI = (task->tf_flags & IDE_TFLAG_LBA48) ? 0xE0 : 0xEF;
143
ca545c1e
BZ
144 if (mmio)
145 tf_outb = ide_mm_outb;
146 else
147 tf_outb = ide_outb;
148
d309e0bb
BZ
149 if (task->tf_flags & IDE_TFLAG_FLAGGED)
150 HIHI = 0xFF;
151
ca545c1e
BZ
152 if (task->tf_flags & IDE_TFLAG_OUT_DATA) {
153 u16 data = (tf->hob_data << 8) | tf->data;
154
155 if (mmio)
156 writew(data, (void __iomem *)io_ports->data_addr);
157 else
158 outw(data, io_ports->data_addr);
159 }
d309e0bb
BZ
160
161 if (task->tf_flags & IDE_TFLAG_OUT_HOB_FEATURE)
ca545c1e 162 tf_outb(tf->hob_feature, io_ports->feature_addr);
d309e0bb 163 if (task->tf_flags & IDE_TFLAG_OUT_HOB_NSECT)
ca545c1e 164 tf_outb(tf->hob_nsect, io_ports->nsect_addr);
d309e0bb 165 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAL)
ca545c1e 166 tf_outb(tf->hob_lbal, io_ports->lbal_addr);
d309e0bb 167 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAM)
ca545c1e 168 tf_outb(tf->hob_lbam, io_ports->lbam_addr);
d309e0bb 169 if (task->tf_flags & IDE_TFLAG_OUT_HOB_LBAH)
ca545c1e 170 tf_outb(tf->hob_lbah, io_ports->lbah_addr);
d309e0bb
BZ
171
172 if (task->tf_flags & IDE_TFLAG_OUT_FEATURE)
ca545c1e 173 tf_outb(tf->feature, io_ports->feature_addr);
d309e0bb 174 if (task->tf_flags & IDE_TFLAG_OUT_NSECT)
ca545c1e 175 tf_outb(tf->nsect, io_ports->nsect_addr);
d309e0bb 176 if (task->tf_flags & IDE_TFLAG_OUT_LBAL)
ca545c1e 177 tf_outb(tf->lbal, io_ports->lbal_addr);
d309e0bb 178 if (task->tf_flags & IDE_TFLAG_OUT_LBAM)
ca545c1e 179 tf_outb(tf->lbam, io_ports->lbam_addr);
d309e0bb 180 if (task->tf_flags & IDE_TFLAG_OUT_LBAH)
ca545c1e 181 tf_outb(tf->lbah, io_ports->lbah_addr);
d309e0bb
BZ
182
183 if (task->tf_flags & IDE_TFLAG_OUT_DEVICE)
7f612f27 184 tf_outb((tf->device & HIHI) | drive->select,
ca545c1e 185 io_ports->device_addr);
d309e0bb 186}
374e042c 187EXPORT_SYMBOL_GPL(ide_tf_load);
d309e0bb 188
374e042c 189void ide_tf_read(ide_drive_t *drive, ide_task_t *task)
d309e0bb
BZ
190{
191 ide_hwif_t *hwif = drive->hwif;
192 struct ide_io_ports *io_ports = &hwif->io_ports;
193 struct ide_taskfile *tf = &task->tf;
ca545c1e
BZ
194 void (*tf_outb)(u8 addr, unsigned long port);
195 u8 (*tf_inb)(unsigned long port);
196 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
197
198 if (mmio) {
199 tf_outb = ide_mm_outb;
200 tf_inb = ide_mm_inb;
201 } else {
202 tf_outb = ide_outb;
203 tf_inb = ide_inb;
204 }
d309e0bb
BZ
205
206 if (task->tf_flags & IDE_TFLAG_IN_DATA) {
ca545c1e
BZ
207 u16 data;
208
209 if (mmio)
210 data = readw((void __iomem *)io_ports->data_addr);
211 else
212 data = inw(io_ports->data_addr);
d309e0bb
BZ
213
214 tf->data = data & 0xff;
215 tf->hob_data = (data >> 8) & 0xff;
216 }
217
218 /* be sure we're looking at the low order bits */
ff074883 219 tf_outb(ATA_DEVCTL_OBS & ~0x80, io_ports->ctl_addr);
d309e0bb 220
92eb4380
BZ
221 if (task->tf_flags & IDE_TFLAG_IN_FEATURE)
222 tf->feature = tf_inb(io_ports->feature_addr);
d309e0bb 223 if (task->tf_flags & IDE_TFLAG_IN_NSECT)
ca545c1e 224 tf->nsect = tf_inb(io_ports->nsect_addr);
d309e0bb 225 if (task->tf_flags & IDE_TFLAG_IN_LBAL)
ca545c1e 226 tf->lbal = tf_inb(io_ports->lbal_addr);
d309e0bb 227 if (task->tf_flags & IDE_TFLAG_IN_LBAM)
ca545c1e 228 tf->lbam = tf_inb(io_ports->lbam_addr);
d309e0bb 229 if (task->tf_flags & IDE_TFLAG_IN_LBAH)
ca545c1e 230 tf->lbah = tf_inb(io_ports->lbah_addr);
d309e0bb 231 if (task->tf_flags & IDE_TFLAG_IN_DEVICE)
ca545c1e 232 tf->device = tf_inb(io_ports->device_addr);
d309e0bb
BZ
233
234 if (task->tf_flags & IDE_TFLAG_LBA48) {
ff074883 235 tf_outb(ATA_DEVCTL_OBS | 0x80, io_ports->ctl_addr);
d309e0bb
BZ
236
237 if (task->tf_flags & IDE_TFLAG_IN_HOB_FEATURE)
ca545c1e 238 tf->hob_feature = tf_inb(io_ports->feature_addr);
d309e0bb 239 if (task->tf_flags & IDE_TFLAG_IN_HOB_NSECT)
ca545c1e 240 tf->hob_nsect = tf_inb(io_ports->nsect_addr);
d309e0bb 241 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAL)
ca545c1e 242 tf->hob_lbal = tf_inb(io_ports->lbal_addr);
d309e0bb 243 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAM)
ca545c1e 244 tf->hob_lbam = tf_inb(io_ports->lbam_addr);
d309e0bb 245 if (task->tf_flags & IDE_TFLAG_IN_HOB_LBAH)
ca545c1e 246 tf->hob_lbah = tf_inb(io_ports->lbah_addr);
d309e0bb
BZ
247 }
248}
374e042c 249EXPORT_SYMBOL_GPL(ide_tf_read);
d309e0bb 250
1da177e4
LT
251/*
252 * Some localbus EIDE interfaces require a special access sequence
253 * when using 32-bit I/O instructions to transfer data. We call this
254 * the "vlb_sync" sequence, which consists of three successive reads
255 * of the sector count register location, with interrupts disabled
256 * to ensure that the reads all happen together.
257 */
22cdd6ce 258static void ata_vlb_sync(unsigned long port)
1da177e4 259{
22cdd6ce
BZ
260 (void)inb(port);
261 (void)inb(port);
262 (void)inb(port);
1da177e4
LT
263}
264
265/*
266 * This is used for most PIO data transfers *from* the IDE interface
9567b349
BZ
267 *
268 * These routines will round up any request for an odd number of bytes,
269 * so if an odd len is specified, be sure that there's at least one
270 * extra byte allocated for the buffer.
1da177e4 271 */
374e042c
BZ
272void ide_input_data(ide_drive_t *drive, struct request *rq, void *buf,
273 unsigned int len)
1da177e4 274{
4c3032d8
BZ
275 ide_hwif_t *hwif = drive->hwif;
276 struct ide_io_ports *io_ports = &hwif->io_ports;
9567b349 277 unsigned long data_addr = io_ports->data_addr;
4c3032d8 278 u8 io_32bit = drive->io_32bit;
16bb69c1 279 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
1da177e4 280
9567b349
BZ
281 len++;
282
1da177e4 283 if (io_32bit) {
16bb69c1 284 unsigned long uninitialized_var(flags);
23579a2a 285
22cdd6ce 286 if ((io_32bit & 2) && !mmio) {
1da177e4 287 local_irq_save(flags);
22cdd6ce 288 ata_vlb_sync(io_ports->nsect_addr);
16bb69c1
BZ
289 }
290
291 if (mmio)
292 __ide_mm_insl((void __iomem *)data_addr, buf, len / 4);
293 else
294 insl(data_addr, buf, len / 4);
295
22cdd6ce 296 if ((io_32bit & 2) && !mmio)
1da177e4 297 local_irq_restore(flags);
9567b349 298
16bb69c1
BZ
299 if ((len & 3) >= 2) {
300 if (mmio)
301 __ide_mm_insw((void __iomem *)data_addr,
302 (u8 *)buf + (len & ~3), 1);
303 else
304 insw(data_addr, (u8 *)buf + (len & ~3), 1);
305 }
306 } else {
307 if (mmio)
308 __ide_mm_insw((void __iomem *)data_addr, buf, len / 2);
309 else
310 insw(data_addr, buf, len / 2);
311 }
1da177e4 312}
374e042c 313EXPORT_SYMBOL_GPL(ide_input_data);
1da177e4
LT
314
315/*
316 * This is used for most PIO data transfers *to* the IDE interface
317 */
374e042c
BZ
318void ide_output_data(ide_drive_t *drive, struct request *rq, void *buf,
319 unsigned int len)
1da177e4 320{
4c3032d8
BZ
321 ide_hwif_t *hwif = drive->hwif;
322 struct ide_io_ports *io_ports = &hwif->io_ports;
9567b349 323 unsigned long data_addr = io_ports->data_addr;
4c3032d8 324 u8 io_32bit = drive->io_32bit;
16bb69c1 325 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
1da177e4
LT
326
327 if (io_32bit) {
16bb69c1 328 unsigned long uninitialized_var(flags);
23579a2a 329
22cdd6ce 330 if ((io_32bit & 2) && !mmio) {
1da177e4 331 local_irq_save(flags);
22cdd6ce 332 ata_vlb_sync(io_ports->nsect_addr);
16bb69c1
BZ
333 }
334
335 if (mmio)
336 __ide_mm_outsl((void __iomem *)data_addr, buf, len / 4);
337 else
338 outsl(data_addr, buf, len / 4);
339
22cdd6ce 340 if ((io_32bit & 2) && !mmio)
1da177e4 341 local_irq_restore(flags);
1da177e4 342
16bb69c1
BZ
343 if ((len & 3) >= 2) {
344 if (mmio)
345 __ide_mm_outsw((void __iomem *)data_addr,
346 (u8 *)buf + (len & ~3), 1);
347 else
348 outsw(data_addr, (u8 *)buf + (len & ~3), 1);
349 }
350 } else {
351 if (mmio)
352 __ide_mm_outsw((void __iomem *)data_addr, buf, len / 2);
353 else
354 outsw(data_addr, buf, len / 2);
355 }
1da177e4 356}
374e042c 357EXPORT_SYMBOL_GPL(ide_output_data);
1da177e4 358
92eb4380
BZ
359u8 ide_read_error(ide_drive_t *drive)
360{
361 ide_task_t task;
362
363 memset(&task, 0, sizeof(task));
364 task.tf_flags = IDE_TFLAG_IN_FEATURE;
365
374e042c 366 drive->hwif->tp_ops->tf_read(drive, &task);
92eb4380
BZ
367
368 return task.tf.error;
369}
370EXPORT_SYMBOL_GPL(ide_read_error);
371
1823649b
BZ
372void ide_read_bcount_and_ireason(ide_drive_t *drive, u16 *bcount, u8 *ireason)
373{
374 ide_task_t task;
375
376 memset(&task, 0, sizeof(task));
377 task.tf_flags = IDE_TFLAG_IN_LBAH | IDE_TFLAG_IN_LBAM |
378 IDE_TFLAG_IN_NSECT;
379
374e042c 380 drive->hwif->tp_ops->tf_read(drive, &task);
1823649b
BZ
381
382 *bcount = (task.tf.lbah << 8) | task.tf.lbam;
383 *ireason = task.tf.nsect & 3;
384}
385EXPORT_SYMBOL_GPL(ide_read_bcount_and_ireason);
386
374e042c
BZ
387const struct ide_tp_ops default_tp_ops = {
388 .exec_command = ide_exec_command,
389 .read_status = ide_read_status,
390 .read_altstatus = ide_read_altstatus,
391 .read_sff_dma_status = ide_read_sff_dma_status,
392
393 .set_irq = ide_set_irq,
394
395 .tf_load = ide_tf_load,
396 .tf_read = ide_tf_read,
397
398 .input_data = ide_input_data,
399 .output_data = ide_output_data,
400};
401
4dde4492 402void ide_fix_driveid(u16 *id)
1da177e4
LT
403{
404#ifndef __LITTLE_ENDIAN
405# ifdef __BIG_ENDIAN
406 int i;
5b90e990 407
48fb2688 408 for (i = 0; i < 256; i++)
5b90e990 409 id[i] = __le16_to_cpu(id[i]);
1da177e4
LT
410# else
411# error "Please fix <asm/byteorder.h>"
412# endif
413#endif
414}
415
01745112
BZ
416/*
417 * ide_fixstring() cleans up and (optionally) byte-swaps a text string,
418 * removing leading/trailing blanks and compressing internal blanks.
419 * It is primarily used to tidy up the model name/number fields as
aaaade3f 420 * returned by the ATA_CMD_ID_ATA[PI] commands.
01745112
BZ
421 */
422
1da177e4
LT
423void ide_fixstring (u8 *s, const int bytecount, const int byteswap)
424{
1a7809e3 425 u8 *p, *end = &s[bytecount & ~1]; /* bytecount must be even */
1da177e4
LT
426
427 if (byteswap) {
428 /* convert from big-endian to host byte order */
1a7809e3
LT
429 for (p = s ; p != end ; p += 2)
430 be16_to_cpus((u16 *) p);
1da177e4 431 }
1a7809e3 432
1da177e4 433 /* strip leading blanks */
1a7809e3 434 p = s;
1da177e4
LT
435 while (s != end && *s == ' ')
436 ++s;
437 /* compress internal blanks and strip trailing blanks */
438 while (s != end && *s) {
439 if (*s++ != ' ' || (s != end && *s && *s != ' '))
440 *p++ = *(s-1);
441 }
442 /* wipe out trailing garbage */
443 while (p != end)
444 *p++ = '\0';
445}
446
447EXPORT_SYMBOL(ide_fixstring);
448
449/*
450 * Needed for PCI irq sharing
451 */
452int drive_is_ready (ide_drive_t *drive)
453{
898ec223 454 ide_hwif_t *hwif = drive->hwif;
1da177e4
LT
455 u8 stat = 0;
456
457 if (drive->waiting_for_dma)
5e37bdc0 458 return hwif->dma_ops->dma_test_irq(drive);
1da177e4 459
1da177e4
LT
460 /*
461 * We do a passive status test under shared PCI interrupts on
462 * cards that truly share the ATA side interrupt, but may also share
463 * an interrupt with another pci card/device. We make no assumptions
464 * about possible isa-pnp and pci-pnp issues yet.
465 */
6636487e
BZ
466 if (hwif->io_ports.ctl_addr &&
467 (hwif->host_flags & IDE_HFLAG_BROKEN_ALTSTATUS) == 0)
374e042c 468 stat = hwif->tp_ops->read_altstatus(hwif);
1da177e4 469 else
1da177e4 470 /* Note: this may clear a pending IRQ!! */
374e042c 471 stat = hwif->tp_ops->read_status(hwif);
1da177e4 472
3a7d2484 473 if (stat & ATA_BUSY)
1da177e4
LT
474 /* drive busy: definitely not interrupting */
475 return 0;
476
477 /* drive ready: *might* be interrupting */
478 return 1;
479}
480
481EXPORT_SYMBOL(drive_is_ready);
482
1da177e4
LT
483/*
484 * This routine busy-waits for the drive status to be not "busy".
485 * It then checks the status for all of the "good" bits and none
486 * of the "bad" bits, and if all is okay it returns 0. All other
74af21cf 487 * cases return error -- caller may then invoke ide_error().
1da177e4
LT
488 *
489 * This routine should get fixed to not hog the cpu during extra long waits..
490 * That could be done by busy-waiting for the first jiffy or two, and then
491 * setting a timer to wake up at half second intervals thereafter,
492 * until timeout is achieved, before timing out.
493 */
aedea591 494static int __ide_wait_stat(ide_drive_t *drive, u8 good, u8 bad, unsigned long timeout, u8 *rstat)
1da177e4 495{
b73c7ee2 496 ide_hwif_t *hwif = drive->hwif;
374e042c 497 const struct ide_tp_ops *tp_ops = hwif->tp_ops;
1da177e4 498 unsigned long flags;
74af21cf
BZ
499 int i;
500 u8 stat;
1da177e4
LT
501
502 udelay(1); /* spec allows drive 400ns to assert "BUSY" */
374e042c 503 stat = tp_ops->read_status(hwif);
c47137a9 504
3a7d2484 505 if (stat & ATA_BUSY) {
54cc1428
BZ
506 local_irq_save(flags);
507 local_irq_enable_in_hardirq();
1da177e4 508 timeout += jiffies;
3a7d2484 509 while ((stat = tp_ops->read_status(hwif)) & ATA_BUSY) {
1da177e4
LT
510 if (time_after(jiffies, timeout)) {
511 /*
512 * One last read after the timeout in case
513 * heavy interrupt load made us not make any
514 * progress during the timeout..
515 */
374e042c 516 stat = tp_ops->read_status(hwif);
3a7d2484 517 if ((stat & ATA_BUSY) == 0)
1da177e4
LT
518 break;
519
520 local_irq_restore(flags);
74af21cf
BZ
521 *rstat = stat;
522 return -EBUSY;
1da177e4
LT
523 }
524 }
525 local_irq_restore(flags);
526 }
527 /*
528 * Allow status to settle, then read it again.
529 * A few rare drives vastly violate the 400ns spec here,
530 * so we'll wait up to 10usec for a "good" status
531 * rather than expensively fail things immediately.
532 * This fix courtesy of Matthew Faupel & Niccolo Rigacci.
533 */
534 for (i = 0; i < 10; i++) {
535 udelay(1);
374e042c 536 stat = tp_ops->read_status(hwif);
c47137a9
BZ
537
538 if (OK_STAT(stat, good, bad)) {
74af21cf 539 *rstat = stat;
1da177e4 540 return 0;
74af21cf 541 }
1da177e4 542 }
74af21cf
BZ
543 *rstat = stat;
544 return -EFAULT;
545}
546
547/*
548 * In case of error returns error value after doing "*startstop = ide_error()".
549 * The caller should return the updated value of "startstop" in this case,
550 * "startstop" is unchanged when the function returns 0.
551 */
552int ide_wait_stat(ide_startstop_t *startstop, ide_drive_t *drive, u8 good, u8 bad, unsigned long timeout)
553{
554 int err;
555 u8 stat;
556
557 /* bail early if we've exceeded max_failures */
558 if (drive->max_failures && (drive->failures > drive->max_failures)) {
559 *startstop = ide_stopped;
560 return 1;
561 }
562
563 err = __ide_wait_stat(drive, good, bad, timeout, &stat);
564
565 if (err) {
566 char *s = (err == -EBUSY) ? "status timeout" : "status error";
567 *startstop = ide_error(drive, s, stat);
568 }
569
570 return err;
1da177e4
LT
571}
572
573EXPORT_SYMBOL(ide_wait_stat);
574
a5b7e70d
BZ
575/**
576 * ide_in_drive_list - look for drive in black/white list
577 * @id: drive identifier
4dde4492 578 * @table: list to inspect
a5b7e70d
BZ
579 *
580 * Look for a drive in the blacklist and the whitelist tables
581 * Returns 1 if the drive is found in the table.
582 */
583
4dde4492 584int ide_in_drive_list(u16 *id, const struct drive_list_entry *table)
a5b7e70d 585{
4dde4492
BZ
586 for ( ; table->id_model; table++)
587 if ((!strcmp(table->id_model, (char *)&id[ATA_ID_PROD])) &&
588 (!table->id_firmware ||
589 strstr((char *)&id[ATA_ID_FW_REV], table->id_firmware)))
a5b7e70d
BZ
590 return 1;
591 return 0;
592}
593
b0244a00
BZ
594EXPORT_SYMBOL_GPL(ide_in_drive_list);
595
a5b7e70d
BZ
596/*
597 * Early UDMA66 devices don't set bit14 to 1, only bit13 is valid.
598 * We list them here and depend on the device side cable detection for them.
8588a2b7
BZ
599 *
600 * Some optical devices with the buggy firmwares have the same problem.
a5b7e70d
BZ
601 */
602static const struct drive_list_entry ivb_list[] = {
603 { "QUANTUM FIREBALLlct10 05" , "A03.0900" },
8588a2b7 604 { "TSSTcorp CDDVDW SH-S202J" , "SB00" },
e97564f3
PM
605 { "TSSTcorp CDDVDW SH-S202J" , "SB01" },
606 { "TSSTcorp CDDVDW SH-S202N" , "SB00" },
607 { "TSSTcorp CDDVDW SH-S202N" , "SB01" },
3ced5c49
AS
608 { "TSSTcorp CDDVDW SH-S202H" , "SB00" },
609 { "TSSTcorp CDDVDW SH-S202H" , "SB01" },
c7b997b3 610 { "SAMSUNG SP0822N" , "WA100-10" },
a5b7e70d
BZ
611 { NULL , NULL }
612};
613
1da177e4
LT
614/*
615 * All hosts that use the 80c ribbon must use!
616 * The name is derived from upper byte of word 93 and the 80c ribbon.
617 */
618u8 eighty_ninty_three (ide_drive_t *drive)
619{
7f8f48af 620 ide_hwif_t *hwif = drive->hwif;
4dde4492 621 u16 *id = drive->id;
a5b7e70d 622 int ivb = ide_in_drive_list(id, ivb_list);
7f8f48af 623
49521f97
BZ
624 if (hwif->cbl == ATA_CBL_PATA40_SHORT)
625 return 1;
626
a5b7e70d
BZ
627 if (ivb)
628 printk(KERN_DEBUG "%s: skipping word 93 validity check\n",
629 drive->name);
630
367d7e78 631 if (ata_id_is_sata(id) && !ivb)
b98f8803
GK
632 return 1;
633
a5b7e70d 634 if (hwif->cbl != ATA_CBL_PATA80 && !ivb)
7f8f48af 635 goto no_80w;
1a1276e7 636
f68d9320
BZ
637 /*
638 * FIXME:
f367bed0 639 * - change master/slave IDENTIFY order
a5b7e70d 640 * - force bit13 (80c cable present) check also for !ivb devices
f68d9320
BZ
641 * (unless the slave device is pre-ATA3)
642 */
4dde4492
BZ
643 if ((id[ATA_ID_HW_CONFIG] & 0x4000) ||
644 (ivb && (id[ATA_ID_HW_CONFIG] & 0x2000)))
7f8f48af
BZ
645 return 1;
646
647no_80w:
97100fc8 648 if (drive->dev_flags & IDE_DFLAG_UDMA33_WARNED)
7f8f48af
BZ
649 return 0;
650
651 printk(KERN_WARNING "%s: %s side 80-wire cable detection failed, "
652 "limiting max speed to UDMA33\n",
49521f97
BZ
653 drive->name,
654 hwif->cbl == ATA_CBL_PATA80 ? "drive" : "host");
7f8f48af 655
97100fc8 656 drive->dev_flags |= IDE_DFLAG_UDMA33_WARNED;
7f8f48af
BZ
657
658 return 0;
1da177e4
LT
659}
660
8a455134 661int ide_driveid_update(ide_drive_t *drive)
1da177e4 662{
8a455134 663 ide_hwif_t *hwif = drive->hwif;
374e042c 664 const struct ide_tp_ops *tp_ops = hwif->tp_ops;
4dde4492 665 u16 *id;
b163f46d 666 unsigned long flags;
c47137a9 667 u8 stat;
1da177e4 668
1da177e4
LT
669 /*
670 * Re-read drive->id for possible DMA mode
671 * change (copied from ide-probe.c)
672 */
1da177e4
LT
673
674 SELECT_MASK(drive, 1);
374e042c 675 tp_ops->set_irq(hwif, 0);
1da177e4 676 msleep(50);
aaaade3f 677 tp_ops->exec_command(hwif, ATA_CMD_ID_ATA);
c47137a9 678
b163f46d
BZ
679 if (ide_busy_sleep(hwif, WAIT_WORSTCASE, 1)) {
680 SELECT_MASK(drive, 0);
681 return 0;
682 }
c47137a9 683
3a7d2484 684 msleep(50); /* wait for IRQ and ATA_DRQ */
374e042c 685 stat = tp_ops->read_status(hwif);
c47137a9 686
3a7d2484 687 if (!OK_STAT(stat, ATA_DRQ, BAD_R_STAT)) {
1da177e4
LT
688 SELECT_MASK(drive, 0);
689 printk("%s: CHECK for good STATUS\n", drive->name);
690 return 0;
691 }
692 local_irq_save(flags);
693 SELECT_MASK(drive, 0);
151a6701 694 id = kmalloc(SECTOR_SIZE, GFP_ATOMIC);
1da177e4
LT
695 if (!id) {
696 local_irq_restore(flags);
697 return 0;
698 }
374e042c
BZ
699 tp_ops->input_data(drive, NULL, id, SECTOR_SIZE);
700 (void)tp_ops->read_status(hwif); /* clear drive IRQ */
1da177e4
LT
701 local_irq_enable();
702 local_irq_restore(flags);
703 ide_fix_driveid(id);
4dde4492
BZ
704
705 drive->id[ATA_ID_UDMA_MODES] = id[ATA_ID_UDMA_MODES];
706 drive->id[ATA_ID_MWDMA_MODES] = id[ATA_ID_MWDMA_MODES];
707 drive->id[ATA_ID_SWDMA_MODES] = id[ATA_ID_SWDMA_MODES];
708 /* anything more ? */
709
710 kfree(id);
711
97100fc8 712 if ((drive->dev_flags & IDE_DFLAG_USING_DMA) && ide_id_dma_bug(drive))
4dde4492 713 ide_dma_off(drive);
1da177e4
LT
714
715 return 1;
1da177e4
LT
716}
717
74af21cf 718int ide_config_drive_speed(ide_drive_t *drive, u8 speed)
1da177e4 719{
74af21cf 720 ide_hwif_t *hwif = drive->hwif;
374e042c 721 const struct ide_tp_ops *tp_ops = hwif->tp_ops;
4dde4492 722 u16 *id = drive->id, i;
89613e66 723 int error = 0;
1da177e4 724 u8 stat;
59be2c80 725 ide_task_t task;
1da177e4 726
1da177e4 727#ifdef CONFIG_BLK_DEV_IDEDMA
5e37bdc0
BZ
728 if (hwif->dma_ops) /* check if host supports DMA */
729 hwif->dma_ops->dma_host_set(drive, 0);
1da177e4
LT
730#endif
731
89613e66 732 /* Skip setting PIO flow-control modes on pre-EIDE drives */
48fb2688 733 if ((speed & 0xf8) == XFER_PIO_0 && ata_id_has_iordy(drive->id) == 0)
89613e66
SS
734 goto skip;
735
1da177e4
LT
736 /*
737 * Don't use ide_wait_cmd here - it will
738 * attempt to set_geometry and recalibrate,
739 * but for some reason these don't work at
740 * this point (lost interrupt).
741 */
742 /*
743 * Select the drive, and issue the SETFEATURES command
744 */
745 disable_irq_nosync(hwif->irq);
746
747 /*
748 * FIXME: we race against the running IRQ here if
749 * this is called from non IRQ context. If we use
750 * disable_irq() we hang on the error path. Work
751 * is needed.
752 */
753
754 udelay(1);
755 SELECT_DRIVE(drive);
e5403bff 756 SELECT_MASK(drive, 1);
1da177e4 757 udelay(1);
374e042c 758 tp_ops->set_irq(hwif, 0);
59be2c80
BZ
759
760 memset(&task, 0, sizeof(task));
761 task.tf_flags = IDE_TFLAG_OUT_FEATURE | IDE_TFLAG_OUT_NSECT;
762 task.tf.feature = SETFEATURES_XFER;
763 task.tf.nsect = speed;
764
374e042c 765 tp_ops->tf_load(drive, &task);
59be2c80 766
aaaade3f 767 tp_ops->exec_command(hwif, ATA_CMD_SET_FEATURES);
59be2c80 768
81ca6919 769 if (drive->quirk_list == 2)
374e042c 770 tp_ops->set_irq(hwif, 1);
1da177e4 771
74af21cf 772 error = __ide_wait_stat(drive, drive->ready_stat,
3a7d2484 773 ATA_BUSY | ATA_DRQ | ATA_ERR,
74af21cf 774 WAIT_CMD, &stat);
1da177e4
LT
775
776 SELECT_MASK(drive, 0);
777
778 enable_irq(hwif->irq);
779
780 if (error) {
781 (void) ide_dump_status(drive, "set_drive_speed_status", stat);
782 return error;
783 }
784
4dde4492
BZ
785 id[ATA_ID_UDMA_MODES] &= ~0xFF00;
786 id[ATA_ID_MWDMA_MODES] &= ~0x0F00;
787 id[ATA_ID_SWDMA_MODES] &= ~0x0F00;
1da177e4 788
89613e66 789 skip:
1da177e4 790#ifdef CONFIG_BLK_DEV_IDEDMA
97100fc8 791 if (speed >= XFER_SW_DMA_0 && (drive->dev_flags & IDE_DFLAG_USING_DMA))
5e37bdc0
BZ
792 hwif->dma_ops->dma_host_set(drive, 1);
793 else if (hwif->dma_ops) /* check if host supports DMA */
4a546e04 794 ide_dma_off_quietly(drive);
1da177e4
LT
795#endif
796
4dde4492
BZ
797 if (speed >= XFER_UDMA_0) {
798 i = 1 << (speed - XFER_UDMA_0);
799 id[ATA_ID_UDMA_MODES] |= (i << 8 | i);
800 } else if (speed >= XFER_MW_DMA_0) {
801 i = 1 << (speed - XFER_MW_DMA_0);
802 id[ATA_ID_MWDMA_MODES] |= (i << 8 | i);
803 } else if (speed >= XFER_SW_DMA_0) {
804 i = 1 << (speed - XFER_SW_DMA_0);
805 id[ATA_ID_SWDMA_MODES] |= (i << 8 | i);
1da177e4 806 }
4dde4492 807
1da177e4
LT
808 if (!drive->init_speed)
809 drive->init_speed = speed;
810 drive->current_speed = speed;
811 return error;
812}
813
1da177e4
LT
814/*
815 * This should get invoked any time we exit the driver to
816 * wait for an interrupt response from a drive. handler() points
817 * at the appropriate code to handle the next interrupt, and a
818 * timer is started to prevent us from waiting forever in case
819 * something goes wrong (see the ide_timer_expiry() handler later on).
820 *
821 * See also ide_execute_command
822 */
823static void __ide_set_handler (ide_drive_t *drive, ide_handler_t *handler,
824 unsigned int timeout, ide_expiry_t *expiry)
825{
b65fac32
BZ
826 ide_hwif_t *hwif = drive->hwif;
827
828 BUG_ON(hwif->handler);
829 hwif->handler = handler;
830 hwif->expiry = expiry;
831 hwif->timer.expires = jiffies + timeout;
832 hwif->req_gen_timer = hwif->req_gen;
833 add_timer(&hwif->timer);
1da177e4
LT
834}
835
836void ide_set_handler (ide_drive_t *drive, ide_handler_t *handler,
837 unsigned int timeout, ide_expiry_t *expiry)
838{
b65fac32 839 ide_hwif_t *hwif = drive->hwif;
1da177e4 840 unsigned long flags;
2a2ca6a9 841
b65fac32 842 spin_lock_irqsave(&hwif->lock, flags);
1da177e4 843 __ide_set_handler(drive, handler, timeout, expiry);
b65fac32 844 spin_unlock_irqrestore(&hwif->lock, flags);
1da177e4
LT
845}
846
847EXPORT_SYMBOL(ide_set_handler);
848
849/**
850 * ide_execute_command - execute an IDE command
851 * @drive: IDE drive to issue the command against
852 * @command: command byte to write
853 * @handler: handler for next phase
854 * @timeout: timeout for command
855 * @expiry: handler to run on timeout
856 *
857 * Helper function to issue an IDE command. This handles the
858 * atomicity requirements, command timing and ensures that the
859 * handler and IRQ setup do not race. All IDE command kick off
860 * should go via this function or do equivalent locking.
861 */
cd2a2d96
BZ
862
863void ide_execute_command(ide_drive_t *drive, u8 cmd, ide_handler_t *handler,
864 unsigned timeout, ide_expiry_t *expiry)
1da177e4 865{
2a2ca6a9 866 ide_hwif_t *hwif = drive->hwif;
1da177e4 867 unsigned long flags;
629f944b 868
b65fac32 869 spin_lock_irqsave(&hwif->lock, flags);
629f944b 870 __ide_set_handler(drive, handler, timeout, expiry);
374e042c 871 hwif->tp_ops->exec_command(hwif, cmd);
629f944b
BZ
872 /*
873 * Drive takes 400nS to respond, we must avoid the IRQ being
874 * serviced before that.
875 *
876 * FIXME: we could skip this delay with care on non shared devices
877 */
1da177e4 878 ndelay(400);
b65fac32 879 spin_unlock_irqrestore(&hwif->lock, flags);
1da177e4 880}
1da177e4
LT
881EXPORT_SYMBOL(ide_execute_command);
882
1fc14258
BZ
883void ide_execute_pkt_cmd(ide_drive_t *drive)
884{
885 ide_hwif_t *hwif = drive->hwif;
886 unsigned long flags;
887
b65fac32 888 spin_lock_irqsave(&hwif->lock, flags);
aaaade3f 889 hwif->tp_ops->exec_command(hwif, ATA_CMD_PACKET);
1fc14258 890 ndelay(400);
b65fac32 891 spin_unlock_irqrestore(&hwif->lock, flags);
1fc14258
BZ
892}
893EXPORT_SYMBOL_GPL(ide_execute_pkt_cmd);
1da177e4 894
64a8f00f 895static inline void ide_complete_drive_reset(ide_drive_t *drive, int err)
79e36a9f 896{
b65fac32 897 struct request *rq = drive->hwif->rq;
79e36a9f
EO
898
899 if (rq && blk_special_request(rq) && rq->cmd[0] == REQ_DRIVE_RESET)
64a8f00f 900 ide_end_request(drive, err ? err : 1, 0);
79e36a9f
EO
901}
902
1da177e4
LT
903/* needed below */
904static ide_startstop_t do_reset1 (ide_drive_t *, int);
905
906/*
907 * atapi_reset_pollfunc() gets invoked to poll the interface for completion every 50ms
908 * during an atapi drive reset operation. If the drive has not yet responded,
909 * and we have not yet hit our maximum waiting time, then the timer is restarted
910 * for another 50ms.
911 */
912static ide_startstop_t atapi_reset_pollfunc (ide_drive_t *drive)
913{
b73c7ee2 914 ide_hwif_t *hwif = drive->hwif;
1da177e4
LT
915 u8 stat;
916
917 SELECT_DRIVE(drive);
918 udelay (10);
374e042c 919 stat = hwif->tp_ops->read_status(hwif);
1da177e4 920
3a7d2484 921 if (OK_STAT(stat, 0, ATA_BUSY))
1da177e4 922 printk("%s: ATAPI reset complete\n", drive->name);
c47137a9 923 else {
b65fac32 924 if (time_before(jiffies, hwif->poll_timeout)) {
1da177e4
LT
925 ide_set_handler(drive, &atapi_reset_pollfunc, HZ/20, NULL);
926 /* continue polling */
927 return ide_started;
928 }
929 /* end of polling */
b65fac32 930 hwif->polling = 0;
1da177e4
LT
931 printk("%s: ATAPI reset timed-out, status=0x%02x\n",
932 drive->name, stat);
933 /* do it the old fashioned way */
934 return do_reset1(drive, 1);
935 }
936 /* done polling */
b65fac32 937 hwif->polling = 0;
64a8f00f 938 ide_complete_drive_reset(drive, 0);
1da177e4
LT
939 return ide_stopped;
940}
941
0e3d84a5
BZ
942static void ide_reset_report_error(ide_hwif_t *hwif, u8 err)
943{
944 static const char *err_master_vals[] =
945 { NULL, "passed", "formatter device error",
946 "sector buffer error", "ECC circuitry error",
947 "controlling MPU error" };
948
949 u8 err_master = err & 0x7f;
950
951 printk(KERN_ERR "%s: reset: master: ", hwif->name);
952 if (err_master && err_master < 6)
953 printk(KERN_CONT "%s", err_master_vals[err_master]);
954 else
955 printk(KERN_CONT "error (0x%02x?)", err);
956 if (err & 0x80)
957 printk(KERN_CONT "; slave: failed");
958 printk(KERN_CONT "\n");
959}
960
1da177e4
LT
961/*
962 * reset_pollfunc() gets invoked to poll the interface for completion every 50ms
963 * during an ide reset operation. If the drives have not yet responded,
964 * and we have not yet hit our maximum waiting time, then the timer is restarted
965 * for another 50ms.
966 */
967static ide_startstop_t reset_pollfunc (ide_drive_t *drive)
968{
898ec223 969 ide_hwif_t *hwif = drive->hwif;
ac95beed 970 const struct ide_port_ops *port_ops = hwif->port_ops;
1da177e4 971 u8 tmp;
64a8f00f 972 int err = 0;
1da177e4 973
ac95beed 974 if (port_ops && port_ops->reset_poll) {
64a8f00f
EO
975 err = port_ops->reset_poll(drive);
976 if (err) {
1da177e4
LT
977 printk(KERN_ERR "%s: host reset_poll failure for %s.\n",
978 hwif->name, drive->name);
79e36a9f 979 goto out;
1da177e4
LT
980 }
981 }
982
374e042c 983 tmp = hwif->tp_ops->read_status(hwif);
c47137a9 984
3a7d2484 985 if (!OK_STAT(tmp, 0, ATA_BUSY)) {
b65fac32 986 if (time_before(jiffies, hwif->poll_timeout)) {
1da177e4
LT
987 ide_set_handler(drive, &reset_pollfunc, HZ/20, NULL);
988 /* continue polling */
989 return ide_started;
990 }
991 printk("%s: reset timed-out, status=0x%02x\n", hwif->name, tmp);
992 drive->failures++;
64a8f00f 993 err = -EIO;
1da177e4 994 } else {
64a57fe4
BZ
995 tmp = ide_read_error(drive);
996
997 if (tmp == 1) {
0e3d84a5 998 printk(KERN_INFO "%s: reset: success\n", hwif->name);
1da177e4
LT
999 drive->failures = 0;
1000 } else {
0e3d84a5 1001 ide_reset_report_error(hwif, tmp);
1da177e4 1002 drive->failures++;
64a8f00f 1003 err = -EIO;
1da177e4
LT
1004 }
1005 }
79e36a9f 1006out:
b65fac32 1007 hwif->polling = 0; /* done polling */
64a8f00f 1008 ide_complete_drive_reset(drive, err);
1da177e4
LT
1009 return ide_stopped;
1010}
1011
1da177e4
LT
1012static void ide_disk_pre_reset(ide_drive_t *drive)
1013{
4dde4492 1014 int legacy = (drive->id[ATA_ID_CFS_ENABLE_2] & 0x0400) ? 0 : 1;
1da177e4
LT
1015
1016 drive->special.all = 0;
1017 drive->special.b.set_geometry = legacy;
1018 drive->special.b.recalibrate = legacy;
97100fc8 1019
4ee06b7e 1020 drive->mult_count = 0;
4abdc6ee 1021 drive->dev_flags &= ~IDE_DFLAG_PARKED;
97100fc8
BZ
1022
1023 if ((drive->dev_flags & IDE_DFLAG_KEEP_SETTINGS) == 0 &&
1024 (drive->dev_flags & IDE_DFLAG_USING_DMA) == 0)
1da177e4 1025 drive->mult_req = 0;
97100fc8 1026
1da177e4
LT
1027 if (drive->mult_req != drive->mult_count)
1028 drive->special.b.set_multmode = 1;
1029}
1030
1031static void pre_reset(ide_drive_t *drive)
1032{
ac95beed
BZ
1033 const struct ide_port_ops *port_ops = drive->hwif->port_ops;
1034
1da177e4
LT
1035 if (drive->media == ide_disk)
1036 ide_disk_pre_reset(drive);
1037 else
97100fc8 1038 drive->dev_flags |= IDE_DFLAG_POST_RESET;
1da177e4 1039
97100fc8 1040 if (drive->dev_flags & IDE_DFLAG_USING_DMA) {
99ffbe0e 1041 if (drive->crc_count)
578cfa0d 1042 ide_check_dma_crc(drive);
99ffbe0e
BZ
1043 else
1044 ide_dma_off(drive);
1045 }
1046
97100fc8
BZ
1047 if ((drive->dev_flags & IDE_DFLAG_KEEP_SETTINGS) == 0) {
1048 if ((drive->dev_flags & IDE_DFLAG_USING_DMA) == 0) {
1049 drive->dev_flags &= ~IDE_DFLAG_UNMASK;
1da177e4
LT
1050 drive->io_32bit = 0;
1051 }
1052 return;
1053 }
1da177e4 1054
ac95beed
BZ
1055 if (port_ops && port_ops->pre_reset)
1056 port_ops->pre_reset(drive);
1da177e4 1057
513daadd
SS
1058 if (drive->current_speed != 0xff)
1059 drive->desired_speed = drive->current_speed;
1060 drive->current_speed = 0xff;
1da177e4
LT
1061}
1062
1063/*
1064 * do_reset1() attempts to recover a confused drive by resetting it.
1065 * Unfortunately, resetting a disk drive actually resets all devices on
1066 * the same interface, so it can really be thought of as resetting the
1067 * interface rather than resetting the drive.
1068 *
1069 * ATAPI devices have their own reset mechanism which allows them to be
1070 * individually reset without clobbering other devices on the same interface.
1071 *
1072 * Unfortunately, the IDE interface does not generate an interrupt to let
1073 * us know when the reset operation has finished, so we must poll for this.
1074 * Equally poor, though, is the fact that this may a very long time to complete,
1075 * (up to 30 seconds worstcase). So, instead of busy-waiting here for it,
1076 * we set a timer to poll at 50ms intervals.
1077 */
1078static ide_startstop_t do_reset1 (ide_drive_t *drive, int do_not_try_atapi)
1079{
2a2ca6a9 1080 ide_hwif_t *hwif = drive->hwif;
2a2ca6a9
BZ
1081 struct ide_io_ports *io_ports = &hwif->io_ports;
1082 const struct ide_tp_ops *tp_ops = hwif->tp_ops;
ac95beed 1083 const struct ide_port_ops *port_ops;
2a2ca6a9
BZ
1084 unsigned long flags, timeout;
1085 unsigned int unit;
4abdc6ee 1086 DEFINE_WAIT(wait);
23579a2a 1087
b65fac32 1088 spin_lock_irqsave(&hwif->lock, flags);
374e042c 1089
1da177e4 1090 /* We must not reset with running handlers */
b65fac32 1091 BUG_ON(hwif->handler != NULL);
1da177e4
LT
1092
1093 /* For an ATAPI device, first try an ATAPI SRST. */
1094 if (drive->media != ide_disk && !do_not_try_atapi) {
1095 pre_reset(drive);
1096 SELECT_DRIVE(drive);
1097 udelay (20);
aaaade3f 1098 tp_ops->exec_command(hwif, ATA_CMD_DEV_RESET);
68ad9910 1099 ndelay(400);
b65fac32
BZ
1100 hwif->poll_timeout = jiffies + WAIT_WORSTCASE;
1101 hwif->polling = 1;
1da177e4 1102 __ide_set_handler(drive, &atapi_reset_pollfunc, HZ/20, NULL);
b65fac32 1103 spin_unlock_irqrestore(&hwif->lock, flags);
1da177e4
LT
1104 return ide_started;
1105 }
1106
4abdc6ee
EO
1107 /* We must not disturb devices in the IDE_DFLAG_PARKED state. */
1108 do {
1109 unsigned long now;
1110
1111 prepare_to_wait(&ide_park_wq, &wait, TASK_UNINTERRUPTIBLE);
1112 timeout = jiffies;
1113 for (unit = 0; unit < MAX_DRIVES; unit++) {
5e7f3a46 1114 ide_drive_t *tdrive = hwif->devices[unit];
4abdc6ee
EO
1115
1116 if (tdrive->dev_flags & IDE_DFLAG_PRESENT &&
1117 tdrive->dev_flags & IDE_DFLAG_PARKED &&
1118 time_after(tdrive->sleep, timeout))
1119 timeout = tdrive->sleep;
1120 }
1121
1122 now = jiffies;
1123 if (time_before_eq(timeout, now))
1124 break;
1125
b65fac32 1126 spin_unlock_irqrestore(&hwif->lock, flags);
4abdc6ee 1127 timeout = schedule_timeout_uninterruptible(timeout - now);
b65fac32 1128 spin_lock_irqsave(&hwif->lock, flags);
4abdc6ee
EO
1129 } while (timeout);
1130 finish_wait(&ide_park_wq, &wait);
1131
1da177e4
LT
1132 /*
1133 * First, reset any device state data we were maintaining
1134 * for any of the drives on this interface.
1135 */
1136 for (unit = 0; unit < MAX_DRIVES; ++unit)
5e7f3a46 1137 pre_reset(hwif->devices[unit]);
1da177e4 1138
4c3032d8 1139 if (io_ports->ctl_addr == 0) {
b65fac32 1140 spin_unlock_irqrestore(&hwif->lock, flags);
64a8f00f 1141 ide_complete_drive_reset(drive, -ENXIO);
1da177e4
LT
1142 return ide_stopped;
1143 }
1144
1145 /*
1146 * Note that we also set nIEN while resetting the device,
1147 * to mask unwanted interrupts from the interface during the reset.
1148 * However, due to the design of PC hardware, this will cause an
1149 * immediate interrupt due to the edge transition it produces.
1150 * This single interrupt gives us a "fast poll" for drives that
1151 * recover from reset very quickly, saving us the first 50ms wait time.
6e6afb3b
BZ
1152 *
1153 * TODO: add ->softreset method and stop abusing ->set_irq
1da177e4
LT
1154 */
1155 /* set SRST and nIEN */
374e042c 1156 tp_ops->set_irq(hwif, 4);
1da177e4
LT
1157 /* more than enough time */
1158 udelay(10);
6e6afb3b 1159 /* clear SRST, leave nIEN (unless device is on the quirk list) */
374e042c 1160 tp_ops->set_irq(hwif, drive->quirk_list == 2);
1da177e4
LT
1161 /* more than enough time */
1162 udelay(10);
b65fac32
BZ
1163 hwif->poll_timeout = jiffies + WAIT_WORSTCASE;
1164 hwif->polling = 1;
1da177e4
LT
1165 __ide_set_handler(drive, &reset_pollfunc, HZ/20, NULL);
1166
1167 /*
1168 * Some weird controller like resetting themselves to a strange
1169 * state when the disks are reset this way. At least, the Winbond
1170 * 553 documentation says that
1171 */
ac95beed
BZ
1172 port_ops = hwif->port_ops;
1173 if (port_ops && port_ops->resetproc)
1174 port_ops->resetproc(drive);
1da177e4 1175
b65fac32 1176 spin_unlock_irqrestore(&hwif->lock, flags);
1da177e4
LT
1177 return ide_started;
1178}
1179
1180/*
1181 * ide_do_reset() is the entry point to the drive/interface reset code.
1182 */
1183
1184ide_startstop_t ide_do_reset (ide_drive_t *drive)
1185{
1186 return do_reset1(drive, 0);
1187}
1188
1189EXPORT_SYMBOL(ide_do_reset);
1190
1191/*
1192 * ide_wait_not_busy() waits for the currently selected device on the hwif
9d501529 1193 * to report a non-busy status, see comments in ide_probe_port().
1da177e4
LT
1194 */
1195int ide_wait_not_busy(ide_hwif_t *hwif, unsigned long timeout)
1196{
1197 u8 stat = 0;
1198
1199 while(timeout--) {
1200 /*
1201 * Turn this into a schedule() sleep once I'm sure
1202 * about locking issues (2.5 work ?).
1203 */
1204 mdelay(1);
374e042c 1205 stat = hwif->tp_ops->read_status(hwif);
3a7d2484 1206 if ((stat & ATA_BUSY) == 0)
1da177e4
LT
1207 return 0;
1208 /*
1209 * Assume a value of 0xff means nothing is connected to
1210 * the interface and it doesn't implement the pull-down
1211 * resistor on D7.
1212 */
1213 if (stat == 0xff)
1214 return -ENODEV;
6842f8c8 1215 touch_softlockup_watchdog();
1e86240f 1216 touch_nmi_watchdog();
1da177e4
LT
1217 }
1218 return -EBUSY;
1219}
This page took 0.55886 seconds and 5 git commands to generate.