ide: Kconfig face-lift
[deliverable/linux.git] / drivers / ide / pci / cs5520.c
CommitLineData
1da177e4
LT
1/*
2 * IDE tuning and bus mastering support for the CS5510/CS5520
3 * chipsets
4 *
5 * The CS5510/CS5520 are slightly unusual devices. Unlike the
6 * typical IDE controllers they do bus mastering with the drive in
7 * PIO mode and smarter silicon.
8 *
9 * The practical upshot of this is that we must always tune the
10 * drive for the right PIO mode. We must also ignore all the blacklists
11 * and the drive bus mastering DMA information.
12 *
13 * *** This driver is strictly experimental ***
14 *
15 * (c) Copyright Red Hat Inc 2002
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2, or (at your option) any
20 * later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
25 * General Public License for more details.
26 *
27 * For the avoidance of doubt the "preferred form" of this code is one which
28 * is in an open non patent encumbered format. Where cryptographic key signing
29 * forms part of the process of creating an executable the information
30 * including keys needed to generate an equivalently functional executable
31 * are deemed to be part of the source code.
32 *
33 */
34
1da177e4
LT
35#include <linux/module.h>
36#include <linux/types.h>
37#include <linux/kernel.h>
38#include <linux/delay.h>
39#include <linux/timer.h>
40#include <linux/mm.h>
41#include <linux/ioport.h>
42#include <linux/blkdev.h>
43#include <linux/hdreg.h>
44
45#include <linux/interrupt.h>
46#include <linux/init.h>
47#include <linux/pci.h>
48#include <linux/ide.h>
49#include <linux/dma-mapping.h>
50
51#include <asm/io.h>
52#include <asm/irq.h>
53
54struct pio_clocks
55{
56 int address;
57 int assert;
58 int recovery;
59};
60
61static struct pio_clocks cs5520_pio_clocks[]={
62 {3, 6, 11},
63 {2, 5, 6},
64 {1, 4, 3},
65 {1, 3, 2},
66 {1, 2, 1}
67};
68
f212ff28 69static int cs5520_tune_chipset(ide_drive_t *drive, const u8 speed)
1da177e4
LT
70{
71 ide_hwif_t *hwif = HWIF(drive);
72 struct pci_dev *pdev = hwif->pci_dev;
1da177e4
LT
73 int pio = speed;
74 u8 reg;
75 int controller = drive->dn > 1 ? 1 : 0;
76 int error;
f212ff28 77
1da177e4
LT
78 switch(speed)
79 {
80 case XFER_PIO_4:
81 case XFER_PIO_3:
82 case XFER_PIO_2:
83 case XFER_PIO_1:
84 case XFER_PIO_0:
85 pio -= XFER_PIO_0;
86 break;
87 default:
88 pio = 0;
89 printk(KERN_ERR "cs55x0: bad ide timing.\n");
90 }
91
92 printk("PIO clocking = %d\n", pio);
93
94 /* FIXME: if DMA = 1 do we need to set the DMA bit here ? */
95
96 /* 8bit CAT/CRT - 8bit command timing for channel */
97 pci_write_config_byte(pdev, 0x62 + controller,
98 (cs5520_pio_clocks[pio].recovery << 4) |
99 (cs5520_pio_clocks[pio].assert));
100
101 /* 0x64 - 16bit Primary, 0x68 - 16bit Secondary */
102
103 /* FIXME: should these use address ? */
104 /* Data read timing */
105 pci_write_config_byte(pdev, 0x64 + 4*controller + (drive->dn&1),
106 (cs5520_pio_clocks[pio].recovery << 4) |
107 (cs5520_pio_clocks[pio].assert));
108 /* Write command timing */
109 pci_write_config_byte(pdev, 0x66 + 4*controller + (drive->dn&1),
110 (cs5520_pio_clocks[pio].recovery << 4) |
111 (cs5520_pio_clocks[pio].assert));
112
113 /* Set the DMA enable/disable flag */
114 reg = inb(hwif->dma_base + 0x02 + 8*controller);
115 reg |= 1<<((drive->dn&1)+5);
116 outb(reg, hwif->dma_base + 0x02 + 8*controller);
117
118 error = ide_config_drive_speed(drive, speed);
119 /* ATAPI is harder so leave it for now */
120 if(!error && drive->media == ide_disk)
121 error = hwif->ide_dma_on(drive);
122
123 return error;
124}
125
126static void cs5520_tune_drive(ide_drive_t *drive, u8 pio)
127{
2134758d 128 pio = ide_get_best_pio_mode(drive, pio, 4);
1da177e4
LT
129 cs5520_tune_chipset(drive, (XFER_PIO_0 + pio));
130}
131
132static int cs5520_config_drive_xfer_rate(ide_drive_t *drive)
133{
1da177e4 134 /* Tune the drive for PIO modes up to PIO 4 */
07022433 135 cs5520_tune_drive(drive, 255);
3608b5d7 136
1da177e4 137 /* Then tell the core to use DMA operations */
3608b5d7 138 return 0;
1da177e4
LT
139}
140
141/*
142 * We provide a callback for our nonstandard DMA location
143 */
144
145static void __devinit cs5520_init_setup_dma(struct pci_dev *dev, ide_pci_device_t *d, ide_hwif_t *hwif)
146{
147 unsigned long bmide = pci_resource_start(dev, 2); /* Not the usual 4 */
148 if(hwif->mate && hwif->mate->dma_base) /* Second channel at primary + 8 */
149 bmide += 8;
150 ide_setup_dma(hwif, bmide, 8);
151}
152
153/*
154 * We wrap the DMA activate to set the vdma flag. This is needed
155 * so that the IDE DMA layer issues PIO not DMA commands over the
156 * DMA channel
157 */
158
159static int cs5520_dma_on(ide_drive_t *drive)
160{
161 drive->vdma = 1;
162 return 0;
163}
164
165static void __devinit init_hwif_cs5520(ide_hwif_t *hwif)
166{
167 hwif->tuneproc = &cs5520_tune_drive;
168 hwif->speedproc = &cs5520_tune_chipset;
169 hwif->ide_dma_check = &cs5520_config_drive_xfer_rate;
170 hwif->ide_dma_on = &cs5520_dma_on;
171
172 if(!noautodma)
173 hwif->autodma = 1;
174
175 if(!hwif->dma_base)
176 {
177 hwif->drives[0].autotune = 1;
178 hwif->drives[1].autotune = 1;
179 return;
180 }
181
182 hwif->atapi_dma = 0;
183 hwif->ultra_mask = 0;
184 hwif->swdma_mask = 0;
185 hwif->mwdma_mask = 0;
186
187 hwif->drives[0].autodma = hwif->autodma;
188 hwif->drives[1].autodma = hwif->autodma;
189}
190
191#define DECLARE_CS_DEV(name_str) \
192 { \
193 .name = name_str, \
194 .init_setup_dma = cs5520_init_setup_dma, \
195 .init_hwif = init_hwif_cs5520, \
1da177e4
LT
196 .autodma = AUTODMA, \
197 .bootable = ON_BOARD, \
a5d8c5c8 198 .host_flags = IDE_HFLAG_ISA_PORTS, \
4099d143 199 .pio_mask = ATA_PIO4, \
1da177e4
LT
200 }
201
202static ide_pci_device_t cyrix_chipsets[] __devinitdata = {
203 /* 0 */ DECLARE_CS_DEV("Cyrix 5510"),
204 /* 1 */ DECLARE_CS_DEV("Cyrix 5520")
205};
206
207/*
208 * The 5510/5520 are a bit weird. They don't quite set up the way
209 * the PCI helper layer expects so we must do much of the set up
210 * work longhand.
211 */
212
213static int __devinit cs5520_init_one(struct pci_dev *dev, const struct pci_device_id *id)
214{
5cbf79cd 215 ide_hwif_t *hwif = NULL, *mate = NULL;
1da177e4
LT
216 ata_index_t index;
217 ide_pci_device_t *d = &cyrix_chipsets[id->driver_data];
218
219 ide_setup_pci_noise(dev, d);
220
221 /* We must not grab the entire device, it has 'ISA' space in its
222 BARS too and we will freak out other bits of the kernel */
1e39dead 223 if (pci_enable_device_bars(dev, 1<<2)) {
1da177e4 224 printk(KERN_WARNING "%s: Unable to enable 55x0.\n", d->name);
1e39dead 225 return -ENODEV;
1da177e4
LT
226 }
227 pci_set_master(dev);
228 if (pci_set_dma_mask(dev, DMA_32BIT_MASK)) {
229 printk(KERN_WARNING "cs5520: No suitable DMA available.\n");
230 return -ENODEV;
231 }
232
233 index.all = 0xf0f0;
234
235 /*
236 * Now the chipset is configured we can let the core
237 * do all the device setup for us
238 */
239
240 ide_pci_setup_ports(dev, d, 14, &index);
241
5cbf79cd
BZ
242 if ((index.b.low & 0xf0) != 0xf0)
243 hwif = &ide_hwifs[index.b.low];
244 if ((index.b.high & 0xf0) != 0xf0)
245 mate = &ide_hwifs[index.b.high];
246
247 if (hwif)
248 probe_hwif_init(hwif);
249 if (mate)
250 probe_hwif_init(mate);
251
252 if (hwif)
253 ide_proc_register_port(hwif);
254 if (mate)
255 ide_proc_register_port(mate);
256
1da177e4
LT
257 return 0;
258}
259
260static struct pci_device_id cs5520_pci_tbl[] = {
261 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5510, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
262 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
263 { 0, },
264};
265MODULE_DEVICE_TABLE(pci, cs5520_pci_tbl);
266
267static struct pci_driver driver = {
268 .name = "Cyrix_IDE",
269 .id_table = cs5520_pci_tbl,
270 .probe = cs5520_init_one,
271};
272
82ab1eec 273static int __init cs5520_ide_init(void)
1da177e4
LT
274{
275 return ide_pci_register_driver(&driver);
276}
277
278module_init(cs5520_ide_init);
279
280MODULE_AUTHOR("Alan Cox");
281MODULE_DESCRIPTION("PCI driver module for Cyrix 5510/5520 IDE");
282MODULE_LICENSE("GPL");
This page took 0.252126 seconds and 5 git commands to generate.