ide-pmac: add PIO autotune fallback to ->ide_dma_check
[deliverable/linux.git] / drivers / ide / pci / cs5520.c
CommitLineData
1da177e4
LT
1/*
2 * IDE tuning and bus mastering support for the CS5510/CS5520
3 * chipsets
4 *
5 * The CS5510/CS5520 are slightly unusual devices. Unlike the
6 * typical IDE controllers they do bus mastering with the drive in
7 * PIO mode and smarter silicon.
8 *
9 * The practical upshot of this is that we must always tune the
10 * drive for the right PIO mode. We must also ignore all the blacklists
11 * and the drive bus mastering DMA information.
12 *
13 * *** This driver is strictly experimental ***
14 *
15 * (c) Copyright Red Hat Inc 2002
16 *
17 * This program is free software; you can redistribute it and/or modify it
18 * under the terms of the GNU General Public License as published by the
19 * Free Software Foundation; either version 2, or (at your option) any
20 * later version.
21 *
22 * This program is distributed in the hope that it will be useful, but
23 * WITHOUT ANY WARRANTY; without even the implied warranty of
24 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
25 * General Public License for more details.
26 *
27 * For the avoidance of doubt the "preferred form" of this code is one which
28 * is in an open non patent encumbered format. Where cryptographic key signing
29 * forms part of the process of creating an executable the information
30 * including keys needed to generate an equivalently functional executable
31 * are deemed to be part of the source code.
32 *
33 */
34
1da177e4
LT
35#include <linux/module.h>
36#include <linux/types.h>
37#include <linux/kernel.h>
38#include <linux/delay.h>
39#include <linux/timer.h>
40#include <linux/mm.h>
41#include <linux/ioport.h>
42#include <linux/blkdev.h>
43#include <linux/hdreg.h>
44
45#include <linux/interrupt.h>
46#include <linux/init.h>
47#include <linux/pci.h>
48#include <linux/ide.h>
49#include <linux/dma-mapping.h>
50
51#include <asm/io.h>
52#include <asm/irq.h>
53
54struct pio_clocks
55{
56 int address;
57 int assert;
58 int recovery;
59};
60
61static struct pio_clocks cs5520_pio_clocks[]={
62 {3, 6, 11},
63 {2, 5, 6},
64 {1, 4, 3},
65 {1, 3, 2},
66 {1, 2, 1}
67};
68
8f4dd2e4 69static void cs5520_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4
LT
70{
71 ide_hwif_t *hwif = HWIF(drive);
72 struct pci_dev *pdev = hwif->pci_dev;
1da177e4 73 int controller = drive->dn > 1 ? 1 : 0;
8f4dd2e4 74 u8 reg;
f212ff28 75
1da177e4
LT
76 /* FIXME: if DMA = 1 do we need to set the DMA bit here ? */
77
78 /* 8bit CAT/CRT - 8bit command timing for channel */
79 pci_write_config_byte(pdev, 0x62 + controller,
80 (cs5520_pio_clocks[pio].recovery << 4) |
81 (cs5520_pio_clocks[pio].assert));
82
83 /* 0x64 - 16bit Primary, 0x68 - 16bit Secondary */
84
85 /* FIXME: should these use address ? */
86 /* Data read timing */
87 pci_write_config_byte(pdev, 0x64 + 4*controller + (drive->dn&1),
88 (cs5520_pio_clocks[pio].recovery << 4) |
89 (cs5520_pio_clocks[pio].assert));
90 /* Write command timing */
91 pci_write_config_byte(pdev, 0x66 + 4*controller + (drive->dn&1),
92 (cs5520_pio_clocks[pio].recovery << 4) |
93 (cs5520_pio_clocks[pio].assert));
94
95 /* Set the DMA enable/disable flag */
96 reg = inb(hwif->dma_base + 0x02 + 8*controller);
97 reg |= 1<<((drive->dn&1)+5);
98 outb(reg, hwif->dma_base + 0x02 + 8*controller);
326d72f4 99}
26bcb879 100
88b2b32b 101static void cs5520_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 102{
8f4dd2e4
BZ
103 printk(KERN_ERR "cs55x0: bad ide timing.\n");
104
105 cs5520_set_pio_mode(drive, 0);
1da177e4
LT
106}
107
108static int cs5520_config_drive_xfer_rate(ide_drive_t *drive)
109{
1da177e4 110 /* Tune the drive for PIO modes up to PIO 4 */
26bcb879 111 ide_set_max_pio(drive);
3608b5d7 112
1da177e4 113 /* Then tell the core to use DMA operations */
3608b5d7 114 return 0;
1da177e4
LT
115}
116
117/*
118 * We provide a callback for our nonstandard DMA location
119 */
120
121static void __devinit cs5520_init_setup_dma(struct pci_dev *dev, ide_pci_device_t *d, ide_hwif_t *hwif)
122{
123 unsigned long bmide = pci_resource_start(dev, 2); /* Not the usual 4 */
124 if(hwif->mate && hwif->mate->dma_base) /* Second channel at primary + 8 */
125 bmide += 8;
126 ide_setup_dma(hwif, bmide, 8);
127}
128
129/*
130 * We wrap the DMA activate to set the vdma flag. This is needed
131 * so that the IDE DMA layer issues PIO not DMA commands over the
132 * DMA channel
133 */
134
135static int cs5520_dma_on(ide_drive_t *drive)
136{
137 drive->vdma = 1;
138 return 0;
139}
140
141static void __devinit init_hwif_cs5520(ide_hwif_t *hwif)
142{
26bcb879 143 hwif->set_pio_mode = &cs5520_set_pio_mode;
88b2b32b 144 hwif->set_dma_mode = &cs5520_set_dma_mode;
1da177e4 145
dfb23112
BZ
146 if (hwif->dma_base == 0) {
147 hwif->drives[1].autotune = hwif->drives[0].autotune = 1;
1da177e4
LT
148 return;
149 }
326d72f4 150
dfb23112
BZ
151 hwif->ide_dma_check = &cs5520_config_drive_xfer_rate;
152 hwif->ide_dma_on = &cs5520_dma_on;
153
326d72f4 154 /* ATAPI is harder so leave it for now */
1da177e4
LT
155 hwif->atapi_dma = 0;
156 hwif->ultra_mask = 0;
157 hwif->swdma_mask = 0;
158 hwif->mwdma_mask = 0;
dfb23112
BZ
159
160 if (!noautodma)
161 hwif->autodma = 1;
162
1da177e4
LT
163 hwif->drives[0].autodma = hwif->autodma;
164 hwif->drives[1].autodma = hwif->autodma;
165}
166
167#define DECLARE_CS_DEV(name_str) \
168 { \
169 .name = name_str, \
170 .init_setup_dma = cs5520_init_setup_dma, \
171 .init_hwif = init_hwif_cs5520, \
1da177e4
LT
172 .autodma = AUTODMA, \
173 .bootable = ON_BOARD, \
a5d8c5c8 174 .host_flags = IDE_HFLAG_ISA_PORTS, \
4099d143 175 .pio_mask = ATA_PIO4, \
1da177e4
LT
176 }
177
178static ide_pci_device_t cyrix_chipsets[] __devinitdata = {
179 /* 0 */ DECLARE_CS_DEV("Cyrix 5510"),
180 /* 1 */ DECLARE_CS_DEV("Cyrix 5520")
181};
182
183/*
184 * The 5510/5520 are a bit weird. They don't quite set up the way
185 * the PCI helper layer expects so we must do much of the set up
186 * work longhand.
187 */
188
189static int __devinit cs5520_init_one(struct pci_dev *dev, const struct pci_device_id *id)
190{
5cbf79cd 191 ide_hwif_t *hwif = NULL, *mate = NULL;
1da177e4
LT
192 ata_index_t index;
193 ide_pci_device_t *d = &cyrix_chipsets[id->driver_data];
194
195 ide_setup_pci_noise(dev, d);
196
197 /* We must not grab the entire device, it has 'ISA' space in its
198 BARS too and we will freak out other bits of the kernel */
1e39dead 199 if (pci_enable_device_bars(dev, 1<<2)) {
1da177e4 200 printk(KERN_WARNING "%s: Unable to enable 55x0.\n", d->name);
1e39dead 201 return -ENODEV;
1da177e4
LT
202 }
203 pci_set_master(dev);
204 if (pci_set_dma_mask(dev, DMA_32BIT_MASK)) {
205 printk(KERN_WARNING "cs5520: No suitable DMA available.\n");
206 return -ENODEV;
207 }
208
209 index.all = 0xf0f0;
210
211 /*
212 * Now the chipset is configured we can let the core
213 * do all the device setup for us
214 */
215
216 ide_pci_setup_ports(dev, d, 14, &index);
217
5cbf79cd
BZ
218 if ((index.b.low & 0xf0) != 0xf0)
219 hwif = &ide_hwifs[index.b.low];
220 if ((index.b.high & 0xf0) != 0xf0)
221 mate = &ide_hwifs[index.b.high];
222
223 if (hwif)
224 probe_hwif_init(hwif);
225 if (mate)
226 probe_hwif_init(mate);
227
228 if (hwif)
229 ide_proc_register_port(hwif);
230 if (mate)
231 ide_proc_register_port(mate);
232
1da177e4
LT
233 return 0;
234}
235
236static struct pci_device_id cs5520_pci_tbl[] = {
237 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5510, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
238 { PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_5520, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
239 { 0, },
240};
241MODULE_DEVICE_TABLE(pci, cs5520_pci_tbl);
242
243static struct pci_driver driver = {
244 .name = "Cyrix_IDE",
245 .id_table = cs5520_pci_tbl,
246 .probe = cs5520_init_one,
247};
248
82ab1eec 249static int __init cs5520_ide_init(void)
1da177e4
LT
250{
251 return ide_pci_register_driver(&driver);
252}
253
254module_init(cs5520_ide_init);
255
256MODULE_AUTHOR("Alan Cox");
257MODULE_DESCRIPTION("PCI driver module for Cyrix 5510/5520 IDE");
258MODULE_LICENSE("GPL");
This page took 0.251393 seconds and 5 git commands to generate.