it821x: remove DECLARE_ITE_DEV() macro
[deliverable/linux.git] / drivers / ide / pci / hpt366.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
3 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
4 * Portions Copyright (C) 2003 Red Hat Inc
fbf47840 5 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
38b66f84 6 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
1da177e4
LT
7 *
8 * Thanks to HighPoint Technologies for their assistance, and hardware.
9 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
10 * donation of an ABit BP6 mainboard, processor, and memory acellerated
11 * development and support.
12 *
b39b01ff 13 *
836c0063
SS
14 * HighPoint has its own drivers (open source except for the RAID part)
15 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
16 * This may be useful to anyone wanting to work on this driver, however do not
17 * trust them too much since the code tends to become less and less meaningful
18 * as the time passes... :-/
b39b01ff 19 *
1da177e4
LT
20 * Note that final HPT370 support was done by force extraction of GPL.
21 *
22 * - add function for getting/setting power status of drive
23 * - the HPT370's state machine can get confused. reset it before each dma
24 * xfer to prevent that from happening.
25 * - reset state engine whenever we get an error.
26 * - check for busmaster state at end of dma.
27 * - use new highpoint timings.
28 * - detect bus speed using highpoint register.
29 * - use pll if we don't have a clock table. added a 66MHz table that's
30 * just 2x the 33MHz table.
31 * - removed turnaround. NOTE: we never want to switch between pll and
32 * pci clocks as the chip can glitch in those cases. the highpoint
33 * approved workaround slows everything down too much to be useful. in
34 * addition, we would have to serialize access to each chip.
35 * Adrian Sun <a.sun@sun.com>
36 *
37 * add drive timings for 66MHz PCI bus,
38 * fix ATA Cable signal detection, fix incorrect /proc info
39 * add /proc display for per-drive PIO/DMA/UDMA mode and
40 * per-channel ATA-33/66 Cable detect.
41 * Duncan Laurie <void@sun.com>
42 *
43 * fixup /proc output for multiple controllers
44 * Tim Hockin <thockin@sun.com>
45 *
46 * On hpt366:
47 * Reset the hpt366 on error, reset on dma
48 * Fix disabling Fast Interrupt hpt366.
49 * Mike Waychison <crlf@sun.com>
50 *
51 * Added support for 372N clocking and clock switching. The 372N needs
52 * different clocks on read/write. This requires overloading rw_disk and
53 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
54 * keeping me sane.
55 * Alan Cox <alan@redhat.com>
56 *
836c0063
SS
57 * - fix the clock turnaround code: it was writing to the wrong ports when
58 * called for the secondary channel, caching the current clock mode per-
59 * channel caused the cached register value to get out of sync with the
60 * actual one, the channels weren't serialized, the turnaround shouldn't
61 * be done on 66 MHz PCI bus
7b73ee05
SS
62 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
63 * does not allow for this speed anyway
64 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
65 * their primary channel is kind of virtual, it isn't tied to any pins)
471a0bda
SS
66 * - fix/remove bad/unused timing tables and use one set of tables for the whole
67 * HPT37x chip family; save space by introducing the separate transfer mode
68 * table in which the mode lookup is done
26c068da 69 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
72931368
SS
70 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
71 * read it only from the function 0 of HPT374 chips
33b18a60
SS
72 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
73d1dd93
SS
74 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
7b73ee05
SS
76 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
90778574
SS
78 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
2648e5d9 80 * - optimize the UltraDMA filtering and the drive list lookup code
b4586715 81 * - use pci_get_slot() to get to the function 1 of HPT36x/374
7b73ee05
SS
82 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
abc4ad4c 86 * - rename all the register related variables consistently
7b73ee05
SS
87 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
866664d7 89 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
7b73ee05
SS
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
4bf63de2 94 * - clean up DMA timeout handling for HPT370
7b73ee05
SS
95 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
2648e5d9
SS
102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
7b73ee05
SS
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
278978e9
SS
109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
6273d26a
SS
111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
7b73ee05
SS
113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
2648e5d9 115 * - set the correct hwif->ultra_mask for each individual chip
b4e44369 116 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
7b73ee05 117 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
1da177e4
LT
118 */
119
1da177e4
LT
120#include <linux/types.h>
121#include <linux/module.h>
122#include <linux/kernel.h>
123#include <linux/delay.h>
1da177e4
LT
124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
1da177e4
LT
126#include <linux/interrupt.h>
127#include <linux/pci.h>
128#include <linux/init.h>
129#include <linux/ide.h>
130
131#include <asm/uaccess.h>
132#include <asm/io.h>
1da177e4
LT
133
134/* various tuning parameters */
135#define HPT_RESET_STATE_ENGINE
836c0063
SS
136#undef HPT_DELAY_INTERRUPT
137#define HPT_SERIALIZE_IO 0
1da177e4
LT
138
139static const char *quirk_drives[] = {
140 "QUANTUM FIREBALLlct08 08",
141 "QUANTUM FIREBALLP KA6.4",
142 "QUANTUM FIREBALLP LM20.4",
143 "QUANTUM FIREBALLP LM20.5",
144 NULL
145};
146
147static const char *bad_ata100_5[] = {
148 "IBM-DTLA-307075",
149 "IBM-DTLA-307060",
150 "IBM-DTLA-307045",
151 "IBM-DTLA-307030",
152 "IBM-DTLA-307020",
153 "IBM-DTLA-307015",
154 "IBM-DTLA-305040",
155 "IBM-DTLA-305030",
156 "IBM-DTLA-305020",
157 "IC35L010AVER07-0",
158 "IC35L020AVER07-0",
159 "IC35L030AVER07-0",
160 "IC35L040AVER07-0",
161 "IC35L060AVER07-0",
162 "WDC AC310200R",
163 NULL
164};
165
166static const char *bad_ata66_4[] = {
167 "IBM-DTLA-307075",
168 "IBM-DTLA-307060",
169 "IBM-DTLA-307045",
170 "IBM-DTLA-307030",
171 "IBM-DTLA-307020",
172 "IBM-DTLA-307015",
173 "IBM-DTLA-305040",
174 "IBM-DTLA-305030",
175 "IBM-DTLA-305020",
176 "IC35L010AVER07-0",
177 "IC35L020AVER07-0",
178 "IC35L030AVER07-0",
179 "IC35L040AVER07-0",
180 "IC35L060AVER07-0",
181 "WDC AC310200R",
783353b1 182 "MAXTOR STM3320620A",
1da177e4
LT
183 NULL
184};
185
186static const char *bad_ata66_3[] = {
187 "WDC AC310200R",
188 NULL
189};
190
191static const char *bad_ata33[] = {
192 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
193 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
194 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
195 "Maxtor 90510D4",
196 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
197 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
198 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
199 NULL
200};
201
471a0bda
SS
202static u8 xfer_speeds[] = {
203 XFER_UDMA_6,
204 XFER_UDMA_5,
205 XFER_UDMA_4,
206 XFER_UDMA_3,
207 XFER_UDMA_2,
208 XFER_UDMA_1,
209 XFER_UDMA_0,
210
211 XFER_MW_DMA_2,
212 XFER_MW_DMA_1,
213 XFER_MW_DMA_0,
214
215 XFER_PIO_4,
216 XFER_PIO_3,
217 XFER_PIO_2,
218 XFER_PIO_1,
219 XFER_PIO_0
1da177e4
LT
220};
221
471a0bda
SS
222/* Key for bus clock timings
223 * 36x 37x
224 * bits bits
225 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
226 * cycles = value + 1
227 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
228 * cycles = value + 1
229 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
230 * register access.
231 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
232 * register access.
233 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
234 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
235 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
236 * MW DMA xfer.
237 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
238 * task file register access.
239 * 28 28 UDMA enable.
240 * 29 29 DMA enable.
241 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
242 * PIO xfer.
243 * 31 31 FIFO enable.
1da177e4 244 */
1da177e4 245
471a0bda
SS
246static u32 forty_base_hpt36x[] = {
247 /* XFER_UDMA_6 */ 0x900fd943,
248 /* XFER_UDMA_5 */ 0x900fd943,
249 /* XFER_UDMA_4 */ 0x900fd943,
250 /* XFER_UDMA_3 */ 0x900ad943,
251 /* XFER_UDMA_2 */ 0x900bd943,
252 /* XFER_UDMA_1 */ 0x9008d943,
253 /* XFER_UDMA_0 */ 0x9008d943,
254
255 /* XFER_MW_DMA_2 */ 0xa008d943,
256 /* XFER_MW_DMA_1 */ 0xa010d955,
257 /* XFER_MW_DMA_0 */ 0xa010d9fc,
258
259 /* XFER_PIO_4 */ 0xc008d963,
260 /* XFER_PIO_3 */ 0xc010d974,
261 /* XFER_PIO_2 */ 0xc010d997,
262 /* XFER_PIO_1 */ 0xc010d9c7,
263 /* XFER_PIO_0 */ 0xc018d9d9
1da177e4
LT
264};
265
471a0bda
SS
266static u32 thirty_three_base_hpt36x[] = {
267 /* XFER_UDMA_6 */ 0x90c9a731,
268 /* XFER_UDMA_5 */ 0x90c9a731,
269 /* XFER_UDMA_4 */ 0x90c9a731,
270 /* XFER_UDMA_3 */ 0x90cfa731,
271 /* XFER_UDMA_2 */ 0x90caa731,
272 /* XFER_UDMA_1 */ 0x90cba731,
273 /* XFER_UDMA_0 */ 0x90c8a731,
274
275 /* XFER_MW_DMA_2 */ 0xa0c8a731,
276 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
277 /* XFER_MW_DMA_0 */ 0xa0c8a797,
278
279 /* XFER_PIO_4 */ 0xc0c8a731,
280 /* XFER_PIO_3 */ 0xc0c8a742,
281 /* XFER_PIO_2 */ 0xc0d0a753,
282 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
283 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
1da177e4
LT
284};
285
471a0bda
SS
286static u32 twenty_five_base_hpt36x[] = {
287 /* XFER_UDMA_6 */ 0x90c98521,
288 /* XFER_UDMA_5 */ 0x90c98521,
289 /* XFER_UDMA_4 */ 0x90c98521,
290 /* XFER_UDMA_3 */ 0x90cf8521,
291 /* XFER_UDMA_2 */ 0x90cf8521,
292 /* XFER_UDMA_1 */ 0x90cb8521,
293 /* XFER_UDMA_0 */ 0x90cb8521,
294
295 /* XFER_MW_DMA_2 */ 0xa0ca8521,
296 /* XFER_MW_DMA_1 */ 0xa0ca8532,
297 /* XFER_MW_DMA_0 */ 0xa0ca8575,
298
299 /* XFER_PIO_4 */ 0xc0ca8521,
300 /* XFER_PIO_3 */ 0xc0ca8532,
301 /* XFER_PIO_2 */ 0xc0ca8542,
302 /* XFER_PIO_1 */ 0xc0d08572,
303 /* XFER_PIO_0 */ 0xc0d08585
1da177e4
LT
304};
305
809b53c4
SS
306#if 0
307/* These are the timing tables from the HighPoint open source drivers... */
471a0bda
SS
308static u32 thirty_three_base_hpt37x[] = {
309 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
310 /* XFER_UDMA_5 */ 0x12446231,
311 /* XFER_UDMA_4 */ 0x12446231,
312 /* XFER_UDMA_3 */ 0x126c6231,
313 /* XFER_UDMA_2 */ 0x12486231,
314 /* XFER_UDMA_1 */ 0x124c6233,
315 /* XFER_UDMA_0 */ 0x12506297,
316
317 /* XFER_MW_DMA_2 */ 0x22406c31,
318 /* XFER_MW_DMA_1 */ 0x22406c33,
319 /* XFER_MW_DMA_0 */ 0x22406c97,
320
321 /* XFER_PIO_4 */ 0x06414e31,
322 /* XFER_PIO_3 */ 0x06414e42,
323 /* XFER_PIO_2 */ 0x06414e53,
324 /* XFER_PIO_1 */ 0x06814e93,
325 /* XFER_PIO_0 */ 0x06814ea7
1da177e4
LT
326};
327
471a0bda
SS
328static u32 fifty_base_hpt37x[] = {
329 /* XFER_UDMA_6 */ 0x12848242,
330 /* XFER_UDMA_5 */ 0x12848242,
331 /* XFER_UDMA_4 */ 0x12ac8242,
332 /* XFER_UDMA_3 */ 0x128c8242,
333 /* XFER_UDMA_2 */ 0x120c8242,
334 /* XFER_UDMA_1 */ 0x12148254,
335 /* XFER_UDMA_0 */ 0x121882ea,
336
337 /* XFER_MW_DMA_2 */ 0x22808242,
338 /* XFER_MW_DMA_1 */ 0x22808254,
339 /* XFER_MW_DMA_0 */ 0x228082ea,
340
341 /* XFER_PIO_4 */ 0x0a81f442,
342 /* XFER_PIO_3 */ 0x0a81f443,
343 /* XFER_PIO_2 */ 0x0a81f454,
344 /* XFER_PIO_1 */ 0x0ac1f465,
345 /* XFER_PIO_0 */ 0x0ac1f48a
1da177e4
LT
346};
347
471a0bda
SS
348static u32 sixty_six_base_hpt37x[] = {
349 /* XFER_UDMA_6 */ 0x1c869c62,
350 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
351 /* XFER_UDMA_4 */ 0x1c8a9c62,
352 /* XFER_UDMA_3 */ 0x1c8e9c62,
353 /* XFER_UDMA_2 */ 0x1c929c62,
354 /* XFER_UDMA_1 */ 0x1c9a9c62,
355 /* XFER_UDMA_0 */ 0x1c829c62,
356
357 /* XFER_MW_DMA_2 */ 0x2c829c62,
358 /* XFER_MW_DMA_1 */ 0x2c829c66,
359 /* XFER_MW_DMA_0 */ 0x2c829d2e,
360
361 /* XFER_PIO_4 */ 0x0c829c62,
362 /* XFER_PIO_3 */ 0x0c829c84,
363 /* XFER_PIO_2 */ 0x0c829ca6,
364 /* XFER_PIO_1 */ 0x0d029d26,
365 /* XFER_PIO_0 */ 0x0d029d5e
1da177e4 366};
809b53c4
SS
367#else
368/*
369 * The following are the new timing tables with PIO mode data/taskfile transfer
370 * overclocking fixed...
371 */
372
373/* This table is taken from the HPT370 data manual rev. 1.02 */
374static u32 thirty_three_base_hpt37x[] = {
375 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
376 /* XFER_UDMA_5 */ 0x16455031,
377 /* XFER_UDMA_4 */ 0x16455031,
378 /* XFER_UDMA_3 */ 0x166d5031,
379 /* XFER_UDMA_2 */ 0x16495031,
380 /* XFER_UDMA_1 */ 0x164d5033,
381 /* XFER_UDMA_0 */ 0x16515097,
382
383 /* XFER_MW_DMA_2 */ 0x26515031,
384 /* XFER_MW_DMA_1 */ 0x26515033,
385 /* XFER_MW_DMA_0 */ 0x26515097,
386
387 /* XFER_PIO_4 */ 0x06515021,
388 /* XFER_PIO_3 */ 0x06515022,
389 /* XFER_PIO_2 */ 0x06515033,
390 /* XFER_PIO_1 */ 0x06915065,
391 /* XFER_PIO_0 */ 0x06d1508a
392};
393
394static u32 fifty_base_hpt37x[] = {
395 /* XFER_UDMA_6 */ 0x1a861842,
396 /* XFER_UDMA_5 */ 0x1a861842,
397 /* XFER_UDMA_4 */ 0x1aae1842,
398 /* XFER_UDMA_3 */ 0x1a8e1842,
399 /* XFER_UDMA_2 */ 0x1a0e1842,
400 /* XFER_UDMA_1 */ 0x1a161854,
401 /* XFER_UDMA_0 */ 0x1a1a18ea,
402
403 /* XFER_MW_DMA_2 */ 0x2a821842,
404 /* XFER_MW_DMA_1 */ 0x2a821854,
405 /* XFER_MW_DMA_0 */ 0x2a8218ea,
406
407 /* XFER_PIO_4 */ 0x0a821842,
408 /* XFER_PIO_3 */ 0x0a821843,
409 /* XFER_PIO_2 */ 0x0a821855,
410 /* XFER_PIO_1 */ 0x0ac218a8,
411 /* XFER_PIO_0 */ 0x0b02190c
412};
413
414static u32 sixty_six_base_hpt37x[] = {
415 /* XFER_UDMA_6 */ 0x1c86fe62,
416 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
417 /* XFER_UDMA_4 */ 0x1c8afe62,
418 /* XFER_UDMA_3 */ 0x1c8efe62,
419 /* XFER_UDMA_2 */ 0x1c92fe62,
420 /* XFER_UDMA_1 */ 0x1c9afe62,
421 /* XFER_UDMA_0 */ 0x1c82fe62,
422
423 /* XFER_MW_DMA_2 */ 0x2c82fe62,
424 /* XFER_MW_DMA_1 */ 0x2c82fe66,
425 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
426
427 /* XFER_PIO_4 */ 0x0c82fe62,
428 /* XFER_PIO_3 */ 0x0c82fe84,
429 /* XFER_PIO_2 */ 0x0c82fea6,
430 /* XFER_PIO_1 */ 0x0d02ff26,
431 /* XFER_PIO_0 */ 0x0d42ff7f
432};
433#endif
1da177e4 434
1da177e4 435#define HPT366_DEBUG_DRIVE_INFO 0
7b73ee05
SS
436#define HPT371_ALLOW_ATA133_6 1
437#define HPT302_ALLOW_ATA133_6 1
438#define HPT372_ALLOW_ATA133_6 1
e139b0b0 439#define HPT370_ALLOW_ATA100_5 0
1da177e4
LT
440#define HPT366_ALLOW_ATA66_4 1
441#define HPT366_ALLOW_ATA66_3 1
442#define HPT366_MAX_DEVS 8
443
7b73ee05
SS
444/* Supported ATA clock frequencies */
445enum ata_clock {
446 ATA_CLOCK_25MHZ,
447 ATA_CLOCK_33MHZ,
448 ATA_CLOCK_40MHZ,
449 ATA_CLOCK_50MHZ,
450 ATA_CLOCK_66MHZ,
451 NUM_ATA_CLOCKS
452};
1da177e4 453
866664d7
SS
454struct hpt_timings {
455 u32 pio_mask;
456 u32 dma_mask;
457 u32 ultra_mask;
458 u32 *clock_table[NUM_ATA_CLOCKS];
459};
460
b39b01ff 461/*
7b73ee05 462 * Hold all the HighPoint chip information in one place.
b39b01ff 463 */
1da177e4 464
7b73ee05 465struct hpt_info {
fbf47840 466 char *chip_name; /* Chip name */
7b73ee05 467 u8 chip_type; /* Chip type */
fbf47840 468 u8 udma_mask; /* Allowed UltraDMA modes mask. */
7b73ee05
SS
469 u8 dpll_clk; /* DPLL clock in MHz */
470 u8 pci_clk; /* PCI clock in MHz */
866664d7
SS
471 struct hpt_timings *timings; /* Chipset timing data */
472 u8 clock; /* ATA clock selected */
b39b01ff
AC
473};
474
7b73ee05
SS
475/* Supported HighPoint chips */
476enum {
477 HPT36x,
478 HPT370,
479 HPT370A,
480 HPT374,
481 HPT372,
482 HPT372A,
483 HPT302,
484 HPT371,
485 HPT372N,
486 HPT302N,
487 HPT371N
488};
b39b01ff 489
866664d7
SS
490static struct hpt_timings hpt36x_timings = {
491 .pio_mask = 0xc1f8ffff,
492 .dma_mask = 0x303800ff,
493 .ultra_mask = 0x30070000,
494 .clock_table = {
495 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
496 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
497 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
498 [ATA_CLOCK_50MHZ] = NULL,
499 [ATA_CLOCK_66MHZ] = NULL
500 }
7b73ee05 501};
e139b0b0 502
866664d7
SS
503static struct hpt_timings hpt37x_timings = {
504 .pio_mask = 0xcfc3ffff,
505 .dma_mask = 0x31c001ff,
506 .ultra_mask = 0x303c0000,
507 .clock_table = {
508 [ATA_CLOCK_25MHZ] = NULL,
509 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
510 [ATA_CLOCK_40MHZ] = NULL,
511 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
512 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
513 }
7b73ee05 514};
1da177e4 515
282037f1 516static const struct hpt_info hpt36x __devinitdata = {
fbf47840 517 .chip_name = "HPT36x",
7b73ee05 518 .chip_type = HPT36x,
fbf47840 519 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
7b73ee05 520 .dpll_clk = 0, /* no DPLL */
866664d7 521 .timings = &hpt36x_timings
7b73ee05
SS
522};
523
282037f1 524static const struct hpt_info hpt370 __devinitdata = {
fbf47840 525 .chip_name = "HPT370",
7b73ee05 526 .chip_type = HPT370,
fbf47840 527 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 528 .dpll_clk = 48,
866664d7 529 .timings = &hpt37x_timings
7b73ee05
SS
530};
531
282037f1 532static const struct hpt_info hpt370a __devinitdata = {
fbf47840 533 .chip_name = "HPT370A",
7b73ee05 534 .chip_type = HPT370A,
fbf47840 535 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 536 .dpll_clk = 48,
866664d7 537 .timings = &hpt37x_timings
7b73ee05
SS
538};
539
282037f1 540static const struct hpt_info hpt374 __devinitdata = {
fbf47840 541 .chip_name = "HPT374",
7b73ee05 542 .chip_type = HPT374,
fbf47840 543 .udma_mask = ATA_UDMA5,
7b73ee05 544 .dpll_clk = 48,
866664d7 545 .timings = &hpt37x_timings
7b73ee05
SS
546};
547
282037f1 548static const struct hpt_info hpt372 __devinitdata = {
fbf47840 549 .chip_name = "HPT372",
7b73ee05 550 .chip_type = HPT372,
fbf47840 551 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 552 .dpll_clk = 55,
866664d7 553 .timings = &hpt37x_timings
7b73ee05
SS
554};
555
282037f1 556static const struct hpt_info hpt372a __devinitdata = {
fbf47840 557 .chip_name = "HPT372A",
7b73ee05 558 .chip_type = HPT372A,
fbf47840 559 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 560 .dpll_clk = 66,
866664d7 561 .timings = &hpt37x_timings
7b73ee05
SS
562};
563
282037f1 564static const struct hpt_info hpt302 __devinitdata = {
fbf47840 565 .chip_name = "HPT302",
7b73ee05 566 .chip_type = HPT302,
fbf47840 567 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 568 .dpll_clk = 66,
866664d7 569 .timings = &hpt37x_timings
7b73ee05
SS
570};
571
282037f1 572static const struct hpt_info hpt371 __devinitdata = {
fbf47840 573 .chip_name = "HPT371",
7b73ee05 574 .chip_type = HPT371,
fbf47840 575 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 576 .dpll_clk = 66,
866664d7 577 .timings = &hpt37x_timings
7b73ee05
SS
578};
579
282037f1 580static const struct hpt_info hpt372n __devinitdata = {
fbf47840 581 .chip_name = "HPT372N",
7b73ee05 582 .chip_type = HPT372N,
fbf47840 583 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 584 .dpll_clk = 77,
866664d7 585 .timings = &hpt37x_timings
7b73ee05
SS
586};
587
282037f1 588static const struct hpt_info hpt302n __devinitdata = {
fbf47840 589 .chip_name = "HPT302N",
7b73ee05 590 .chip_type = HPT302N,
fbf47840 591 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 592 .dpll_clk = 77,
866664d7 593 .timings = &hpt37x_timings
7b73ee05
SS
594};
595
282037f1 596static const struct hpt_info hpt371n __devinitdata = {
fbf47840 597 .chip_name = "HPT371N",
7b73ee05 598 .chip_type = HPT371N,
fbf47840 599 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 600 .dpll_clk = 77,
866664d7 601 .timings = &hpt37x_timings
7b73ee05 602};
1da177e4 603
e139b0b0
SS
604static int check_in_drive_list(ide_drive_t *drive, const char **list)
605{
606 struct hd_driveid *id = drive->id;
607
608 while (*list)
609 if (!strcmp(*list++,id->model))
610 return 1;
611 return 0;
612}
1da177e4 613
1da177e4 614/*
2808b0a9
SS
615 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
616 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
1da177e4 617 */
2d5eaa6d
BZ
618
619static u8 hpt3xx_udma_filter(ide_drive_t *drive)
1da177e4 620{
2808b0a9 621 ide_hwif_t *hwif = HWIF(drive);
36501650 622 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
623 struct ide_host *host = pci_get_drvdata(dev);
624 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
2808b0a9 625 u8 mask = hwif->ultra_mask;
1da177e4 626
2648e5d9 627 switch (info->chip_type) {
2648e5d9
SS
628 case HPT36x:
629 if (!HPT366_ALLOW_ATA66_4 ||
630 check_in_drive_list(drive, bad_ata66_4))
2808b0a9 631 mask = ATA_UDMA3;
7b73ee05 632
2648e5d9
SS
633 if (!HPT366_ALLOW_ATA66_3 ||
634 check_in_drive_list(drive, bad_ata66_3))
2808b0a9 635 mask = ATA_UDMA2;
2648e5d9 636 break;
2808b0a9
SS
637 case HPT370:
638 if (!HPT370_ALLOW_ATA100_5 ||
639 check_in_drive_list(drive, bad_ata100_5))
640 mask = ATA_UDMA4;
641 break;
642 case HPT370A:
643 if (!HPT370_ALLOW_ATA100_5 ||
644 check_in_drive_list(drive, bad_ata100_5))
645 return ATA_UDMA4;
646 case HPT372 :
647 case HPT372A:
648 case HPT372N:
649 case HPT374 :
650 if (ide_dev_is_sata(drive->id))
651 mask &= ~0x0e;
652 /* Fall thru */
2648e5d9 653 default:
2808b0a9 654 return mask;
1da177e4 655 }
2648e5d9
SS
656
657 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
1da177e4
LT
658}
659
b4e44369
SS
660static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
661{
662 ide_hwif_t *hwif = HWIF(drive);
36501650 663 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
664 struct ide_host *host = pci_get_drvdata(dev);
665 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
b4e44369
SS
666
667 switch (info->chip_type) {
668 case HPT372 :
669 case HPT372A:
670 case HPT372N:
671 case HPT374 :
672 if (ide_dev_is_sata(drive->id))
673 return 0x00;
674 /* Fall thru */
675 default:
676 return 0x07;
677 }
678}
679
7b73ee05 680static u32 get_speed_setting(u8 speed, struct hpt_info *info)
1da177e4 681{
471a0bda
SS
682 int i;
683
684 /*
685 * Lookup the transfer mode table to get the index into
686 * the timing table.
687 *
688 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
689 */
690 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
691 if (xfer_speeds[i] == speed)
692 break;
866664d7
SS
693
694 return info->timings->clock_table[info->clock][i];
1da177e4
LT
695}
696
866664d7 697static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4 698{
74811f35
BZ
699 ide_hwif_t *hwif = drive->hwif;
700 struct pci_dev *dev = to_pci_dev(hwif->dev);
701 struct ide_host *host = pci_get_drvdata(dev);
702 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
866664d7
SS
703 struct hpt_timings *t = info->timings;
704 u8 itr_addr = 0x40 + (drive->dn * 4);
26ccb802 705 u32 old_itr = 0;
ceb1b2c5 706 u32 new_itr = get_speed_setting(speed, info);
866664d7
SS
707 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
708 (speed < XFER_UDMA_0 ? t->dma_mask :
709 t->ultra_mask);
b39b01ff 710
ceb1b2c5
SS
711 pci_read_config_dword(dev, itr_addr, &old_itr);
712 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
1da177e4 713 /*
abc4ad4c
SS
714 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
715 * to avoid problems handling I/O errors later
1da177e4 716 */
abc4ad4c 717 new_itr &= ~0xc0000000;
1da177e4 718
abc4ad4c 719 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
720}
721
26bcb879 722static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 723{
866664d7 724 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
1da177e4
LT
725}
726
f01393e4 727static void hpt3xx_quirkproc(ide_drive_t *drive)
1da177e4 728{
e139b0b0
SS
729 struct hd_driveid *id = drive->id;
730 const char **list = quirk_drives;
731
732 while (*list)
f01393e4
BZ
733 if (strstr(id->model, *list++)) {
734 drive->quirk_list = 1;
735 return;
736 }
737
738 drive->quirk_list = 0;
1da177e4
LT
739}
740
26ccb802 741static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
1da177e4 742{
abc4ad4c 743 ide_hwif_t *hwif = HWIF(drive);
36501650 744 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
745 struct ide_host *host = pci_get_drvdata(dev);
746 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
1da177e4
LT
747
748 if (drive->quirk_list) {
7b73ee05 749 if (info->chip_type >= HPT370) {
abc4ad4c
SS
750 u8 scr1 = 0;
751
752 pci_read_config_byte(dev, 0x5a, &scr1);
753 if (((scr1 & 0x10) >> 4) != mask) {
754 if (mask)
755 scr1 |= 0x10;
756 else
757 scr1 &= ~0x10;
758 pci_write_config_byte(dev, 0x5a, scr1);
759 }
1da177e4 760 } else {
abc4ad4c 761 if (mask)
b39b01ff 762 disable_irq(hwif->irq);
abc4ad4c
SS
763 else
764 enable_irq (hwif->irq);
1da177e4 765 }
abc4ad4c 766 } else
ff074883 767 outb(ATA_DEVCTL_OBS | (mask ? 2 : 0), hwif->io_ports.ctl_addr);
1da177e4
LT
768}
769
1da177e4 770/*
abc4ad4c 771 * This is specific to the HPT366 UDMA chipset
1da177e4
LT
772 * by HighPoint|Triones Technologies, Inc.
773 */
841d2a9b 774static void hpt366_dma_lost_irq(ide_drive_t *drive)
1da177e4 775{
36501650 776 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
abc4ad4c
SS
777 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
778
779 pci_read_config_byte(dev, 0x50, &mcr1);
780 pci_read_config_byte(dev, 0x52, &mcr3);
781 pci_read_config_byte(dev, 0x5a, &scr1);
782 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
eb63963a 783 drive->name, __func__, mcr1, mcr3, scr1);
abc4ad4c
SS
784 if (scr1 & 0x10)
785 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
841d2a9b 786 ide_dma_lost_irq(drive);
1da177e4
LT
787}
788
4bf63de2 789static void hpt370_clear_engine(ide_drive_t *drive)
1da177e4 790{
abc4ad4c 791 ide_hwif_t *hwif = HWIF(drive);
36501650 792 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c 793
36501650 794 pci_write_config_byte(dev, hwif->select_data, 0x37);
1da177e4
LT
795 udelay(10);
796}
797
4bf63de2
SS
798static void hpt370_irq_timeout(ide_drive_t *drive)
799{
800 ide_hwif_t *hwif = HWIF(drive);
36501650 801 struct pci_dev *dev = to_pci_dev(hwif->dev);
4bf63de2
SS
802 u16 bfifo = 0;
803 u8 dma_cmd;
804
36501650 805 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
4bf63de2
SS
806 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
807
808 /* get DMA command mode */
cab7f8ed 809 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
4bf63de2 810 /* stop DMA */
cab7f8ed 811 outb(dma_cmd & ~0x1, hwif->dma_base + ATA_DMA_CMD);
4bf63de2
SS
812 hpt370_clear_engine(drive);
813}
814
5e37bdc0 815static void hpt370_dma_start(ide_drive_t *drive)
1da177e4
LT
816{
817#ifdef HPT_RESET_STATE_ENGINE
818 hpt370_clear_engine(drive);
819#endif
820 ide_dma_start(drive);
821}
822
5e37bdc0 823static int hpt370_dma_end(ide_drive_t *drive)
1da177e4
LT
824{
825 ide_hwif_t *hwif = HWIF(drive);
cab7f8ed 826 u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
1da177e4
LT
827
828 if (dma_stat & 0x01) {
829 /* wait a little */
830 udelay(20);
cab7f8ed 831 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
4bf63de2
SS
832 if (dma_stat & 0x01)
833 hpt370_irq_timeout(drive);
1da177e4 834 }
1da177e4
LT
835 return __ide_dma_end(drive);
836}
837
c283f5db 838static void hpt370_dma_timeout(ide_drive_t *drive)
1da177e4 839{
4bf63de2 840 hpt370_irq_timeout(drive);
c283f5db 841 ide_dma_timeout(drive);
1da177e4
LT
842}
843
1da177e4 844/* returns 1 if DMA IRQ issued, 0 otherwise */
5e37bdc0 845static int hpt374_dma_test_irq(ide_drive_t *drive)
1da177e4
LT
846{
847 ide_hwif_t *hwif = HWIF(drive);
36501650 848 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 849 u16 bfifo = 0;
abc4ad4c 850 u8 dma_stat;
1da177e4 851
36501650 852 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
1da177e4
LT
853 if (bfifo & 0x1FF) {
854// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
855 return 0;
856 }
857
cab7f8ed 858 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
1da177e4 859 /* return 1 if INTR asserted */
abc4ad4c 860 if (dma_stat & 4)
1da177e4
LT
861 return 1;
862
863 if (!drive->waiting_for_dma)
864 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
eb63963a 865 drive->name, __func__);
1da177e4
LT
866 return 0;
867}
868
5e37bdc0 869static int hpt374_dma_end(ide_drive_t *drive)
1da177e4 870{
1da177e4 871 ide_hwif_t *hwif = HWIF(drive);
36501650 872 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c
SS
873 u8 mcr = 0, mcr_addr = hwif->select_data;
874 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
875
876 pci_read_config_byte(dev, 0x6a, &bwsr);
877 pci_read_config_byte(dev, mcr_addr, &mcr);
878 if (bwsr & mask)
879 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
1da177e4
LT
880 return __ide_dma_end(drive);
881}
882
883/**
836c0063
SS
884 * hpt3xxn_set_clock - perform clock switching dance
885 * @hwif: hwif to switch
886 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
1da177e4 887 *
836c0063 888 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
1da177e4 889 */
836c0063
SS
890
891static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
1da177e4 892{
1c029fd6
BZ
893 unsigned long base = hwif->extra_base;
894 u8 scr2 = inb(base + 0x6b);
836c0063
SS
895
896 if ((scr2 & 0x7f) == mode)
897 return;
898
1da177e4 899 /* Tristate the bus */
1c029fd6
BZ
900 outb(0x80, base + 0x63);
901 outb(0x80, base + 0x67);
836c0063 902
1da177e4 903 /* Switch clock and reset channels */
1c029fd6
BZ
904 outb(mode, base + 0x6b);
905 outb(0xc0, base + 0x69);
836c0063 906
7b73ee05
SS
907 /*
908 * Reset the state machines.
909 * NOTE: avoid accidentally enabling the disabled channels.
910 */
1c029fd6
BZ
911 outb(inb(base + 0x60) | 0x32, base + 0x60);
912 outb(inb(base + 0x64) | 0x32, base + 0x64);
836c0063 913
1da177e4 914 /* Complete reset */
1c029fd6 915 outb(0x00, base + 0x69);
836c0063 916
1da177e4 917 /* Reconnect channels to bus */
1c029fd6
BZ
918 outb(0x00, base + 0x63);
919 outb(0x00, base + 0x67);
1da177e4
LT
920}
921
922/**
836c0063 923 * hpt3xxn_rw_disk - prepare for I/O
1da177e4
LT
924 * @drive: drive for command
925 * @rq: block request structure
926 *
836c0063 927 * This is called when a disk I/O is issued to HPT3xxN.
1da177e4
LT
928 * We need it because of the clock switching.
929 */
930
836c0063 931static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
1da177e4 932{
7b73ee05 933 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
1da177e4
LT
934}
935
7b73ee05
SS
936/**
937 * hpt37x_calibrate_dpll - calibrate the DPLL
938 * @dev: PCI device
939 *
940 * Perform a calibration cycle on the DPLL.
941 * Returns 1 if this succeeds
942 */
943static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
1da177e4 944{
7b73ee05
SS
945 u32 dpll = (f_high << 16) | f_low | 0x100;
946 u8 scr2;
947 int i;
b39b01ff 948
7b73ee05 949 pci_write_config_dword(dev, 0x5c, dpll);
b39b01ff 950
7b73ee05
SS
951 /* Wait for oscillator ready */
952 for(i = 0; i < 0x5000; ++i) {
953 udelay(50);
954 pci_read_config_byte(dev, 0x5b, &scr2);
955 if (scr2 & 0x80)
b39b01ff
AC
956 break;
957 }
7b73ee05
SS
958 /* See if it stays ready (we'll just bail out if it's not yet) */
959 for(i = 0; i < 0x1000; ++i) {
960 pci_read_config_byte(dev, 0x5b, &scr2);
961 /* DPLL destabilized? */
962 if(!(scr2 & 0x80))
963 return 0;
964 }
965 /* Turn off tuning, we have the DPLL set */
966 pci_read_config_dword (dev, 0x5c, &dpll);
967 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
968 return 1;
b39b01ff
AC
969}
970
7b73ee05 971static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
b39b01ff 972{
7b73ee05 973 unsigned long io_base = pci_resource_start(dev, 4);
74811f35
BZ
974 struct ide_host *host = pci_get_drvdata(dev);
975 struct hpt_info *info = host->host_priv + (&dev->dev == host->dev[1]);
7b73ee05 976 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
72931368 977 u8 chip_type;
7b73ee05
SS
978 enum ata_clock clock;
979
72931368 980 chip_type = info->chip_type;
1da177e4 981
7b73ee05
SS
982 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
983 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
984 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
985 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
26c068da 986
1da177e4 987 /*
7b73ee05 988 * First, try to estimate the PCI clock frequency...
1da177e4 989 */
72931368 990 if (chip_type >= HPT370) {
7b73ee05
SS
991 u8 scr1 = 0;
992 u16 f_cnt = 0;
993 u32 temp = 0;
994
995 /* Interrupt force enable. */
996 pci_read_config_byte(dev, 0x5a, &scr1);
997 if (scr1 & 0x10)
998 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
999
1000 /*
1001 * HighPoint does this for HPT372A.
1002 * NOTE: This register is only writeable via I/O space.
1003 */
72931368 1004 if (chip_type == HPT372A)
7b73ee05
SS
1005 outb(0x0e, io_base + 0x9c);
1006
1007 /*
1008 * Default to PCI clock. Make sure MA15/16 are set to output
1009 * to prevent drives having problems with 40-pin cables.
1010 */
1011 pci_write_config_byte(dev, 0x5b, 0x23);
836c0063 1012
7b73ee05
SS
1013 /*
1014 * We'll have to read f_CNT value in order to determine
1015 * the PCI clock frequency according to the following ratio:
1016 *
1017 * f_CNT = Fpci * 192 / Fdpll
1018 *
1019 * First try reading the register in which the HighPoint BIOS
1020 * saves f_CNT value before reprogramming the DPLL from its
1021 * default setting (which differs for the various chips).
7b73ee05 1022 *
72931368
SS
1023 * NOTE: This register is only accessible via I/O space;
1024 * HPT374 BIOS only saves it for the function 0, so we have to
1025 * always read it from there -- no need to check the result of
1026 * pci_get_slot() for the function 0 as the whole device has
1027 * been already "pinned" (via function 1) in init_setup_hpt374()
1028 */
1029 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1030 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1031 dev->devfn - 1);
1032 unsigned long io_base = pci_resource_start(dev1, 4);
1033
1034 temp = inl(io_base + 0x90);
1035 pci_dev_put(dev1);
1036 } else
1037 temp = inl(io_base + 0x90);
1038
1039 /*
1040 * In case the signature check fails, we'll have to
1041 * resort to reading the f_CNT register itself in hopes
1042 * that nobody has touched the DPLL yet...
7b73ee05 1043 */
7b73ee05
SS
1044 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1045 int i;
1046
28cfd8af
BZ
1047 printk(KERN_WARNING "%s %s: no clock data saved by "
1048 "BIOS\n", name, pci_name(dev));
7b73ee05
SS
1049
1050 /* Calculate the average value of f_CNT. */
1051 for (temp = i = 0; i < 128; i++) {
1052 pci_read_config_word(dev, 0x78, &f_cnt);
1053 temp += f_cnt & 0x1ff;
1054 mdelay(1);
1055 }
1056 f_cnt = temp / 128;
1057 } else
1058 f_cnt = temp & 0x1ff;
1059
1060 dpll_clk = info->dpll_clk;
1061 pci_clk = (f_cnt * dpll_clk) / 192;
1062
1063 /* Clamp PCI clock to bands. */
1064 if (pci_clk < 40)
1065 pci_clk = 33;
1066 else if(pci_clk < 45)
1067 pci_clk = 40;
1068 else if(pci_clk < 55)
1069 pci_clk = 50;
1da177e4 1070 else
7b73ee05 1071 pci_clk = 66;
836c0063 1072
28cfd8af
BZ
1073 printk(KERN_INFO "%s %s: DPLL base: %d MHz, f_CNT: %d, "
1074 "assuming %d MHz PCI\n", name, pci_name(dev),
1075 dpll_clk, f_cnt, pci_clk);
90778574 1076 } else {
7b73ee05
SS
1077 u32 itr1 = 0;
1078
1079 pci_read_config_dword(dev, 0x40, &itr1);
1080
1081 /* Detect PCI clock by looking at cmd_high_time. */
1082 switch((itr1 >> 8) & 0x07) {
1083 case 0x09:
1084 pci_clk = 40;
6273d26a 1085 break;
7b73ee05
SS
1086 case 0x05:
1087 pci_clk = 25;
6273d26a 1088 break;
7b73ee05
SS
1089 case 0x07:
1090 default:
1091 pci_clk = 33;
6273d26a 1092 break;
1da177e4
LT
1093 }
1094 }
836c0063 1095
7b73ee05
SS
1096 /* Let's assume we'll use PCI clock for the ATA clock... */
1097 switch (pci_clk) {
1098 case 25:
1099 clock = ATA_CLOCK_25MHZ;
1100 break;
1101 case 33:
1102 default:
1103 clock = ATA_CLOCK_33MHZ;
1104 break;
1105 case 40:
1106 clock = ATA_CLOCK_40MHZ;
1107 break;
1108 case 50:
1109 clock = ATA_CLOCK_50MHZ;
1110 break;
1111 case 66:
1112 clock = ATA_CLOCK_66MHZ;
1113 break;
1114 }
836c0063 1115
1da177e4 1116 /*
7b73ee05
SS
1117 * Only try the DPLL if we don't have a table for the PCI clock that
1118 * we are running at for HPT370/A, always use it for anything newer...
b39b01ff 1119 *
7b73ee05
SS
1120 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1121 * We also don't like using the DPLL because this causes glitches
1122 * on PRST-/SRST- when the state engine gets reset...
1da177e4 1123 */
866664d7 1124 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
7b73ee05
SS
1125 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1126 int adjust;
1127
1128 /*
1129 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1130 * supported/enabled, use 50 MHz DPLL clock otherwise...
1131 */
fbf47840 1132 if (info->udma_mask == ATA_UDMA6) {
7b73ee05
SS
1133 dpll_clk = 66;
1134 clock = ATA_CLOCK_66MHZ;
1135 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1136 dpll_clk = 50;
1137 clock = ATA_CLOCK_50MHZ;
1138 }
b39b01ff 1139
866664d7 1140 if (info->timings->clock_table[clock] == NULL) {
28cfd8af
BZ
1141 printk(KERN_ERR "%s %s: unknown bus timing!\n",
1142 name, pci_name(dev));
7b73ee05 1143 return -EIO;
1da177e4 1144 }
1da177e4 1145
7b73ee05
SS
1146 /* Select the DPLL clock. */
1147 pci_write_config_byte(dev, 0x5b, 0x21);
1148
1149 /*
1150 * Adjust the DPLL based upon PCI clock, enable it,
1151 * and wait for stabilization...
1152 */
1153 f_low = (pci_clk * 48) / dpll_clk;
1154
1155 for (adjust = 0; adjust < 8; adjust++) {
1156 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1157 break;
1158
1159 /*
1160 * See if it'll settle at a fractionally different clock
1161 */
1162 if (adjust & 1)
1163 f_low -= adjust >> 1;
1164 else
1165 f_low += adjust >> 1;
1166 }
1167 if (adjust == 8) {
28cfd8af
BZ
1168 printk(KERN_ERR "%s %s: DPLL did not stabilize!\n",
1169 name, pci_name(dev));
7b73ee05
SS
1170 return -EIO;
1171 }
1172
28cfd8af
BZ
1173 printk(KERN_INFO "%s %s: using %d MHz DPLL clock\n",
1174 name, pci_name(dev), dpll_clk);
7b73ee05
SS
1175 } else {
1176 /* Mark the fact that we're not using the DPLL. */
1177 dpll_clk = 0;
1178
28cfd8af
BZ
1179 printk(KERN_INFO "%s %s: using %d MHz PCI clock\n",
1180 name, pci_name(dev), pci_clk);
7b73ee05 1181 }
b39b01ff 1182
7b73ee05
SS
1183 /* Store the clock frequencies. */
1184 info->dpll_clk = dpll_clk;
1185 info->pci_clk = pci_clk;
866664d7 1186 info->clock = clock;
1da177e4 1187
72931368 1188 if (chip_type >= HPT370) {
7b73ee05
SS
1189 u8 mcr1, mcr4;
1190
1191 /*
1192 * Reset the state engines.
1193 * NOTE: Avoid accidentally enabling the disabled channels.
1194 */
1195 pci_read_config_byte (dev, 0x50, &mcr1);
1196 pci_read_config_byte (dev, 0x54, &mcr4);
1197 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1198 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1199 udelay(100);
26ccb802 1200 }
1da177e4 1201
7b73ee05
SS
1202 /*
1203 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1204 * the MISC. register to stretch the UltraDMA Tss timing.
1205 * NOTE: This register is only writeable via I/O space.
1206 */
72931368 1207 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
7b73ee05
SS
1208
1209 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1210
1da177e4
LT
1211 return dev->irq;
1212}
1213
bfa14b42
BZ
1214static u8 __devinit hpt3xx_cable_detect(ide_hwif_t *hwif)
1215{
1216 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
1217 struct ide_host *host = pci_get_drvdata(dev);
1218 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
bfa14b42
BZ
1219 u8 chip_type = info->chip_type;
1220 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1221
1222 /*
1223 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1224 * address lines to access an external EEPROM. To read valid
1225 * cable detect state the pins must be enabled as inputs.
1226 */
1227 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1228 /*
1229 * HPT374 PCI function 1
1230 * - set bit 15 of reg 0x52 to enable TCBLID as input
1231 * - set bit 15 of reg 0x56 to enable FCBLID as input
1232 */
1233 u8 mcr_addr = hwif->select_data + 2;
1234 u16 mcr;
1235
1236 pci_read_config_word(dev, mcr_addr, &mcr);
1237 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1238 /* now read cable id register */
1239 pci_read_config_byte(dev, 0x5a, &scr1);
1240 pci_write_config_word(dev, mcr_addr, mcr);
1241 } else if (chip_type >= HPT370) {
1242 /*
1243 * HPT370/372 and 374 pcifn 0
1244 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1245 */
1246 u8 scr2 = 0;
1247
1248 pci_read_config_byte(dev, 0x5b, &scr2);
1249 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1250 /* now read cable id register */
1251 pci_read_config_byte(dev, 0x5a, &scr1);
1252 pci_write_config_byte(dev, 0x5b, scr2);
1253 } else
1254 pci_read_config_byte(dev, 0x5a, &scr1);
1255
1256 return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1257}
1258
1da177e4
LT
1259static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1260{
36501650 1261 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
1262 struct ide_host *host = pci_get_drvdata(dev);
1263 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
2808b0a9 1264 int serialize = HPT_SERIALIZE_IO;
2808b0a9
SS
1265 u8 chip_type = info->chip_type;
1266 u8 new_mcr, old_mcr = 0;
abc4ad4c
SS
1267
1268 /* Cache the channel's MISC. control registers' offset */
2808b0a9 1269 hwif->select_data = hwif->channel ? 0x54 : 0x50;
abc4ad4c 1270
836c0063
SS
1271 /*
1272 * HPT3xxN chips have some complications:
1273 *
1274 * - on 33 MHz PCI we must clock switch
1275 * - on 66 MHz PCI we must NOT use the PCI clock
1276 */
7b73ee05 1277 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
836c0063
SS
1278 /*
1279 * Clock is shared between the channels,
1280 * so we'll have to serialize them... :-(
1281 */
1282 serialize = 1;
1283 hwif->rw_disk = &hpt3xxn_rw_disk;
1284 }
1da177e4 1285
26ccb802
SS
1286 /* Serialize access to this device if needed */
1287 if (serialize && hwif->mate)
1288 hwif->serialized = hwif->mate->serialized = 1;
1289
1290 /*
1291 * Disable the "fast interrupt" prediction. Don't hold off
1292 * on interrupts. (== 0x01 despite what the docs say)
1293 */
1294 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1295
7b73ee05 1296 if (info->chip_type >= HPT374)
26ccb802 1297 new_mcr = old_mcr & ~0x07;
7b73ee05 1298 else if (info->chip_type >= HPT370) {
26ccb802
SS
1299 new_mcr = old_mcr;
1300 new_mcr &= ~0x02;
1301
1302#ifdef HPT_DELAY_INTERRUPT
1303 new_mcr &= ~0x01;
1304#else
1305 new_mcr |= 0x01;
1306#endif
1307 } else /* HPT366 and HPT368 */
1308 new_mcr = old_mcr & ~0x80;
1309
1310 if (new_mcr != old_mcr)
1311 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1da177e4
LT
1312}
1313
b123f56e
BZ
1314static int __devinit init_dma_hpt366(ide_hwif_t *hwif,
1315 const struct ide_port_info *d)
1da177e4 1316{
36501650 1317 struct pci_dev *dev = to_pci_dev(hwif->dev);
b123f56e
BZ
1318 unsigned long flags, base = ide_pci_dma_base(hwif, d);
1319 u8 dma_old, dma_new, masterdma = 0, slavedma = 0;
1da177e4 1320
ebb00fb5
BZ
1321 if (base == 0)
1322 return -1;
1323
1324 hwif->dma_base = base;
1325
1326 if (ide_pci_check_simplex(hwif, d) < 0)
1327 return -1;
1328
1329 if (ide_pci_set_master(dev, d->name) < 0)
b123f56e
BZ
1330 return -1;
1331
1332 dma_old = inb(base + 2);
1da177e4
LT
1333
1334 local_irq_save(flags);
1335
1336 dma_new = dma_old;
abc4ad4c
SS
1337 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1338 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1da177e4
LT
1339
1340 if (masterdma & 0x30) dma_new |= 0x20;
abc4ad4c 1341 if ( slavedma & 0x30) dma_new |= 0x40;
1da177e4 1342 if (dma_new != dma_old)
b123f56e 1343 outb(dma_new, base + 2);
1da177e4
LT
1344
1345 local_irq_restore(flags);
b123f56e
BZ
1346
1347 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
1348 hwif->name, base, base + 7);
1349
1350 hwif->extra_base = base + (hwif->channel ? 8 : 16);
1351
1352 if (ide_allocate_dma_engine(hwif))
1353 return -1;
1354
81e8d5a3 1355 hwif->dma_ops = &sff_dma_ops;
b123f56e
BZ
1356
1357 return 0;
1da177e4
LT
1358}
1359
fbf47840 1360static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
1da177e4 1361{
fbf47840
BZ
1362 if (dev2->irq != dev->irq) {
1363 /* FIXME: we need a core pci_set_interrupt() */
1364 dev2->irq = dev->irq;
28cfd8af
BZ
1365 printk(KERN_INFO "HPT374 %s: PCI config space interrupt "
1366 "fixed\n", pci_name(dev2));
1da177e4 1367 }
1da177e4
LT
1368}
1369
fbf47840 1370static void __devinit hpt371_init(struct pci_dev *dev)
836c0063 1371{
44c10138 1372 u8 mcr1 = 0;
90778574 1373
836c0063
SS
1374 /*
1375 * HPT371 chips physically have only one channel, the secondary one,
1376 * but the primary channel registers do exist! Go figure...
1377 * So, we manually disable the non-existing channel here
1378 * (if the BIOS hasn't done this already).
1379 */
1380 pci_read_config_byte(dev, 0x50, &mcr1);
1381 if (mcr1 & 0x04)
90778574 1382 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
90778574
SS
1383}
1384
fbf47840 1385static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
90778574 1386{
fbf47840 1387 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
7b73ee05 1388
fbf47840
BZ
1389 /*
1390 * Now we'll have to force both channels enabled if
1391 * at least one of them has been enabled by BIOS...
1392 */
1393 pci_read_config_byte(dev, 0x50, &mcr1);
1394 if (mcr1 & 0x30)
1395 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
836c0063 1396
fbf47840
BZ
1397 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1398 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1da177e4 1399
fbf47840 1400 if (pin1 != pin2 && dev->irq == dev2->irq) {
28cfd8af
BZ
1401 printk(KERN_INFO "HPT36x %s: onboard version of chipset, "
1402 "pin1=%d pin2=%d\n", pci_name(dev), pin1, pin2);
fbf47840 1403 return 1;
2648e5d9
SS
1404 }
1405
fbf47840 1406 return 0;
1da177e4
LT
1407}
1408
4db90a14
BZ
1409#define IDE_HFLAGS_HPT3XX \
1410 (IDE_HFLAG_NO_ATAPI_DMA | \
4db90a14
BZ
1411 IDE_HFLAG_OFF_BOARD)
1412
ac95beed
BZ
1413static const struct ide_port_ops hpt3xx_port_ops = {
1414 .set_pio_mode = hpt3xx_set_pio_mode,
1415 .set_dma_mode = hpt3xx_set_mode,
1416 .quirkproc = hpt3xx_quirkproc,
1417 .maskproc = hpt3xx_maskproc,
1418 .mdma_filter = hpt3xx_mdma_filter,
1419 .udma_filter = hpt3xx_udma_filter,
1420 .cable_detect = hpt3xx_cable_detect,
1421};
1422
f37afdac
BZ
1423static const struct ide_dma_ops hpt37x_dma_ops = {
1424 .dma_host_set = ide_dma_host_set,
1425 .dma_setup = ide_dma_setup,
1426 .dma_exec_cmd = ide_dma_exec_cmd,
1427 .dma_start = ide_dma_start,
5e37bdc0
BZ
1428 .dma_end = hpt374_dma_end,
1429 .dma_test_irq = hpt374_dma_test_irq,
f37afdac
BZ
1430 .dma_lost_irq = ide_dma_lost_irq,
1431 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
1432};
1433
f37afdac
BZ
1434static const struct ide_dma_ops hpt370_dma_ops = {
1435 .dma_host_set = ide_dma_host_set,
1436 .dma_setup = ide_dma_setup,
1437 .dma_exec_cmd = ide_dma_exec_cmd,
5e37bdc0
BZ
1438 .dma_start = hpt370_dma_start,
1439 .dma_end = hpt370_dma_end,
f37afdac
BZ
1440 .dma_test_irq = ide_dma_test_irq,
1441 .dma_lost_irq = ide_dma_lost_irq,
5e37bdc0
BZ
1442 .dma_timeout = hpt370_dma_timeout,
1443};
1444
f37afdac
BZ
1445static const struct ide_dma_ops hpt36x_dma_ops = {
1446 .dma_host_set = ide_dma_host_set,
1447 .dma_setup = ide_dma_setup,
1448 .dma_exec_cmd = ide_dma_exec_cmd,
1449 .dma_start = ide_dma_start,
1450 .dma_end = __ide_dma_end,
1451 .dma_test_irq = ide_dma_test_irq,
5e37bdc0 1452 .dma_lost_irq = hpt366_dma_lost_irq,
f37afdac 1453 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
1454};
1455
85620436 1456static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
1da177e4 1457 { /* 0 */
fbf47840 1458 .name = "HPT36x",
1da177e4
LT
1459 .init_chipset = init_chipset_hpt366,
1460 .init_hwif = init_hwif_hpt366,
1461 .init_dma = init_dma_hpt366,
fbf47840
BZ
1462 /*
1463 * HPT36x chips have one channel per function and have
1464 * both channel enable bits located differently and visible
1465 * to both functions -- really stupid design decision... :-(
1466 * Bit 4 is for the primary channel, bit 5 for the secondary.
1467 */
1468 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
ac95beed 1469 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1470 .dma_ops = &hpt36x_dma_ops,
4db90a14 1471 .host_flags = IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
4099d143 1472 .pio_mask = ATA_PIO4,
5f8b6c34 1473 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1474 },{ /* 1 */
1475 .name = "HPT372A",
1da177e4
LT
1476 .init_chipset = init_chipset_hpt366,
1477 .init_hwif = init_hwif_hpt366,
1478 .init_dma = init_dma_hpt366,
7b73ee05 1479 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1480 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1481 .dma_ops = &hpt37x_dma_ops,
4db90a14 1482 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1483 .pio_mask = ATA_PIO4,
5f8b6c34 1484 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1485 },{ /* 2 */
1486 .name = "HPT302",
1da177e4
LT
1487 .init_chipset = init_chipset_hpt366,
1488 .init_hwif = init_hwif_hpt366,
1489 .init_dma = init_dma_hpt366,
7b73ee05 1490 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1491 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1492 .dma_ops = &hpt37x_dma_ops,
4db90a14 1493 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1494 .pio_mask = ATA_PIO4,
5f8b6c34 1495 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1496 },{ /* 3 */
1497 .name = "HPT371",
1da177e4
LT
1498 .init_chipset = init_chipset_hpt366,
1499 .init_hwif = init_hwif_hpt366,
1500 .init_dma = init_dma_hpt366,
836c0063 1501 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1502 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1503 .dma_ops = &hpt37x_dma_ops,
4db90a14 1504 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1505 .pio_mask = ATA_PIO4,
5f8b6c34 1506 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1507 },{ /* 4 */
1508 .name = "HPT374",
1da177e4
LT
1509 .init_chipset = init_chipset_hpt366,
1510 .init_hwif = init_hwif_hpt366,
1511 .init_dma = init_dma_hpt366,
7b73ee05 1512 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1513 .udma_mask = ATA_UDMA5,
ac95beed 1514 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1515 .dma_ops = &hpt37x_dma_ops,
4db90a14 1516 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1517 .pio_mask = ATA_PIO4,
5f8b6c34 1518 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1519 },{ /* 5 */
1520 .name = "HPT372N",
1da177e4
LT
1521 .init_chipset = init_chipset_hpt366,
1522 .init_hwif = init_hwif_hpt366,
1523 .init_dma = init_dma_hpt366,
7b73ee05 1524 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1525 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1526 .dma_ops = &hpt37x_dma_ops,
4db90a14 1527 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1528 .pio_mask = ATA_PIO4,
5f8b6c34 1529 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1530 }
1531};
1532
1533/**
1534 * hpt366_init_one - called when an HPT366 is found
1535 * @dev: the hpt366 device
1536 * @id: the matching pci id
1537 *
1538 * Called when the PCI registration layer (or the IDE initialization)
1539 * finds a device matching our IDE device tables.
1540 */
1da177e4
LT
1541static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1542{
282037f1 1543 const struct hpt_info *info = NULL;
74811f35 1544 struct hpt_info *dyn_info;
fbf47840 1545 struct pci_dev *dev2 = NULL;
039788e1 1546 struct ide_port_info d;
fbf47840
BZ
1547 u8 idx = id->driver_data;
1548 u8 rev = dev->revision;
74811f35 1549 int ret;
fbf47840
BZ
1550
1551 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1552 return -ENODEV;
1553
1554 switch (idx) {
1555 case 0:
1556 if (rev < 3)
1557 info = &hpt36x;
1558 else {
b66cae76
SR
1559 switch (min_t(u8, rev, 6)) {
1560 case 3: info = &hpt370; break;
1561 case 4: info = &hpt370a; break;
1562 case 5: info = &hpt372; break;
1563 case 6: info = &hpt372n; break;
1564 }
fbf47840
BZ
1565 idx++;
1566 }
1567 break;
1568 case 1:
1569 info = (rev > 1) ? &hpt372n : &hpt372a;
1570 break;
1571 case 2:
1572 info = (rev > 1) ? &hpt302n : &hpt302;
1573 break;
1574 case 3:
1575 hpt371_init(dev);
1576 info = (rev > 1) ? &hpt371n : &hpt371;
1577 break;
1578 case 4:
1579 info = &hpt374;
1580 break;
1581 case 5:
1582 info = &hpt372n;
1583 break;
1584 }
1585
1586 d = hpt366_chipsets[idx];
1587
1588 d.name = info->chip_name;
1589 d.udma_mask = info->udma_mask;
1590
5e37bdc0
BZ
1591 /* fixup ->dma_ops for HPT370/HPT370A */
1592 if (info == &hpt370 || info == &hpt370a)
1593 d.dma_ops = &hpt370_dma_ops;
1594
fbf47840
BZ
1595 if (info == &hpt36x || info == &hpt374)
1596 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1597
74811f35
BZ
1598 dyn_info = kzalloc(sizeof(*dyn_info) * (dev2 ? 2 : 1), GFP_KERNEL);
1599 if (dyn_info == NULL) {
28cfd8af
BZ
1600 printk(KERN_ERR "%s %s: out of memory!\n",
1601 d.name, pci_name(dev));
74811f35
BZ
1602 pci_dev_put(dev2);
1603 return -ENOMEM;
1604 }
1605
1606 /*
1607 * Copy everything from a static "template" structure
1608 * to just allocated per-chip hpt_info structure.
1609 */
1610 memcpy(dyn_info, info, sizeof(*dyn_info));
fbf47840 1611
74811f35
BZ
1612 if (dev2) {
1613 memcpy(dyn_info + 1, info, sizeof(*dyn_info));
fbf47840
BZ
1614
1615 if (info == &hpt374)
1616 hpt374_init(dev, dev2);
1617 else {
1618 if (hpt36x_init(dev, dev2))
5e71d9c5 1619 d.host_flags &= ~IDE_HFLAG_NON_BOOTABLE;
fbf47840
BZ
1620 }
1621
74811f35
BZ
1622 ret = ide_pci_init_two(dev, dev2, &d, dyn_info);
1623 if (ret < 0) {
fbf47840 1624 pci_dev_put(dev2);
74811f35
BZ
1625 kfree(dyn_info);
1626 }
fbf47840
BZ
1627 return ret;
1628 }
1da177e4 1629
74811f35
BZ
1630 ret = ide_pci_init_one(dev, &d, dyn_info);
1631 if (ret < 0)
1632 kfree(dyn_info);
1633
1634 return ret;
1da177e4
LT
1635}
1636
a6c43a2b
BZ
1637static void __devexit hpt366_remove(struct pci_dev *dev)
1638{
1639 struct ide_host *host = pci_get_drvdata(dev);
1640 struct ide_info *info = host->host_priv;
1641 struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL;
1642
1643 ide_pci_remove(dev);
1644 pci_dev_put(dev2);
1645 kfree(info);
1646}
1647
b66cae76 1648static const struct pci_device_id hpt366_pci_tbl[] __devinitconst = {
9cbcc5e3
BZ
1649 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1650 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1651 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1652 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1653 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1654 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
1da177e4
LT
1655 { 0, },
1656};
1657MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1658
1659static struct pci_driver driver = {
1660 .name = "HPT366_IDE",
1661 .id_table = hpt366_pci_tbl,
1662 .probe = hpt366_init_one,
a6c43a2b 1663 .remove = hpt366_remove,
1da177e4
LT
1664};
1665
82ab1eec 1666static int __init hpt366_ide_init(void)
1da177e4
LT
1667{
1668 return ide_pci_register_driver(&driver);
1669}
1670
a6c43a2b
BZ
1671static void __exit hpt366_ide_exit(void)
1672{
1673 pci_unregister_driver(&driver);
1674}
1675
1da177e4 1676module_init(hpt366_ide_init);
a6c43a2b 1677module_exit(hpt366_ide_exit);
1da177e4
LT
1678
1679MODULE_AUTHOR("Andre Hedrick");
1680MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1681MODULE_LICENSE("GPL");
This page took 0.529878 seconds and 5 git commands to generate.