ide/pci/delkin_cb.c: add new PCI ID
[deliverable/linux.git] / drivers / ide / pci / hpt366.c
CommitLineData
1da177e4 1/*
6273d26a 2 * linux/drivers/ide/pci/hpt366.c Version 1.01 Dec 23, 2006
1da177e4
LT
3 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
836c0063 7 * Portions Copyright (C) 2005-2006 MontaVista Software, Inc.
1da177e4
LT
8 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
b39b01ff 14 *
836c0063
SS
15 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
b39b01ff 20 *
1da177e4
LT
21 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
836c0063
SS
58 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
7b73ee05
SS
63 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
471a0bda
SS
67 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
26c068da
SS
70 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS
33b18a60
SS
72 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
73d1dd93
SS
74 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
7b73ee05
SS
76 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
90778574
SS
78 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
e139b0b0 80 * - optimize the rate masking/filtering and the drive list lookup code
b4586715 81 * - use pci_get_slot() to get to the function 1 of HPT36x/374
7b73ee05
SS
82 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
abc4ad4c 86 * - rename all the register related variables consistently
7b73ee05
SS
87 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
89 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
4bf63de2 94 * - clean up DMA timeout handling for HPT370
7b73ee05
SS
95 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
102 * supported DMA mode, and the chip settings table pointer filled, then, at
103 * the init_chipset stage, allocate per-chip instance and fill it with the
104 * rest of the necessary information
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
109 * anything newer than HPT370/A
6273d26a
SS
110 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
111 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
7b73ee05
SS
112 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
113 * the register setting lists into the table indexed by the clock selected
114 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
1da177e4
LT
115 */
116
1da177e4
LT
117#include <linux/types.h>
118#include <linux/module.h>
119#include <linux/kernel.h>
120#include <linux/delay.h>
121#include <linux/timer.h>
122#include <linux/mm.h>
123#include <linux/ioport.h>
124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
126
127#include <linux/interrupt.h>
128#include <linux/pci.h>
129#include <linux/init.h>
130#include <linux/ide.h>
131
132#include <asm/uaccess.h>
133#include <asm/io.h>
134#include <asm/irq.h>
135
136/* various tuning parameters */
137#define HPT_RESET_STATE_ENGINE
836c0063
SS
138#undef HPT_DELAY_INTERRUPT
139#define HPT_SERIALIZE_IO 0
1da177e4
LT
140
141static const char *quirk_drives[] = {
142 "QUANTUM FIREBALLlct08 08",
143 "QUANTUM FIREBALLP KA6.4",
144 "QUANTUM FIREBALLP LM20.4",
145 "QUANTUM FIREBALLP LM20.5",
146 NULL
147};
148
149static const char *bad_ata100_5[] = {
150 "IBM-DTLA-307075",
151 "IBM-DTLA-307060",
152 "IBM-DTLA-307045",
153 "IBM-DTLA-307030",
154 "IBM-DTLA-307020",
155 "IBM-DTLA-307015",
156 "IBM-DTLA-305040",
157 "IBM-DTLA-305030",
158 "IBM-DTLA-305020",
159 "IC35L010AVER07-0",
160 "IC35L020AVER07-0",
161 "IC35L030AVER07-0",
162 "IC35L040AVER07-0",
163 "IC35L060AVER07-0",
164 "WDC AC310200R",
165 NULL
166};
167
168static const char *bad_ata66_4[] = {
169 "IBM-DTLA-307075",
170 "IBM-DTLA-307060",
171 "IBM-DTLA-307045",
172 "IBM-DTLA-307030",
173 "IBM-DTLA-307020",
174 "IBM-DTLA-307015",
175 "IBM-DTLA-305040",
176 "IBM-DTLA-305030",
177 "IBM-DTLA-305020",
178 "IC35L010AVER07-0",
179 "IC35L020AVER07-0",
180 "IC35L030AVER07-0",
181 "IC35L040AVER07-0",
182 "IC35L060AVER07-0",
183 "WDC AC310200R",
184 NULL
185};
186
187static const char *bad_ata66_3[] = {
188 "WDC AC310200R",
189 NULL
190};
191
192static const char *bad_ata33[] = {
193 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
194 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
195 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
196 "Maxtor 90510D4",
197 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
198 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
199 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
200 NULL
201};
202
471a0bda
SS
203static u8 xfer_speeds[] = {
204 XFER_UDMA_6,
205 XFER_UDMA_5,
206 XFER_UDMA_4,
207 XFER_UDMA_3,
208 XFER_UDMA_2,
209 XFER_UDMA_1,
210 XFER_UDMA_0,
211
212 XFER_MW_DMA_2,
213 XFER_MW_DMA_1,
214 XFER_MW_DMA_0,
215
216 XFER_PIO_4,
217 XFER_PIO_3,
218 XFER_PIO_2,
219 XFER_PIO_1,
220 XFER_PIO_0
1da177e4
LT
221};
222
471a0bda
SS
223/* Key for bus clock timings
224 * 36x 37x
225 * bits bits
226 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
227 * cycles = value + 1
228 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
229 * cycles = value + 1
230 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
231 * register access.
232 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
233 * register access.
234 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
235 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
236 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
237 * MW DMA xfer.
238 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
239 * task file register access.
240 * 28 28 UDMA enable.
241 * 29 29 DMA enable.
242 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
243 * PIO xfer.
244 * 31 31 FIFO enable.
1da177e4 245 */
1da177e4 246
471a0bda
SS
247static u32 forty_base_hpt36x[] = {
248 /* XFER_UDMA_6 */ 0x900fd943,
249 /* XFER_UDMA_5 */ 0x900fd943,
250 /* XFER_UDMA_4 */ 0x900fd943,
251 /* XFER_UDMA_3 */ 0x900ad943,
252 /* XFER_UDMA_2 */ 0x900bd943,
253 /* XFER_UDMA_1 */ 0x9008d943,
254 /* XFER_UDMA_0 */ 0x9008d943,
255
256 /* XFER_MW_DMA_2 */ 0xa008d943,
257 /* XFER_MW_DMA_1 */ 0xa010d955,
258 /* XFER_MW_DMA_0 */ 0xa010d9fc,
259
260 /* XFER_PIO_4 */ 0xc008d963,
261 /* XFER_PIO_3 */ 0xc010d974,
262 /* XFER_PIO_2 */ 0xc010d997,
263 /* XFER_PIO_1 */ 0xc010d9c7,
264 /* XFER_PIO_0 */ 0xc018d9d9
1da177e4
LT
265};
266
471a0bda
SS
267static u32 thirty_three_base_hpt36x[] = {
268 /* XFER_UDMA_6 */ 0x90c9a731,
269 /* XFER_UDMA_5 */ 0x90c9a731,
270 /* XFER_UDMA_4 */ 0x90c9a731,
271 /* XFER_UDMA_3 */ 0x90cfa731,
272 /* XFER_UDMA_2 */ 0x90caa731,
273 /* XFER_UDMA_1 */ 0x90cba731,
274 /* XFER_UDMA_0 */ 0x90c8a731,
275
276 /* XFER_MW_DMA_2 */ 0xa0c8a731,
277 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
278 /* XFER_MW_DMA_0 */ 0xa0c8a797,
279
280 /* XFER_PIO_4 */ 0xc0c8a731,
281 /* XFER_PIO_3 */ 0xc0c8a742,
282 /* XFER_PIO_2 */ 0xc0d0a753,
283 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
284 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
1da177e4
LT
285};
286
471a0bda
SS
287static u32 twenty_five_base_hpt36x[] = {
288 /* XFER_UDMA_6 */ 0x90c98521,
289 /* XFER_UDMA_5 */ 0x90c98521,
290 /* XFER_UDMA_4 */ 0x90c98521,
291 /* XFER_UDMA_3 */ 0x90cf8521,
292 /* XFER_UDMA_2 */ 0x90cf8521,
293 /* XFER_UDMA_1 */ 0x90cb8521,
294 /* XFER_UDMA_0 */ 0x90cb8521,
295
296 /* XFER_MW_DMA_2 */ 0xa0ca8521,
297 /* XFER_MW_DMA_1 */ 0xa0ca8532,
298 /* XFER_MW_DMA_0 */ 0xa0ca8575,
299
300 /* XFER_PIO_4 */ 0xc0ca8521,
301 /* XFER_PIO_3 */ 0xc0ca8532,
302 /* XFER_PIO_2 */ 0xc0ca8542,
303 /* XFER_PIO_1 */ 0xc0d08572,
304 /* XFER_PIO_0 */ 0xc0d08585
1da177e4
LT
305};
306
471a0bda
SS
307static u32 thirty_three_base_hpt37x[] = {
308 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
309 /* XFER_UDMA_5 */ 0x12446231,
310 /* XFER_UDMA_4 */ 0x12446231,
311 /* XFER_UDMA_3 */ 0x126c6231,
312 /* XFER_UDMA_2 */ 0x12486231,
313 /* XFER_UDMA_1 */ 0x124c6233,
314 /* XFER_UDMA_0 */ 0x12506297,
315
316 /* XFER_MW_DMA_2 */ 0x22406c31,
317 /* XFER_MW_DMA_1 */ 0x22406c33,
318 /* XFER_MW_DMA_0 */ 0x22406c97,
319
320 /* XFER_PIO_4 */ 0x06414e31,
321 /* XFER_PIO_3 */ 0x06414e42,
322 /* XFER_PIO_2 */ 0x06414e53,
323 /* XFER_PIO_1 */ 0x06814e93,
324 /* XFER_PIO_0 */ 0x06814ea7
1da177e4
LT
325};
326
471a0bda
SS
327static u32 fifty_base_hpt37x[] = {
328 /* XFER_UDMA_6 */ 0x12848242,
329 /* XFER_UDMA_5 */ 0x12848242,
330 /* XFER_UDMA_4 */ 0x12ac8242,
331 /* XFER_UDMA_3 */ 0x128c8242,
332 /* XFER_UDMA_2 */ 0x120c8242,
333 /* XFER_UDMA_1 */ 0x12148254,
334 /* XFER_UDMA_0 */ 0x121882ea,
335
336 /* XFER_MW_DMA_2 */ 0x22808242,
337 /* XFER_MW_DMA_1 */ 0x22808254,
338 /* XFER_MW_DMA_0 */ 0x228082ea,
339
340 /* XFER_PIO_4 */ 0x0a81f442,
341 /* XFER_PIO_3 */ 0x0a81f443,
342 /* XFER_PIO_2 */ 0x0a81f454,
343 /* XFER_PIO_1 */ 0x0ac1f465,
344 /* XFER_PIO_0 */ 0x0ac1f48a
1da177e4
LT
345};
346
471a0bda
SS
347static u32 sixty_six_base_hpt37x[] = {
348 /* XFER_UDMA_6 */ 0x1c869c62,
349 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
350 /* XFER_UDMA_4 */ 0x1c8a9c62,
351 /* XFER_UDMA_3 */ 0x1c8e9c62,
352 /* XFER_UDMA_2 */ 0x1c929c62,
353 /* XFER_UDMA_1 */ 0x1c9a9c62,
354 /* XFER_UDMA_0 */ 0x1c829c62,
355
356 /* XFER_MW_DMA_2 */ 0x2c829c62,
357 /* XFER_MW_DMA_1 */ 0x2c829c66,
358 /* XFER_MW_DMA_0 */ 0x2c829d2e,
359
360 /* XFER_PIO_4 */ 0x0c829c62,
361 /* XFER_PIO_3 */ 0x0c829c84,
362 /* XFER_PIO_2 */ 0x0c829ca6,
363 /* XFER_PIO_1 */ 0x0d029d26,
364 /* XFER_PIO_0 */ 0x0d029d5e
1da177e4
LT
365};
366
1da177e4 367#define HPT366_DEBUG_DRIVE_INFO 0
7b73ee05
SS
368#define HPT374_ALLOW_ATA133_6 1
369#define HPT371_ALLOW_ATA133_6 1
370#define HPT302_ALLOW_ATA133_6 1
371#define HPT372_ALLOW_ATA133_6 1
e139b0b0 372#define HPT370_ALLOW_ATA100_5 0
1da177e4
LT
373#define HPT366_ALLOW_ATA66_4 1
374#define HPT366_ALLOW_ATA66_3 1
375#define HPT366_MAX_DEVS 8
376
7b73ee05
SS
377/* Supported ATA clock frequencies */
378enum ata_clock {
379 ATA_CLOCK_25MHZ,
380 ATA_CLOCK_33MHZ,
381 ATA_CLOCK_40MHZ,
382 ATA_CLOCK_50MHZ,
383 ATA_CLOCK_66MHZ,
384 NUM_ATA_CLOCKS
385};
1da177e4 386
b39b01ff 387/*
7b73ee05 388 * Hold all the HighPoint chip information in one place.
b39b01ff 389 */
1da177e4 390
7b73ee05
SS
391struct hpt_info {
392 u8 chip_type; /* Chip type */
b39b01ff 393 u8 max_mode; /* Speeds allowed */
7b73ee05
SS
394 u8 dpll_clk; /* DPLL clock in MHz */
395 u8 pci_clk; /* PCI clock in MHz */
396 u32 **settings; /* Chipset settings table */
b39b01ff
AC
397};
398
7b73ee05
SS
399/* Supported HighPoint chips */
400enum {
401 HPT36x,
402 HPT370,
403 HPT370A,
404 HPT374,
405 HPT372,
406 HPT372A,
407 HPT302,
408 HPT371,
409 HPT372N,
410 HPT302N,
411 HPT371N
412};
b39b01ff 413
7b73ee05
SS
414static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
415 twenty_five_base_hpt36x,
416 thirty_three_base_hpt36x,
417 forty_base_hpt36x,
418 NULL,
419 NULL
420};
e139b0b0 421
7b73ee05
SS
422static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
423 NULL,
424 thirty_three_base_hpt37x,
425 NULL,
426 fifty_base_hpt37x,
427 sixty_six_base_hpt37x
428};
1da177e4 429
7b73ee05
SS
430static struct hpt_info hpt36x __devinitdata = {
431 .chip_type = HPT36x,
432 .max_mode = (HPT366_ALLOW_ATA66_4 || HPT366_ALLOW_ATA66_3) ? 2 : 1,
433 .dpll_clk = 0, /* no DPLL */
434 .settings = hpt36x_settings
435};
436
437static struct hpt_info hpt370 __devinitdata = {
438 .chip_type = HPT370,
439 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
440 .dpll_clk = 48,
441 .settings = hpt37x_settings
442};
443
444static struct hpt_info hpt370a __devinitdata = {
445 .chip_type = HPT370A,
446 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
447 .dpll_clk = 48,
448 .settings = hpt37x_settings
449};
450
451static struct hpt_info hpt374 __devinitdata = {
452 .chip_type = HPT374,
453 .max_mode = HPT374_ALLOW_ATA133_6 ? 4 : 3,
454 .dpll_clk = 48,
455 .settings = hpt37x_settings
456};
457
458static struct hpt_info hpt372 __devinitdata = {
459 .chip_type = HPT372,
460 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
461 .dpll_clk = 55,
462 .settings = hpt37x_settings
463};
464
465static struct hpt_info hpt372a __devinitdata = {
466 .chip_type = HPT372A,
467 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
468 .dpll_clk = 66,
469 .settings = hpt37x_settings
470};
471
472static struct hpt_info hpt302 __devinitdata = {
473 .chip_type = HPT302,
474 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
475 .dpll_clk = 66,
476 .settings = hpt37x_settings
477};
478
479static struct hpt_info hpt371 __devinitdata = {
480 .chip_type = HPT371,
481 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
482 .dpll_clk = 66,
483 .settings = hpt37x_settings
484};
485
486static struct hpt_info hpt372n __devinitdata = {
487 .chip_type = HPT372N,
488 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
489 .dpll_clk = 77,
490 .settings = hpt37x_settings
491};
492
493static struct hpt_info hpt302n __devinitdata = {
494 .chip_type = HPT302N,
495 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
496 .dpll_clk = 77,
497};
498
499static struct hpt_info hpt371n __devinitdata = {
500 .chip_type = HPT371N,
501 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
502 .dpll_clk = 77,
503 .settings = hpt37x_settings
504};
1da177e4 505
e139b0b0
SS
506static int check_in_drive_list(ide_drive_t *drive, const char **list)
507{
508 struct hd_driveid *id = drive->id;
509
510 while (*list)
511 if (!strcmp(*list++,id->model))
512 return 1;
513 return 0;
514}
1da177e4 515
e139b0b0 516static u8 hpt3xx_ratemask(ide_drive_t *drive)
1da177e4 517{
7b73ee05 518 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
e139b0b0
SS
519 u8 mode = info->max_mode;
520
b39b01ff 521 if (!eighty_ninty_three(drive) && mode)
1da177e4
LT
522 mode = min(mode, (u8)1);
523 return mode;
524}
525
526/*
527 * Note for the future; the SATA hpt37x we must set
528 * either PIO or UDMA modes 0,4,5
529 */
530
e139b0b0 531static u8 hpt3xx_ratefilter(ide_drive_t *drive, u8 speed)
1da177e4 532{
7b73ee05
SS
533 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
534 u8 chip_type = info->chip_type;
1da177e4
LT
535 u8 mode = hpt3xx_ratemask(drive);
536
537 if (drive->media != ide_disk)
538 return min(speed, (u8)XFER_PIO_4);
539
e139b0b0 540 switch (mode) {
1da177e4 541 case 0x04:
7b73ee05 542 speed = min_t(u8, speed, XFER_UDMA_6);
1da177e4
LT
543 break;
544 case 0x03:
7b73ee05
SS
545 speed = min_t(u8, speed, XFER_UDMA_5);
546 if (chip_type >= HPT374)
1da177e4 547 break;
e139b0b0
SS
548 if (!check_in_drive_list(drive, bad_ata100_5))
549 goto check_bad_ata33;
550 /* fall thru */
1da177e4 551 case 0x02:
f36702b4 552 speed = min_t(u8, speed, XFER_UDMA_4);
7b73ee05
SS
553
554 /*
555 * CHECK ME, Does this need to be changed to HPT374 ??
556 */
557 if (chip_type >= HPT370)
e139b0b0
SS
558 goto check_bad_ata33;
559 if (HPT366_ALLOW_ATA66_4 &&
560 !check_in_drive_list(drive, bad_ata66_4))
561 goto check_bad_ata33;
562
f36702b4 563 speed = min_t(u8, speed, XFER_UDMA_3);
e139b0b0
SS
564 if (HPT366_ALLOW_ATA66_3 &&
565 !check_in_drive_list(drive, bad_ata66_3))
566 goto check_bad_ata33;
567 /* fall thru */
1da177e4 568 case 0x01:
f36702b4 569 speed = min_t(u8, speed, XFER_UDMA_2);
e139b0b0
SS
570
571 check_bad_ata33:
7b73ee05 572 if (chip_type >= HPT370A)
1da177e4 573 break;
e139b0b0
SS
574 if (!check_in_drive_list(drive, bad_ata33))
575 break;
576 /* fall thru */
1da177e4
LT
577 case 0x00:
578 default:
f36702b4 579 speed = min_t(u8, speed, XFER_MW_DMA_2);
1da177e4
LT
580 break;
581 }
582 return speed;
583}
584
7b73ee05 585static u32 get_speed_setting(u8 speed, struct hpt_info *info)
1da177e4 586{
471a0bda
SS
587 int i;
588
589 /*
590 * Lookup the transfer mode table to get the index into
591 * the timing table.
592 *
593 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
594 */
595 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
596 if (xfer_speeds[i] == speed)
597 break;
7b73ee05
SS
598 /*
599 * NOTE: info->settings only points to the pointer
600 * to the list of the actual register values
601 */
602 return (*info->settings)[i];
1da177e4
LT
603}
604
605static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
606{
abc4ad4c
SS
607 ide_hwif_t *hwif = HWIF(drive);
608 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 609 struct hpt_info *info = pci_get_drvdata(dev);
abc4ad4c
SS
610 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
611 u8 itr_addr = drive->dn ? 0x44 : 0x40;
7b73ee05
SS
612 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
613 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
614 u32 new_itr = get_speed_setting(speed, info);
26ccb802 615 u32 old_itr = 0;
b39b01ff 616
1da177e4 617 /*
abc4ad4c
SS
618 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
619 * to avoid problems handling I/O errors later
1da177e4 620 */
abc4ad4c
SS
621 pci_read_config_dword(dev, itr_addr, &old_itr);
622 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
623 new_itr &= ~0xc0000000;
1da177e4 624
abc4ad4c 625 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
626
627 return ide_config_drive_speed(drive, speed);
628}
629
26ccb802 630static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
1da177e4 631{
abc4ad4c
SS
632 ide_hwif_t *hwif = HWIF(drive);
633 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 634 struct hpt_info *info = pci_get_drvdata(dev);
abc4ad4c 635 u8 speed = hpt3xx_ratefilter(drive, xferspeed);
abc4ad4c 636 u8 itr_addr = 0x40 + (drive->dn * 4);
7b73ee05
SS
637 u32 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
638 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
639 u32 new_itr = get_speed_setting(speed, info);
26ccb802 640 u32 old_itr = 0;
1da177e4 641
abc4ad4c
SS
642 pci_read_config_dword(dev, itr_addr, &old_itr);
643 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
1da177e4 644
b39b01ff 645 if (speed < XFER_MW_DMA_0)
abc4ad4c
SS
646 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
647 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
648
649 return ide_config_drive_speed(drive, speed);
650}
651
26ccb802 652static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
1da177e4 653{
abc4ad4c 654 ide_hwif_t *hwif = HWIF(drive);
7b73ee05 655 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
1da177e4 656
7b73ee05 657 if (info->chip_type >= HPT370)
26ccb802 658 return hpt37x_tune_chipset(drive, speed);
1da177e4
LT
659 else /* hpt368: hpt_minimum_revision(dev, 2) */
660 return hpt36x_tune_chipset(drive, speed);
661}
662
26ccb802 663static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
1da177e4 664{
26ccb802
SS
665 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
666 (void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
1da177e4
LT
667}
668
669/*
670 * This allows the configuration of ide_pci chipset registers
671 * for cards that learn about the drive's UDMA, DMA, PIO capabilities
26ccb802 672 * after the drive is reported by the OS. Initially designed for
1da177e4
LT
673 * HPT366 UDMA chipset by HighPoint|Triones Technologies, Inc.
674 *
1da177e4 675 */
26ccb802 676static int config_chipset_for_dma(ide_drive_t *drive)
1da177e4
LT
677{
678 u8 speed = ide_dma_speed(drive, hpt3xx_ratemask(drive));
679
b39b01ff
AC
680 if (!speed)
681 return 0;
682
1da177e4
LT
683 (void) hpt3xx_tune_chipset(drive, speed);
684 return ide_dma_enable(drive);
685}
686
e139b0b0 687static int hpt3xx_quirkproc(ide_drive_t *drive)
1da177e4 688{
e139b0b0
SS
689 struct hd_driveid *id = drive->id;
690 const char **list = quirk_drives;
691
692 while (*list)
693 if (strstr(id->model, *list++))
694 return 1;
695 return 0;
1da177e4
LT
696}
697
26ccb802 698static void hpt3xx_intrproc(ide_drive_t *drive)
1da177e4 699{
abc4ad4c 700 ide_hwif_t *hwif = HWIF(drive);
1da177e4
LT
701
702 if (drive->quirk_list)
703 return;
704 /* drives in the quirk_list may not like intr setups/cleanups */
abc4ad4c 705 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
1da177e4
LT
706}
707
26ccb802 708static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
1da177e4 709{
abc4ad4c
SS
710 ide_hwif_t *hwif = HWIF(drive);
711 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 712 struct hpt_info *info = pci_get_drvdata(dev);
1da177e4
LT
713
714 if (drive->quirk_list) {
7b73ee05 715 if (info->chip_type >= HPT370) {
abc4ad4c
SS
716 u8 scr1 = 0;
717
718 pci_read_config_byte(dev, 0x5a, &scr1);
719 if (((scr1 & 0x10) >> 4) != mask) {
720 if (mask)
721 scr1 |= 0x10;
722 else
723 scr1 &= ~0x10;
724 pci_write_config_byte(dev, 0x5a, scr1);
725 }
1da177e4 726 } else {
abc4ad4c 727 if (mask)
b39b01ff 728 disable_irq(hwif->irq);
abc4ad4c
SS
729 else
730 enable_irq (hwif->irq);
1da177e4 731 }
abc4ad4c
SS
732 } else
733 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
734 IDE_CONTROL_REG);
1da177e4
LT
735}
736
26ccb802 737static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
1da177e4 738{
1da177e4
LT
739 drive->init_speed = 0;
740
7569e8dc 741 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
3608b5d7 742 return 0;
1da177e4 743
d8f4469d 744 if (ide_use_fast_pio(drive))
26ccb802 745 hpt3xx_tune_drive(drive, 255);
d8f4469d 746
3608b5d7 747 return -1;
1da177e4
LT
748}
749
750/*
abc4ad4c 751 * This is specific to the HPT366 UDMA chipset
1da177e4
LT
752 * by HighPoint|Triones Technologies, Inc.
753 */
abc4ad4c 754static int hpt366_ide_dma_lostirq(ide_drive_t *drive)
1da177e4 755{
abc4ad4c
SS
756 struct pci_dev *dev = HWIF(drive)->pci_dev;
757 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
758
759 pci_read_config_byte(dev, 0x50, &mcr1);
760 pci_read_config_byte(dev, 0x52, &mcr3);
761 pci_read_config_byte(dev, 0x5a, &scr1);
762 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
763 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
764 if (scr1 & 0x10)
765 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1da177e4
LT
766 return __ide_dma_lostirq(drive);
767}
768
4bf63de2 769static void hpt370_clear_engine(ide_drive_t *drive)
1da177e4 770{
abc4ad4c
SS
771 ide_hwif_t *hwif = HWIF(drive);
772
773 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
1da177e4
LT
774 udelay(10);
775}
776
4bf63de2
SS
777static void hpt370_irq_timeout(ide_drive_t *drive)
778{
779 ide_hwif_t *hwif = HWIF(drive);
780 u16 bfifo = 0;
781 u8 dma_cmd;
782
783 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
784 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
785
786 /* get DMA command mode */
787 dma_cmd = hwif->INB(hwif->dma_command);
788 /* stop DMA */
789 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
790 hpt370_clear_engine(drive);
791}
792
1da177e4
LT
793static void hpt370_ide_dma_start(ide_drive_t *drive)
794{
795#ifdef HPT_RESET_STATE_ENGINE
796 hpt370_clear_engine(drive);
797#endif
798 ide_dma_start(drive);
799}
800
4bf63de2 801static int hpt370_ide_dma_end(ide_drive_t *drive)
1da177e4
LT
802{
803 ide_hwif_t *hwif = HWIF(drive);
4bf63de2 804 u8 dma_stat = hwif->INB(hwif->dma_status);
1da177e4
LT
805
806 if (dma_stat & 0x01) {
807 /* wait a little */
808 udelay(20);
809 dma_stat = hwif->INB(hwif->dma_status);
4bf63de2
SS
810 if (dma_stat & 0x01)
811 hpt370_irq_timeout(drive);
1da177e4 812 }
1da177e4
LT
813 return __ide_dma_end(drive);
814}
815
4bf63de2 816static int hpt370_ide_dma_timeout(ide_drive_t *drive)
1da177e4 817{
4bf63de2 818 hpt370_irq_timeout(drive);
1da177e4
LT
819 return __ide_dma_timeout(drive);
820}
821
1da177e4
LT
822/* returns 1 if DMA IRQ issued, 0 otherwise */
823static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
824{
825 ide_hwif_t *hwif = HWIF(drive);
826 u16 bfifo = 0;
abc4ad4c 827 u8 dma_stat;
1da177e4 828
abc4ad4c 829 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
1da177e4
LT
830 if (bfifo & 0x1FF) {
831// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
832 return 0;
833 }
834
0ecdca26 835 dma_stat = inb(hwif->dma_status);
1da177e4 836 /* return 1 if INTR asserted */
abc4ad4c 837 if (dma_stat & 4)
1da177e4
LT
838 return 1;
839
840 if (!drive->waiting_for_dma)
841 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
842 drive->name, __FUNCTION__);
843 return 0;
844}
845
abc4ad4c 846static int hpt374_ide_dma_end(ide_drive_t *drive)
1da177e4 847{
1da177e4 848 ide_hwif_t *hwif = HWIF(drive);
abc4ad4c
SS
849 struct pci_dev *dev = hwif->pci_dev;
850 u8 mcr = 0, mcr_addr = hwif->select_data;
851 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
852
853 pci_read_config_byte(dev, 0x6a, &bwsr);
854 pci_read_config_byte(dev, mcr_addr, &mcr);
855 if (bwsr & mask)
856 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
1da177e4
LT
857 return __ide_dma_end(drive);
858}
859
860/**
836c0063
SS
861 * hpt3xxn_set_clock - perform clock switching dance
862 * @hwif: hwif to switch
863 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
1da177e4 864 *
836c0063 865 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
1da177e4 866 */
836c0063
SS
867
868static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
1da177e4 869{
7b73ee05 870 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
836c0063
SS
871
872 if ((scr2 & 0x7f) == mode)
873 return;
874
1da177e4 875 /* Tristate the bus */
7b73ee05 876 hwif->OUTB(0x80, hwif->dma_master + 0x73);
836c0063
SS
877 hwif->OUTB(0x80, hwif->dma_master + 0x77);
878
1da177e4 879 /* Switch clock and reset channels */
836c0063
SS
880 hwif->OUTB(mode, hwif->dma_master + 0x7b);
881 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
882
7b73ee05
SS
883 /*
884 * Reset the state machines.
885 * NOTE: avoid accidentally enabling the disabled channels.
886 */
887 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
888 hwif->dma_master + 0x70);
889 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
890 hwif->dma_master + 0x74);
836c0063 891
1da177e4 892 /* Complete reset */
836c0063
SS
893 hwif->OUTB(0x00, hwif->dma_master + 0x79);
894
1da177e4 895 /* Reconnect channels to bus */
7b73ee05 896 hwif->OUTB(0x00, hwif->dma_master + 0x73);
836c0063 897 hwif->OUTB(0x00, hwif->dma_master + 0x77);
1da177e4
LT
898}
899
900/**
836c0063 901 * hpt3xxn_rw_disk - prepare for I/O
1da177e4
LT
902 * @drive: drive for command
903 * @rq: block request structure
904 *
836c0063 905 * This is called when a disk I/O is issued to HPT3xxN.
1da177e4
LT
906 * We need it because of the clock switching.
907 */
908
836c0063 909static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
1da177e4 910{
7b73ee05 911 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
1da177e4
LT
912}
913
1da177e4 914/*
33b18a60 915 * Set/get power state for a drive.
abc4ad4c 916 * NOTE: affects both drives on each channel.
1da177e4 917 *
33b18a60 918 * When we turn the power back on, we need to re-initialize things.
1da177e4
LT
919 */
920#define TRISTATE_BIT 0x8000
33b18a60
SS
921
922static int hpt3xx_busproc(ide_drive_t *drive, int state)
1da177e4 923{
abc4ad4c 924 ide_hwif_t *hwif = HWIF(drive);
1da177e4 925 struct pci_dev *dev = hwif->pci_dev;
abc4ad4c
SS
926 u8 mcr_addr = hwif->select_data + 2;
927 u8 resetmask = hwif->channel ? 0x80 : 0x40;
928 u8 bsr2 = 0;
929 u16 mcr = 0;
1da177e4
LT
930
931 hwif->bus_state = state;
932
33b18a60 933 /* Grab the status. */
abc4ad4c
SS
934 pci_read_config_word(dev, mcr_addr, &mcr);
935 pci_read_config_byte(dev, 0x59, &bsr2);
1da177e4 936
33b18a60
SS
937 /*
938 * Set the state. We don't set it if we don't need to do so.
939 * Make sure that the drive knows that it has failed if it's off.
940 */
1da177e4
LT
941 switch (state) {
942 case BUSSTATE_ON:
abc4ad4c 943 if (!(bsr2 & resetmask))
1da177e4 944 return 0;
33b18a60
SS
945 hwif->drives[0].failures = hwif->drives[1].failures = 0;
946
abc4ad4c
SS
947 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
948 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
33b18a60 949 return 0;
1da177e4 950 case BUSSTATE_OFF:
abc4ad4c 951 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
1da177e4 952 return 0;
abc4ad4c 953 mcr &= ~TRISTATE_BIT;
1da177e4
LT
954 break;
955 case BUSSTATE_TRISTATE:
abc4ad4c 956 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
1da177e4 957 return 0;
abc4ad4c 958 mcr |= TRISTATE_BIT;
1da177e4 959 break;
33b18a60
SS
960 default:
961 return -EINVAL;
1da177e4 962 }
1da177e4 963
33b18a60
SS
964 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
965 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
966
abc4ad4c
SS
967 pci_write_config_word(dev, mcr_addr, mcr);
968 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
1da177e4
LT
969 return 0;
970}
971
7b73ee05
SS
972/**
973 * hpt37x_calibrate_dpll - calibrate the DPLL
974 * @dev: PCI device
975 *
976 * Perform a calibration cycle on the DPLL.
977 * Returns 1 if this succeeds
978 */
979static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
1da177e4 980{
7b73ee05
SS
981 u32 dpll = (f_high << 16) | f_low | 0x100;
982 u8 scr2;
983 int i;
b39b01ff 984
7b73ee05 985 pci_write_config_dword(dev, 0x5c, dpll);
b39b01ff 986
7b73ee05
SS
987 /* Wait for oscillator ready */
988 for(i = 0; i < 0x5000; ++i) {
989 udelay(50);
990 pci_read_config_byte(dev, 0x5b, &scr2);
991 if (scr2 & 0x80)
b39b01ff
AC
992 break;
993 }
7b73ee05
SS
994 /* See if it stays ready (we'll just bail out if it's not yet) */
995 for(i = 0; i < 0x1000; ++i) {
996 pci_read_config_byte(dev, 0x5b, &scr2);
997 /* DPLL destabilized? */
998 if(!(scr2 & 0x80))
999 return 0;
1000 }
1001 /* Turn off tuning, we have the DPLL set */
1002 pci_read_config_dword (dev, 0x5c, &dpll);
1003 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1004 return 1;
b39b01ff
AC
1005}
1006
7b73ee05 1007static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
b39b01ff 1008{
7b73ee05
SS
1009 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1010 unsigned long io_base = pci_resource_start(dev, 4);
1011 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
1012 enum ata_clock clock;
1013
1014 if (info == NULL) {
1015 printk(KERN_ERR "%s: out of memory!\n", name);
1016 return -ENOMEM;
1017 }
1018
1da177e4 1019 /*
7b73ee05
SS
1020 * Copy everything from a static "template" structure
1021 * to just allocated per-chip hpt_info structure.
1da177e4 1022 */
7b73ee05 1023 *info = *(struct hpt_info *)pci_get_drvdata(dev);
1da177e4
LT
1024
1025 /*
7b73ee05
SS
1026 * FIXME: Not portable. Also, why do we enable the ROM in the first place?
1027 * We don't seem to be using it.
1da177e4 1028 */
7b73ee05
SS
1029 if (dev->resource[PCI_ROM_RESOURCE].start)
1030 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
1031 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
1032
1033 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1034 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1035 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1036 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
26c068da 1037
1da177e4 1038 /*
7b73ee05 1039 * First, try to estimate the PCI clock frequency...
1da177e4 1040 */
7b73ee05
SS
1041 if (info->chip_type >= HPT370) {
1042 u8 scr1 = 0;
1043 u16 f_cnt = 0;
1044 u32 temp = 0;
1045
1046 /* Interrupt force enable. */
1047 pci_read_config_byte(dev, 0x5a, &scr1);
1048 if (scr1 & 0x10)
1049 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1050
1051 /*
1052 * HighPoint does this for HPT372A.
1053 * NOTE: This register is only writeable via I/O space.
1054 */
1055 if (info->chip_type == HPT372A)
1056 outb(0x0e, io_base + 0x9c);
1057
1058 /*
1059 * Default to PCI clock. Make sure MA15/16 are set to output
1060 * to prevent drives having problems with 40-pin cables.
1061 */
1062 pci_write_config_byte(dev, 0x5b, 0x23);
836c0063 1063
7b73ee05
SS
1064 /*
1065 * We'll have to read f_CNT value in order to determine
1066 * the PCI clock frequency according to the following ratio:
1067 *
1068 * f_CNT = Fpci * 192 / Fdpll
1069 *
1070 * First try reading the register in which the HighPoint BIOS
1071 * saves f_CNT value before reprogramming the DPLL from its
1072 * default setting (which differs for the various chips).
1073 * NOTE: This register is only accessible via I/O space.
1074 *
1075 * In case the signature check fails, we'll have to resort to
1076 * reading the f_CNT register itself in hopes that nobody has
1077 * touched the DPLL yet...
1078 */
1079 temp = inl(io_base + 0x90);
1080 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1081 int i;
1082
1083 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1084 name);
1085
1086 /* Calculate the average value of f_CNT. */
1087 for (temp = i = 0; i < 128; i++) {
1088 pci_read_config_word(dev, 0x78, &f_cnt);
1089 temp += f_cnt & 0x1ff;
1090 mdelay(1);
1091 }
1092 f_cnt = temp / 128;
1093 } else
1094 f_cnt = temp & 0x1ff;
1095
1096 dpll_clk = info->dpll_clk;
1097 pci_clk = (f_cnt * dpll_clk) / 192;
1098
1099 /* Clamp PCI clock to bands. */
1100 if (pci_clk < 40)
1101 pci_clk = 33;
1102 else if(pci_clk < 45)
1103 pci_clk = 40;
1104 else if(pci_clk < 55)
1105 pci_clk = 50;
1da177e4 1106 else
7b73ee05 1107 pci_clk = 66;
836c0063 1108
7b73ee05
SS
1109 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1110 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
90778574 1111 } else {
7b73ee05
SS
1112 u32 itr1 = 0;
1113
1114 pci_read_config_dword(dev, 0x40, &itr1);
1115
1116 /* Detect PCI clock by looking at cmd_high_time. */
1117 switch((itr1 >> 8) & 0x07) {
1118 case 0x09:
1119 pci_clk = 40;
6273d26a 1120 break;
7b73ee05
SS
1121 case 0x05:
1122 pci_clk = 25;
6273d26a 1123 break;
7b73ee05
SS
1124 case 0x07:
1125 default:
1126 pci_clk = 33;
6273d26a 1127 break;
1da177e4
LT
1128 }
1129 }
836c0063 1130
7b73ee05
SS
1131 /* Let's assume we'll use PCI clock for the ATA clock... */
1132 switch (pci_clk) {
1133 case 25:
1134 clock = ATA_CLOCK_25MHZ;
1135 break;
1136 case 33:
1137 default:
1138 clock = ATA_CLOCK_33MHZ;
1139 break;
1140 case 40:
1141 clock = ATA_CLOCK_40MHZ;
1142 break;
1143 case 50:
1144 clock = ATA_CLOCK_50MHZ;
1145 break;
1146 case 66:
1147 clock = ATA_CLOCK_66MHZ;
1148 break;
1149 }
836c0063 1150
1da177e4 1151 /*
7b73ee05
SS
1152 * Only try the DPLL if we don't have a table for the PCI clock that
1153 * we are running at for HPT370/A, always use it for anything newer...
b39b01ff 1154 *
7b73ee05
SS
1155 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1156 * We also don't like using the DPLL because this causes glitches
1157 * on PRST-/SRST- when the state engine gets reset...
1da177e4 1158 */
7b73ee05
SS
1159 if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
1160 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1161 int adjust;
1162
1163 /*
1164 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1165 * supported/enabled, use 50 MHz DPLL clock otherwise...
1166 */
1167 if (info->max_mode == 0x04) {
1168 dpll_clk = 66;
1169 clock = ATA_CLOCK_66MHZ;
1170 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1171 dpll_clk = 50;
1172 clock = ATA_CLOCK_50MHZ;
1173 }
b39b01ff 1174
7b73ee05
SS
1175 if (info->settings[clock] == NULL) {
1176 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1177 kfree(info);
1178 return -EIO;
1da177e4 1179 }
1da177e4 1180
7b73ee05
SS
1181 /* Select the DPLL clock. */
1182 pci_write_config_byte(dev, 0x5b, 0x21);
1183
1184 /*
1185 * Adjust the DPLL based upon PCI clock, enable it,
1186 * and wait for stabilization...
1187 */
1188 f_low = (pci_clk * 48) / dpll_clk;
1189
1190 for (adjust = 0; adjust < 8; adjust++) {
1191 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1192 break;
1193
1194 /*
1195 * See if it'll settle at a fractionally different clock
1196 */
1197 if (adjust & 1)
1198 f_low -= adjust >> 1;
1199 else
1200 f_low += adjust >> 1;
1201 }
1202 if (adjust == 8) {
1203 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1204 kfree(info);
1205 return -EIO;
1206 }
1207
1208 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1209 } else {
1210 /* Mark the fact that we're not using the DPLL. */
1211 dpll_clk = 0;
1212
1213 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1214 }
b39b01ff 1215
9ec4ff42 1216 /*
7b73ee05
SS
1217 * Advance the table pointer to a slot which points to the list
1218 * of the register values settings matching the clock being used.
9ec4ff42 1219 */
7b73ee05 1220 info->settings += clock;
1da177e4 1221
7b73ee05
SS
1222 /* Store the clock frequencies. */
1223 info->dpll_clk = dpll_clk;
1224 info->pci_clk = pci_clk;
1da177e4 1225
7b73ee05
SS
1226 /* Point to this chip's own instance of the hpt_info structure. */
1227 pci_set_drvdata(dev, info);
b39b01ff 1228
7b73ee05
SS
1229 if (info->chip_type >= HPT370) {
1230 u8 mcr1, mcr4;
1231
1232 /*
1233 * Reset the state engines.
1234 * NOTE: Avoid accidentally enabling the disabled channels.
1235 */
1236 pci_read_config_byte (dev, 0x50, &mcr1);
1237 pci_read_config_byte (dev, 0x54, &mcr4);
1238 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1239 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1240 udelay(100);
26ccb802 1241 }
1da177e4 1242
7b73ee05
SS
1243 /*
1244 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1245 * the MISC. register to stretch the UltraDMA Tss timing.
1246 * NOTE: This register is only writeable via I/O space.
1247 */
1248 if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
1249
1250 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1251
1da177e4
LT
1252 return dev->irq;
1253}
1254
1255static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1256{
26ccb802 1257 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 1258 struct hpt_info *info = pci_get_drvdata(dev);
836c0063 1259 int serialize = HPT_SERIALIZE_IO;
abc4ad4c 1260 u8 scr1 = 0, ata66 = (hwif->channel) ? 0x01 : 0x02;
7b73ee05 1261 u8 chip_type = info->chip_type;
26ccb802 1262 u8 new_mcr, old_mcr = 0;
abc4ad4c
SS
1263
1264 /* Cache the channel's MISC. control registers' offset */
1265 hwif->select_data = hwif->channel ? 0x54 : 0x50;
1266
1da177e4
LT
1267 hwif->tuneproc = &hpt3xx_tune_drive;
1268 hwif->speedproc = &hpt3xx_tune_chipset;
1269 hwif->quirkproc = &hpt3xx_quirkproc;
1270 hwif->intrproc = &hpt3xx_intrproc;
1271 hwif->maskproc = &hpt3xx_maskproc;
abc4ad4c
SS
1272 hwif->busproc = &hpt3xx_busproc;
1273
836c0063
SS
1274 /*
1275 * HPT3xxN chips have some complications:
1276 *
1277 * - on 33 MHz PCI we must clock switch
1278 * - on 66 MHz PCI we must NOT use the PCI clock
1279 */
7b73ee05 1280 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
836c0063
SS
1281 /*
1282 * Clock is shared between the channels,
1283 * so we'll have to serialize them... :-(
1284 */
1285 serialize = 1;
1286 hwif->rw_disk = &hpt3xxn_rw_disk;
1287 }
1da177e4 1288
26ccb802
SS
1289 /* Serialize access to this device if needed */
1290 if (serialize && hwif->mate)
1291 hwif->serialized = hwif->mate->serialized = 1;
1292
1293 /*
1294 * Disable the "fast interrupt" prediction. Don't hold off
1295 * on interrupts. (== 0x01 despite what the docs say)
1296 */
1297 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1298
7b73ee05 1299 if (info->chip_type >= HPT374)
26ccb802 1300 new_mcr = old_mcr & ~0x07;
7b73ee05 1301 else if (info->chip_type >= HPT370) {
26ccb802
SS
1302 new_mcr = old_mcr;
1303 new_mcr &= ~0x02;
1304
1305#ifdef HPT_DELAY_INTERRUPT
1306 new_mcr &= ~0x01;
1307#else
1308 new_mcr |= 0x01;
1309#endif
1310 } else /* HPT366 and HPT368 */
1311 new_mcr = old_mcr & ~0x80;
1312
1313 if (new_mcr != old_mcr)
1314 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1315
1316 if (!hwif->dma_base) {
1317 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1318 return;
1319 }
1320
1321 hwif->ultra_mask = 0x7f;
1322 hwif->mwdma_mask = 0x07;
1323
1da177e4
LT
1324 /*
1325 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
abc4ad4c 1326 * address lines to access an external EEPROM. To read valid
1da177e4
LT
1327 * cable detect state the pins must be enabled as inputs.
1328 */
7b73ee05 1329 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1da177e4
LT
1330 /*
1331 * HPT374 PCI function 1
1332 * - set bit 15 of reg 0x52 to enable TCBLID as input
1333 * - set bit 15 of reg 0x56 to enable FCBLID as input
1334 */
abc4ad4c
SS
1335 u8 mcr_addr = hwif->select_data + 2;
1336 u16 mcr;
1337
1338 pci_read_config_word (dev, mcr_addr, &mcr);
1339 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1da177e4 1340 /* now read cable id register */
abc4ad4c
SS
1341 pci_read_config_byte (dev, 0x5a, &scr1);
1342 pci_write_config_word(dev, mcr_addr, mcr);
7b73ee05 1343 } else if (chip_type >= HPT370) {
1da177e4
LT
1344 /*
1345 * HPT370/372 and 374 pcifn 0
abc4ad4c 1346 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1da177e4 1347 */
abc4ad4c 1348 u8 scr2 = 0;
1da177e4 1349
abc4ad4c
SS
1350 pci_read_config_byte (dev, 0x5b, &scr2);
1351 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1352 /* now read cable id register */
1353 pci_read_config_byte (dev, 0x5a, &scr1);
1354 pci_write_config_byte(dev, 0x5b, scr2);
1355 } else
1356 pci_read_config_byte (dev, 0x5a, &scr1);
1da177e4 1357
26ccb802
SS
1358 if (!hwif->udma_four)
1359 hwif->udma_four = (scr1 & ata66) ? 0 : 1;
1da177e4 1360
26ccb802 1361 hwif->ide_dma_check = &hpt366_config_drive_xfer_rate;
1da177e4 1362
7b73ee05 1363 if (chip_type >= HPT374) {
26ccb802
SS
1364 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1365 hwif->ide_dma_end = &hpt374_ide_dma_end;
7b73ee05 1366 } else if (chip_type >= HPT370) {
26ccb802
SS
1367 hwif->dma_start = &hpt370_ide_dma_start;
1368 hwif->ide_dma_end = &hpt370_ide_dma_end;
1369 hwif->ide_dma_timeout = &hpt370_ide_dma_timeout;
26ccb802
SS
1370 } else
1371 hwif->ide_dma_lostirq = &hpt366_ide_dma_lostirq;
1da177e4
LT
1372
1373 if (!noautodma)
1374 hwif->autodma = 1;
26ccb802 1375 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
1da177e4
LT
1376}
1377
1378static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1379{
26ccb802 1380 struct pci_dev *dev = hwif->pci_dev;
abc4ad4c
SS
1381 u8 masterdma = 0, slavedma = 0;
1382 u8 dma_new = 0, dma_old = 0;
1da177e4
LT
1383 unsigned long flags;
1384
26ccb802 1385 dma_old = hwif->INB(dmabase + 2);
1da177e4
LT
1386
1387 local_irq_save(flags);
1388
1389 dma_new = dma_old;
abc4ad4c
SS
1390 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1391 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1da177e4
LT
1392
1393 if (masterdma & 0x30) dma_new |= 0x20;
abc4ad4c 1394 if ( slavedma & 0x30) dma_new |= 0x40;
1da177e4 1395 if (dma_new != dma_old)
abc4ad4c 1396 hwif->OUTB(dma_new, dmabase + 2);
1da177e4
LT
1397
1398 local_irq_restore(flags);
1399
1400 ide_setup_dma(hwif, dmabase, 8);
1401}
1402
1403static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1404{
b4586715 1405 struct pci_dev *dev2;
1da177e4
LT
1406
1407 if (PCI_FUNC(dev->devfn) & 1)
1408 return -ENODEV;
1409
7b73ee05
SS
1410 pci_set_drvdata(dev, &hpt374);
1411
b4586715
SS
1412 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1413 int ret;
1414
7b73ee05
SS
1415 pci_set_drvdata(dev2, &hpt374);
1416
b4586715
SS
1417 if (dev2->irq != dev->irq) {
1418 /* FIXME: we need a core pci_set_interrupt() */
1419 dev2->irq = dev->irq;
1420 printk(KERN_WARNING "%s: PCI config space interrupt "
1421 "fixed.\n", d->name);
1da177e4 1422 }
b4586715
SS
1423 ret = ide_setup_pci_devices(dev, dev2, d);
1424 if (ret < 0)
1425 pci_dev_put(dev2);
1426 return ret;
1da177e4
LT
1427 }
1428 return ide_setup_pci_device(dev, d);
1429}
1430
90778574 1431static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
1da177e4 1432{
7b73ee05
SS
1433 pci_set_drvdata(dev, &hpt372n);
1434
1da177e4
LT
1435 return ide_setup_pci_device(dev, d);
1436}
1437
836c0063
SS
1438static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1439{
7b73ee05 1440 struct hpt_info *info;
90778574
SS
1441 u8 rev = 0, mcr1 = 0;
1442
1443 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1444
7b73ee05 1445 if (rev > 1) {
90778574 1446 d->name = "HPT371N";
836c0063 1447
7b73ee05
SS
1448 info = &hpt371n;
1449 } else
1450 info = &hpt371;
1451
836c0063
SS
1452 /*
1453 * HPT371 chips physically have only one channel, the secondary one,
1454 * but the primary channel registers do exist! Go figure...
1455 * So, we manually disable the non-existing channel here
1456 * (if the BIOS hasn't done this already).
1457 */
1458 pci_read_config_byte(dev, 0x50, &mcr1);
1459 if (mcr1 & 0x04)
90778574
SS
1460 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1461
7b73ee05
SS
1462 pci_set_drvdata(dev, info);
1463
90778574
SS
1464 return ide_setup_pci_device(dev, d);
1465}
1466
1467static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1468{
7b73ee05 1469 struct hpt_info *info;
90778574
SS
1470 u8 rev = 0;
1471
1472 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1473
7b73ee05 1474 if (rev > 1) {
90778574
SS
1475 d->name = "HPT372N";
1476
7b73ee05
SS
1477 info = &hpt372n;
1478 } else
1479 info = &hpt372a;
1480 pci_set_drvdata(dev, info);
1481
90778574
SS
1482 return ide_setup_pci_device(dev, d);
1483}
1484
1485static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1486{
7b73ee05 1487 struct hpt_info *info;
90778574
SS
1488 u8 rev = 0;
1489
1490 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1491
7b73ee05 1492 if (rev > 1) {
90778574 1493 d->name = "HPT302N";
836c0063 1494
7b73ee05
SS
1495 info = &hpt302n;
1496 } else
1497 info = &hpt302;
1498 pci_set_drvdata(dev, info);
1499
836c0063
SS
1500 return ide_setup_pci_device(dev, d);
1501}
1502
1da177e4
LT
1503static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1504{
b4586715
SS
1505 struct pci_dev *dev2;
1506 u8 rev = 0;
90778574
SS
1507 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1508 "HPT370", "HPT370A", "HPT372",
1509 "HPT372N" };
7b73ee05
SS
1510 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1511 &hpt370, &hpt370a, &hpt372,
1512 &hpt372n };
1da177e4
LT
1513
1514 if (PCI_FUNC(dev->devfn) & 1)
1515 return -ENODEV;
1516
e139b0b0 1517 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1da177e4 1518
90778574 1519 if (rev > 6)
e139b0b0 1520 rev = 6;
1da177e4 1521
90778574 1522 d->name = chipset_names[rev];
1da177e4 1523
7b73ee05
SS
1524 pci_set_drvdata(dev, info[rev]);
1525
90778574
SS
1526 if (rev > 2)
1527 goto init_single;
1da177e4
LT
1528
1529 d->channels = 1;
1530
b4586715
SS
1531 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1532 u8 pin1 = 0, pin2 = 0;
1533 int ret;
1534
7b73ee05
SS
1535 pci_set_drvdata(dev2, info[rev]);
1536
b4586715
SS
1537 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1538 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1539 if (pin1 != pin2 && dev->irq == dev2->irq) {
1540 d->bootable = ON_BOARD;
1541 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1542 d->name, pin1, pin2);
1da177e4 1543 }
b4586715
SS
1544 ret = ide_setup_pci_devices(dev, dev2, d);
1545 if (ret < 0)
1546 pci_dev_put(dev2);
1547 return ret;
1da177e4
LT
1548 }
1549init_single:
1550 return ide_setup_pci_device(dev, d);
1551}
1552
1553static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1554 { /* 0 */
1555 .name = "HPT366",
1556 .init_setup = init_setup_hpt366,
1557 .init_chipset = init_chipset_hpt366,
1558 .init_hwif = init_hwif_hpt366,
1559 .init_dma = init_dma_hpt366,
1560 .channels = 2,
1561 .autodma = AUTODMA,
7b73ee05 1562 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1da177e4
LT
1563 .bootable = OFF_BOARD,
1564 .extra = 240
1565 },{ /* 1 */
1566 .name = "HPT372A",
90778574 1567 .init_setup = init_setup_hpt372a,
1da177e4
LT
1568 .init_chipset = init_chipset_hpt366,
1569 .init_hwif = init_hwif_hpt366,
1570 .init_dma = init_dma_hpt366,
1571 .channels = 2,
1572 .autodma = AUTODMA,
7b73ee05 1573 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1da177e4 1574 .bootable = OFF_BOARD,
90778574 1575 .extra = 240
1da177e4
LT
1576 },{ /* 2 */
1577 .name = "HPT302",
90778574 1578 .init_setup = init_setup_hpt302,
1da177e4
LT
1579 .init_chipset = init_chipset_hpt366,
1580 .init_hwif = init_hwif_hpt366,
1581 .init_dma = init_dma_hpt366,
1582 .channels = 2,
1583 .autodma = AUTODMA,
7b73ee05 1584 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1da177e4 1585 .bootable = OFF_BOARD,
90778574 1586 .extra = 240
1da177e4
LT
1587 },{ /* 3 */
1588 .name = "HPT371",
836c0063 1589 .init_setup = init_setup_hpt371,
1da177e4
LT
1590 .init_chipset = init_chipset_hpt366,
1591 .init_hwif = init_hwif_hpt366,
1592 .init_dma = init_dma_hpt366,
1593 .channels = 2,
1594 .autodma = AUTODMA,
836c0063 1595 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1da177e4 1596 .bootable = OFF_BOARD,
90778574 1597 .extra = 240
1da177e4
LT
1598 },{ /* 4 */
1599 .name = "HPT374",
1600 .init_setup = init_setup_hpt374,
1601 .init_chipset = init_chipset_hpt366,
1602 .init_hwif = init_hwif_hpt366,
1603 .init_dma = init_dma_hpt366,
1604 .channels = 2, /* 4 */
1605 .autodma = AUTODMA,
7b73ee05 1606 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1da177e4 1607 .bootable = OFF_BOARD,
90778574 1608 .extra = 240
1da177e4
LT
1609 },{ /* 5 */
1610 .name = "HPT372N",
90778574 1611 .init_setup = init_setup_hpt372n,
1da177e4
LT
1612 .init_chipset = init_chipset_hpt366,
1613 .init_hwif = init_hwif_hpt366,
1614 .init_dma = init_dma_hpt366,
1615 .channels = 2, /* 4 */
1616 .autodma = AUTODMA,
7b73ee05 1617 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
1da177e4 1618 .bootable = OFF_BOARD,
90778574 1619 .extra = 240
1da177e4
LT
1620 }
1621};
1622
1623/**
1624 * hpt366_init_one - called when an HPT366 is found
1625 * @dev: the hpt366 device
1626 * @id: the matching pci id
1627 *
1628 * Called when the PCI registration layer (or the IDE initialization)
1629 * finds a device matching our IDE device tables.
73d1dd93
SS
1630 *
1631 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1632 * structure depending on the chip's revision, we'd better pass a local
1633 * copy down the call chain...
1da177e4 1634 */
1da177e4
LT
1635static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1636{
73d1dd93 1637 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
1da177e4 1638
73d1dd93 1639 return d.init_setup(dev, &d);
1da177e4
LT
1640}
1641
1642static struct pci_device_id hpt366_pci_tbl[] = {
1643 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1644 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1645 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1646 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
1647 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
1648 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
1649 { 0, },
1650};
1651MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1652
1653static struct pci_driver driver = {
1654 .name = "HPT366_IDE",
1655 .id_table = hpt366_pci_tbl,
1656 .probe = hpt366_init_one,
1657};
1658
82ab1eec 1659static int __init hpt366_ide_init(void)
1da177e4
LT
1660{
1661 return ide_pci_register_driver(&driver);
1662}
1663
1664module_init(hpt366_ide_init);
1665
1666MODULE_AUTHOR("Andre Hedrick");
1667MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1668MODULE_LICENSE("GPL");
This page took 0.354979 seconds and 5 git commands to generate.