ide: ->quirkproc method cannot be marked __devinit
[deliverable/linux.git] / drivers / ide / pci / hpt366.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
3 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
4 * Portions Copyright (C) 2003 Red Hat Inc
fbf47840 5 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
38b66f84 6 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
1da177e4
LT
7 *
8 * Thanks to HighPoint Technologies for their assistance, and hardware.
9 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
10 * donation of an ABit BP6 mainboard, processor, and memory acellerated
11 * development and support.
12 *
b39b01ff 13 *
836c0063
SS
14 * HighPoint has its own drivers (open source except for the RAID part)
15 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
16 * This may be useful to anyone wanting to work on this driver, however do not
17 * trust them too much since the code tends to become less and less meaningful
18 * as the time passes... :-/
b39b01ff 19 *
1da177e4
LT
20 * Note that final HPT370 support was done by force extraction of GPL.
21 *
22 * - add function for getting/setting power status of drive
23 * - the HPT370's state machine can get confused. reset it before each dma
24 * xfer to prevent that from happening.
25 * - reset state engine whenever we get an error.
26 * - check for busmaster state at end of dma.
27 * - use new highpoint timings.
28 * - detect bus speed using highpoint register.
29 * - use pll if we don't have a clock table. added a 66MHz table that's
30 * just 2x the 33MHz table.
31 * - removed turnaround. NOTE: we never want to switch between pll and
32 * pci clocks as the chip can glitch in those cases. the highpoint
33 * approved workaround slows everything down too much to be useful. in
34 * addition, we would have to serialize access to each chip.
35 * Adrian Sun <a.sun@sun.com>
36 *
37 * add drive timings for 66MHz PCI bus,
38 * fix ATA Cable signal detection, fix incorrect /proc info
39 * add /proc display for per-drive PIO/DMA/UDMA mode and
40 * per-channel ATA-33/66 Cable detect.
41 * Duncan Laurie <void@sun.com>
42 *
43 * fixup /proc output for multiple controllers
44 * Tim Hockin <thockin@sun.com>
45 *
46 * On hpt366:
47 * Reset the hpt366 on error, reset on dma
48 * Fix disabling Fast Interrupt hpt366.
49 * Mike Waychison <crlf@sun.com>
50 *
51 * Added support for 372N clocking and clock switching. The 372N needs
52 * different clocks on read/write. This requires overloading rw_disk and
53 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
54 * keeping me sane.
55 * Alan Cox <alan@redhat.com>
56 *
836c0063
SS
57 * - fix the clock turnaround code: it was writing to the wrong ports when
58 * called for the secondary channel, caching the current clock mode per-
59 * channel caused the cached register value to get out of sync with the
60 * actual one, the channels weren't serialized, the turnaround shouldn't
61 * be done on 66 MHz PCI bus
7b73ee05
SS
62 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
63 * does not allow for this speed anyway
64 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
65 * their primary channel is kind of virtual, it isn't tied to any pins)
471a0bda
SS
66 * - fix/remove bad/unused timing tables and use one set of tables for the whole
67 * HPT37x chip family; save space by introducing the separate transfer mode
68 * table in which the mode lookup is done
26c068da 69 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
72931368
SS
70 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
71 * read it only from the function 0 of HPT374 chips
33b18a60
SS
72 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
73d1dd93
SS
74 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
7b73ee05
SS
76 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
90778574
SS
78 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
2648e5d9 80 * - optimize the UltraDMA filtering and the drive list lookup code
b4586715 81 * - use pci_get_slot() to get to the function 1 of HPT36x/374
7b73ee05
SS
82 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
abc4ad4c 86 * - rename all the register related variables consistently
7b73ee05
SS
87 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
866664d7 89 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
7b73ee05
SS
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
4bf63de2 94 * - clean up DMA timeout handling for HPT370
7b73ee05
SS
95 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
2648e5d9
SS
102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
7b73ee05
SS
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
278978e9
SS
109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
6273d26a
SS
111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
7b73ee05
SS
113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
2648e5d9 115 * - set the correct hwif->ultra_mask for each individual chip
b4e44369 116 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
7b73ee05 117 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
1da177e4
LT
118 */
119
1da177e4
LT
120#include <linux/types.h>
121#include <linux/module.h>
122#include <linux/kernel.h>
123#include <linux/delay.h>
1da177e4
LT
124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
1da177e4
LT
126#include <linux/interrupt.h>
127#include <linux/pci.h>
128#include <linux/init.h>
129#include <linux/ide.h>
130
131#include <asm/uaccess.h>
132#include <asm/io.h>
1da177e4 133
ced3ec8a
BZ
134#define DRV_NAME "hpt366"
135
1da177e4
LT
136/* various tuning parameters */
137#define HPT_RESET_STATE_ENGINE
836c0063
SS
138#undef HPT_DELAY_INTERRUPT
139#define HPT_SERIALIZE_IO 0
1da177e4
LT
140
141static const char *quirk_drives[] = {
142 "QUANTUM FIREBALLlct08 08",
143 "QUANTUM FIREBALLP KA6.4",
144 "QUANTUM FIREBALLP LM20.4",
145 "QUANTUM FIREBALLP LM20.5",
146 NULL
147};
148
149static const char *bad_ata100_5[] = {
150 "IBM-DTLA-307075",
151 "IBM-DTLA-307060",
152 "IBM-DTLA-307045",
153 "IBM-DTLA-307030",
154 "IBM-DTLA-307020",
155 "IBM-DTLA-307015",
156 "IBM-DTLA-305040",
157 "IBM-DTLA-305030",
158 "IBM-DTLA-305020",
159 "IC35L010AVER07-0",
160 "IC35L020AVER07-0",
161 "IC35L030AVER07-0",
162 "IC35L040AVER07-0",
163 "IC35L060AVER07-0",
164 "WDC AC310200R",
165 NULL
166};
167
168static const char *bad_ata66_4[] = {
169 "IBM-DTLA-307075",
170 "IBM-DTLA-307060",
171 "IBM-DTLA-307045",
172 "IBM-DTLA-307030",
173 "IBM-DTLA-307020",
174 "IBM-DTLA-307015",
175 "IBM-DTLA-305040",
176 "IBM-DTLA-305030",
177 "IBM-DTLA-305020",
178 "IC35L010AVER07-0",
179 "IC35L020AVER07-0",
180 "IC35L030AVER07-0",
181 "IC35L040AVER07-0",
182 "IC35L060AVER07-0",
183 "WDC AC310200R",
783353b1 184 "MAXTOR STM3320620A",
1da177e4
LT
185 NULL
186};
187
188static const char *bad_ata66_3[] = {
189 "WDC AC310200R",
190 NULL
191};
192
193static const char *bad_ata33[] = {
194 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
195 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
196 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
197 "Maxtor 90510D4",
198 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
199 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
200 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
201 NULL
202};
203
471a0bda
SS
204static u8 xfer_speeds[] = {
205 XFER_UDMA_6,
206 XFER_UDMA_5,
207 XFER_UDMA_4,
208 XFER_UDMA_3,
209 XFER_UDMA_2,
210 XFER_UDMA_1,
211 XFER_UDMA_0,
212
213 XFER_MW_DMA_2,
214 XFER_MW_DMA_1,
215 XFER_MW_DMA_0,
216
217 XFER_PIO_4,
218 XFER_PIO_3,
219 XFER_PIO_2,
220 XFER_PIO_1,
221 XFER_PIO_0
1da177e4
LT
222};
223
471a0bda
SS
224/* Key for bus clock timings
225 * 36x 37x
226 * bits bits
227 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
228 * cycles = value + 1
229 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
230 * cycles = value + 1
231 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
232 * register access.
233 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
234 * register access.
235 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
236 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
237 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
238 * MW DMA xfer.
239 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
240 * task file register access.
241 * 28 28 UDMA enable.
242 * 29 29 DMA enable.
243 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
244 * PIO xfer.
245 * 31 31 FIFO enable.
1da177e4 246 */
1da177e4 247
471a0bda
SS
248static u32 forty_base_hpt36x[] = {
249 /* XFER_UDMA_6 */ 0x900fd943,
250 /* XFER_UDMA_5 */ 0x900fd943,
251 /* XFER_UDMA_4 */ 0x900fd943,
252 /* XFER_UDMA_3 */ 0x900ad943,
253 /* XFER_UDMA_2 */ 0x900bd943,
254 /* XFER_UDMA_1 */ 0x9008d943,
255 /* XFER_UDMA_0 */ 0x9008d943,
256
257 /* XFER_MW_DMA_2 */ 0xa008d943,
258 /* XFER_MW_DMA_1 */ 0xa010d955,
259 /* XFER_MW_DMA_0 */ 0xa010d9fc,
260
261 /* XFER_PIO_4 */ 0xc008d963,
262 /* XFER_PIO_3 */ 0xc010d974,
263 /* XFER_PIO_2 */ 0xc010d997,
264 /* XFER_PIO_1 */ 0xc010d9c7,
265 /* XFER_PIO_0 */ 0xc018d9d9
1da177e4
LT
266};
267
471a0bda
SS
268static u32 thirty_three_base_hpt36x[] = {
269 /* XFER_UDMA_6 */ 0x90c9a731,
270 /* XFER_UDMA_5 */ 0x90c9a731,
271 /* XFER_UDMA_4 */ 0x90c9a731,
272 /* XFER_UDMA_3 */ 0x90cfa731,
273 /* XFER_UDMA_2 */ 0x90caa731,
274 /* XFER_UDMA_1 */ 0x90cba731,
275 /* XFER_UDMA_0 */ 0x90c8a731,
276
277 /* XFER_MW_DMA_2 */ 0xa0c8a731,
278 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
279 /* XFER_MW_DMA_0 */ 0xa0c8a797,
280
281 /* XFER_PIO_4 */ 0xc0c8a731,
282 /* XFER_PIO_3 */ 0xc0c8a742,
283 /* XFER_PIO_2 */ 0xc0d0a753,
284 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
285 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
1da177e4
LT
286};
287
471a0bda
SS
288static u32 twenty_five_base_hpt36x[] = {
289 /* XFER_UDMA_6 */ 0x90c98521,
290 /* XFER_UDMA_5 */ 0x90c98521,
291 /* XFER_UDMA_4 */ 0x90c98521,
292 /* XFER_UDMA_3 */ 0x90cf8521,
293 /* XFER_UDMA_2 */ 0x90cf8521,
294 /* XFER_UDMA_1 */ 0x90cb8521,
295 /* XFER_UDMA_0 */ 0x90cb8521,
296
297 /* XFER_MW_DMA_2 */ 0xa0ca8521,
298 /* XFER_MW_DMA_1 */ 0xa0ca8532,
299 /* XFER_MW_DMA_0 */ 0xa0ca8575,
300
301 /* XFER_PIO_4 */ 0xc0ca8521,
302 /* XFER_PIO_3 */ 0xc0ca8532,
303 /* XFER_PIO_2 */ 0xc0ca8542,
304 /* XFER_PIO_1 */ 0xc0d08572,
305 /* XFER_PIO_0 */ 0xc0d08585
1da177e4
LT
306};
307
809b53c4
SS
308#if 0
309/* These are the timing tables from the HighPoint open source drivers... */
471a0bda
SS
310static u32 thirty_three_base_hpt37x[] = {
311 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
312 /* XFER_UDMA_5 */ 0x12446231,
313 /* XFER_UDMA_4 */ 0x12446231,
314 /* XFER_UDMA_3 */ 0x126c6231,
315 /* XFER_UDMA_2 */ 0x12486231,
316 /* XFER_UDMA_1 */ 0x124c6233,
317 /* XFER_UDMA_0 */ 0x12506297,
318
319 /* XFER_MW_DMA_2 */ 0x22406c31,
320 /* XFER_MW_DMA_1 */ 0x22406c33,
321 /* XFER_MW_DMA_0 */ 0x22406c97,
322
323 /* XFER_PIO_4 */ 0x06414e31,
324 /* XFER_PIO_3 */ 0x06414e42,
325 /* XFER_PIO_2 */ 0x06414e53,
326 /* XFER_PIO_1 */ 0x06814e93,
327 /* XFER_PIO_0 */ 0x06814ea7
1da177e4
LT
328};
329
471a0bda
SS
330static u32 fifty_base_hpt37x[] = {
331 /* XFER_UDMA_6 */ 0x12848242,
332 /* XFER_UDMA_5 */ 0x12848242,
333 /* XFER_UDMA_4 */ 0x12ac8242,
334 /* XFER_UDMA_3 */ 0x128c8242,
335 /* XFER_UDMA_2 */ 0x120c8242,
336 /* XFER_UDMA_1 */ 0x12148254,
337 /* XFER_UDMA_0 */ 0x121882ea,
338
339 /* XFER_MW_DMA_2 */ 0x22808242,
340 /* XFER_MW_DMA_1 */ 0x22808254,
341 /* XFER_MW_DMA_0 */ 0x228082ea,
342
343 /* XFER_PIO_4 */ 0x0a81f442,
344 /* XFER_PIO_3 */ 0x0a81f443,
345 /* XFER_PIO_2 */ 0x0a81f454,
346 /* XFER_PIO_1 */ 0x0ac1f465,
347 /* XFER_PIO_0 */ 0x0ac1f48a
1da177e4
LT
348};
349
471a0bda
SS
350static u32 sixty_six_base_hpt37x[] = {
351 /* XFER_UDMA_6 */ 0x1c869c62,
352 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
353 /* XFER_UDMA_4 */ 0x1c8a9c62,
354 /* XFER_UDMA_3 */ 0x1c8e9c62,
355 /* XFER_UDMA_2 */ 0x1c929c62,
356 /* XFER_UDMA_1 */ 0x1c9a9c62,
357 /* XFER_UDMA_0 */ 0x1c829c62,
358
359 /* XFER_MW_DMA_2 */ 0x2c829c62,
360 /* XFER_MW_DMA_1 */ 0x2c829c66,
361 /* XFER_MW_DMA_0 */ 0x2c829d2e,
362
363 /* XFER_PIO_4 */ 0x0c829c62,
364 /* XFER_PIO_3 */ 0x0c829c84,
365 /* XFER_PIO_2 */ 0x0c829ca6,
366 /* XFER_PIO_1 */ 0x0d029d26,
367 /* XFER_PIO_0 */ 0x0d029d5e
1da177e4 368};
809b53c4
SS
369#else
370/*
371 * The following are the new timing tables with PIO mode data/taskfile transfer
372 * overclocking fixed...
373 */
374
375/* This table is taken from the HPT370 data manual rev. 1.02 */
376static u32 thirty_three_base_hpt37x[] = {
377 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
378 /* XFER_UDMA_5 */ 0x16455031,
379 /* XFER_UDMA_4 */ 0x16455031,
380 /* XFER_UDMA_3 */ 0x166d5031,
381 /* XFER_UDMA_2 */ 0x16495031,
382 /* XFER_UDMA_1 */ 0x164d5033,
383 /* XFER_UDMA_0 */ 0x16515097,
384
385 /* XFER_MW_DMA_2 */ 0x26515031,
386 /* XFER_MW_DMA_1 */ 0x26515033,
387 /* XFER_MW_DMA_0 */ 0x26515097,
388
389 /* XFER_PIO_4 */ 0x06515021,
390 /* XFER_PIO_3 */ 0x06515022,
391 /* XFER_PIO_2 */ 0x06515033,
392 /* XFER_PIO_1 */ 0x06915065,
393 /* XFER_PIO_0 */ 0x06d1508a
394};
395
396static u32 fifty_base_hpt37x[] = {
397 /* XFER_UDMA_6 */ 0x1a861842,
398 /* XFER_UDMA_5 */ 0x1a861842,
399 /* XFER_UDMA_4 */ 0x1aae1842,
400 /* XFER_UDMA_3 */ 0x1a8e1842,
401 /* XFER_UDMA_2 */ 0x1a0e1842,
402 /* XFER_UDMA_1 */ 0x1a161854,
403 /* XFER_UDMA_0 */ 0x1a1a18ea,
404
405 /* XFER_MW_DMA_2 */ 0x2a821842,
406 /* XFER_MW_DMA_1 */ 0x2a821854,
407 /* XFER_MW_DMA_0 */ 0x2a8218ea,
408
409 /* XFER_PIO_4 */ 0x0a821842,
410 /* XFER_PIO_3 */ 0x0a821843,
411 /* XFER_PIO_2 */ 0x0a821855,
412 /* XFER_PIO_1 */ 0x0ac218a8,
413 /* XFER_PIO_0 */ 0x0b02190c
414};
415
416static u32 sixty_six_base_hpt37x[] = {
417 /* XFER_UDMA_6 */ 0x1c86fe62,
418 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
419 /* XFER_UDMA_4 */ 0x1c8afe62,
420 /* XFER_UDMA_3 */ 0x1c8efe62,
421 /* XFER_UDMA_2 */ 0x1c92fe62,
422 /* XFER_UDMA_1 */ 0x1c9afe62,
423 /* XFER_UDMA_0 */ 0x1c82fe62,
424
425 /* XFER_MW_DMA_2 */ 0x2c82fe62,
426 /* XFER_MW_DMA_1 */ 0x2c82fe66,
427 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
428
429 /* XFER_PIO_4 */ 0x0c82fe62,
430 /* XFER_PIO_3 */ 0x0c82fe84,
431 /* XFER_PIO_2 */ 0x0c82fea6,
432 /* XFER_PIO_1 */ 0x0d02ff26,
433 /* XFER_PIO_0 */ 0x0d42ff7f
434};
435#endif
1da177e4 436
1da177e4 437#define HPT366_DEBUG_DRIVE_INFO 0
7b73ee05
SS
438#define HPT371_ALLOW_ATA133_6 1
439#define HPT302_ALLOW_ATA133_6 1
440#define HPT372_ALLOW_ATA133_6 1
e139b0b0 441#define HPT370_ALLOW_ATA100_5 0
1da177e4
LT
442#define HPT366_ALLOW_ATA66_4 1
443#define HPT366_ALLOW_ATA66_3 1
444#define HPT366_MAX_DEVS 8
445
7b73ee05
SS
446/* Supported ATA clock frequencies */
447enum ata_clock {
448 ATA_CLOCK_25MHZ,
449 ATA_CLOCK_33MHZ,
450 ATA_CLOCK_40MHZ,
451 ATA_CLOCK_50MHZ,
452 ATA_CLOCK_66MHZ,
453 NUM_ATA_CLOCKS
454};
1da177e4 455
866664d7
SS
456struct hpt_timings {
457 u32 pio_mask;
458 u32 dma_mask;
459 u32 ultra_mask;
460 u32 *clock_table[NUM_ATA_CLOCKS];
461};
462
b39b01ff 463/*
7b73ee05 464 * Hold all the HighPoint chip information in one place.
b39b01ff 465 */
1da177e4 466
7b73ee05 467struct hpt_info {
fbf47840 468 char *chip_name; /* Chip name */
7b73ee05 469 u8 chip_type; /* Chip type */
fbf47840 470 u8 udma_mask; /* Allowed UltraDMA modes mask. */
7b73ee05
SS
471 u8 dpll_clk; /* DPLL clock in MHz */
472 u8 pci_clk; /* PCI clock in MHz */
866664d7
SS
473 struct hpt_timings *timings; /* Chipset timing data */
474 u8 clock; /* ATA clock selected */
b39b01ff
AC
475};
476
7b73ee05
SS
477/* Supported HighPoint chips */
478enum {
479 HPT36x,
480 HPT370,
481 HPT370A,
482 HPT374,
483 HPT372,
484 HPT372A,
485 HPT302,
486 HPT371,
487 HPT372N,
488 HPT302N,
489 HPT371N
490};
b39b01ff 491
866664d7
SS
492static struct hpt_timings hpt36x_timings = {
493 .pio_mask = 0xc1f8ffff,
494 .dma_mask = 0x303800ff,
495 .ultra_mask = 0x30070000,
496 .clock_table = {
497 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
498 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
499 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
500 [ATA_CLOCK_50MHZ] = NULL,
501 [ATA_CLOCK_66MHZ] = NULL
502 }
7b73ee05 503};
e139b0b0 504
866664d7
SS
505static struct hpt_timings hpt37x_timings = {
506 .pio_mask = 0xcfc3ffff,
507 .dma_mask = 0x31c001ff,
508 .ultra_mask = 0x303c0000,
509 .clock_table = {
510 [ATA_CLOCK_25MHZ] = NULL,
511 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
512 [ATA_CLOCK_40MHZ] = NULL,
513 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
514 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
515 }
7b73ee05 516};
1da177e4 517
282037f1 518static const struct hpt_info hpt36x __devinitdata = {
fbf47840 519 .chip_name = "HPT36x",
7b73ee05 520 .chip_type = HPT36x,
fbf47840 521 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
7b73ee05 522 .dpll_clk = 0, /* no DPLL */
866664d7 523 .timings = &hpt36x_timings
7b73ee05
SS
524};
525
282037f1 526static const struct hpt_info hpt370 __devinitdata = {
fbf47840 527 .chip_name = "HPT370",
7b73ee05 528 .chip_type = HPT370,
fbf47840 529 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 530 .dpll_clk = 48,
866664d7 531 .timings = &hpt37x_timings
7b73ee05
SS
532};
533
282037f1 534static const struct hpt_info hpt370a __devinitdata = {
fbf47840 535 .chip_name = "HPT370A",
7b73ee05 536 .chip_type = HPT370A,
fbf47840 537 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 538 .dpll_clk = 48,
866664d7 539 .timings = &hpt37x_timings
7b73ee05
SS
540};
541
282037f1 542static const struct hpt_info hpt374 __devinitdata = {
fbf47840 543 .chip_name = "HPT374",
7b73ee05 544 .chip_type = HPT374,
fbf47840 545 .udma_mask = ATA_UDMA5,
7b73ee05 546 .dpll_clk = 48,
866664d7 547 .timings = &hpt37x_timings
7b73ee05
SS
548};
549
282037f1 550static const struct hpt_info hpt372 __devinitdata = {
fbf47840 551 .chip_name = "HPT372",
7b73ee05 552 .chip_type = HPT372,
fbf47840 553 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 554 .dpll_clk = 55,
866664d7 555 .timings = &hpt37x_timings
7b73ee05
SS
556};
557
282037f1 558static const struct hpt_info hpt372a __devinitdata = {
fbf47840 559 .chip_name = "HPT372A",
7b73ee05 560 .chip_type = HPT372A,
fbf47840 561 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 562 .dpll_clk = 66,
866664d7 563 .timings = &hpt37x_timings
7b73ee05
SS
564};
565
282037f1 566static const struct hpt_info hpt302 __devinitdata = {
fbf47840 567 .chip_name = "HPT302",
7b73ee05 568 .chip_type = HPT302,
fbf47840 569 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 570 .dpll_clk = 66,
866664d7 571 .timings = &hpt37x_timings
7b73ee05
SS
572};
573
282037f1 574static const struct hpt_info hpt371 __devinitdata = {
fbf47840 575 .chip_name = "HPT371",
7b73ee05 576 .chip_type = HPT371,
fbf47840 577 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 578 .dpll_clk = 66,
866664d7 579 .timings = &hpt37x_timings
7b73ee05
SS
580};
581
282037f1 582static const struct hpt_info hpt372n __devinitdata = {
fbf47840 583 .chip_name = "HPT372N",
7b73ee05 584 .chip_type = HPT372N,
fbf47840 585 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 586 .dpll_clk = 77,
866664d7 587 .timings = &hpt37x_timings
7b73ee05
SS
588};
589
282037f1 590static const struct hpt_info hpt302n __devinitdata = {
fbf47840 591 .chip_name = "HPT302N",
7b73ee05 592 .chip_type = HPT302N,
fbf47840 593 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 594 .dpll_clk = 77,
866664d7 595 .timings = &hpt37x_timings
7b73ee05
SS
596};
597
282037f1 598static const struct hpt_info hpt371n __devinitdata = {
fbf47840 599 .chip_name = "HPT371N",
7b73ee05 600 .chip_type = HPT371N,
fbf47840 601 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 602 .dpll_clk = 77,
866664d7 603 .timings = &hpt37x_timings
7b73ee05 604};
1da177e4 605
e139b0b0
SS
606static int check_in_drive_list(ide_drive_t *drive, const char **list)
607{
608 struct hd_driveid *id = drive->id;
609
610 while (*list)
611 if (!strcmp(*list++,id->model))
612 return 1;
613 return 0;
614}
1da177e4 615
1da177e4 616/*
2808b0a9
SS
617 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
618 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
1da177e4 619 */
2d5eaa6d
BZ
620
621static u8 hpt3xx_udma_filter(ide_drive_t *drive)
1da177e4 622{
2808b0a9 623 ide_hwif_t *hwif = HWIF(drive);
36501650 624 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
625 struct ide_host *host = pci_get_drvdata(dev);
626 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
2808b0a9 627 u8 mask = hwif->ultra_mask;
1da177e4 628
2648e5d9 629 switch (info->chip_type) {
2648e5d9
SS
630 case HPT36x:
631 if (!HPT366_ALLOW_ATA66_4 ||
632 check_in_drive_list(drive, bad_ata66_4))
2808b0a9 633 mask = ATA_UDMA3;
7b73ee05 634
2648e5d9
SS
635 if (!HPT366_ALLOW_ATA66_3 ||
636 check_in_drive_list(drive, bad_ata66_3))
2808b0a9 637 mask = ATA_UDMA2;
2648e5d9 638 break;
2808b0a9
SS
639 case HPT370:
640 if (!HPT370_ALLOW_ATA100_5 ||
641 check_in_drive_list(drive, bad_ata100_5))
642 mask = ATA_UDMA4;
643 break;
644 case HPT370A:
645 if (!HPT370_ALLOW_ATA100_5 ||
646 check_in_drive_list(drive, bad_ata100_5))
647 return ATA_UDMA4;
648 case HPT372 :
649 case HPT372A:
650 case HPT372N:
651 case HPT374 :
652 if (ide_dev_is_sata(drive->id))
653 mask &= ~0x0e;
654 /* Fall thru */
2648e5d9 655 default:
2808b0a9 656 return mask;
1da177e4 657 }
2648e5d9
SS
658
659 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
1da177e4
LT
660}
661
b4e44369
SS
662static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
663{
664 ide_hwif_t *hwif = HWIF(drive);
36501650 665 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
666 struct ide_host *host = pci_get_drvdata(dev);
667 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
b4e44369
SS
668
669 switch (info->chip_type) {
670 case HPT372 :
671 case HPT372A:
672 case HPT372N:
673 case HPT374 :
674 if (ide_dev_is_sata(drive->id))
675 return 0x00;
676 /* Fall thru */
677 default:
678 return 0x07;
679 }
680}
681
7b73ee05 682static u32 get_speed_setting(u8 speed, struct hpt_info *info)
1da177e4 683{
471a0bda
SS
684 int i;
685
686 /*
687 * Lookup the transfer mode table to get the index into
688 * the timing table.
689 *
690 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
691 */
692 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
693 if (xfer_speeds[i] == speed)
694 break;
866664d7
SS
695
696 return info->timings->clock_table[info->clock][i];
1da177e4
LT
697}
698
866664d7 699static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4 700{
74811f35
BZ
701 ide_hwif_t *hwif = drive->hwif;
702 struct pci_dev *dev = to_pci_dev(hwif->dev);
703 struct ide_host *host = pci_get_drvdata(dev);
704 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
866664d7
SS
705 struct hpt_timings *t = info->timings;
706 u8 itr_addr = 0x40 + (drive->dn * 4);
26ccb802 707 u32 old_itr = 0;
ceb1b2c5 708 u32 new_itr = get_speed_setting(speed, info);
866664d7
SS
709 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
710 (speed < XFER_UDMA_0 ? t->dma_mask :
711 t->ultra_mask);
b39b01ff 712
ceb1b2c5
SS
713 pci_read_config_dword(dev, itr_addr, &old_itr);
714 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
1da177e4 715 /*
abc4ad4c
SS
716 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
717 * to avoid problems handling I/O errors later
1da177e4 718 */
abc4ad4c 719 new_itr &= ~0xc0000000;
1da177e4 720
abc4ad4c 721 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
722}
723
26bcb879 724static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 725{
866664d7 726 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
1da177e4
LT
727}
728
f01393e4 729static void hpt3xx_quirkproc(ide_drive_t *drive)
1da177e4 730{
e139b0b0
SS
731 struct hd_driveid *id = drive->id;
732 const char **list = quirk_drives;
733
734 while (*list)
f01393e4
BZ
735 if (strstr(id->model, *list++)) {
736 drive->quirk_list = 1;
737 return;
738 }
739
740 drive->quirk_list = 0;
1da177e4
LT
741}
742
26ccb802 743static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
1da177e4 744{
abc4ad4c 745 ide_hwif_t *hwif = HWIF(drive);
36501650 746 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
747 struct ide_host *host = pci_get_drvdata(dev);
748 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
1da177e4
LT
749
750 if (drive->quirk_list) {
7b73ee05 751 if (info->chip_type >= HPT370) {
abc4ad4c
SS
752 u8 scr1 = 0;
753
754 pci_read_config_byte(dev, 0x5a, &scr1);
755 if (((scr1 & 0x10) >> 4) != mask) {
756 if (mask)
757 scr1 |= 0x10;
758 else
759 scr1 &= ~0x10;
760 pci_write_config_byte(dev, 0x5a, scr1);
761 }
1da177e4 762 } else {
abc4ad4c 763 if (mask)
b39b01ff 764 disable_irq(hwif->irq);
abc4ad4c
SS
765 else
766 enable_irq (hwif->irq);
1da177e4 767 }
abc4ad4c 768 } else
ff074883 769 outb(ATA_DEVCTL_OBS | (mask ? 2 : 0), hwif->io_ports.ctl_addr);
1da177e4
LT
770}
771
1da177e4 772/*
abc4ad4c 773 * This is specific to the HPT366 UDMA chipset
1da177e4
LT
774 * by HighPoint|Triones Technologies, Inc.
775 */
841d2a9b 776static void hpt366_dma_lost_irq(ide_drive_t *drive)
1da177e4 777{
36501650 778 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
abc4ad4c
SS
779 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
780
781 pci_read_config_byte(dev, 0x50, &mcr1);
782 pci_read_config_byte(dev, 0x52, &mcr3);
783 pci_read_config_byte(dev, 0x5a, &scr1);
784 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
eb63963a 785 drive->name, __func__, mcr1, mcr3, scr1);
abc4ad4c
SS
786 if (scr1 & 0x10)
787 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
841d2a9b 788 ide_dma_lost_irq(drive);
1da177e4
LT
789}
790
4bf63de2 791static void hpt370_clear_engine(ide_drive_t *drive)
1da177e4 792{
abc4ad4c 793 ide_hwif_t *hwif = HWIF(drive);
36501650 794 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c 795
36501650 796 pci_write_config_byte(dev, hwif->select_data, 0x37);
1da177e4
LT
797 udelay(10);
798}
799
4bf63de2
SS
800static void hpt370_irq_timeout(ide_drive_t *drive)
801{
802 ide_hwif_t *hwif = HWIF(drive);
36501650 803 struct pci_dev *dev = to_pci_dev(hwif->dev);
4bf63de2
SS
804 u16 bfifo = 0;
805 u8 dma_cmd;
806
36501650 807 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
4bf63de2
SS
808 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
809
810 /* get DMA command mode */
cab7f8ed 811 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
4bf63de2 812 /* stop DMA */
cab7f8ed 813 outb(dma_cmd & ~0x1, hwif->dma_base + ATA_DMA_CMD);
4bf63de2
SS
814 hpt370_clear_engine(drive);
815}
816
5e37bdc0 817static void hpt370_dma_start(ide_drive_t *drive)
1da177e4
LT
818{
819#ifdef HPT_RESET_STATE_ENGINE
820 hpt370_clear_engine(drive);
821#endif
822 ide_dma_start(drive);
823}
824
5e37bdc0 825static int hpt370_dma_end(ide_drive_t *drive)
1da177e4
LT
826{
827 ide_hwif_t *hwif = HWIF(drive);
cab7f8ed 828 u8 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
1da177e4
LT
829
830 if (dma_stat & 0x01) {
831 /* wait a little */
832 udelay(20);
cab7f8ed 833 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
4bf63de2
SS
834 if (dma_stat & 0x01)
835 hpt370_irq_timeout(drive);
1da177e4 836 }
1da177e4
LT
837 return __ide_dma_end(drive);
838}
839
c283f5db 840static void hpt370_dma_timeout(ide_drive_t *drive)
1da177e4 841{
4bf63de2 842 hpt370_irq_timeout(drive);
c283f5db 843 ide_dma_timeout(drive);
1da177e4
LT
844}
845
1da177e4 846/* returns 1 if DMA IRQ issued, 0 otherwise */
5e37bdc0 847static int hpt374_dma_test_irq(ide_drive_t *drive)
1da177e4
LT
848{
849 ide_hwif_t *hwif = HWIF(drive);
36501650 850 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 851 u16 bfifo = 0;
abc4ad4c 852 u8 dma_stat;
1da177e4 853
36501650 854 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
1da177e4
LT
855 if (bfifo & 0x1FF) {
856// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
857 return 0;
858 }
859
cab7f8ed 860 dma_stat = inb(hwif->dma_base + ATA_DMA_STATUS);
1da177e4 861 /* return 1 if INTR asserted */
abc4ad4c 862 if (dma_stat & 4)
1da177e4
LT
863 return 1;
864
865 if (!drive->waiting_for_dma)
866 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
eb63963a 867 drive->name, __func__);
1da177e4
LT
868 return 0;
869}
870
5e37bdc0 871static int hpt374_dma_end(ide_drive_t *drive)
1da177e4 872{
1da177e4 873 ide_hwif_t *hwif = HWIF(drive);
36501650 874 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c
SS
875 u8 mcr = 0, mcr_addr = hwif->select_data;
876 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
877
878 pci_read_config_byte(dev, 0x6a, &bwsr);
879 pci_read_config_byte(dev, mcr_addr, &mcr);
880 if (bwsr & mask)
881 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
1da177e4
LT
882 return __ide_dma_end(drive);
883}
884
885/**
836c0063
SS
886 * hpt3xxn_set_clock - perform clock switching dance
887 * @hwif: hwif to switch
888 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
1da177e4 889 *
836c0063 890 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
1da177e4 891 */
836c0063
SS
892
893static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
1da177e4 894{
1c029fd6
BZ
895 unsigned long base = hwif->extra_base;
896 u8 scr2 = inb(base + 0x6b);
836c0063
SS
897
898 if ((scr2 & 0x7f) == mode)
899 return;
900
1da177e4 901 /* Tristate the bus */
1c029fd6
BZ
902 outb(0x80, base + 0x63);
903 outb(0x80, base + 0x67);
836c0063 904
1da177e4 905 /* Switch clock and reset channels */
1c029fd6
BZ
906 outb(mode, base + 0x6b);
907 outb(0xc0, base + 0x69);
836c0063 908
7b73ee05
SS
909 /*
910 * Reset the state machines.
911 * NOTE: avoid accidentally enabling the disabled channels.
912 */
1c029fd6
BZ
913 outb(inb(base + 0x60) | 0x32, base + 0x60);
914 outb(inb(base + 0x64) | 0x32, base + 0x64);
836c0063 915
1da177e4 916 /* Complete reset */
1c029fd6 917 outb(0x00, base + 0x69);
836c0063 918
1da177e4 919 /* Reconnect channels to bus */
1c029fd6
BZ
920 outb(0x00, base + 0x63);
921 outb(0x00, base + 0x67);
1da177e4
LT
922}
923
924/**
836c0063 925 * hpt3xxn_rw_disk - prepare for I/O
1da177e4
LT
926 * @drive: drive for command
927 * @rq: block request structure
928 *
836c0063 929 * This is called when a disk I/O is issued to HPT3xxN.
1da177e4
LT
930 * We need it because of the clock switching.
931 */
932
836c0063 933static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
1da177e4 934{
7b73ee05 935 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
1da177e4
LT
936}
937
7b73ee05
SS
938/**
939 * hpt37x_calibrate_dpll - calibrate the DPLL
940 * @dev: PCI device
941 *
942 * Perform a calibration cycle on the DPLL.
943 * Returns 1 if this succeeds
944 */
945static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
1da177e4 946{
7b73ee05
SS
947 u32 dpll = (f_high << 16) | f_low | 0x100;
948 u8 scr2;
949 int i;
b39b01ff 950
7b73ee05 951 pci_write_config_dword(dev, 0x5c, dpll);
b39b01ff 952
7b73ee05
SS
953 /* Wait for oscillator ready */
954 for(i = 0; i < 0x5000; ++i) {
955 udelay(50);
956 pci_read_config_byte(dev, 0x5b, &scr2);
957 if (scr2 & 0x80)
b39b01ff
AC
958 break;
959 }
7b73ee05
SS
960 /* See if it stays ready (we'll just bail out if it's not yet) */
961 for(i = 0; i < 0x1000; ++i) {
962 pci_read_config_byte(dev, 0x5b, &scr2);
963 /* DPLL destabilized? */
964 if(!(scr2 & 0x80))
965 return 0;
966 }
967 /* Turn off tuning, we have the DPLL set */
968 pci_read_config_dword (dev, 0x5c, &dpll);
969 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
970 return 1;
b39b01ff
AC
971}
972
a326b02b 973static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev)
b39b01ff 974{
7b73ee05 975 unsigned long io_base = pci_resource_start(dev, 4);
74811f35
BZ
976 struct ide_host *host = pci_get_drvdata(dev);
977 struct hpt_info *info = host->host_priv + (&dev->dev == host->dev[1]);
a326b02b 978 const char *name = DRV_NAME;
7b73ee05 979 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
72931368 980 u8 chip_type;
7b73ee05
SS
981 enum ata_clock clock;
982
72931368 983 chip_type = info->chip_type;
1da177e4 984
7b73ee05
SS
985 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
986 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
987 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
988 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
26c068da 989
1da177e4 990 /*
7b73ee05 991 * First, try to estimate the PCI clock frequency...
1da177e4 992 */
72931368 993 if (chip_type >= HPT370) {
7b73ee05
SS
994 u8 scr1 = 0;
995 u16 f_cnt = 0;
996 u32 temp = 0;
997
998 /* Interrupt force enable. */
999 pci_read_config_byte(dev, 0x5a, &scr1);
1000 if (scr1 & 0x10)
1001 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1002
1003 /*
1004 * HighPoint does this for HPT372A.
1005 * NOTE: This register is only writeable via I/O space.
1006 */
72931368 1007 if (chip_type == HPT372A)
7b73ee05
SS
1008 outb(0x0e, io_base + 0x9c);
1009
1010 /*
1011 * Default to PCI clock. Make sure MA15/16 are set to output
1012 * to prevent drives having problems with 40-pin cables.
1013 */
1014 pci_write_config_byte(dev, 0x5b, 0x23);
836c0063 1015
7b73ee05
SS
1016 /*
1017 * We'll have to read f_CNT value in order to determine
1018 * the PCI clock frequency according to the following ratio:
1019 *
1020 * f_CNT = Fpci * 192 / Fdpll
1021 *
1022 * First try reading the register in which the HighPoint BIOS
1023 * saves f_CNT value before reprogramming the DPLL from its
1024 * default setting (which differs for the various chips).
7b73ee05 1025 *
72931368
SS
1026 * NOTE: This register is only accessible via I/O space;
1027 * HPT374 BIOS only saves it for the function 0, so we have to
1028 * always read it from there -- no need to check the result of
1029 * pci_get_slot() for the function 0 as the whole device has
1030 * been already "pinned" (via function 1) in init_setup_hpt374()
1031 */
1032 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1033 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1034 dev->devfn - 1);
1035 unsigned long io_base = pci_resource_start(dev1, 4);
1036
1037 temp = inl(io_base + 0x90);
1038 pci_dev_put(dev1);
1039 } else
1040 temp = inl(io_base + 0x90);
1041
1042 /*
1043 * In case the signature check fails, we'll have to
1044 * resort to reading the f_CNT register itself in hopes
1045 * that nobody has touched the DPLL yet...
7b73ee05 1046 */
7b73ee05
SS
1047 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1048 int i;
1049
28cfd8af
BZ
1050 printk(KERN_WARNING "%s %s: no clock data saved by "
1051 "BIOS\n", name, pci_name(dev));
7b73ee05
SS
1052
1053 /* Calculate the average value of f_CNT. */
1054 for (temp = i = 0; i < 128; i++) {
1055 pci_read_config_word(dev, 0x78, &f_cnt);
1056 temp += f_cnt & 0x1ff;
1057 mdelay(1);
1058 }
1059 f_cnt = temp / 128;
1060 } else
1061 f_cnt = temp & 0x1ff;
1062
1063 dpll_clk = info->dpll_clk;
1064 pci_clk = (f_cnt * dpll_clk) / 192;
1065
1066 /* Clamp PCI clock to bands. */
1067 if (pci_clk < 40)
1068 pci_clk = 33;
1069 else if(pci_clk < 45)
1070 pci_clk = 40;
1071 else if(pci_clk < 55)
1072 pci_clk = 50;
1da177e4 1073 else
7b73ee05 1074 pci_clk = 66;
836c0063 1075
28cfd8af
BZ
1076 printk(KERN_INFO "%s %s: DPLL base: %d MHz, f_CNT: %d, "
1077 "assuming %d MHz PCI\n", name, pci_name(dev),
1078 dpll_clk, f_cnt, pci_clk);
90778574 1079 } else {
7b73ee05
SS
1080 u32 itr1 = 0;
1081
1082 pci_read_config_dword(dev, 0x40, &itr1);
1083
1084 /* Detect PCI clock by looking at cmd_high_time. */
1085 switch((itr1 >> 8) & 0x07) {
1086 case 0x09:
1087 pci_clk = 40;
6273d26a 1088 break;
7b73ee05
SS
1089 case 0x05:
1090 pci_clk = 25;
6273d26a 1091 break;
7b73ee05
SS
1092 case 0x07:
1093 default:
1094 pci_clk = 33;
6273d26a 1095 break;
1da177e4
LT
1096 }
1097 }
836c0063 1098
7b73ee05
SS
1099 /* Let's assume we'll use PCI clock for the ATA clock... */
1100 switch (pci_clk) {
1101 case 25:
1102 clock = ATA_CLOCK_25MHZ;
1103 break;
1104 case 33:
1105 default:
1106 clock = ATA_CLOCK_33MHZ;
1107 break;
1108 case 40:
1109 clock = ATA_CLOCK_40MHZ;
1110 break;
1111 case 50:
1112 clock = ATA_CLOCK_50MHZ;
1113 break;
1114 case 66:
1115 clock = ATA_CLOCK_66MHZ;
1116 break;
1117 }
836c0063 1118
1da177e4 1119 /*
7b73ee05
SS
1120 * Only try the DPLL if we don't have a table for the PCI clock that
1121 * we are running at for HPT370/A, always use it for anything newer...
b39b01ff 1122 *
7b73ee05
SS
1123 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1124 * We also don't like using the DPLL because this causes glitches
1125 * on PRST-/SRST- when the state engine gets reset...
1da177e4 1126 */
866664d7 1127 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
7b73ee05
SS
1128 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1129 int adjust;
1130
1131 /*
1132 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1133 * supported/enabled, use 50 MHz DPLL clock otherwise...
1134 */
fbf47840 1135 if (info->udma_mask == ATA_UDMA6) {
7b73ee05
SS
1136 dpll_clk = 66;
1137 clock = ATA_CLOCK_66MHZ;
1138 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1139 dpll_clk = 50;
1140 clock = ATA_CLOCK_50MHZ;
1141 }
b39b01ff 1142
866664d7 1143 if (info->timings->clock_table[clock] == NULL) {
28cfd8af
BZ
1144 printk(KERN_ERR "%s %s: unknown bus timing!\n",
1145 name, pci_name(dev));
7b73ee05 1146 return -EIO;
1da177e4 1147 }
1da177e4 1148
7b73ee05
SS
1149 /* Select the DPLL clock. */
1150 pci_write_config_byte(dev, 0x5b, 0x21);
1151
1152 /*
1153 * Adjust the DPLL based upon PCI clock, enable it,
1154 * and wait for stabilization...
1155 */
1156 f_low = (pci_clk * 48) / dpll_clk;
1157
1158 for (adjust = 0; adjust < 8; adjust++) {
1159 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1160 break;
1161
1162 /*
1163 * See if it'll settle at a fractionally different clock
1164 */
1165 if (adjust & 1)
1166 f_low -= adjust >> 1;
1167 else
1168 f_low += adjust >> 1;
1169 }
1170 if (adjust == 8) {
28cfd8af
BZ
1171 printk(KERN_ERR "%s %s: DPLL did not stabilize!\n",
1172 name, pci_name(dev));
7b73ee05
SS
1173 return -EIO;
1174 }
1175
28cfd8af
BZ
1176 printk(KERN_INFO "%s %s: using %d MHz DPLL clock\n",
1177 name, pci_name(dev), dpll_clk);
7b73ee05
SS
1178 } else {
1179 /* Mark the fact that we're not using the DPLL. */
1180 dpll_clk = 0;
1181
28cfd8af
BZ
1182 printk(KERN_INFO "%s %s: using %d MHz PCI clock\n",
1183 name, pci_name(dev), pci_clk);
7b73ee05 1184 }
b39b01ff 1185
7b73ee05
SS
1186 /* Store the clock frequencies. */
1187 info->dpll_clk = dpll_clk;
1188 info->pci_clk = pci_clk;
866664d7 1189 info->clock = clock;
1da177e4 1190
72931368 1191 if (chip_type >= HPT370) {
7b73ee05
SS
1192 u8 mcr1, mcr4;
1193
1194 /*
1195 * Reset the state engines.
1196 * NOTE: Avoid accidentally enabling the disabled channels.
1197 */
1198 pci_read_config_byte (dev, 0x50, &mcr1);
1199 pci_read_config_byte (dev, 0x54, &mcr4);
1200 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1201 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1202 udelay(100);
26ccb802 1203 }
1da177e4 1204
7b73ee05
SS
1205 /*
1206 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1207 * the MISC. register to stretch the UltraDMA Tss timing.
1208 * NOTE: This register is only writeable via I/O space.
1209 */
72931368 1210 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
7b73ee05
SS
1211
1212 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1213
1da177e4
LT
1214 return dev->irq;
1215}
1216
bfa14b42
BZ
1217static u8 __devinit hpt3xx_cable_detect(ide_hwif_t *hwif)
1218{
1219 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
1220 struct ide_host *host = pci_get_drvdata(dev);
1221 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
bfa14b42
BZ
1222 u8 chip_type = info->chip_type;
1223 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1224
1225 /*
1226 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1227 * address lines to access an external EEPROM. To read valid
1228 * cable detect state the pins must be enabled as inputs.
1229 */
1230 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1231 /*
1232 * HPT374 PCI function 1
1233 * - set bit 15 of reg 0x52 to enable TCBLID as input
1234 * - set bit 15 of reg 0x56 to enable FCBLID as input
1235 */
1236 u8 mcr_addr = hwif->select_data + 2;
1237 u16 mcr;
1238
1239 pci_read_config_word(dev, mcr_addr, &mcr);
1240 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1241 /* now read cable id register */
1242 pci_read_config_byte(dev, 0x5a, &scr1);
1243 pci_write_config_word(dev, mcr_addr, mcr);
1244 } else if (chip_type >= HPT370) {
1245 /*
1246 * HPT370/372 and 374 pcifn 0
1247 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1248 */
1249 u8 scr2 = 0;
1250
1251 pci_read_config_byte(dev, 0x5b, &scr2);
1252 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1253 /* now read cable id register */
1254 pci_read_config_byte(dev, 0x5a, &scr1);
1255 pci_write_config_byte(dev, 0x5b, scr2);
1256 } else
1257 pci_read_config_byte(dev, 0x5a, &scr1);
1258
1259 return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1260}
1261
1da177e4
LT
1262static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1263{
36501650 1264 struct pci_dev *dev = to_pci_dev(hwif->dev);
74811f35
BZ
1265 struct ide_host *host = pci_get_drvdata(dev);
1266 struct hpt_info *info = host->host_priv + (hwif->dev == host->dev[1]);
2808b0a9 1267 int serialize = HPT_SERIALIZE_IO;
2808b0a9
SS
1268 u8 chip_type = info->chip_type;
1269 u8 new_mcr, old_mcr = 0;
abc4ad4c
SS
1270
1271 /* Cache the channel's MISC. control registers' offset */
2808b0a9 1272 hwif->select_data = hwif->channel ? 0x54 : 0x50;
abc4ad4c 1273
836c0063
SS
1274 /*
1275 * HPT3xxN chips have some complications:
1276 *
1277 * - on 33 MHz PCI we must clock switch
1278 * - on 66 MHz PCI we must NOT use the PCI clock
1279 */
7b73ee05 1280 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
836c0063
SS
1281 /*
1282 * Clock is shared between the channels,
1283 * so we'll have to serialize them... :-(
1284 */
1285 serialize = 1;
1286 hwif->rw_disk = &hpt3xxn_rw_disk;
1287 }
1da177e4 1288
26ccb802
SS
1289 /* Serialize access to this device if needed */
1290 if (serialize && hwif->mate)
1291 hwif->serialized = hwif->mate->serialized = 1;
1292
1293 /*
1294 * Disable the "fast interrupt" prediction. Don't hold off
1295 * on interrupts. (== 0x01 despite what the docs say)
1296 */
1297 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1298
7b73ee05 1299 if (info->chip_type >= HPT374)
26ccb802 1300 new_mcr = old_mcr & ~0x07;
7b73ee05 1301 else if (info->chip_type >= HPT370) {
26ccb802
SS
1302 new_mcr = old_mcr;
1303 new_mcr &= ~0x02;
1304
1305#ifdef HPT_DELAY_INTERRUPT
1306 new_mcr &= ~0x01;
1307#else
1308 new_mcr |= 0x01;
1309#endif
1310 } else /* HPT366 and HPT368 */
1311 new_mcr = old_mcr & ~0x80;
1312
1313 if (new_mcr != old_mcr)
1314 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1da177e4
LT
1315}
1316
b123f56e
BZ
1317static int __devinit init_dma_hpt366(ide_hwif_t *hwif,
1318 const struct ide_port_info *d)
1da177e4 1319{
36501650 1320 struct pci_dev *dev = to_pci_dev(hwif->dev);
b123f56e
BZ
1321 unsigned long flags, base = ide_pci_dma_base(hwif, d);
1322 u8 dma_old, dma_new, masterdma = 0, slavedma = 0;
1da177e4 1323
ebb00fb5
BZ
1324 if (base == 0)
1325 return -1;
1326
1327 hwif->dma_base = base;
1328
1329 if (ide_pci_check_simplex(hwif, d) < 0)
1330 return -1;
1331
1332 if (ide_pci_set_master(dev, d->name) < 0)
b123f56e
BZ
1333 return -1;
1334
1335 dma_old = inb(base + 2);
1da177e4
LT
1336
1337 local_irq_save(flags);
1338
1339 dma_new = dma_old;
abc4ad4c
SS
1340 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1341 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1da177e4
LT
1342
1343 if (masterdma & 0x30) dma_new |= 0x20;
abc4ad4c 1344 if ( slavedma & 0x30) dma_new |= 0x40;
1da177e4 1345 if (dma_new != dma_old)
b123f56e 1346 outb(dma_new, base + 2);
1da177e4
LT
1347
1348 local_irq_restore(flags);
b123f56e
BZ
1349
1350 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
1351 hwif->name, base, base + 7);
1352
1353 hwif->extra_base = base + (hwif->channel ? 8 : 16);
1354
1355 if (ide_allocate_dma_engine(hwif))
1356 return -1;
1357
81e8d5a3 1358 hwif->dma_ops = &sff_dma_ops;
b123f56e
BZ
1359
1360 return 0;
1da177e4
LT
1361}
1362
fbf47840 1363static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
1da177e4 1364{
fbf47840
BZ
1365 if (dev2->irq != dev->irq) {
1366 /* FIXME: we need a core pci_set_interrupt() */
1367 dev2->irq = dev->irq;
ced3ec8a 1368 printk(KERN_INFO DRV_NAME " %s: PCI config space interrupt "
28cfd8af 1369 "fixed\n", pci_name(dev2));
1da177e4 1370 }
1da177e4
LT
1371}
1372
fbf47840 1373static void __devinit hpt371_init(struct pci_dev *dev)
836c0063 1374{
44c10138 1375 u8 mcr1 = 0;
90778574 1376
836c0063
SS
1377 /*
1378 * HPT371 chips physically have only one channel, the secondary one,
1379 * but the primary channel registers do exist! Go figure...
1380 * So, we manually disable the non-existing channel here
1381 * (if the BIOS hasn't done this already).
1382 */
1383 pci_read_config_byte(dev, 0x50, &mcr1);
1384 if (mcr1 & 0x04)
90778574 1385 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
90778574
SS
1386}
1387
fbf47840 1388static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
90778574 1389{
fbf47840 1390 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
7b73ee05 1391
fbf47840
BZ
1392 /*
1393 * Now we'll have to force both channels enabled if
1394 * at least one of them has been enabled by BIOS...
1395 */
1396 pci_read_config_byte(dev, 0x50, &mcr1);
1397 if (mcr1 & 0x30)
1398 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
836c0063 1399
fbf47840
BZ
1400 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1401 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1da177e4 1402
fbf47840 1403 if (pin1 != pin2 && dev->irq == dev2->irq) {
ced3ec8a 1404 printk(KERN_INFO DRV_NAME " %s: onboard version of chipset, "
28cfd8af 1405 "pin1=%d pin2=%d\n", pci_name(dev), pin1, pin2);
fbf47840 1406 return 1;
2648e5d9
SS
1407 }
1408
fbf47840 1409 return 0;
1da177e4
LT
1410}
1411
4db90a14
BZ
1412#define IDE_HFLAGS_HPT3XX \
1413 (IDE_HFLAG_NO_ATAPI_DMA | \
4db90a14
BZ
1414 IDE_HFLAG_OFF_BOARD)
1415
ac95beed
BZ
1416static const struct ide_port_ops hpt3xx_port_ops = {
1417 .set_pio_mode = hpt3xx_set_pio_mode,
1418 .set_dma_mode = hpt3xx_set_mode,
1419 .quirkproc = hpt3xx_quirkproc,
1420 .maskproc = hpt3xx_maskproc,
1421 .mdma_filter = hpt3xx_mdma_filter,
1422 .udma_filter = hpt3xx_udma_filter,
1423 .cable_detect = hpt3xx_cable_detect,
1424};
1425
f37afdac
BZ
1426static const struct ide_dma_ops hpt37x_dma_ops = {
1427 .dma_host_set = ide_dma_host_set,
1428 .dma_setup = ide_dma_setup,
1429 .dma_exec_cmd = ide_dma_exec_cmd,
1430 .dma_start = ide_dma_start,
5e37bdc0
BZ
1431 .dma_end = hpt374_dma_end,
1432 .dma_test_irq = hpt374_dma_test_irq,
f37afdac
BZ
1433 .dma_lost_irq = ide_dma_lost_irq,
1434 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
1435};
1436
f37afdac
BZ
1437static const struct ide_dma_ops hpt370_dma_ops = {
1438 .dma_host_set = ide_dma_host_set,
1439 .dma_setup = ide_dma_setup,
1440 .dma_exec_cmd = ide_dma_exec_cmd,
5e37bdc0
BZ
1441 .dma_start = hpt370_dma_start,
1442 .dma_end = hpt370_dma_end,
f37afdac
BZ
1443 .dma_test_irq = ide_dma_test_irq,
1444 .dma_lost_irq = ide_dma_lost_irq,
5e37bdc0
BZ
1445 .dma_timeout = hpt370_dma_timeout,
1446};
1447
f37afdac
BZ
1448static const struct ide_dma_ops hpt36x_dma_ops = {
1449 .dma_host_set = ide_dma_host_set,
1450 .dma_setup = ide_dma_setup,
1451 .dma_exec_cmd = ide_dma_exec_cmd,
1452 .dma_start = ide_dma_start,
1453 .dma_end = __ide_dma_end,
1454 .dma_test_irq = ide_dma_test_irq,
5e37bdc0 1455 .dma_lost_irq = hpt366_dma_lost_irq,
f37afdac 1456 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
1457};
1458
85620436 1459static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
ced3ec8a
BZ
1460 { /* 0: HPT36x */
1461 .name = DRV_NAME,
1da177e4
LT
1462 .init_chipset = init_chipset_hpt366,
1463 .init_hwif = init_hwif_hpt366,
1464 .init_dma = init_dma_hpt366,
fbf47840
BZ
1465 /*
1466 * HPT36x chips have one channel per function and have
1467 * both channel enable bits located differently and visible
1468 * to both functions -- really stupid design decision... :-(
1469 * Bit 4 is for the primary channel, bit 5 for the secondary.
1470 */
1471 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
ac95beed 1472 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1473 .dma_ops = &hpt36x_dma_ops,
4db90a14 1474 .host_flags = IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
4099d143 1475 .pio_mask = ATA_PIO4,
5f8b6c34 1476 .mwdma_mask = ATA_MWDMA2,
ced3ec8a
BZ
1477 },
1478 { /* 1: HPT3xx */
1479 .name = DRV_NAME,
1da177e4
LT
1480 .init_chipset = init_chipset_hpt366,
1481 .init_hwif = init_hwif_hpt366,
1482 .init_dma = init_dma_hpt366,
7b73ee05 1483 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1484 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1485 .dma_ops = &hpt37x_dma_ops,
4db90a14 1486 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1487 .pio_mask = ATA_PIO4,
5f8b6c34 1488 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1489 }
1490};
1491
1492/**
1493 * hpt366_init_one - called when an HPT366 is found
1494 * @dev: the hpt366 device
1495 * @id: the matching pci id
1496 *
1497 * Called when the PCI registration layer (or the IDE initialization)
1498 * finds a device matching our IDE device tables.
1499 */
1da177e4
LT
1500static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1501{
282037f1 1502 const struct hpt_info *info = NULL;
74811f35 1503 struct hpt_info *dyn_info;
fbf47840 1504 struct pci_dev *dev2 = NULL;
039788e1 1505 struct ide_port_info d;
fbf47840
BZ
1506 u8 idx = id->driver_data;
1507 u8 rev = dev->revision;
74811f35 1508 int ret;
fbf47840
BZ
1509
1510 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1511 return -ENODEV;
1512
1513 switch (idx) {
1514 case 0:
1515 if (rev < 3)
1516 info = &hpt36x;
1517 else {
b66cae76
SR
1518 switch (min_t(u8, rev, 6)) {
1519 case 3: info = &hpt370; break;
1520 case 4: info = &hpt370a; break;
1521 case 5: info = &hpt372; break;
1522 case 6: info = &hpt372n; break;
1523 }
fbf47840
BZ
1524 idx++;
1525 }
1526 break;
1527 case 1:
1528 info = (rev > 1) ? &hpt372n : &hpt372a;
1529 break;
1530 case 2:
1531 info = (rev > 1) ? &hpt302n : &hpt302;
1532 break;
1533 case 3:
1534 hpt371_init(dev);
1535 info = (rev > 1) ? &hpt371n : &hpt371;
1536 break;
1537 case 4:
1538 info = &hpt374;
1539 break;
1540 case 5:
1541 info = &hpt372n;
1542 break;
1543 }
1544
ced3ec8a
BZ
1545 printk(KERN_INFO DRV_NAME ": %s chipset detected\n", info->chip_name);
1546
1547 d = hpt366_chipsets[min_t(u8, idx, 1)];
fbf47840 1548
fbf47840
BZ
1549 d.udma_mask = info->udma_mask;
1550
5e37bdc0
BZ
1551 /* fixup ->dma_ops for HPT370/HPT370A */
1552 if (info == &hpt370 || info == &hpt370a)
1553 d.dma_ops = &hpt370_dma_ops;
1554
fbf47840
BZ
1555 if (info == &hpt36x || info == &hpt374)
1556 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1557
74811f35
BZ
1558 dyn_info = kzalloc(sizeof(*dyn_info) * (dev2 ? 2 : 1), GFP_KERNEL);
1559 if (dyn_info == NULL) {
28cfd8af
BZ
1560 printk(KERN_ERR "%s %s: out of memory!\n",
1561 d.name, pci_name(dev));
74811f35
BZ
1562 pci_dev_put(dev2);
1563 return -ENOMEM;
1564 }
1565
1566 /*
1567 * Copy everything from a static "template" structure
1568 * to just allocated per-chip hpt_info structure.
1569 */
1570 memcpy(dyn_info, info, sizeof(*dyn_info));
fbf47840 1571
74811f35
BZ
1572 if (dev2) {
1573 memcpy(dyn_info + 1, info, sizeof(*dyn_info));
fbf47840
BZ
1574
1575 if (info == &hpt374)
1576 hpt374_init(dev, dev2);
1577 else {
1578 if (hpt36x_init(dev, dev2))
5e71d9c5 1579 d.host_flags &= ~IDE_HFLAG_NON_BOOTABLE;
fbf47840
BZ
1580 }
1581
74811f35
BZ
1582 ret = ide_pci_init_two(dev, dev2, &d, dyn_info);
1583 if (ret < 0) {
fbf47840 1584 pci_dev_put(dev2);
74811f35
BZ
1585 kfree(dyn_info);
1586 }
fbf47840
BZ
1587 return ret;
1588 }
1da177e4 1589
74811f35
BZ
1590 ret = ide_pci_init_one(dev, &d, dyn_info);
1591 if (ret < 0)
1592 kfree(dyn_info);
1593
1594 return ret;
1da177e4
LT
1595}
1596
a6c43a2b
BZ
1597static void __devexit hpt366_remove(struct pci_dev *dev)
1598{
1599 struct ide_host *host = pci_get_drvdata(dev);
1600 struct ide_info *info = host->host_priv;
1601 struct pci_dev *dev2 = host->dev[1] ? to_pci_dev(host->dev[1]) : NULL;
1602
1603 ide_pci_remove(dev);
1604 pci_dev_put(dev2);
1605 kfree(info);
1606}
1607
b66cae76 1608static const struct pci_device_id hpt366_pci_tbl[] __devinitconst = {
9cbcc5e3
BZ
1609 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1610 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1611 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1612 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1613 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1614 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
1da177e4
LT
1615 { 0, },
1616};
1617MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1618
1619static struct pci_driver driver = {
1620 .name = "HPT366_IDE",
1621 .id_table = hpt366_pci_tbl,
1622 .probe = hpt366_init_one,
a6c43a2b 1623 .remove = hpt366_remove,
1da177e4
LT
1624};
1625
82ab1eec 1626static int __init hpt366_ide_init(void)
1da177e4
LT
1627{
1628 return ide_pci_register_driver(&driver);
1629}
1630
a6c43a2b
BZ
1631static void __exit hpt366_ide_exit(void)
1632{
1633 pci_unregister_driver(&driver);
1634}
1635
1da177e4 1636module_init(hpt366_ide_init);
a6c43a2b 1637module_exit(hpt366_ide_exit);
1da177e4
LT
1638
1639MODULE_AUTHOR("Andre Hedrick");
1640MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1641MODULE_LICENSE("GPL");
This page took 0.473989 seconds and 5 git commands to generate.