pdc202xx_old: remove broken SWDMA support
[deliverable/linux.git] / drivers / ide / pci / hpt366.c
CommitLineData
1da177e4 1/*
a29ec3b2 2 * linux/drivers/ide/pci/hpt366.c Version 1.14 Oct 1, 2007
1da177e4
LT
3 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
38b66f84 7 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
1da177e4
LT
8 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
b39b01ff 14 *
836c0063
SS
15 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
b39b01ff 20 *
1da177e4
LT
21 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
836c0063
SS
58 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
7b73ee05
SS
63 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
471a0bda
SS
67 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
26c068da 70 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
72931368
SS
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
72 * read it only from the function 0 of HPT374 chips
33b18a60
SS
73 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
74 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
73d1dd93
SS
75 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
76 * they tamper with its fields
7b73ee05
SS
77 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
78 * since they may tamper with its fields
90778574
SS
79 * - prefix the driver startup messages with the real chip name
80 * - claim the extra 240 bytes of I/O space for all chips
2648e5d9 81 * - optimize the UltraDMA filtering and the drive list lookup code
b4586715 82 * - use pci_get_slot() to get to the function 1 of HPT36x/374
7b73ee05
SS
83 * - cache offset of the channel's misc. control registers (MCRs) being used
84 * throughout the driver
85 * - only touch the relevant MCR when detecting the cable type on HPT374's
86 * function 1
abc4ad4c 87 * - rename all the register related variables consistently
7b73ee05
SS
88 * - move all the interrupt twiddling code from the speedproc handlers into
89 * init_hwif_hpt366(), also grouping all the DMA related code together there
90 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
91 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
92 * when setting an UltraDMA mode
93 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
94 * the best possible one
4bf63de2 95 * - clean up DMA timeout handling for HPT370
7b73ee05
SS
96 * - switch to using the enumeration type to differ between the numerous chip
97 * variants, matching PCI device/revision ID with the chip type early, at the
98 * init_setup stage
99 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
100 * stop duplicating it for each channel by storing the pointer in the pci_dev
101 * structure: first, at the init_setup stage, point it to a static "template"
102 * with only the chip type and its specific base DPLL frequency, the highest
2648e5d9
SS
103 * UltraDMA mode, and the chip settings table pointer filled, then, at the
104 * init_chipset stage, allocate per-chip instance and fill it with the rest
105 * of the necessary information
7b73ee05
SS
106 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
107 * switch to calculating PCI clock frequency based on the chip's base DPLL
108 * frequency
109 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
278978e9
SS
110 * anything newer than HPT370/A (except HPT374 that is not capable of this
111 * mode according to the manual)
6273d26a
SS
112 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
113 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
7b73ee05
SS
114 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
115 * the register setting lists into the table indexed by the clock selected
2648e5d9 116 * - set the correct hwif->ultra_mask for each individual chip
b4e44369 117 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
7b73ee05 118 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
1da177e4
LT
119 */
120
1da177e4
LT
121#include <linux/types.h>
122#include <linux/module.h>
123#include <linux/kernel.h>
124#include <linux/delay.h>
125#include <linux/timer.h>
126#include <linux/mm.h>
127#include <linux/ioport.h>
128#include <linux/blkdev.h>
129#include <linux/hdreg.h>
130
131#include <linux/interrupt.h>
132#include <linux/pci.h>
133#include <linux/init.h>
134#include <linux/ide.h>
135
136#include <asm/uaccess.h>
137#include <asm/io.h>
138#include <asm/irq.h>
139
140/* various tuning parameters */
141#define HPT_RESET_STATE_ENGINE
836c0063
SS
142#undef HPT_DELAY_INTERRUPT
143#define HPT_SERIALIZE_IO 0
1da177e4
LT
144
145static const char *quirk_drives[] = {
146 "QUANTUM FIREBALLlct08 08",
147 "QUANTUM FIREBALLP KA6.4",
148 "QUANTUM FIREBALLP LM20.4",
149 "QUANTUM FIREBALLP LM20.5",
150 NULL
151};
152
153static const char *bad_ata100_5[] = {
154 "IBM-DTLA-307075",
155 "IBM-DTLA-307060",
156 "IBM-DTLA-307045",
157 "IBM-DTLA-307030",
158 "IBM-DTLA-307020",
159 "IBM-DTLA-307015",
160 "IBM-DTLA-305040",
161 "IBM-DTLA-305030",
162 "IBM-DTLA-305020",
163 "IC35L010AVER07-0",
164 "IC35L020AVER07-0",
165 "IC35L030AVER07-0",
166 "IC35L040AVER07-0",
167 "IC35L060AVER07-0",
168 "WDC AC310200R",
169 NULL
170};
171
172static const char *bad_ata66_4[] = {
173 "IBM-DTLA-307075",
174 "IBM-DTLA-307060",
175 "IBM-DTLA-307045",
176 "IBM-DTLA-307030",
177 "IBM-DTLA-307020",
178 "IBM-DTLA-307015",
179 "IBM-DTLA-305040",
180 "IBM-DTLA-305030",
181 "IBM-DTLA-305020",
182 "IC35L010AVER07-0",
183 "IC35L020AVER07-0",
184 "IC35L030AVER07-0",
185 "IC35L040AVER07-0",
186 "IC35L060AVER07-0",
187 "WDC AC310200R",
783353b1 188 "MAXTOR STM3320620A",
1da177e4
LT
189 NULL
190};
191
192static const char *bad_ata66_3[] = {
193 "WDC AC310200R",
194 NULL
195};
196
197static const char *bad_ata33[] = {
198 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
199 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
200 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
201 "Maxtor 90510D4",
202 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
203 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
204 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
205 NULL
206};
207
471a0bda
SS
208static u8 xfer_speeds[] = {
209 XFER_UDMA_6,
210 XFER_UDMA_5,
211 XFER_UDMA_4,
212 XFER_UDMA_3,
213 XFER_UDMA_2,
214 XFER_UDMA_1,
215 XFER_UDMA_0,
216
217 XFER_MW_DMA_2,
218 XFER_MW_DMA_1,
219 XFER_MW_DMA_0,
220
221 XFER_PIO_4,
222 XFER_PIO_3,
223 XFER_PIO_2,
224 XFER_PIO_1,
225 XFER_PIO_0
1da177e4
LT
226};
227
471a0bda
SS
228/* Key for bus clock timings
229 * 36x 37x
230 * bits bits
231 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
232 * cycles = value + 1
233 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
234 * cycles = value + 1
235 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
236 * register access.
237 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
238 * register access.
239 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
240 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
241 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
242 * MW DMA xfer.
243 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
244 * task file register access.
245 * 28 28 UDMA enable.
246 * 29 29 DMA enable.
247 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
248 * PIO xfer.
249 * 31 31 FIFO enable.
1da177e4 250 */
1da177e4 251
471a0bda
SS
252static u32 forty_base_hpt36x[] = {
253 /* XFER_UDMA_6 */ 0x900fd943,
254 /* XFER_UDMA_5 */ 0x900fd943,
255 /* XFER_UDMA_4 */ 0x900fd943,
256 /* XFER_UDMA_3 */ 0x900ad943,
257 /* XFER_UDMA_2 */ 0x900bd943,
258 /* XFER_UDMA_1 */ 0x9008d943,
259 /* XFER_UDMA_0 */ 0x9008d943,
260
261 /* XFER_MW_DMA_2 */ 0xa008d943,
262 /* XFER_MW_DMA_1 */ 0xa010d955,
263 /* XFER_MW_DMA_0 */ 0xa010d9fc,
264
265 /* XFER_PIO_4 */ 0xc008d963,
266 /* XFER_PIO_3 */ 0xc010d974,
267 /* XFER_PIO_2 */ 0xc010d997,
268 /* XFER_PIO_1 */ 0xc010d9c7,
269 /* XFER_PIO_0 */ 0xc018d9d9
1da177e4
LT
270};
271
471a0bda
SS
272static u32 thirty_three_base_hpt36x[] = {
273 /* XFER_UDMA_6 */ 0x90c9a731,
274 /* XFER_UDMA_5 */ 0x90c9a731,
275 /* XFER_UDMA_4 */ 0x90c9a731,
276 /* XFER_UDMA_3 */ 0x90cfa731,
277 /* XFER_UDMA_2 */ 0x90caa731,
278 /* XFER_UDMA_1 */ 0x90cba731,
279 /* XFER_UDMA_0 */ 0x90c8a731,
280
281 /* XFER_MW_DMA_2 */ 0xa0c8a731,
282 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
283 /* XFER_MW_DMA_0 */ 0xa0c8a797,
284
285 /* XFER_PIO_4 */ 0xc0c8a731,
286 /* XFER_PIO_3 */ 0xc0c8a742,
287 /* XFER_PIO_2 */ 0xc0d0a753,
288 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
289 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
1da177e4
LT
290};
291
471a0bda
SS
292static u32 twenty_five_base_hpt36x[] = {
293 /* XFER_UDMA_6 */ 0x90c98521,
294 /* XFER_UDMA_5 */ 0x90c98521,
295 /* XFER_UDMA_4 */ 0x90c98521,
296 /* XFER_UDMA_3 */ 0x90cf8521,
297 /* XFER_UDMA_2 */ 0x90cf8521,
298 /* XFER_UDMA_1 */ 0x90cb8521,
299 /* XFER_UDMA_0 */ 0x90cb8521,
300
301 /* XFER_MW_DMA_2 */ 0xa0ca8521,
302 /* XFER_MW_DMA_1 */ 0xa0ca8532,
303 /* XFER_MW_DMA_0 */ 0xa0ca8575,
304
305 /* XFER_PIO_4 */ 0xc0ca8521,
306 /* XFER_PIO_3 */ 0xc0ca8532,
307 /* XFER_PIO_2 */ 0xc0ca8542,
308 /* XFER_PIO_1 */ 0xc0d08572,
309 /* XFER_PIO_0 */ 0xc0d08585
1da177e4
LT
310};
311
471a0bda
SS
312static u32 thirty_three_base_hpt37x[] = {
313 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
314 /* XFER_UDMA_5 */ 0x12446231,
315 /* XFER_UDMA_4 */ 0x12446231,
316 /* XFER_UDMA_3 */ 0x126c6231,
317 /* XFER_UDMA_2 */ 0x12486231,
318 /* XFER_UDMA_1 */ 0x124c6233,
319 /* XFER_UDMA_0 */ 0x12506297,
320
321 /* XFER_MW_DMA_2 */ 0x22406c31,
322 /* XFER_MW_DMA_1 */ 0x22406c33,
323 /* XFER_MW_DMA_0 */ 0x22406c97,
324
325 /* XFER_PIO_4 */ 0x06414e31,
326 /* XFER_PIO_3 */ 0x06414e42,
327 /* XFER_PIO_2 */ 0x06414e53,
328 /* XFER_PIO_1 */ 0x06814e93,
329 /* XFER_PIO_0 */ 0x06814ea7
1da177e4
LT
330};
331
471a0bda
SS
332static u32 fifty_base_hpt37x[] = {
333 /* XFER_UDMA_6 */ 0x12848242,
334 /* XFER_UDMA_5 */ 0x12848242,
335 /* XFER_UDMA_4 */ 0x12ac8242,
336 /* XFER_UDMA_3 */ 0x128c8242,
337 /* XFER_UDMA_2 */ 0x120c8242,
338 /* XFER_UDMA_1 */ 0x12148254,
339 /* XFER_UDMA_0 */ 0x121882ea,
340
341 /* XFER_MW_DMA_2 */ 0x22808242,
342 /* XFER_MW_DMA_1 */ 0x22808254,
343 /* XFER_MW_DMA_0 */ 0x228082ea,
344
345 /* XFER_PIO_4 */ 0x0a81f442,
346 /* XFER_PIO_3 */ 0x0a81f443,
347 /* XFER_PIO_2 */ 0x0a81f454,
348 /* XFER_PIO_1 */ 0x0ac1f465,
349 /* XFER_PIO_0 */ 0x0ac1f48a
1da177e4
LT
350};
351
471a0bda
SS
352static u32 sixty_six_base_hpt37x[] = {
353 /* XFER_UDMA_6 */ 0x1c869c62,
354 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
355 /* XFER_UDMA_4 */ 0x1c8a9c62,
356 /* XFER_UDMA_3 */ 0x1c8e9c62,
357 /* XFER_UDMA_2 */ 0x1c929c62,
358 /* XFER_UDMA_1 */ 0x1c9a9c62,
359 /* XFER_UDMA_0 */ 0x1c829c62,
360
361 /* XFER_MW_DMA_2 */ 0x2c829c62,
362 /* XFER_MW_DMA_1 */ 0x2c829c66,
363 /* XFER_MW_DMA_0 */ 0x2c829d2e,
364
365 /* XFER_PIO_4 */ 0x0c829c62,
366 /* XFER_PIO_3 */ 0x0c829c84,
367 /* XFER_PIO_2 */ 0x0c829ca6,
368 /* XFER_PIO_1 */ 0x0d029d26,
369 /* XFER_PIO_0 */ 0x0d029d5e
1da177e4
LT
370};
371
1da177e4 372#define HPT366_DEBUG_DRIVE_INFO 0
7b73ee05
SS
373#define HPT371_ALLOW_ATA133_6 1
374#define HPT302_ALLOW_ATA133_6 1
375#define HPT372_ALLOW_ATA133_6 1
e139b0b0 376#define HPT370_ALLOW_ATA100_5 0
1da177e4
LT
377#define HPT366_ALLOW_ATA66_4 1
378#define HPT366_ALLOW_ATA66_3 1
379#define HPT366_MAX_DEVS 8
380
7b73ee05
SS
381/* Supported ATA clock frequencies */
382enum ata_clock {
383 ATA_CLOCK_25MHZ,
384 ATA_CLOCK_33MHZ,
385 ATA_CLOCK_40MHZ,
386 ATA_CLOCK_50MHZ,
387 ATA_CLOCK_66MHZ,
388 NUM_ATA_CLOCKS
389};
1da177e4 390
b39b01ff 391/*
7b73ee05 392 * Hold all the HighPoint chip information in one place.
b39b01ff 393 */
1da177e4 394
7b73ee05
SS
395struct hpt_info {
396 u8 chip_type; /* Chip type */
2648e5d9 397 u8 max_ultra; /* Max. UltraDMA mode allowed */
7b73ee05
SS
398 u8 dpll_clk; /* DPLL clock in MHz */
399 u8 pci_clk; /* PCI clock in MHz */
400 u32 **settings; /* Chipset settings table */
b39b01ff
AC
401};
402
7b73ee05
SS
403/* Supported HighPoint chips */
404enum {
405 HPT36x,
406 HPT370,
407 HPT370A,
408 HPT374,
409 HPT372,
410 HPT372A,
411 HPT302,
412 HPT371,
413 HPT372N,
414 HPT302N,
415 HPT371N
416};
b39b01ff 417
7b73ee05
SS
418static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
419 twenty_five_base_hpt36x,
420 thirty_three_base_hpt36x,
421 forty_base_hpt36x,
422 NULL,
423 NULL
424};
e139b0b0 425
7b73ee05
SS
426static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
427 NULL,
428 thirty_three_base_hpt37x,
429 NULL,
430 fifty_base_hpt37x,
431 sixty_six_base_hpt37x
432};
1da177e4 433
7b73ee05
SS
434static struct hpt_info hpt36x __devinitdata = {
435 .chip_type = HPT36x,
2648e5d9 436 .max_ultra = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? 4 : 3) : 2,
7b73ee05
SS
437 .dpll_clk = 0, /* no DPLL */
438 .settings = hpt36x_settings
439};
440
441static struct hpt_info hpt370 __devinitdata = {
442 .chip_type = HPT370,
2648e5d9 443 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
7b73ee05
SS
444 .dpll_clk = 48,
445 .settings = hpt37x_settings
446};
447
448static struct hpt_info hpt370a __devinitdata = {
449 .chip_type = HPT370A,
2648e5d9 450 .max_ultra = HPT370_ALLOW_ATA100_5 ? 5 : 4,
7b73ee05
SS
451 .dpll_clk = 48,
452 .settings = hpt37x_settings
453};
454
455static struct hpt_info hpt374 __devinitdata = {
456 .chip_type = HPT374,
2648e5d9 457 .max_ultra = 5,
7b73ee05
SS
458 .dpll_clk = 48,
459 .settings = hpt37x_settings
460};
461
462static struct hpt_info hpt372 __devinitdata = {
463 .chip_type = HPT372,
2648e5d9 464 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
465 .dpll_clk = 55,
466 .settings = hpt37x_settings
467};
468
469static struct hpt_info hpt372a __devinitdata = {
470 .chip_type = HPT372A,
2648e5d9 471 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
472 .dpll_clk = 66,
473 .settings = hpt37x_settings
474};
475
476static struct hpt_info hpt302 __devinitdata = {
477 .chip_type = HPT302,
2648e5d9 478 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
479 .dpll_clk = 66,
480 .settings = hpt37x_settings
481};
482
483static struct hpt_info hpt371 __devinitdata = {
484 .chip_type = HPT371,
2648e5d9 485 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
486 .dpll_clk = 66,
487 .settings = hpt37x_settings
488};
489
490static struct hpt_info hpt372n __devinitdata = {
491 .chip_type = HPT372N,
2648e5d9 492 .max_ultra = HPT372_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
493 .dpll_clk = 77,
494 .settings = hpt37x_settings
495};
496
497static struct hpt_info hpt302n __devinitdata = {
498 .chip_type = HPT302N,
2648e5d9 499 .max_ultra = HPT302_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05 500 .dpll_clk = 77,
38b66f84 501 .settings = hpt37x_settings
7b73ee05
SS
502};
503
504static struct hpt_info hpt371n __devinitdata = {
505 .chip_type = HPT371N,
2648e5d9 506 .max_ultra = HPT371_ALLOW_ATA133_6 ? 6 : 5,
7b73ee05
SS
507 .dpll_clk = 77,
508 .settings = hpt37x_settings
509};
1da177e4 510
e139b0b0
SS
511static int check_in_drive_list(ide_drive_t *drive, const char **list)
512{
513 struct hd_driveid *id = drive->id;
514
515 while (*list)
516 if (!strcmp(*list++,id->model))
517 return 1;
518 return 0;
519}
1da177e4 520
1da177e4 521/*
2808b0a9
SS
522 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
523 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
1da177e4 524 */
2d5eaa6d
BZ
525
526static u8 hpt3xx_udma_filter(ide_drive_t *drive)
1da177e4 527{
2808b0a9
SS
528 ide_hwif_t *hwif = HWIF(drive);
529 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
530 u8 mask = hwif->ultra_mask;
1da177e4 531
2648e5d9 532 switch (info->chip_type) {
2648e5d9
SS
533 case HPT36x:
534 if (!HPT366_ALLOW_ATA66_4 ||
535 check_in_drive_list(drive, bad_ata66_4))
2808b0a9 536 mask = ATA_UDMA3;
7b73ee05 537
2648e5d9
SS
538 if (!HPT366_ALLOW_ATA66_3 ||
539 check_in_drive_list(drive, bad_ata66_3))
2808b0a9 540 mask = ATA_UDMA2;
2648e5d9 541 break;
2808b0a9
SS
542 case HPT370:
543 if (!HPT370_ALLOW_ATA100_5 ||
544 check_in_drive_list(drive, bad_ata100_5))
545 mask = ATA_UDMA4;
546 break;
547 case HPT370A:
548 if (!HPT370_ALLOW_ATA100_5 ||
549 check_in_drive_list(drive, bad_ata100_5))
550 return ATA_UDMA4;
551 case HPT372 :
552 case HPT372A:
553 case HPT372N:
554 case HPT374 :
555 if (ide_dev_is_sata(drive->id))
556 mask &= ~0x0e;
557 /* Fall thru */
2648e5d9 558 default:
2808b0a9 559 return mask;
1da177e4 560 }
2648e5d9
SS
561
562 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
1da177e4
LT
563}
564
b4e44369
SS
565static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
566{
567 ide_hwif_t *hwif = HWIF(drive);
568 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
569
570 switch (info->chip_type) {
571 case HPT372 :
572 case HPT372A:
573 case HPT372N:
574 case HPT374 :
575 if (ide_dev_is_sata(drive->id))
576 return 0x00;
577 /* Fall thru */
578 default:
579 return 0x07;
580 }
581}
582
7b73ee05 583static u32 get_speed_setting(u8 speed, struct hpt_info *info)
1da177e4 584{
471a0bda
SS
585 int i;
586
587 /*
588 * Lookup the transfer mode table to get the index into
589 * the timing table.
590 *
591 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
592 */
593 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
594 if (xfer_speeds[i] == speed)
595 break;
7b73ee05
SS
596 /*
597 * NOTE: info->settings only points to the pointer
598 * to the list of the actual register values
599 */
600 return (*info->settings)[i];
1da177e4
LT
601}
602
88b2b32b 603static void hpt36x_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4 604{
abc4ad4c
SS
605 ide_hwif_t *hwif = HWIF(drive);
606 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 607 struct hpt_info *info = pci_get_drvdata(dev);
abc4ad4c 608 u8 itr_addr = drive->dn ? 0x44 : 0x40;
26ccb802 609 u32 old_itr = 0;
2d5eaa6d
BZ
610 u32 itr_mask, new_itr;
611
2d5eaa6d
BZ
612 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
613 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
614
615 new_itr = get_speed_setting(speed, info);
b39b01ff 616
1da177e4 617 /*
abc4ad4c
SS
618 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
619 * to avoid problems handling I/O errors later
1da177e4 620 */
abc4ad4c
SS
621 pci_read_config_dword(dev, itr_addr, &old_itr);
622 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
623 new_itr &= ~0xc0000000;
1da177e4 624
abc4ad4c 625 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
626}
627
88b2b32b 628static void hpt37x_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4 629{
abc4ad4c
SS
630 ide_hwif_t *hwif = HWIF(drive);
631 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 632 struct hpt_info *info = pci_get_drvdata(dev);
abc4ad4c 633 u8 itr_addr = 0x40 + (drive->dn * 4);
26ccb802 634 u32 old_itr = 0;
2d5eaa6d
BZ
635 u32 itr_mask, new_itr;
636
2d5eaa6d
BZ
637 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
638 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
639
640 new_itr = get_speed_setting(speed, info);
1da177e4 641
abc4ad4c
SS
642 pci_read_config_dword(dev, itr_addr, &old_itr);
643 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
1da177e4 644
b39b01ff 645 if (speed < XFER_MW_DMA_0)
abc4ad4c
SS
646 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
647 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
648}
649
88b2b32b 650static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4 651{
abc4ad4c 652 ide_hwif_t *hwif = HWIF(drive);
7b73ee05 653 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
1da177e4 654
7b73ee05 655 if (info->chip_type >= HPT370)
88b2b32b 656 hpt37x_set_mode(drive, speed);
1da177e4 657 else /* hpt368: hpt_minimum_revision(dev, 2) */
88b2b32b 658 hpt36x_set_mode(drive, speed);
1da177e4
LT
659}
660
26bcb879 661static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 662{
88b2b32b 663 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
1da177e4
LT
664}
665
e139b0b0 666static int hpt3xx_quirkproc(ide_drive_t *drive)
1da177e4 667{
e139b0b0
SS
668 struct hd_driveid *id = drive->id;
669 const char **list = quirk_drives;
670
671 while (*list)
672 if (strstr(id->model, *list++))
673 return 1;
674 return 0;
1da177e4
LT
675}
676
26ccb802 677static void hpt3xx_intrproc(ide_drive_t *drive)
1da177e4 678{
abc4ad4c 679 ide_hwif_t *hwif = HWIF(drive);
1da177e4
LT
680
681 if (drive->quirk_list)
682 return;
683 /* drives in the quirk_list may not like intr setups/cleanups */
abc4ad4c 684 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
1da177e4
LT
685}
686
26ccb802 687static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
1da177e4 688{
abc4ad4c
SS
689 ide_hwif_t *hwif = HWIF(drive);
690 struct pci_dev *dev = hwif->pci_dev;
7b73ee05 691 struct hpt_info *info = pci_get_drvdata(dev);
1da177e4
LT
692
693 if (drive->quirk_list) {
7b73ee05 694 if (info->chip_type >= HPT370) {
abc4ad4c
SS
695 u8 scr1 = 0;
696
697 pci_read_config_byte(dev, 0x5a, &scr1);
698 if (((scr1 & 0x10) >> 4) != mask) {
699 if (mask)
700 scr1 |= 0x10;
701 else
702 scr1 &= ~0x10;
703 pci_write_config_byte(dev, 0x5a, scr1);
704 }
1da177e4 705 } else {
abc4ad4c 706 if (mask)
b39b01ff 707 disable_irq(hwif->irq);
abc4ad4c
SS
708 else
709 enable_irq (hwif->irq);
1da177e4 710 }
abc4ad4c
SS
711 } else
712 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
713 IDE_CONTROL_REG);
1da177e4
LT
714}
715
1da177e4 716/*
abc4ad4c 717 * This is specific to the HPT366 UDMA chipset
1da177e4
LT
718 * by HighPoint|Triones Technologies, Inc.
719 */
841d2a9b 720static void hpt366_dma_lost_irq(ide_drive_t *drive)
1da177e4 721{
abc4ad4c
SS
722 struct pci_dev *dev = HWIF(drive)->pci_dev;
723 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
724
725 pci_read_config_byte(dev, 0x50, &mcr1);
726 pci_read_config_byte(dev, 0x52, &mcr3);
727 pci_read_config_byte(dev, 0x5a, &scr1);
728 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
729 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
730 if (scr1 & 0x10)
731 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
841d2a9b 732 ide_dma_lost_irq(drive);
1da177e4
LT
733}
734
4bf63de2 735static void hpt370_clear_engine(ide_drive_t *drive)
1da177e4 736{
abc4ad4c
SS
737 ide_hwif_t *hwif = HWIF(drive);
738
739 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
1da177e4
LT
740 udelay(10);
741}
742
4bf63de2
SS
743static void hpt370_irq_timeout(ide_drive_t *drive)
744{
745 ide_hwif_t *hwif = HWIF(drive);
746 u16 bfifo = 0;
747 u8 dma_cmd;
748
749 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
750 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
751
752 /* get DMA command mode */
753 dma_cmd = hwif->INB(hwif->dma_command);
754 /* stop DMA */
755 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
756 hpt370_clear_engine(drive);
757}
758
1da177e4
LT
759static void hpt370_ide_dma_start(ide_drive_t *drive)
760{
761#ifdef HPT_RESET_STATE_ENGINE
762 hpt370_clear_engine(drive);
763#endif
764 ide_dma_start(drive);
765}
766
4bf63de2 767static int hpt370_ide_dma_end(ide_drive_t *drive)
1da177e4
LT
768{
769 ide_hwif_t *hwif = HWIF(drive);
4bf63de2 770 u8 dma_stat = hwif->INB(hwif->dma_status);
1da177e4
LT
771
772 if (dma_stat & 0x01) {
773 /* wait a little */
774 udelay(20);
775 dma_stat = hwif->INB(hwif->dma_status);
4bf63de2
SS
776 if (dma_stat & 0x01)
777 hpt370_irq_timeout(drive);
1da177e4 778 }
1da177e4
LT
779 return __ide_dma_end(drive);
780}
781
c283f5db 782static void hpt370_dma_timeout(ide_drive_t *drive)
1da177e4 783{
4bf63de2 784 hpt370_irq_timeout(drive);
c283f5db 785 ide_dma_timeout(drive);
1da177e4
LT
786}
787
1da177e4
LT
788/* returns 1 if DMA IRQ issued, 0 otherwise */
789static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
790{
791 ide_hwif_t *hwif = HWIF(drive);
792 u16 bfifo = 0;
abc4ad4c 793 u8 dma_stat;
1da177e4 794
abc4ad4c 795 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
1da177e4
LT
796 if (bfifo & 0x1FF) {
797// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
798 return 0;
799 }
800
0ecdca26 801 dma_stat = inb(hwif->dma_status);
1da177e4 802 /* return 1 if INTR asserted */
abc4ad4c 803 if (dma_stat & 4)
1da177e4
LT
804 return 1;
805
806 if (!drive->waiting_for_dma)
807 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
808 drive->name, __FUNCTION__);
809 return 0;
810}
811
abc4ad4c 812static int hpt374_ide_dma_end(ide_drive_t *drive)
1da177e4 813{
1da177e4 814 ide_hwif_t *hwif = HWIF(drive);
abc4ad4c
SS
815 struct pci_dev *dev = hwif->pci_dev;
816 u8 mcr = 0, mcr_addr = hwif->select_data;
817 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
818
819 pci_read_config_byte(dev, 0x6a, &bwsr);
820 pci_read_config_byte(dev, mcr_addr, &mcr);
821 if (bwsr & mask)
822 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
1da177e4
LT
823 return __ide_dma_end(drive);
824}
825
826/**
836c0063
SS
827 * hpt3xxn_set_clock - perform clock switching dance
828 * @hwif: hwif to switch
829 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
1da177e4 830 *
836c0063 831 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
1da177e4 832 */
836c0063
SS
833
834static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
1da177e4 835{
7b73ee05 836 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
836c0063
SS
837
838 if ((scr2 & 0x7f) == mode)
839 return;
840
1da177e4 841 /* Tristate the bus */
7b73ee05 842 hwif->OUTB(0x80, hwif->dma_master + 0x73);
836c0063
SS
843 hwif->OUTB(0x80, hwif->dma_master + 0x77);
844
1da177e4 845 /* Switch clock and reset channels */
836c0063
SS
846 hwif->OUTB(mode, hwif->dma_master + 0x7b);
847 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
848
7b73ee05
SS
849 /*
850 * Reset the state machines.
851 * NOTE: avoid accidentally enabling the disabled channels.
852 */
853 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
854 hwif->dma_master + 0x70);
855 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
856 hwif->dma_master + 0x74);
836c0063 857
1da177e4 858 /* Complete reset */
836c0063
SS
859 hwif->OUTB(0x00, hwif->dma_master + 0x79);
860
1da177e4 861 /* Reconnect channels to bus */
7b73ee05 862 hwif->OUTB(0x00, hwif->dma_master + 0x73);
836c0063 863 hwif->OUTB(0x00, hwif->dma_master + 0x77);
1da177e4
LT
864}
865
866/**
836c0063 867 * hpt3xxn_rw_disk - prepare for I/O
1da177e4
LT
868 * @drive: drive for command
869 * @rq: block request structure
870 *
836c0063 871 * This is called when a disk I/O is issued to HPT3xxN.
1da177e4
LT
872 * We need it because of the clock switching.
873 */
874
836c0063 875static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
1da177e4 876{
7b73ee05 877 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
1da177e4
LT
878}
879
1da177e4 880/*
33b18a60 881 * Set/get power state for a drive.
abc4ad4c 882 * NOTE: affects both drives on each channel.
1da177e4 883 *
33b18a60 884 * When we turn the power back on, we need to re-initialize things.
1da177e4
LT
885 */
886#define TRISTATE_BIT 0x8000
33b18a60
SS
887
888static int hpt3xx_busproc(ide_drive_t *drive, int state)
1da177e4 889{
abc4ad4c 890 ide_hwif_t *hwif = HWIF(drive);
1da177e4 891 struct pci_dev *dev = hwif->pci_dev;
abc4ad4c
SS
892 u8 mcr_addr = hwif->select_data + 2;
893 u8 resetmask = hwif->channel ? 0x80 : 0x40;
894 u8 bsr2 = 0;
895 u16 mcr = 0;
1da177e4
LT
896
897 hwif->bus_state = state;
898
33b18a60 899 /* Grab the status. */
abc4ad4c
SS
900 pci_read_config_word(dev, mcr_addr, &mcr);
901 pci_read_config_byte(dev, 0x59, &bsr2);
1da177e4 902
33b18a60
SS
903 /*
904 * Set the state. We don't set it if we don't need to do so.
905 * Make sure that the drive knows that it has failed if it's off.
906 */
1da177e4
LT
907 switch (state) {
908 case BUSSTATE_ON:
abc4ad4c 909 if (!(bsr2 & resetmask))
1da177e4 910 return 0;
33b18a60
SS
911 hwif->drives[0].failures = hwif->drives[1].failures = 0;
912
abc4ad4c
SS
913 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
914 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
33b18a60 915 return 0;
1da177e4 916 case BUSSTATE_OFF:
abc4ad4c 917 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
1da177e4 918 return 0;
abc4ad4c 919 mcr &= ~TRISTATE_BIT;
1da177e4
LT
920 break;
921 case BUSSTATE_TRISTATE:
abc4ad4c 922 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
1da177e4 923 return 0;
abc4ad4c 924 mcr |= TRISTATE_BIT;
1da177e4 925 break;
33b18a60
SS
926 default:
927 return -EINVAL;
1da177e4 928 }
1da177e4 929
33b18a60
SS
930 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
931 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
932
abc4ad4c
SS
933 pci_write_config_word(dev, mcr_addr, mcr);
934 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
1da177e4
LT
935 return 0;
936}
937
7b73ee05
SS
938/**
939 * hpt37x_calibrate_dpll - calibrate the DPLL
940 * @dev: PCI device
941 *
942 * Perform a calibration cycle on the DPLL.
943 * Returns 1 if this succeeds
944 */
945static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
1da177e4 946{
7b73ee05
SS
947 u32 dpll = (f_high << 16) | f_low | 0x100;
948 u8 scr2;
949 int i;
b39b01ff 950
7b73ee05 951 pci_write_config_dword(dev, 0x5c, dpll);
b39b01ff 952
7b73ee05
SS
953 /* Wait for oscillator ready */
954 for(i = 0; i < 0x5000; ++i) {
955 udelay(50);
956 pci_read_config_byte(dev, 0x5b, &scr2);
957 if (scr2 & 0x80)
b39b01ff
AC
958 break;
959 }
7b73ee05
SS
960 /* See if it stays ready (we'll just bail out if it's not yet) */
961 for(i = 0; i < 0x1000; ++i) {
962 pci_read_config_byte(dev, 0x5b, &scr2);
963 /* DPLL destabilized? */
964 if(!(scr2 & 0x80))
965 return 0;
966 }
967 /* Turn off tuning, we have the DPLL set */
968 pci_read_config_dword (dev, 0x5c, &dpll);
969 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
970 return 1;
b39b01ff
AC
971}
972
7b73ee05 973static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
b39b01ff 974{
7b73ee05
SS
975 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
976 unsigned long io_base = pci_resource_start(dev, 4);
977 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
72931368 978 u8 chip_type;
7b73ee05
SS
979 enum ata_clock clock;
980
981 if (info == NULL) {
982 printk(KERN_ERR "%s: out of memory!\n", name);
983 return -ENOMEM;
984 }
985
1da177e4 986 /*
7b73ee05
SS
987 * Copy everything from a static "template" structure
988 * to just allocated per-chip hpt_info structure.
1da177e4 989 */
72931368
SS
990 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
991 chip_type = info->chip_type;
1da177e4 992
7b73ee05
SS
993 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
994 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
995 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
996 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
26c068da 997
1da177e4 998 /*
7b73ee05 999 * First, try to estimate the PCI clock frequency...
1da177e4 1000 */
72931368 1001 if (chip_type >= HPT370) {
7b73ee05
SS
1002 u8 scr1 = 0;
1003 u16 f_cnt = 0;
1004 u32 temp = 0;
1005
1006 /* Interrupt force enable. */
1007 pci_read_config_byte(dev, 0x5a, &scr1);
1008 if (scr1 & 0x10)
1009 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1010
1011 /*
1012 * HighPoint does this for HPT372A.
1013 * NOTE: This register is only writeable via I/O space.
1014 */
72931368 1015 if (chip_type == HPT372A)
7b73ee05
SS
1016 outb(0x0e, io_base + 0x9c);
1017
1018 /*
1019 * Default to PCI clock. Make sure MA15/16 are set to output
1020 * to prevent drives having problems with 40-pin cables.
1021 */
1022 pci_write_config_byte(dev, 0x5b, 0x23);
836c0063 1023
7b73ee05
SS
1024 /*
1025 * We'll have to read f_CNT value in order to determine
1026 * the PCI clock frequency according to the following ratio:
1027 *
1028 * f_CNT = Fpci * 192 / Fdpll
1029 *
1030 * First try reading the register in which the HighPoint BIOS
1031 * saves f_CNT value before reprogramming the DPLL from its
1032 * default setting (which differs for the various chips).
7b73ee05 1033 *
72931368
SS
1034 * NOTE: This register is only accessible via I/O space;
1035 * HPT374 BIOS only saves it for the function 0, so we have to
1036 * always read it from there -- no need to check the result of
1037 * pci_get_slot() for the function 0 as the whole device has
1038 * been already "pinned" (via function 1) in init_setup_hpt374()
1039 */
1040 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1041 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1042 dev->devfn - 1);
1043 unsigned long io_base = pci_resource_start(dev1, 4);
1044
1045 temp = inl(io_base + 0x90);
1046 pci_dev_put(dev1);
1047 } else
1048 temp = inl(io_base + 0x90);
1049
1050 /*
1051 * In case the signature check fails, we'll have to
1052 * resort to reading the f_CNT register itself in hopes
1053 * that nobody has touched the DPLL yet...
7b73ee05 1054 */
7b73ee05
SS
1055 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1056 int i;
1057
1058 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1059 name);
1060
1061 /* Calculate the average value of f_CNT. */
1062 for (temp = i = 0; i < 128; i++) {
1063 pci_read_config_word(dev, 0x78, &f_cnt);
1064 temp += f_cnt & 0x1ff;
1065 mdelay(1);
1066 }
1067 f_cnt = temp / 128;
1068 } else
1069 f_cnt = temp & 0x1ff;
1070
1071 dpll_clk = info->dpll_clk;
1072 pci_clk = (f_cnt * dpll_clk) / 192;
1073
1074 /* Clamp PCI clock to bands. */
1075 if (pci_clk < 40)
1076 pci_clk = 33;
1077 else if(pci_clk < 45)
1078 pci_clk = 40;
1079 else if(pci_clk < 55)
1080 pci_clk = 50;
1da177e4 1081 else
7b73ee05 1082 pci_clk = 66;
836c0063 1083
7b73ee05
SS
1084 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1085 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
90778574 1086 } else {
7b73ee05
SS
1087 u32 itr1 = 0;
1088
1089 pci_read_config_dword(dev, 0x40, &itr1);
1090
1091 /* Detect PCI clock by looking at cmd_high_time. */
1092 switch((itr1 >> 8) & 0x07) {
1093 case 0x09:
1094 pci_clk = 40;
6273d26a 1095 break;
7b73ee05
SS
1096 case 0x05:
1097 pci_clk = 25;
6273d26a 1098 break;
7b73ee05
SS
1099 case 0x07:
1100 default:
1101 pci_clk = 33;
6273d26a 1102 break;
1da177e4
LT
1103 }
1104 }
836c0063 1105
7b73ee05
SS
1106 /* Let's assume we'll use PCI clock for the ATA clock... */
1107 switch (pci_clk) {
1108 case 25:
1109 clock = ATA_CLOCK_25MHZ;
1110 break;
1111 case 33:
1112 default:
1113 clock = ATA_CLOCK_33MHZ;
1114 break;
1115 case 40:
1116 clock = ATA_CLOCK_40MHZ;
1117 break;
1118 case 50:
1119 clock = ATA_CLOCK_50MHZ;
1120 break;
1121 case 66:
1122 clock = ATA_CLOCK_66MHZ;
1123 break;
1124 }
836c0063 1125
1da177e4 1126 /*
7b73ee05
SS
1127 * Only try the DPLL if we don't have a table for the PCI clock that
1128 * we are running at for HPT370/A, always use it for anything newer...
b39b01ff 1129 *
7b73ee05
SS
1130 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1131 * We also don't like using the DPLL because this causes glitches
1132 * on PRST-/SRST- when the state engine gets reset...
1da177e4 1133 */
72931368 1134 if (chip_type >= HPT374 || info->settings[clock] == NULL) {
7b73ee05
SS
1135 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1136 int adjust;
1137
1138 /*
1139 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1140 * supported/enabled, use 50 MHz DPLL clock otherwise...
1141 */
2648e5d9 1142 if (info->max_ultra == 6) {
7b73ee05
SS
1143 dpll_clk = 66;
1144 clock = ATA_CLOCK_66MHZ;
1145 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1146 dpll_clk = 50;
1147 clock = ATA_CLOCK_50MHZ;
1148 }
b39b01ff 1149
7b73ee05
SS
1150 if (info->settings[clock] == NULL) {
1151 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1152 kfree(info);
1153 return -EIO;
1da177e4 1154 }
1da177e4 1155
7b73ee05
SS
1156 /* Select the DPLL clock. */
1157 pci_write_config_byte(dev, 0x5b, 0x21);
1158
1159 /*
1160 * Adjust the DPLL based upon PCI clock, enable it,
1161 * and wait for stabilization...
1162 */
1163 f_low = (pci_clk * 48) / dpll_clk;
1164
1165 for (adjust = 0; adjust < 8; adjust++) {
1166 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1167 break;
1168
1169 /*
1170 * See if it'll settle at a fractionally different clock
1171 */
1172 if (adjust & 1)
1173 f_low -= adjust >> 1;
1174 else
1175 f_low += adjust >> 1;
1176 }
1177 if (adjust == 8) {
1178 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1179 kfree(info);
1180 return -EIO;
1181 }
1182
1183 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1184 } else {
1185 /* Mark the fact that we're not using the DPLL. */
1186 dpll_clk = 0;
1187
1188 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1189 }
b39b01ff 1190
9ec4ff42 1191 /*
7b73ee05
SS
1192 * Advance the table pointer to a slot which points to the list
1193 * of the register values settings matching the clock being used.
9ec4ff42 1194 */
7b73ee05 1195 info->settings += clock;
1da177e4 1196
7b73ee05
SS
1197 /* Store the clock frequencies. */
1198 info->dpll_clk = dpll_clk;
1199 info->pci_clk = pci_clk;
1da177e4 1200
7b73ee05
SS
1201 /* Point to this chip's own instance of the hpt_info structure. */
1202 pci_set_drvdata(dev, info);
b39b01ff 1203
72931368 1204 if (chip_type >= HPT370) {
7b73ee05
SS
1205 u8 mcr1, mcr4;
1206
1207 /*
1208 * Reset the state engines.
1209 * NOTE: Avoid accidentally enabling the disabled channels.
1210 */
1211 pci_read_config_byte (dev, 0x50, &mcr1);
1212 pci_read_config_byte (dev, 0x54, &mcr4);
1213 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1214 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1215 udelay(100);
26ccb802 1216 }
1da177e4 1217
7b73ee05
SS
1218 /*
1219 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1220 * the MISC. register to stretch the UltraDMA Tss timing.
1221 * NOTE: This register is only writeable via I/O space.
1222 */
72931368 1223 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
7b73ee05
SS
1224
1225 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1226
1da177e4
LT
1227 return dev->irq;
1228}
1229
1230static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1231{
2808b0a9
SS
1232 struct pci_dev *dev = hwif->pci_dev;
1233 struct hpt_info *info = pci_get_drvdata(dev);
1234 int serialize = HPT_SERIALIZE_IO;
1235 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1236 u8 chip_type = info->chip_type;
1237 u8 new_mcr, old_mcr = 0;
abc4ad4c
SS
1238
1239 /* Cache the channel's MISC. control registers' offset */
2808b0a9 1240 hwif->select_data = hwif->channel ? 0x54 : 0x50;
abc4ad4c 1241
26bcb879 1242 hwif->set_pio_mode = &hpt3xx_set_pio_mode;
88b2b32b 1243 hwif->set_dma_mode = &hpt3xx_set_mode;
2808b0a9
SS
1244 hwif->quirkproc = &hpt3xx_quirkproc;
1245 hwif->intrproc = &hpt3xx_intrproc;
1246 hwif->maskproc = &hpt3xx_maskproc;
1247 hwif->busproc = &hpt3xx_busproc;
2648e5d9 1248
2808b0a9 1249 hwif->udma_filter = &hpt3xx_udma_filter;
b4e44369 1250 hwif->mdma_filter = &hpt3xx_mdma_filter;
abc4ad4c 1251
836c0063
SS
1252 /*
1253 * HPT3xxN chips have some complications:
1254 *
1255 * - on 33 MHz PCI we must clock switch
1256 * - on 66 MHz PCI we must NOT use the PCI clock
1257 */
7b73ee05 1258 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
836c0063
SS
1259 /*
1260 * Clock is shared between the channels,
1261 * so we'll have to serialize them... :-(
1262 */
1263 serialize = 1;
1264 hwif->rw_disk = &hpt3xxn_rw_disk;
1265 }
1da177e4 1266
26ccb802
SS
1267 /* Serialize access to this device if needed */
1268 if (serialize && hwif->mate)
1269 hwif->serialized = hwif->mate->serialized = 1;
1270
1271 /*
1272 * Disable the "fast interrupt" prediction. Don't hold off
1273 * on interrupts. (== 0x01 despite what the docs say)
1274 */
1275 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1276
7b73ee05 1277 if (info->chip_type >= HPT374)
26ccb802 1278 new_mcr = old_mcr & ~0x07;
7b73ee05 1279 else if (info->chip_type >= HPT370) {
26ccb802
SS
1280 new_mcr = old_mcr;
1281 new_mcr &= ~0x02;
1282
1283#ifdef HPT_DELAY_INTERRUPT
1284 new_mcr &= ~0x01;
1285#else
1286 new_mcr |= 0x01;
1287#endif
1288 } else /* HPT366 and HPT368 */
1289 new_mcr = old_mcr & ~0x80;
1290
1291 if (new_mcr != old_mcr)
1292 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1293
a29ec3b2
BZ
1294 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1295
1296 if (hwif->dma_base == 0)
26ccb802 1297 return;
26ccb802 1298
2648e5d9 1299 hwif->ultra_mask = hwif->cds->udma_mask;
26ccb802
SS
1300 hwif->mwdma_mask = 0x07;
1301
1da177e4
LT
1302 /*
1303 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
abc4ad4c 1304 * address lines to access an external EEPROM. To read valid
1da177e4
LT
1305 * cable detect state the pins must be enabled as inputs.
1306 */
7b73ee05 1307 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1da177e4
LT
1308 /*
1309 * HPT374 PCI function 1
1310 * - set bit 15 of reg 0x52 to enable TCBLID as input
1311 * - set bit 15 of reg 0x56 to enable FCBLID as input
1312 */
abc4ad4c
SS
1313 u8 mcr_addr = hwif->select_data + 2;
1314 u16 mcr;
1315
1316 pci_read_config_word (dev, mcr_addr, &mcr);
1317 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1da177e4 1318 /* now read cable id register */
abc4ad4c
SS
1319 pci_read_config_byte (dev, 0x5a, &scr1);
1320 pci_write_config_word(dev, mcr_addr, mcr);
7b73ee05 1321 } else if (chip_type >= HPT370) {
1da177e4
LT
1322 /*
1323 * HPT370/372 and 374 pcifn 0
abc4ad4c 1324 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1da177e4 1325 */
abc4ad4c 1326 u8 scr2 = 0;
1da177e4 1327
abc4ad4c
SS
1328 pci_read_config_byte (dev, 0x5b, &scr2);
1329 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1330 /* now read cable id register */
1331 pci_read_config_byte (dev, 0x5a, &scr1);
1332 pci_write_config_byte(dev, 0x5b, scr2);
1333 } else
1334 pci_read_config_byte (dev, 0x5a, &scr1);
1da177e4 1335
49521f97
BZ
1336 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
1337 hwif->cbl = (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1da177e4 1338
7b73ee05 1339 if (chip_type >= HPT374) {
26ccb802
SS
1340 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1341 hwif->ide_dma_end = &hpt374_ide_dma_end;
7b73ee05 1342 } else if (chip_type >= HPT370) {
26ccb802
SS
1343 hwif->dma_start = &hpt370_ide_dma_start;
1344 hwif->ide_dma_end = &hpt370_ide_dma_end;
c283f5db 1345 hwif->dma_timeout = &hpt370_dma_timeout;
26ccb802 1346 } else
841d2a9b 1347 hwif->dma_lost_irq = &hpt366_dma_lost_irq;
1da177e4
LT
1348}
1349
1350static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1351{
26ccb802 1352 struct pci_dev *dev = hwif->pci_dev;
abc4ad4c
SS
1353 u8 masterdma = 0, slavedma = 0;
1354 u8 dma_new = 0, dma_old = 0;
1da177e4
LT
1355 unsigned long flags;
1356
26ccb802 1357 dma_old = hwif->INB(dmabase + 2);
1da177e4
LT
1358
1359 local_irq_save(flags);
1360
1361 dma_new = dma_old;
abc4ad4c
SS
1362 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1363 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1da177e4
LT
1364
1365 if (masterdma & 0x30) dma_new |= 0x20;
abc4ad4c 1366 if ( slavedma & 0x30) dma_new |= 0x40;
1da177e4 1367 if (dma_new != dma_old)
abc4ad4c 1368 hwif->OUTB(dma_new, dmabase + 2);
1da177e4
LT
1369
1370 local_irq_restore(flags);
1371
1372 ide_setup_dma(hwif, dmabase, 8);
1373}
1374
1375static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1376{
b4586715 1377 struct pci_dev *dev2;
1da177e4
LT
1378
1379 if (PCI_FUNC(dev->devfn) & 1)
1380 return -ENODEV;
1381
7b73ee05
SS
1382 pci_set_drvdata(dev, &hpt374);
1383
b4586715
SS
1384 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1385 int ret;
1386
7b73ee05
SS
1387 pci_set_drvdata(dev2, &hpt374);
1388
b4586715
SS
1389 if (dev2->irq != dev->irq) {
1390 /* FIXME: we need a core pci_set_interrupt() */
1391 dev2->irq = dev->irq;
1392 printk(KERN_WARNING "%s: PCI config space interrupt "
1393 "fixed.\n", d->name);
1da177e4 1394 }
b4586715
SS
1395 ret = ide_setup_pci_devices(dev, dev2, d);
1396 if (ret < 0)
1397 pci_dev_put(dev2);
1398 return ret;
1da177e4
LT
1399 }
1400 return ide_setup_pci_device(dev, d);
1401}
1402
90778574 1403static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
1da177e4 1404{
7b73ee05
SS
1405 pci_set_drvdata(dev, &hpt372n);
1406
1da177e4
LT
1407 return ide_setup_pci_device(dev, d);
1408}
1409
836c0063
SS
1410static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1411{
7b73ee05 1412 struct hpt_info *info;
44c10138 1413 u8 mcr1 = 0;
90778574 1414
44c10138 1415 if (dev->revision > 1) {
90778574 1416 d->name = "HPT371N";
836c0063 1417
7b73ee05
SS
1418 info = &hpt371n;
1419 } else
1420 info = &hpt371;
1421
836c0063
SS
1422 /*
1423 * HPT371 chips physically have only one channel, the secondary one,
1424 * but the primary channel registers do exist! Go figure...
1425 * So, we manually disable the non-existing channel here
1426 * (if the BIOS hasn't done this already).
1427 */
1428 pci_read_config_byte(dev, 0x50, &mcr1);
1429 if (mcr1 & 0x04)
90778574
SS
1430 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1431
7b73ee05
SS
1432 pci_set_drvdata(dev, info);
1433
90778574
SS
1434 return ide_setup_pci_device(dev, d);
1435}
1436
1437static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1438{
7b73ee05 1439 struct hpt_info *info;
90778574 1440
44c10138 1441 if (dev->revision > 1) {
90778574
SS
1442 d->name = "HPT372N";
1443
7b73ee05
SS
1444 info = &hpt372n;
1445 } else
1446 info = &hpt372a;
1447 pci_set_drvdata(dev, info);
1448
90778574
SS
1449 return ide_setup_pci_device(dev, d);
1450}
1451
1452static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1453{
7b73ee05 1454 struct hpt_info *info;
90778574 1455
44c10138 1456 if (dev->revision > 1) {
90778574 1457 d->name = "HPT302N";
836c0063 1458
7b73ee05
SS
1459 info = &hpt302n;
1460 } else
1461 info = &hpt302;
1462 pci_set_drvdata(dev, info);
1463
836c0063
SS
1464 return ide_setup_pci_device(dev, d);
1465}
1466
1da177e4
LT
1467static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1468{
b4586715 1469 struct pci_dev *dev2;
44c10138 1470 u8 rev = dev->revision;
90778574
SS
1471 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1472 "HPT370", "HPT370A", "HPT372",
1473 "HPT372N" };
7b73ee05
SS
1474 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1475 &hpt370, &hpt370a, &hpt372,
1476 &hpt372n };
1da177e4
LT
1477
1478 if (PCI_FUNC(dev->devfn) & 1)
1479 return -ENODEV;
1480
2648e5d9
SS
1481 switch (rev) {
1482 case 0:
1483 case 1:
1484 case 2:
1485 /*
1486 * HPT36x chips have one channel per function and have
1487 * both channel enable bits located differently and visible
1488 * to both functions -- really stupid design decision... :-(
1489 * Bit 4 is for the primary channel, bit 5 for the secondary.
1490 */
a5d8c5c8 1491 d->host_flags |= IDE_HFLAG_SINGLE;
2648e5d9
SS
1492 d->enablebits[0].mask = d->enablebits[0].val = 0x10;
1493
2808b0a9
SS
1494 d->udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ?
1495 ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2;
2648e5d9
SS
1496 break;
1497 case 3:
1498 case 4:
2808b0a9 1499 d->udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4;
2648e5d9
SS
1500 break;
1501 default:
e139b0b0 1502 rev = 6;
2648e5d9
SS
1503 /* fall thru */
1504 case 5:
1505 case 6:
2808b0a9 1506 d->udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5;
2648e5d9
SS
1507 break;
1508 }
1509
90778574 1510 d->name = chipset_names[rev];
1da177e4 1511
7b73ee05
SS
1512 pci_set_drvdata(dev, info[rev]);
1513
90778574
SS
1514 if (rev > 2)
1515 goto init_single;
1da177e4 1516
b4586715 1517 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
96dcc08b 1518 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
b4586715
SS
1519 int ret;
1520
7b73ee05
SS
1521 pci_set_drvdata(dev2, info[rev]);
1522
96dcc08b
SS
1523 /*
1524 * Now we'll have to force both channels enabled if
1525 * at least one of them has been enabled by BIOS...
1526 */
1527 pci_read_config_byte(dev, 0x50, &mcr1);
1528 if (mcr1 & 0x30)
1529 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
1530
b4586715
SS
1531 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1532 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1533 if (pin1 != pin2 && dev->irq == dev2->irq) {
7cab14a7 1534 d->host_flags |= IDE_HFLAG_BOOTABLE;
b4586715
SS
1535 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1536 d->name, pin1, pin2);
1da177e4 1537 }
b4586715
SS
1538 ret = ide_setup_pci_devices(dev, dev2, d);
1539 if (ret < 0)
1540 pci_dev_put(dev2);
1541 return ret;
1da177e4
LT
1542 }
1543init_single:
1544 return ide_setup_pci_device(dev, d);
1545}
1546
1547static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1548 { /* 0 */
1549 .name = "HPT366",
1550 .init_setup = init_setup_hpt366,
1551 .init_chipset = init_chipset_hpt366,
1552 .init_hwif = init_hwif_hpt366,
1553 .init_dma = init_dma_hpt366,
7b73ee05 1554 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
4099d143 1555 .extra = 240,
7cab14a7 1556 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 1557 .pio_mask = ATA_PIO4,
1da177e4
LT
1558 },{ /* 1 */
1559 .name = "HPT372A",
90778574 1560 .init_setup = init_setup_hpt372a,
1da177e4
LT
1561 .init_chipset = init_chipset_hpt366,
1562 .init_hwif = init_hwif_hpt366,
1563 .init_dma = init_dma_hpt366,
7b73ee05 1564 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1565 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
4099d143 1566 .extra = 240,
7cab14a7 1567 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 1568 .pio_mask = ATA_PIO4,
1da177e4
LT
1569 },{ /* 2 */
1570 .name = "HPT302",
90778574 1571 .init_setup = init_setup_hpt302,
1da177e4
LT
1572 .init_chipset = init_chipset_hpt366,
1573 .init_hwif = init_hwif_hpt366,
1574 .init_dma = init_dma_hpt366,
7b73ee05 1575 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1576 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
4099d143 1577 .extra = 240,
7cab14a7 1578 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 1579 .pio_mask = ATA_PIO4,
1da177e4
LT
1580 },{ /* 3 */
1581 .name = "HPT371",
836c0063 1582 .init_setup = init_setup_hpt371,
1da177e4
LT
1583 .init_chipset = init_chipset_hpt366,
1584 .init_hwif = init_hwif_hpt366,
1585 .init_dma = init_dma_hpt366,
836c0063 1586 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1587 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
4099d143 1588 .extra = 240,
7cab14a7 1589 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 1590 .pio_mask = ATA_PIO4,
1da177e4
LT
1591 },{ /* 4 */
1592 .name = "HPT374",
1593 .init_setup = init_setup_hpt374,
1594 .init_chipset = init_chipset_hpt366,
1595 .init_hwif = init_hwif_hpt366,
1596 .init_dma = init_dma_hpt366,
7b73ee05 1597 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1598 .udma_mask = ATA_UDMA5,
4099d143 1599 .extra = 240,
7cab14a7 1600 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 1601 .pio_mask = ATA_PIO4,
1da177e4
LT
1602 },{ /* 5 */
1603 .name = "HPT372N",
90778574 1604 .init_setup = init_setup_hpt372n,
1da177e4
LT
1605 .init_chipset = init_chipset_hpt366,
1606 .init_hwif = init_hwif_hpt366,
1607 .init_dma = init_dma_hpt366,
7b73ee05 1608 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1609 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
4099d143 1610 .extra = 240,
7cab14a7 1611 .host_flags = IDE_HFLAG_NO_ATAPI_DMA | IDE_HFLAG_OFF_BOARD,
4099d143 1612 .pio_mask = ATA_PIO4,
1da177e4
LT
1613 }
1614};
1615
1616/**
1617 * hpt366_init_one - called when an HPT366 is found
1618 * @dev: the hpt366 device
1619 * @id: the matching pci id
1620 *
1621 * Called when the PCI registration layer (or the IDE initialization)
1622 * finds a device matching our IDE device tables.
73d1dd93
SS
1623 *
1624 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1625 * structure depending on the chip's revision, we'd better pass a local
1626 * copy down the call chain...
1da177e4 1627 */
1da177e4
LT
1628static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1629{
73d1dd93 1630 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
1da177e4 1631
73d1dd93 1632 return d.init_setup(dev, &d);
1da177e4
LT
1633}
1634
9cbcc5e3
BZ
1635static const struct pci_device_id hpt366_pci_tbl[] = {
1636 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1637 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1638 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1639 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1640 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1641 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
1da177e4
LT
1642 { 0, },
1643};
1644MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1645
1646static struct pci_driver driver = {
1647 .name = "HPT366_IDE",
1648 .id_table = hpt366_pci_tbl,
1649 .probe = hpt366_init_one,
1650};
1651
82ab1eec 1652static int __init hpt366_ide_init(void)
1da177e4
LT
1653{
1654 return ide_pci_register_driver(&driver);
1655}
1656
1657module_init(hpt366_ide_init);
1658
1659MODULE_AUTHOR("Andre Hedrick");
1660MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1661MODULE_LICENSE("GPL");
This page took 0.355577 seconds and 5 git commands to generate.