ide: use I/O ops directly in ide-dma.c
[deliverable/linux.git] / drivers / ide / pci / hpt366.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
3 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
4 * Portions Copyright (C) 2003 Red Hat Inc
fbf47840 5 * Portions Copyright (C) 2007 Bartlomiej Zolnierkiewicz
38b66f84 6 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
1da177e4
LT
7 *
8 * Thanks to HighPoint Technologies for their assistance, and hardware.
9 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
10 * donation of an ABit BP6 mainboard, processor, and memory acellerated
11 * development and support.
12 *
b39b01ff 13 *
836c0063
SS
14 * HighPoint has its own drivers (open source except for the RAID part)
15 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
16 * This may be useful to anyone wanting to work on this driver, however do not
17 * trust them too much since the code tends to become less and less meaningful
18 * as the time passes... :-/
b39b01ff 19 *
1da177e4
LT
20 * Note that final HPT370 support was done by force extraction of GPL.
21 *
22 * - add function for getting/setting power status of drive
23 * - the HPT370's state machine can get confused. reset it before each dma
24 * xfer to prevent that from happening.
25 * - reset state engine whenever we get an error.
26 * - check for busmaster state at end of dma.
27 * - use new highpoint timings.
28 * - detect bus speed using highpoint register.
29 * - use pll if we don't have a clock table. added a 66MHz table that's
30 * just 2x the 33MHz table.
31 * - removed turnaround. NOTE: we never want to switch between pll and
32 * pci clocks as the chip can glitch in those cases. the highpoint
33 * approved workaround slows everything down too much to be useful. in
34 * addition, we would have to serialize access to each chip.
35 * Adrian Sun <a.sun@sun.com>
36 *
37 * add drive timings for 66MHz PCI bus,
38 * fix ATA Cable signal detection, fix incorrect /proc info
39 * add /proc display for per-drive PIO/DMA/UDMA mode and
40 * per-channel ATA-33/66 Cable detect.
41 * Duncan Laurie <void@sun.com>
42 *
43 * fixup /proc output for multiple controllers
44 * Tim Hockin <thockin@sun.com>
45 *
46 * On hpt366:
47 * Reset the hpt366 on error, reset on dma
48 * Fix disabling Fast Interrupt hpt366.
49 * Mike Waychison <crlf@sun.com>
50 *
51 * Added support for 372N clocking and clock switching. The 372N needs
52 * different clocks on read/write. This requires overloading rw_disk and
53 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
54 * keeping me sane.
55 * Alan Cox <alan@redhat.com>
56 *
836c0063
SS
57 * - fix the clock turnaround code: it was writing to the wrong ports when
58 * called for the secondary channel, caching the current clock mode per-
59 * channel caused the cached register value to get out of sync with the
60 * actual one, the channels weren't serialized, the turnaround shouldn't
61 * be done on 66 MHz PCI bus
7b73ee05
SS
62 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
63 * does not allow for this speed anyway
64 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
65 * their primary channel is kind of virtual, it isn't tied to any pins)
471a0bda
SS
66 * - fix/remove bad/unused timing tables and use one set of tables for the whole
67 * HPT37x chip family; save space by introducing the separate transfer mode
68 * table in which the mode lookup is done
26c068da 69 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
72931368
SS
70 * the wrong PCI frequency since DPLL has already been calibrated by BIOS;
71 * read it only from the function 0 of HPT374 chips
33b18a60
SS
72 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
73d1dd93
SS
74 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
7b73ee05
SS
76 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
90778574
SS
78 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
2648e5d9 80 * - optimize the UltraDMA filtering and the drive list lookup code
b4586715 81 * - use pci_get_slot() to get to the function 1 of HPT36x/374
7b73ee05
SS
82 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
abc4ad4c 86 * - rename all the register related variables consistently
7b73ee05
SS
87 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
866664d7 89 * - merge HPT36x/HPT37x speedproc handlers, fix PIO timing register mask and
7b73ee05
SS
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
4bf63de2 94 * - clean up DMA timeout handling for HPT370
7b73ee05
SS
95 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
2648e5d9
SS
102 * UltraDMA mode, and the chip settings table pointer filled, then, at the
103 * init_chipset stage, allocate per-chip instance and fill it with the rest
104 * of the necessary information
7b73ee05
SS
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
278978e9
SS
109 * anything newer than HPT370/A (except HPT374 that is not capable of this
110 * mode according to the manual)
6273d26a
SS
111 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
112 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
7b73ee05
SS
113 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
114 * the register setting lists into the table indexed by the clock selected
2648e5d9 115 * - set the correct hwif->ultra_mask for each individual chip
b4e44369 116 * - add Ultra and MW DMA mode filtering for the HPT37[24] based SATA cards
7b73ee05 117 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
1da177e4
LT
118 */
119
1da177e4
LT
120#include <linux/types.h>
121#include <linux/module.h>
122#include <linux/kernel.h>
123#include <linux/delay.h>
1da177e4
LT
124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
1da177e4
LT
126#include <linux/interrupt.h>
127#include <linux/pci.h>
128#include <linux/init.h>
129#include <linux/ide.h>
130
131#include <asm/uaccess.h>
132#include <asm/io.h>
1da177e4
LT
133
134/* various tuning parameters */
135#define HPT_RESET_STATE_ENGINE
836c0063
SS
136#undef HPT_DELAY_INTERRUPT
137#define HPT_SERIALIZE_IO 0
1da177e4
LT
138
139static const char *quirk_drives[] = {
140 "QUANTUM FIREBALLlct08 08",
141 "QUANTUM FIREBALLP KA6.4",
142 "QUANTUM FIREBALLP LM20.4",
143 "QUANTUM FIREBALLP LM20.5",
144 NULL
145};
146
147static const char *bad_ata100_5[] = {
148 "IBM-DTLA-307075",
149 "IBM-DTLA-307060",
150 "IBM-DTLA-307045",
151 "IBM-DTLA-307030",
152 "IBM-DTLA-307020",
153 "IBM-DTLA-307015",
154 "IBM-DTLA-305040",
155 "IBM-DTLA-305030",
156 "IBM-DTLA-305020",
157 "IC35L010AVER07-0",
158 "IC35L020AVER07-0",
159 "IC35L030AVER07-0",
160 "IC35L040AVER07-0",
161 "IC35L060AVER07-0",
162 "WDC AC310200R",
163 NULL
164};
165
166static const char *bad_ata66_4[] = {
167 "IBM-DTLA-307075",
168 "IBM-DTLA-307060",
169 "IBM-DTLA-307045",
170 "IBM-DTLA-307030",
171 "IBM-DTLA-307020",
172 "IBM-DTLA-307015",
173 "IBM-DTLA-305040",
174 "IBM-DTLA-305030",
175 "IBM-DTLA-305020",
176 "IC35L010AVER07-0",
177 "IC35L020AVER07-0",
178 "IC35L030AVER07-0",
179 "IC35L040AVER07-0",
180 "IC35L060AVER07-0",
181 "WDC AC310200R",
783353b1 182 "MAXTOR STM3320620A",
1da177e4
LT
183 NULL
184};
185
186static const char *bad_ata66_3[] = {
187 "WDC AC310200R",
188 NULL
189};
190
191static const char *bad_ata33[] = {
192 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
193 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
194 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
195 "Maxtor 90510D4",
196 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
197 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
198 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
199 NULL
200};
201
471a0bda
SS
202static u8 xfer_speeds[] = {
203 XFER_UDMA_6,
204 XFER_UDMA_5,
205 XFER_UDMA_4,
206 XFER_UDMA_3,
207 XFER_UDMA_2,
208 XFER_UDMA_1,
209 XFER_UDMA_0,
210
211 XFER_MW_DMA_2,
212 XFER_MW_DMA_1,
213 XFER_MW_DMA_0,
214
215 XFER_PIO_4,
216 XFER_PIO_3,
217 XFER_PIO_2,
218 XFER_PIO_1,
219 XFER_PIO_0
1da177e4
LT
220};
221
471a0bda
SS
222/* Key for bus clock timings
223 * 36x 37x
224 * bits bits
225 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
226 * cycles = value + 1
227 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
228 * cycles = value + 1
229 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
230 * register access.
231 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
232 * register access.
233 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
234 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
235 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
236 * MW DMA xfer.
237 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
238 * task file register access.
239 * 28 28 UDMA enable.
240 * 29 29 DMA enable.
241 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
242 * PIO xfer.
243 * 31 31 FIFO enable.
1da177e4 244 */
1da177e4 245
471a0bda
SS
246static u32 forty_base_hpt36x[] = {
247 /* XFER_UDMA_6 */ 0x900fd943,
248 /* XFER_UDMA_5 */ 0x900fd943,
249 /* XFER_UDMA_4 */ 0x900fd943,
250 /* XFER_UDMA_3 */ 0x900ad943,
251 /* XFER_UDMA_2 */ 0x900bd943,
252 /* XFER_UDMA_1 */ 0x9008d943,
253 /* XFER_UDMA_0 */ 0x9008d943,
254
255 /* XFER_MW_DMA_2 */ 0xa008d943,
256 /* XFER_MW_DMA_1 */ 0xa010d955,
257 /* XFER_MW_DMA_0 */ 0xa010d9fc,
258
259 /* XFER_PIO_4 */ 0xc008d963,
260 /* XFER_PIO_3 */ 0xc010d974,
261 /* XFER_PIO_2 */ 0xc010d997,
262 /* XFER_PIO_1 */ 0xc010d9c7,
263 /* XFER_PIO_0 */ 0xc018d9d9
1da177e4
LT
264};
265
471a0bda
SS
266static u32 thirty_three_base_hpt36x[] = {
267 /* XFER_UDMA_6 */ 0x90c9a731,
268 /* XFER_UDMA_5 */ 0x90c9a731,
269 /* XFER_UDMA_4 */ 0x90c9a731,
270 /* XFER_UDMA_3 */ 0x90cfa731,
271 /* XFER_UDMA_2 */ 0x90caa731,
272 /* XFER_UDMA_1 */ 0x90cba731,
273 /* XFER_UDMA_0 */ 0x90c8a731,
274
275 /* XFER_MW_DMA_2 */ 0xa0c8a731,
276 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
277 /* XFER_MW_DMA_0 */ 0xa0c8a797,
278
279 /* XFER_PIO_4 */ 0xc0c8a731,
280 /* XFER_PIO_3 */ 0xc0c8a742,
281 /* XFER_PIO_2 */ 0xc0d0a753,
282 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
283 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
1da177e4
LT
284};
285
471a0bda
SS
286static u32 twenty_five_base_hpt36x[] = {
287 /* XFER_UDMA_6 */ 0x90c98521,
288 /* XFER_UDMA_5 */ 0x90c98521,
289 /* XFER_UDMA_4 */ 0x90c98521,
290 /* XFER_UDMA_3 */ 0x90cf8521,
291 /* XFER_UDMA_2 */ 0x90cf8521,
292 /* XFER_UDMA_1 */ 0x90cb8521,
293 /* XFER_UDMA_0 */ 0x90cb8521,
294
295 /* XFER_MW_DMA_2 */ 0xa0ca8521,
296 /* XFER_MW_DMA_1 */ 0xa0ca8532,
297 /* XFER_MW_DMA_0 */ 0xa0ca8575,
298
299 /* XFER_PIO_4 */ 0xc0ca8521,
300 /* XFER_PIO_3 */ 0xc0ca8532,
301 /* XFER_PIO_2 */ 0xc0ca8542,
302 /* XFER_PIO_1 */ 0xc0d08572,
303 /* XFER_PIO_0 */ 0xc0d08585
1da177e4
LT
304};
305
809b53c4
SS
306#if 0
307/* These are the timing tables from the HighPoint open source drivers... */
471a0bda
SS
308static u32 thirty_three_base_hpt37x[] = {
309 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
310 /* XFER_UDMA_5 */ 0x12446231,
311 /* XFER_UDMA_4 */ 0x12446231,
312 /* XFER_UDMA_3 */ 0x126c6231,
313 /* XFER_UDMA_2 */ 0x12486231,
314 /* XFER_UDMA_1 */ 0x124c6233,
315 /* XFER_UDMA_0 */ 0x12506297,
316
317 /* XFER_MW_DMA_2 */ 0x22406c31,
318 /* XFER_MW_DMA_1 */ 0x22406c33,
319 /* XFER_MW_DMA_0 */ 0x22406c97,
320
321 /* XFER_PIO_4 */ 0x06414e31,
322 /* XFER_PIO_3 */ 0x06414e42,
323 /* XFER_PIO_2 */ 0x06414e53,
324 /* XFER_PIO_1 */ 0x06814e93,
325 /* XFER_PIO_0 */ 0x06814ea7
1da177e4
LT
326};
327
471a0bda
SS
328static u32 fifty_base_hpt37x[] = {
329 /* XFER_UDMA_6 */ 0x12848242,
330 /* XFER_UDMA_5 */ 0x12848242,
331 /* XFER_UDMA_4 */ 0x12ac8242,
332 /* XFER_UDMA_3 */ 0x128c8242,
333 /* XFER_UDMA_2 */ 0x120c8242,
334 /* XFER_UDMA_1 */ 0x12148254,
335 /* XFER_UDMA_0 */ 0x121882ea,
336
337 /* XFER_MW_DMA_2 */ 0x22808242,
338 /* XFER_MW_DMA_1 */ 0x22808254,
339 /* XFER_MW_DMA_0 */ 0x228082ea,
340
341 /* XFER_PIO_4 */ 0x0a81f442,
342 /* XFER_PIO_3 */ 0x0a81f443,
343 /* XFER_PIO_2 */ 0x0a81f454,
344 /* XFER_PIO_1 */ 0x0ac1f465,
345 /* XFER_PIO_0 */ 0x0ac1f48a
1da177e4
LT
346};
347
471a0bda
SS
348static u32 sixty_six_base_hpt37x[] = {
349 /* XFER_UDMA_6 */ 0x1c869c62,
350 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
351 /* XFER_UDMA_4 */ 0x1c8a9c62,
352 /* XFER_UDMA_3 */ 0x1c8e9c62,
353 /* XFER_UDMA_2 */ 0x1c929c62,
354 /* XFER_UDMA_1 */ 0x1c9a9c62,
355 /* XFER_UDMA_0 */ 0x1c829c62,
356
357 /* XFER_MW_DMA_2 */ 0x2c829c62,
358 /* XFER_MW_DMA_1 */ 0x2c829c66,
359 /* XFER_MW_DMA_0 */ 0x2c829d2e,
360
361 /* XFER_PIO_4 */ 0x0c829c62,
362 /* XFER_PIO_3 */ 0x0c829c84,
363 /* XFER_PIO_2 */ 0x0c829ca6,
364 /* XFER_PIO_1 */ 0x0d029d26,
365 /* XFER_PIO_0 */ 0x0d029d5e
1da177e4 366};
809b53c4
SS
367#else
368/*
369 * The following are the new timing tables with PIO mode data/taskfile transfer
370 * overclocking fixed...
371 */
372
373/* This table is taken from the HPT370 data manual rev. 1.02 */
374static u32 thirty_three_base_hpt37x[] = {
375 /* XFER_UDMA_6 */ 0x16455031, /* 0x16655031 ?? */
376 /* XFER_UDMA_5 */ 0x16455031,
377 /* XFER_UDMA_4 */ 0x16455031,
378 /* XFER_UDMA_3 */ 0x166d5031,
379 /* XFER_UDMA_2 */ 0x16495031,
380 /* XFER_UDMA_1 */ 0x164d5033,
381 /* XFER_UDMA_0 */ 0x16515097,
382
383 /* XFER_MW_DMA_2 */ 0x26515031,
384 /* XFER_MW_DMA_1 */ 0x26515033,
385 /* XFER_MW_DMA_0 */ 0x26515097,
386
387 /* XFER_PIO_4 */ 0x06515021,
388 /* XFER_PIO_3 */ 0x06515022,
389 /* XFER_PIO_2 */ 0x06515033,
390 /* XFER_PIO_1 */ 0x06915065,
391 /* XFER_PIO_0 */ 0x06d1508a
392};
393
394static u32 fifty_base_hpt37x[] = {
395 /* XFER_UDMA_6 */ 0x1a861842,
396 /* XFER_UDMA_5 */ 0x1a861842,
397 /* XFER_UDMA_4 */ 0x1aae1842,
398 /* XFER_UDMA_3 */ 0x1a8e1842,
399 /* XFER_UDMA_2 */ 0x1a0e1842,
400 /* XFER_UDMA_1 */ 0x1a161854,
401 /* XFER_UDMA_0 */ 0x1a1a18ea,
402
403 /* XFER_MW_DMA_2 */ 0x2a821842,
404 /* XFER_MW_DMA_1 */ 0x2a821854,
405 /* XFER_MW_DMA_0 */ 0x2a8218ea,
406
407 /* XFER_PIO_4 */ 0x0a821842,
408 /* XFER_PIO_3 */ 0x0a821843,
409 /* XFER_PIO_2 */ 0x0a821855,
410 /* XFER_PIO_1 */ 0x0ac218a8,
411 /* XFER_PIO_0 */ 0x0b02190c
412};
413
414static u32 sixty_six_base_hpt37x[] = {
415 /* XFER_UDMA_6 */ 0x1c86fe62,
416 /* XFER_UDMA_5 */ 0x1caefe62, /* 0x1c8afe62 */
417 /* XFER_UDMA_4 */ 0x1c8afe62,
418 /* XFER_UDMA_3 */ 0x1c8efe62,
419 /* XFER_UDMA_2 */ 0x1c92fe62,
420 /* XFER_UDMA_1 */ 0x1c9afe62,
421 /* XFER_UDMA_0 */ 0x1c82fe62,
422
423 /* XFER_MW_DMA_2 */ 0x2c82fe62,
424 /* XFER_MW_DMA_1 */ 0x2c82fe66,
425 /* XFER_MW_DMA_0 */ 0x2c82ff2e,
426
427 /* XFER_PIO_4 */ 0x0c82fe62,
428 /* XFER_PIO_3 */ 0x0c82fe84,
429 /* XFER_PIO_2 */ 0x0c82fea6,
430 /* XFER_PIO_1 */ 0x0d02ff26,
431 /* XFER_PIO_0 */ 0x0d42ff7f
432};
433#endif
1da177e4 434
1da177e4 435#define HPT366_DEBUG_DRIVE_INFO 0
7b73ee05
SS
436#define HPT371_ALLOW_ATA133_6 1
437#define HPT302_ALLOW_ATA133_6 1
438#define HPT372_ALLOW_ATA133_6 1
e139b0b0 439#define HPT370_ALLOW_ATA100_5 0
1da177e4
LT
440#define HPT366_ALLOW_ATA66_4 1
441#define HPT366_ALLOW_ATA66_3 1
442#define HPT366_MAX_DEVS 8
443
7b73ee05
SS
444/* Supported ATA clock frequencies */
445enum ata_clock {
446 ATA_CLOCK_25MHZ,
447 ATA_CLOCK_33MHZ,
448 ATA_CLOCK_40MHZ,
449 ATA_CLOCK_50MHZ,
450 ATA_CLOCK_66MHZ,
451 NUM_ATA_CLOCKS
452};
1da177e4 453
866664d7
SS
454struct hpt_timings {
455 u32 pio_mask;
456 u32 dma_mask;
457 u32 ultra_mask;
458 u32 *clock_table[NUM_ATA_CLOCKS];
459};
460
b39b01ff 461/*
7b73ee05 462 * Hold all the HighPoint chip information in one place.
b39b01ff 463 */
1da177e4 464
7b73ee05 465struct hpt_info {
fbf47840 466 char *chip_name; /* Chip name */
7b73ee05 467 u8 chip_type; /* Chip type */
fbf47840 468 u8 udma_mask; /* Allowed UltraDMA modes mask. */
7b73ee05
SS
469 u8 dpll_clk; /* DPLL clock in MHz */
470 u8 pci_clk; /* PCI clock in MHz */
866664d7
SS
471 struct hpt_timings *timings; /* Chipset timing data */
472 u8 clock; /* ATA clock selected */
b39b01ff
AC
473};
474
7b73ee05
SS
475/* Supported HighPoint chips */
476enum {
477 HPT36x,
478 HPT370,
479 HPT370A,
480 HPT374,
481 HPT372,
482 HPT372A,
483 HPT302,
484 HPT371,
485 HPT372N,
486 HPT302N,
487 HPT371N
488};
b39b01ff 489
866664d7
SS
490static struct hpt_timings hpt36x_timings = {
491 .pio_mask = 0xc1f8ffff,
492 .dma_mask = 0x303800ff,
493 .ultra_mask = 0x30070000,
494 .clock_table = {
495 [ATA_CLOCK_25MHZ] = twenty_five_base_hpt36x,
496 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt36x,
497 [ATA_CLOCK_40MHZ] = forty_base_hpt36x,
498 [ATA_CLOCK_50MHZ] = NULL,
499 [ATA_CLOCK_66MHZ] = NULL
500 }
7b73ee05 501};
e139b0b0 502
866664d7
SS
503static struct hpt_timings hpt37x_timings = {
504 .pio_mask = 0xcfc3ffff,
505 .dma_mask = 0x31c001ff,
506 .ultra_mask = 0x303c0000,
507 .clock_table = {
508 [ATA_CLOCK_25MHZ] = NULL,
509 [ATA_CLOCK_33MHZ] = thirty_three_base_hpt37x,
510 [ATA_CLOCK_40MHZ] = NULL,
511 [ATA_CLOCK_50MHZ] = fifty_base_hpt37x,
512 [ATA_CLOCK_66MHZ] = sixty_six_base_hpt37x
513 }
7b73ee05 514};
1da177e4 515
282037f1 516static const struct hpt_info hpt36x __devinitdata = {
fbf47840 517 .chip_name = "HPT36x",
7b73ee05 518 .chip_type = HPT36x,
fbf47840 519 .udma_mask = HPT366_ALLOW_ATA66_3 ? (HPT366_ALLOW_ATA66_4 ? ATA_UDMA4 : ATA_UDMA3) : ATA_UDMA2,
7b73ee05 520 .dpll_clk = 0, /* no DPLL */
866664d7 521 .timings = &hpt36x_timings
7b73ee05
SS
522};
523
282037f1 524static const struct hpt_info hpt370 __devinitdata = {
fbf47840 525 .chip_name = "HPT370",
7b73ee05 526 .chip_type = HPT370,
fbf47840 527 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 528 .dpll_clk = 48,
866664d7 529 .timings = &hpt37x_timings
7b73ee05
SS
530};
531
282037f1 532static const struct hpt_info hpt370a __devinitdata = {
fbf47840 533 .chip_name = "HPT370A",
7b73ee05 534 .chip_type = HPT370A,
fbf47840 535 .udma_mask = HPT370_ALLOW_ATA100_5 ? ATA_UDMA5 : ATA_UDMA4,
7b73ee05 536 .dpll_clk = 48,
866664d7 537 .timings = &hpt37x_timings
7b73ee05
SS
538};
539
282037f1 540static const struct hpt_info hpt374 __devinitdata = {
fbf47840 541 .chip_name = "HPT374",
7b73ee05 542 .chip_type = HPT374,
fbf47840 543 .udma_mask = ATA_UDMA5,
7b73ee05 544 .dpll_clk = 48,
866664d7 545 .timings = &hpt37x_timings
7b73ee05
SS
546};
547
282037f1 548static const struct hpt_info hpt372 __devinitdata = {
fbf47840 549 .chip_name = "HPT372",
7b73ee05 550 .chip_type = HPT372,
fbf47840 551 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 552 .dpll_clk = 55,
866664d7 553 .timings = &hpt37x_timings
7b73ee05
SS
554};
555
282037f1 556static const struct hpt_info hpt372a __devinitdata = {
fbf47840 557 .chip_name = "HPT372A",
7b73ee05 558 .chip_type = HPT372A,
fbf47840 559 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 560 .dpll_clk = 66,
866664d7 561 .timings = &hpt37x_timings
7b73ee05
SS
562};
563
282037f1 564static const struct hpt_info hpt302 __devinitdata = {
fbf47840 565 .chip_name = "HPT302",
7b73ee05 566 .chip_type = HPT302,
fbf47840 567 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 568 .dpll_clk = 66,
866664d7 569 .timings = &hpt37x_timings
7b73ee05
SS
570};
571
282037f1 572static const struct hpt_info hpt371 __devinitdata = {
fbf47840 573 .chip_name = "HPT371",
7b73ee05 574 .chip_type = HPT371,
fbf47840 575 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 576 .dpll_clk = 66,
866664d7 577 .timings = &hpt37x_timings
7b73ee05
SS
578};
579
282037f1 580static const struct hpt_info hpt372n __devinitdata = {
fbf47840 581 .chip_name = "HPT372N",
7b73ee05 582 .chip_type = HPT372N,
fbf47840 583 .udma_mask = HPT372_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 584 .dpll_clk = 77,
866664d7 585 .timings = &hpt37x_timings
7b73ee05
SS
586};
587
282037f1 588static const struct hpt_info hpt302n __devinitdata = {
fbf47840 589 .chip_name = "HPT302N",
7b73ee05 590 .chip_type = HPT302N,
fbf47840 591 .udma_mask = HPT302_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 592 .dpll_clk = 77,
866664d7 593 .timings = &hpt37x_timings
7b73ee05
SS
594};
595
282037f1 596static const struct hpt_info hpt371n __devinitdata = {
fbf47840 597 .chip_name = "HPT371N",
7b73ee05 598 .chip_type = HPT371N,
fbf47840 599 .udma_mask = HPT371_ALLOW_ATA133_6 ? ATA_UDMA6 : ATA_UDMA5,
7b73ee05 600 .dpll_clk = 77,
866664d7 601 .timings = &hpt37x_timings
7b73ee05 602};
1da177e4 603
e139b0b0
SS
604static int check_in_drive_list(ide_drive_t *drive, const char **list)
605{
606 struct hd_driveid *id = drive->id;
607
608 while (*list)
609 if (!strcmp(*list++,id->model))
610 return 1;
611 return 0;
612}
1da177e4 613
1da177e4 614/*
2808b0a9
SS
615 * The Marvell bridge chips used on the HighPoint SATA cards do not seem
616 * to support the UltraDMA modes 1, 2, and 3 as well as any MWDMA modes...
1da177e4 617 */
2d5eaa6d
BZ
618
619static u8 hpt3xx_udma_filter(ide_drive_t *drive)
1da177e4 620{
2808b0a9 621 ide_hwif_t *hwif = HWIF(drive);
36501650
BZ
622 struct pci_dev *dev = to_pci_dev(hwif->dev);
623 struct hpt_info *info = pci_get_drvdata(dev);
2808b0a9 624 u8 mask = hwif->ultra_mask;
1da177e4 625
2648e5d9 626 switch (info->chip_type) {
2648e5d9
SS
627 case HPT36x:
628 if (!HPT366_ALLOW_ATA66_4 ||
629 check_in_drive_list(drive, bad_ata66_4))
2808b0a9 630 mask = ATA_UDMA3;
7b73ee05 631
2648e5d9
SS
632 if (!HPT366_ALLOW_ATA66_3 ||
633 check_in_drive_list(drive, bad_ata66_3))
2808b0a9 634 mask = ATA_UDMA2;
2648e5d9 635 break;
2808b0a9
SS
636 case HPT370:
637 if (!HPT370_ALLOW_ATA100_5 ||
638 check_in_drive_list(drive, bad_ata100_5))
639 mask = ATA_UDMA4;
640 break;
641 case HPT370A:
642 if (!HPT370_ALLOW_ATA100_5 ||
643 check_in_drive_list(drive, bad_ata100_5))
644 return ATA_UDMA4;
645 case HPT372 :
646 case HPT372A:
647 case HPT372N:
648 case HPT374 :
649 if (ide_dev_is_sata(drive->id))
650 mask &= ~0x0e;
651 /* Fall thru */
2648e5d9 652 default:
2808b0a9 653 return mask;
1da177e4 654 }
2648e5d9
SS
655
656 return check_in_drive_list(drive, bad_ata33) ? 0x00 : mask;
1da177e4
LT
657}
658
b4e44369
SS
659static u8 hpt3xx_mdma_filter(ide_drive_t *drive)
660{
661 ide_hwif_t *hwif = HWIF(drive);
36501650
BZ
662 struct pci_dev *dev = to_pci_dev(hwif->dev);
663 struct hpt_info *info = pci_get_drvdata(dev);
b4e44369
SS
664
665 switch (info->chip_type) {
666 case HPT372 :
667 case HPT372A:
668 case HPT372N:
669 case HPT374 :
670 if (ide_dev_is_sata(drive->id))
671 return 0x00;
672 /* Fall thru */
673 default:
674 return 0x07;
675 }
676}
677
7b73ee05 678static u32 get_speed_setting(u8 speed, struct hpt_info *info)
1da177e4 679{
471a0bda
SS
680 int i;
681
682 /*
683 * Lookup the transfer mode table to get the index into
684 * the timing table.
685 *
686 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
687 */
688 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
689 if (xfer_speeds[i] == speed)
690 break;
866664d7
SS
691
692 return info->timings->clock_table[info->clock][i];
1da177e4
LT
693}
694
866664d7 695static void hpt3xx_set_mode(ide_drive_t *drive, const u8 speed)
1da177e4 696{
36501650 697 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
7b73ee05 698 struct hpt_info *info = pci_get_drvdata(dev);
866664d7
SS
699 struct hpt_timings *t = info->timings;
700 u8 itr_addr = 0x40 + (drive->dn * 4);
26ccb802 701 u32 old_itr = 0;
ceb1b2c5 702 u32 new_itr = get_speed_setting(speed, info);
866664d7
SS
703 u32 itr_mask = speed < XFER_MW_DMA_0 ? t->pio_mask :
704 (speed < XFER_UDMA_0 ? t->dma_mask :
705 t->ultra_mask);
b39b01ff 706
ceb1b2c5
SS
707 pci_read_config_dword(dev, itr_addr, &old_itr);
708 new_itr = (old_itr & ~itr_mask) | (new_itr & itr_mask);
1da177e4 709 /*
abc4ad4c
SS
710 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
711 * to avoid problems handling I/O errors later
1da177e4 712 */
abc4ad4c 713 new_itr &= ~0xc0000000;
1da177e4 714
abc4ad4c 715 pci_write_config_dword(dev, itr_addr, new_itr);
1da177e4
LT
716}
717
26bcb879 718static void hpt3xx_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 719{
866664d7 720 hpt3xx_set_mode(drive, XFER_PIO_0 + pio);
1da177e4
LT
721}
722
f01393e4 723static void hpt3xx_quirkproc(ide_drive_t *drive)
1da177e4 724{
e139b0b0
SS
725 struct hd_driveid *id = drive->id;
726 const char **list = quirk_drives;
727
728 while (*list)
f01393e4
BZ
729 if (strstr(id->model, *list++)) {
730 drive->quirk_list = 1;
731 return;
732 }
733
734 drive->quirk_list = 0;
1da177e4
LT
735}
736
26ccb802 737static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
1da177e4 738{
abc4ad4c 739 ide_hwif_t *hwif = HWIF(drive);
36501650 740 struct pci_dev *dev = to_pci_dev(hwif->dev);
7b73ee05 741 struct hpt_info *info = pci_get_drvdata(dev);
1da177e4
LT
742
743 if (drive->quirk_list) {
7b73ee05 744 if (info->chip_type >= HPT370) {
abc4ad4c
SS
745 u8 scr1 = 0;
746
747 pci_read_config_byte(dev, 0x5a, &scr1);
748 if (((scr1 & 0x10) >> 4) != mask) {
749 if (mask)
750 scr1 |= 0x10;
751 else
752 scr1 &= ~0x10;
753 pci_write_config_byte(dev, 0x5a, scr1);
754 }
1da177e4 755 } else {
abc4ad4c 756 if (mask)
b39b01ff 757 disable_irq(hwif->irq);
abc4ad4c
SS
758 else
759 enable_irq (hwif->irq);
1da177e4 760 }
abc4ad4c 761 } else
ff074883 762 outb(ATA_DEVCTL_OBS | (mask ? 2 : 0), hwif->io_ports.ctl_addr);
1da177e4
LT
763}
764
1da177e4 765/*
abc4ad4c 766 * This is specific to the HPT366 UDMA chipset
1da177e4
LT
767 * by HighPoint|Triones Technologies, Inc.
768 */
841d2a9b 769static void hpt366_dma_lost_irq(ide_drive_t *drive)
1da177e4 770{
36501650 771 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
abc4ad4c
SS
772 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
773
774 pci_read_config_byte(dev, 0x50, &mcr1);
775 pci_read_config_byte(dev, 0x52, &mcr3);
776 pci_read_config_byte(dev, 0x5a, &scr1);
777 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
eb63963a 778 drive->name, __func__, mcr1, mcr3, scr1);
abc4ad4c
SS
779 if (scr1 & 0x10)
780 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
841d2a9b 781 ide_dma_lost_irq(drive);
1da177e4
LT
782}
783
4bf63de2 784static void hpt370_clear_engine(ide_drive_t *drive)
1da177e4 785{
abc4ad4c 786 ide_hwif_t *hwif = HWIF(drive);
36501650 787 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c 788
36501650 789 pci_write_config_byte(dev, hwif->select_data, 0x37);
1da177e4
LT
790 udelay(10);
791}
792
4bf63de2
SS
793static void hpt370_irq_timeout(ide_drive_t *drive)
794{
795 ide_hwif_t *hwif = HWIF(drive);
36501650 796 struct pci_dev *dev = to_pci_dev(hwif->dev);
4bf63de2
SS
797 u16 bfifo = 0;
798 u8 dma_cmd;
799
36501650 800 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
4bf63de2
SS
801 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
802
803 /* get DMA command mode */
31e8a465 804 dma_cmd = inb(hwif->dma_command);
4bf63de2 805 /* stop DMA */
31e8a465 806 outb(dma_cmd & ~0x1, hwif->dma_command);
4bf63de2
SS
807 hpt370_clear_engine(drive);
808}
809
5e37bdc0 810static void hpt370_dma_start(ide_drive_t *drive)
1da177e4
LT
811{
812#ifdef HPT_RESET_STATE_ENGINE
813 hpt370_clear_engine(drive);
814#endif
815 ide_dma_start(drive);
816}
817
5e37bdc0 818static int hpt370_dma_end(ide_drive_t *drive)
1da177e4
LT
819{
820 ide_hwif_t *hwif = HWIF(drive);
31e8a465 821 u8 dma_stat = inb(hwif->dma_status);
1da177e4
LT
822
823 if (dma_stat & 0x01) {
824 /* wait a little */
825 udelay(20);
31e8a465 826 dma_stat = inb(hwif->dma_status);
4bf63de2
SS
827 if (dma_stat & 0x01)
828 hpt370_irq_timeout(drive);
1da177e4 829 }
1da177e4
LT
830 return __ide_dma_end(drive);
831}
832
c283f5db 833static void hpt370_dma_timeout(ide_drive_t *drive)
1da177e4 834{
4bf63de2 835 hpt370_irq_timeout(drive);
c283f5db 836 ide_dma_timeout(drive);
1da177e4
LT
837}
838
1da177e4 839/* returns 1 if DMA IRQ issued, 0 otherwise */
5e37bdc0 840static int hpt374_dma_test_irq(ide_drive_t *drive)
1da177e4
LT
841{
842 ide_hwif_t *hwif = HWIF(drive);
36501650 843 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 844 u16 bfifo = 0;
abc4ad4c 845 u8 dma_stat;
1da177e4 846
36501650 847 pci_read_config_word(dev, hwif->select_data + 2, &bfifo);
1da177e4
LT
848 if (bfifo & 0x1FF) {
849// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
850 return 0;
851 }
852
0ecdca26 853 dma_stat = inb(hwif->dma_status);
1da177e4 854 /* return 1 if INTR asserted */
abc4ad4c 855 if (dma_stat & 4)
1da177e4
LT
856 return 1;
857
858 if (!drive->waiting_for_dma)
859 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
eb63963a 860 drive->name, __func__);
1da177e4
LT
861 return 0;
862}
863
5e37bdc0 864static int hpt374_dma_end(ide_drive_t *drive)
1da177e4 865{
1da177e4 866 ide_hwif_t *hwif = HWIF(drive);
36501650 867 struct pci_dev *dev = to_pci_dev(hwif->dev);
abc4ad4c
SS
868 u8 mcr = 0, mcr_addr = hwif->select_data;
869 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
870
871 pci_read_config_byte(dev, 0x6a, &bwsr);
872 pci_read_config_byte(dev, mcr_addr, &mcr);
873 if (bwsr & mask)
874 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
1da177e4
LT
875 return __ide_dma_end(drive);
876}
877
878/**
836c0063
SS
879 * hpt3xxn_set_clock - perform clock switching dance
880 * @hwif: hwif to switch
881 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
1da177e4 882 *
836c0063 883 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
1da177e4 884 */
836c0063
SS
885
886static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
1da177e4 887{
1c029fd6
BZ
888 unsigned long base = hwif->extra_base;
889 u8 scr2 = inb(base + 0x6b);
836c0063
SS
890
891 if ((scr2 & 0x7f) == mode)
892 return;
893
1da177e4 894 /* Tristate the bus */
1c029fd6
BZ
895 outb(0x80, base + 0x63);
896 outb(0x80, base + 0x67);
836c0063 897
1da177e4 898 /* Switch clock and reset channels */
1c029fd6
BZ
899 outb(mode, base + 0x6b);
900 outb(0xc0, base + 0x69);
836c0063 901
7b73ee05
SS
902 /*
903 * Reset the state machines.
904 * NOTE: avoid accidentally enabling the disabled channels.
905 */
1c029fd6
BZ
906 outb(inb(base + 0x60) | 0x32, base + 0x60);
907 outb(inb(base + 0x64) | 0x32, base + 0x64);
836c0063 908
1da177e4 909 /* Complete reset */
1c029fd6 910 outb(0x00, base + 0x69);
836c0063 911
1da177e4 912 /* Reconnect channels to bus */
1c029fd6
BZ
913 outb(0x00, base + 0x63);
914 outb(0x00, base + 0x67);
1da177e4
LT
915}
916
917/**
836c0063 918 * hpt3xxn_rw_disk - prepare for I/O
1da177e4
LT
919 * @drive: drive for command
920 * @rq: block request structure
921 *
836c0063 922 * This is called when a disk I/O is issued to HPT3xxN.
1da177e4
LT
923 * We need it because of the clock switching.
924 */
925
836c0063 926static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
1da177e4 927{
7b73ee05 928 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
1da177e4
LT
929}
930
7b73ee05
SS
931/**
932 * hpt37x_calibrate_dpll - calibrate the DPLL
933 * @dev: PCI device
934 *
935 * Perform a calibration cycle on the DPLL.
936 * Returns 1 if this succeeds
937 */
938static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
1da177e4 939{
7b73ee05
SS
940 u32 dpll = (f_high << 16) | f_low | 0x100;
941 u8 scr2;
942 int i;
b39b01ff 943
7b73ee05 944 pci_write_config_dword(dev, 0x5c, dpll);
b39b01ff 945
7b73ee05
SS
946 /* Wait for oscillator ready */
947 for(i = 0; i < 0x5000; ++i) {
948 udelay(50);
949 pci_read_config_byte(dev, 0x5b, &scr2);
950 if (scr2 & 0x80)
b39b01ff
AC
951 break;
952 }
7b73ee05
SS
953 /* See if it stays ready (we'll just bail out if it's not yet) */
954 for(i = 0; i < 0x1000; ++i) {
955 pci_read_config_byte(dev, 0x5b, &scr2);
956 /* DPLL destabilized? */
957 if(!(scr2 & 0x80))
958 return 0;
959 }
960 /* Turn off tuning, we have the DPLL set */
961 pci_read_config_dword (dev, 0x5c, &dpll);
962 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
963 return 1;
b39b01ff
AC
964}
965
7b73ee05 966static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
b39b01ff 967{
7b73ee05
SS
968 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
969 unsigned long io_base = pci_resource_start(dev, 4);
970 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
72931368 971 u8 chip_type;
7b73ee05
SS
972 enum ata_clock clock;
973
974 if (info == NULL) {
975 printk(KERN_ERR "%s: out of memory!\n", name);
976 return -ENOMEM;
977 }
978
1da177e4 979 /*
7b73ee05
SS
980 * Copy everything from a static "template" structure
981 * to just allocated per-chip hpt_info structure.
1da177e4 982 */
72931368
SS
983 memcpy(info, pci_get_drvdata(dev), sizeof(struct hpt_info));
984 chip_type = info->chip_type;
1da177e4 985
7b73ee05
SS
986 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
987 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
988 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
989 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
26c068da 990
1da177e4 991 /*
7b73ee05 992 * First, try to estimate the PCI clock frequency...
1da177e4 993 */
72931368 994 if (chip_type >= HPT370) {
7b73ee05
SS
995 u8 scr1 = 0;
996 u16 f_cnt = 0;
997 u32 temp = 0;
998
999 /* Interrupt force enable. */
1000 pci_read_config_byte(dev, 0x5a, &scr1);
1001 if (scr1 & 0x10)
1002 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
1003
1004 /*
1005 * HighPoint does this for HPT372A.
1006 * NOTE: This register is only writeable via I/O space.
1007 */
72931368 1008 if (chip_type == HPT372A)
7b73ee05
SS
1009 outb(0x0e, io_base + 0x9c);
1010
1011 /*
1012 * Default to PCI clock. Make sure MA15/16 are set to output
1013 * to prevent drives having problems with 40-pin cables.
1014 */
1015 pci_write_config_byte(dev, 0x5b, 0x23);
836c0063 1016
7b73ee05
SS
1017 /*
1018 * We'll have to read f_CNT value in order to determine
1019 * the PCI clock frequency according to the following ratio:
1020 *
1021 * f_CNT = Fpci * 192 / Fdpll
1022 *
1023 * First try reading the register in which the HighPoint BIOS
1024 * saves f_CNT value before reprogramming the DPLL from its
1025 * default setting (which differs for the various chips).
7b73ee05 1026 *
72931368
SS
1027 * NOTE: This register is only accessible via I/O space;
1028 * HPT374 BIOS only saves it for the function 0, so we have to
1029 * always read it from there -- no need to check the result of
1030 * pci_get_slot() for the function 0 as the whole device has
1031 * been already "pinned" (via function 1) in init_setup_hpt374()
1032 */
1033 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1034 struct pci_dev *dev1 = pci_get_slot(dev->bus,
1035 dev->devfn - 1);
1036 unsigned long io_base = pci_resource_start(dev1, 4);
1037
1038 temp = inl(io_base + 0x90);
1039 pci_dev_put(dev1);
1040 } else
1041 temp = inl(io_base + 0x90);
1042
1043 /*
1044 * In case the signature check fails, we'll have to
1045 * resort to reading the f_CNT register itself in hopes
1046 * that nobody has touched the DPLL yet...
7b73ee05 1047 */
7b73ee05
SS
1048 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1049 int i;
1050
1051 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1052 name);
1053
1054 /* Calculate the average value of f_CNT. */
1055 for (temp = i = 0; i < 128; i++) {
1056 pci_read_config_word(dev, 0x78, &f_cnt);
1057 temp += f_cnt & 0x1ff;
1058 mdelay(1);
1059 }
1060 f_cnt = temp / 128;
1061 } else
1062 f_cnt = temp & 0x1ff;
1063
1064 dpll_clk = info->dpll_clk;
1065 pci_clk = (f_cnt * dpll_clk) / 192;
1066
1067 /* Clamp PCI clock to bands. */
1068 if (pci_clk < 40)
1069 pci_clk = 33;
1070 else if(pci_clk < 45)
1071 pci_clk = 40;
1072 else if(pci_clk < 55)
1073 pci_clk = 50;
1da177e4 1074 else
7b73ee05 1075 pci_clk = 66;
836c0063 1076
7b73ee05
SS
1077 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1078 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
90778574 1079 } else {
7b73ee05
SS
1080 u32 itr1 = 0;
1081
1082 pci_read_config_dword(dev, 0x40, &itr1);
1083
1084 /* Detect PCI clock by looking at cmd_high_time. */
1085 switch((itr1 >> 8) & 0x07) {
1086 case 0x09:
1087 pci_clk = 40;
6273d26a 1088 break;
7b73ee05
SS
1089 case 0x05:
1090 pci_clk = 25;
6273d26a 1091 break;
7b73ee05
SS
1092 case 0x07:
1093 default:
1094 pci_clk = 33;
6273d26a 1095 break;
1da177e4
LT
1096 }
1097 }
836c0063 1098
7b73ee05
SS
1099 /* Let's assume we'll use PCI clock for the ATA clock... */
1100 switch (pci_clk) {
1101 case 25:
1102 clock = ATA_CLOCK_25MHZ;
1103 break;
1104 case 33:
1105 default:
1106 clock = ATA_CLOCK_33MHZ;
1107 break;
1108 case 40:
1109 clock = ATA_CLOCK_40MHZ;
1110 break;
1111 case 50:
1112 clock = ATA_CLOCK_50MHZ;
1113 break;
1114 case 66:
1115 clock = ATA_CLOCK_66MHZ;
1116 break;
1117 }
836c0063 1118
1da177e4 1119 /*
7b73ee05
SS
1120 * Only try the DPLL if we don't have a table for the PCI clock that
1121 * we are running at for HPT370/A, always use it for anything newer...
b39b01ff 1122 *
7b73ee05
SS
1123 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1124 * We also don't like using the DPLL because this causes glitches
1125 * on PRST-/SRST- when the state engine gets reset...
1da177e4 1126 */
866664d7 1127 if (chip_type >= HPT374 || info->timings->clock_table[clock] == NULL) {
7b73ee05
SS
1128 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1129 int adjust;
1130
1131 /*
1132 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1133 * supported/enabled, use 50 MHz DPLL clock otherwise...
1134 */
fbf47840 1135 if (info->udma_mask == ATA_UDMA6) {
7b73ee05
SS
1136 dpll_clk = 66;
1137 clock = ATA_CLOCK_66MHZ;
1138 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1139 dpll_clk = 50;
1140 clock = ATA_CLOCK_50MHZ;
1141 }
b39b01ff 1142
866664d7 1143 if (info->timings->clock_table[clock] == NULL) {
7b73ee05
SS
1144 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1145 kfree(info);
1146 return -EIO;
1da177e4 1147 }
1da177e4 1148
7b73ee05
SS
1149 /* Select the DPLL clock. */
1150 pci_write_config_byte(dev, 0x5b, 0x21);
1151
1152 /*
1153 * Adjust the DPLL based upon PCI clock, enable it,
1154 * and wait for stabilization...
1155 */
1156 f_low = (pci_clk * 48) / dpll_clk;
1157
1158 for (adjust = 0; adjust < 8; adjust++) {
1159 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1160 break;
1161
1162 /*
1163 * See if it'll settle at a fractionally different clock
1164 */
1165 if (adjust & 1)
1166 f_low -= adjust >> 1;
1167 else
1168 f_low += adjust >> 1;
1169 }
1170 if (adjust == 8) {
1171 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1172 kfree(info);
1173 return -EIO;
1174 }
1175
1176 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1177 } else {
1178 /* Mark the fact that we're not using the DPLL. */
1179 dpll_clk = 0;
1180
1181 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1182 }
b39b01ff 1183
7b73ee05
SS
1184 /* Store the clock frequencies. */
1185 info->dpll_clk = dpll_clk;
1186 info->pci_clk = pci_clk;
866664d7 1187 info->clock = clock;
1da177e4 1188
7b73ee05
SS
1189 /* Point to this chip's own instance of the hpt_info structure. */
1190 pci_set_drvdata(dev, info);
b39b01ff 1191
72931368 1192 if (chip_type >= HPT370) {
7b73ee05
SS
1193 u8 mcr1, mcr4;
1194
1195 /*
1196 * Reset the state engines.
1197 * NOTE: Avoid accidentally enabling the disabled channels.
1198 */
1199 pci_read_config_byte (dev, 0x50, &mcr1);
1200 pci_read_config_byte (dev, 0x54, &mcr4);
1201 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1202 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1203 udelay(100);
26ccb802 1204 }
1da177e4 1205
7b73ee05
SS
1206 /*
1207 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1208 * the MISC. register to stretch the UltraDMA Tss timing.
1209 * NOTE: This register is only writeable via I/O space.
1210 */
72931368 1211 if (chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
7b73ee05
SS
1212
1213 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1214
1da177e4
LT
1215 return dev->irq;
1216}
1217
bfa14b42
BZ
1218static u8 __devinit hpt3xx_cable_detect(ide_hwif_t *hwif)
1219{
1220 struct pci_dev *dev = to_pci_dev(hwif->dev);
1221 struct hpt_info *info = pci_get_drvdata(dev);
1222 u8 chip_type = info->chip_type;
1223 u8 scr1 = 0, ata66 = hwif->channel ? 0x01 : 0x02;
1224
1225 /*
1226 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
1227 * address lines to access an external EEPROM. To read valid
1228 * cable detect state the pins must be enabled as inputs.
1229 */
1230 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
1231 /*
1232 * HPT374 PCI function 1
1233 * - set bit 15 of reg 0x52 to enable TCBLID as input
1234 * - set bit 15 of reg 0x56 to enable FCBLID as input
1235 */
1236 u8 mcr_addr = hwif->select_data + 2;
1237 u16 mcr;
1238
1239 pci_read_config_word(dev, mcr_addr, &mcr);
1240 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
1241 /* now read cable id register */
1242 pci_read_config_byte(dev, 0x5a, &scr1);
1243 pci_write_config_word(dev, mcr_addr, mcr);
1244 } else if (chip_type >= HPT370) {
1245 /*
1246 * HPT370/372 and 374 pcifn 0
1247 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
1248 */
1249 u8 scr2 = 0;
1250
1251 pci_read_config_byte(dev, 0x5b, &scr2);
1252 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1253 /* now read cable id register */
1254 pci_read_config_byte(dev, 0x5a, &scr1);
1255 pci_write_config_byte(dev, 0x5b, scr2);
1256 } else
1257 pci_read_config_byte(dev, 0x5a, &scr1);
1258
1259 return (scr1 & ata66) ? ATA_CBL_PATA40 : ATA_CBL_PATA80;
1260}
1261
1da177e4
LT
1262static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1263{
36501650 1264 struct pci_dev *dev = to_pci_dev(hwif->dev);
2808b0a9
SS
1265 struct hpt_info *info = pci_get_drvdata(dev);
1266 int serialize = HPT_SERIALIZE_IO;
2808b0a9
SS
1267 u8 chip_type = info->chip_type;
1268 u8 new_mcr, old_mcr = 0;
abc4ad4c
SS
1269
1270 /* Cache the channel's MISC. control registers' offset */
2808b0a9 1271 hwif->select_data = hwif->channel ? 0x54 : 0x50;
abc4ad4c 1272
836c0063
SS
1273 /*
1274 * HPT3xxN chips have some complications:
1275 *
1276 * - on 33 MHz PCI we must clock switch
1277 * - on 66 MHz PCI we must NOT use the PCI clock
1278 */
7b73ee05 1279 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
836c0063
SS
1280 /*
1281 * Clock is shared between the channels,
1282 * so we'll have to serialize them... :-(
1283 */
1284 serialize = 1;
1285 hwif->rw_disk = &hpt3xxn_rw_disk;
1286 }
1da177e4 1287
26ccb802
SS
1288 /* Serialize access to this device if needed */
1289 if (serialize && hwif->mate)
1290 hwif->serialized = hwif->mate->serialized = 1;
1291
1292 /*
1293 * Disable the "fast interrupt" prediction. Don't hold off
1294 * on interrupts. (== 0x01 despite what the docs say)
1295 */
1296 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1297
7b73ee05 1298 if (info->chip_type >= HPT374)
26ccb802 1299 new_mcr = old_mcr & ~0x07;
7b73ee05 1300 else if (info->chip_type >= HPT370) {
26ccb802
SS
1301 new_mcr = old_mcr;
1302 new_mcr &= ~0x02;
1303
1304#ifdef HPT_DELAY_INTERRUPT
1305 new_mcr &= ~0x01;
1306#else
1307 new_mcr |= 0x01;
1308#endif
1309 } else /* HPT366 and HPT368 */
1310 new_mcr = old_mcr & ~0x80;
1311
1312 if (new_mcr != old_mcr)
1313 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1da177e4
LT
1314}
1315
b123f56e
BZ
1316static int __devinit init_dma_hpt366(ide_hwif_t *hwif,
1317 const struct ide_port_info *d)
1da177e4 1318{
36501650 1319 struct pci_dev *dev = to_pci_dev(hwif->dev);
b123f56e
BZ
1320 unsigned long flags, base = ide_pci_dma_base(hwif, d);
1321 u8 dma_old, dma_new, masterdma = 0, slavedma = 0;
1da177e4 1322
b123f56e
BZ
1323 if (base == 0 || ide_pci_set_master(dev, d->name) < 0)
1324 return -1;
1325
1326 dma_old = inb(base + 2);
1da177e4
LT
1327
1328 local_irq_save(flags);
1329
1330 dma_new = dma_old;
abc4ad4c
SS
1331 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1332 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
1da177e4
LT
1333
1334 if (masterdma & 0x30) dma_new |= 0x20;
abc4ad4c 1335 if ( slavedma & 0x30) dma_new |= 0x40;
1da177e4 1336 if (dma_new != dma_old)
b123f56e 1337 outb(dma_new, base + 2);
1da177e4
LT
1338
1339 local_irq_restore(flags);
b123f56e
BZ
1340
1341 printk(KERN_INFO " %s: BM-DMA at 0x%04lx-0x%04lx\n",
1342 hwif->name, base, base + 7);
1343
1344 hwif->extra_base = base + (hwif->channel ? 8 : 16);
1345
1346 if (ide_allocate_dma_engine(hwif))
1347 return -1;
1348
f37afdac 1349 ide_setup_dma(hwif, base);
b123f56e
BZ
1350
1351 return 0;
1da177e4
LT
1352}
1353
fbf47840 1354static void __devinit hpt374_init(struct pci_dev *dev, struct pci_dev *dev2)
1da177e4 1355{
fbf47840
BZ
1356 if (dev2->irq != dev->irq) {
1357 /* FIXME: we need a core pci_set_interrupt() */
1358 dev2->irq = dev->irq;
1359 printk(KERN_INFO "HPT374: PCI config space interrupt fixed\n");
1da177e4 1360 }
1da177e4
LT
1361}
1362
fbf47840 1363static void __devinit hpt371_init(struct pci_dev *dev)
836c0063 1364{
44c10138 1365 u8 mcr1 = 0;
90778574 1366
836c0063
SS
1367 /*
1368 * HPT371 chips physically have only one channel, the secondary one,
1369 * but the primary channel registers do exist! Go figure...
1370 * So, we manually disable the non-existing channel here
1371 * (if the BIOS hasn't done this already).
1372 */
1373 pci_read_config_byte(dev, 0x50, &mcr1);
1374 if (mcr1 & 0x04)
90778574 1375 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
90778574
SS
1376}
1377
fbf47840 1378static int __devinit hpt36x_init(struct pci_dev *dev, struct pci_dev *dev2)
90778574 1379{
fbf47840 1380 u8 mcr1 = 0, pin1 = 0, pin2 = 0;
7b73ee05 1381
fbf47840
BZ
1382 /*
1383 * Now we'll have to force both channels enabled if
1384 * at least one of them has been enabled by BIOS...
1385 */
1386 pci_read_config_byte(dev, 0x50, &mcr1);
1387 if (mcr1 & 0x30)
1388 pci_write_config_byte(dev, 0x50, mcr1 | 0x30);
836c0063 1389
fbf47840
BZ
1390 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1391 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1da177e4 1392
fbf47840
BZ
1393 if (pin1 != pin2 && dev->irq == dev2->irq) {
1394 printk(KERN_INFO "HPT36x: onboard version of chipset, "
1395 "pin1=%d pin2=%d\n", pin1, pin2);
1396 return 1;
2648e5d9
SS
1397 }
1398
fbf47840 1399 return 0;
1da177e4
LT
1400}
1401
4db90a14
BZ
1402#define IDE_HFLAGS_HPT3XX \
1403 (IDE_HFLAG_NO_ATAPI_DMA | \
1404 IDE_HFLAG_ABUSE_SET_DMA_MODE | \
1405 IDE_HFLAG_OFF_BOARD)
1406
ac95beed
BZ
1407static const struct ide_port_ops hpt3xx_port_ops = {
1408 .set_pio_mode = hpt3xx_set_pio_mode,
1409 .set_dma_mode = hpt3xx_set_mode,
1410 .quirkproc = hpt3xx_quirkproc,
1411 .maskproc = hpt3xx_maskproc,
1412 .mdma_filter = hpt3xx_mdma_filter,
1413 .udma_filter = hpt3xx_udma_filter,
1414 .cable_detect = hpt3xx_cable_detect,
1415};
1416
f37afdac
BZ
1417static const struct ide_dma_ops hpt37x_dma_ops = {
1418 .dma_host_set = ide_dma_host_set,
1419 .dma_setup = ide_dma_setup,
1420 .dma_exec_cmd = ide_dma_exec_cmd,
1421 .dma_start = ide_dma_start,
5e37bdc0
BZ
1422 .dma_end = hpt374_dma_end,
1423 .dma_test_irq = hpt374_dma_test_irq,
f37afdac
BZ
1424 .dma_lost_irq = ide_dma_lost_irq,
1425 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
1426};
1427
f37afdac
BZ
1428static const struct ide_dma_ops hpt370_dma_ops = {
1429 .dma_host_set = ide_dma_host_set,
1430 .dma_setup = ide_dma_setup,
1431 .dma_exec_cmd = ide_dma_exec_cmd,
5e37bdc0
BZ
1432 .dma_start = hpt370_dma_start,
1433 .dma_end = hpt370_dma_end,
f37afdac
BZ
1434 .dma_test_irq = ide_dma_test_irq,
1435 .dma_lost_irq = ide_dma_lost_irq,
5e37bdc0
BZ
1436 .dma_timeout = hpt370_dma_timeout,
1437};
1438
f37afdac
BZ
1439static const struct ide_dma_ops hpt36x_dma_ops = {
1440 .dma_host_set = ide_dma_host_set,
1441 .dma_setup = ide_dma_setup,
1442 .dma_exec_cmd = ide_dma_exec_cmd,
1443 .dma_start = ide_dma_start,
1444 .dma_end = __ide_dma_end,
1445 .dma_test_irq = ide_dma_test_irq,
5e37bdc0 1446 .dma_lost_irq = hpt366_dma_lost_irq,
f37afdac 1447 .dma_timeout = ide_dma_timeout,
5e37bdc0
BZ
1448};
1449
85620436 1450static const struct ide_port_info hpt366_chipsets[] __devinitdata = {
1da177e4 1451 { /* 0 */
fbf47840 1452 .name = "HPT36x",
1da177e4
LT
1453 .init_chipset = init_chipset_hpt366,
1454 .init_hwif = init_hwif_hpt366,
1455 .init_dma = init_dma_hpt366,
fbf47840
BZ
1456 /*
1457 * HPT36x chips have one channel per function and have
1458 * both channel enable bits located differently and visible
1459 * to both functions -- really stupid design decision... :-(
1460 * Bit 4 is for the primary channel, bit 5 for the secondary.
1461 */
1462 .enablebits = {{0x50,0x10,0x10}, {0x54,0x04,0x04}},
ac95beed 1463 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1464 .dma_ops = &hpt36x_dma_ops,
4db90a14 1465 .host_flags = IDE_HFLAGS_HPT3XX | IDE_HFLAG_SINGLE,
4099d143 1466 .pio_mask = ATA_PIO4,
5f8b6c34 1467 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1468 },{ /* 1 */
1469 .name = "HPT372A",
1da177e4
LT
1470 .init_chipset = init_chipset_hpt366,
1471 .init_hwif = init_hwif_hpt366,
1472 .init_dma = init_dma_hpt366,
7b73ee05 1473 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1474 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1475 .dma_ops = &hpt37x_dma_ops,
4db90a14 1476 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1477 .pio_mask = ATA_PIO4,
5f8b6c34 1478 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1479 },{ /* 2 */
1480 .name = "HPT302",
1da177e4
LT
1481 .init_chipset = init_chipset_hpt366,
1482 .init_hwif = init_hwif_hpt366,
1483 .init_dma = init_dma_hpt366,
7b73ee05 1484 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1485 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1486 .dma_ops = &hpt37x_dma_ops,
4db90a14 1487 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1488 .pio_mask = ATA_PIO4,
5f8b6c34 1489 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1490 },{ /* 3 */
1491 .name = "HPT371",
1da177e4
LT
1492 .init_chipset = init_chipset_hpt366,
1493 .init_hwif = init_hwif_hpt366,
1494 .init_dma = init_dma_hpt366,
836c0063 1495 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1496 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1497 .dma_ops = &hpt37x_dma_ops,
4db90a14 1498 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1499 .pio_mask = ATA_PIO4,
5f8b6c34 1500 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1501 },{ /* 4 */
1502 .name = "HPT374",
1da177e4
LT
1503 .init_chipset = init_chipset_hpt366,
1504 .init_hwif = init_hwif_hpt366,
1505 .init_dma = init_dma_hpt366,
7b73ee05 1506 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
2808b0a9 1507 .udma_mask = ATA_UDMA5,
ac95beed 1508 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1509 .dma_ops = &hpt37x_dma_ops,
4db90a14 1510 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1511 .pio_mask = ATA_PIO4,
5f8b6c34 1512 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1513 },{ /* 5 */
1514 .name = "HPT372N",
1da177e4
LT
1515 .init_chipset = init_chipset_hpt366,
1516 .init_hwif = init_hwif_hpt366,
1517 .init_dma = init_dma_hpt366,
7b73ee05 1518 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
ac95beed 1519 .port_ops = &hpt3xx_port_ops,
5e37bdc0 1520 .dma_ops = &hpt37x_dma_ops,
4db90a14 1521 .host_flags = IDE_HFLAGS_HPT3XX,
4099d143 1522 .pio_mask = ATA_PIO4,
5f8b6c34 1523 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
1524 }
1525};
1526
1527/**
1528 * hpt366_init_one - called when an HPT366 is found
1529 * @dev: the hpt366 device
1530 * @id: the matching pci id
1531 *
1532 * Called when the PCI registration layer (or the IDE initialization)
1533 * finds a device matching our IDE device tables.
1534 */
1da177e4
LT
1535static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1536{
282037f1 1537 const struct hpt_info *info = NULL;
fbf47840 1538 struct pci_dev *dev2 = NULL;
039788e1 1539 struct ide_port_info d;
fbf47840
BZ
1540 u8 idx = id->driver_data;
1541 u8 rev = dev->revision;
1542
1543 if ((idx == 0 || idx == 4) && (PCI_FUNC(dev->devfn) & 1))
1544 return -ENODEV;
1545
1546 switch (idx) {
1547 case 0:
1548 if (rev < 3)
1549 info = &hpt36x;
1550 else {
b66cae76
SR
1551 switch (min_t(u8, rev, 6)) {
1552 case 3: info = &hpt370; break;
1553 case 4: info = &hpt370a; break;
1554 case 5: info = &hpt372; break;
1555 case 6: info = &hpt372n; break;
1556 }
fbf47840
BZ
1557 idx++;
1558 }
1559 break;
1560 case 1:
1561 info = (rev > 1) ? &hpt372n : &hpt372a;
1562 break;
1563 case 2:
1564 info = (rev > 1) ? &hpt302n : &hpt302;
1565 break;
1566 case 3:
1567 hpt371_init(dev);
1568 info = (rev > 1) ? &hpt371n : &hpt371;
1569 break;
1570 case 4:
1571 info = &hpt374;
1572 break;
1573 case 5:
1574 info = &hpt372n;
1575 break;
1576 }
1577
1578 d = hpt366_chipsets[idx];
1579
1580 d.name = info->chip_name;
1581 d.udma_mask = info->udma_mask;
1582
5e37bdc0
BZ
1583 /* fixup ->dma_ops for HPT370/HPT370A */
1584 if (info == &hpt370 || info == &hpt370a)
1585 d.dma_ops = &hpt370_dma_ops;
1586
282037f1 1587 pci_set_drvdata(dev, (void *)info);
fbf47840
BZ
1588
1589 if (info == &hpt36x || info == &hpt374)
1590 dev2 = pci_get_slot(dev->bus, dev->devfn + 1);
1591
1592 if (dev2) {
1593 int ret;
1594
282037f1 1595 pci_set_drvdata(dev2, (void *)info);
fbf47840
BZ
1596
1597 if (info == &hpt374)
1598 hpt374_init(dev, dev2);
1599 else {
1600 if (hpt36x_init(dev, dev2))
5e71d9c5 1601 d.host_flags &= ~IDE_HFLAG_NON_BOOTABLE;
fbf47840
BZ
1602 }
1603
1604 ret = ide_setup_pci_devices(dev, dev2, &d);
1605 if (ret < 0)
1606 pci_dev_put(dev2);
1607 return ret;
1608 }
1da177e4 1609
fbf47840 1610 return ide_setup_pci_device(dev, &d);
1da177e4
LT
1611}
1612
b66cae76 1613static const struct pci_device_id hpt366_pci_tbl[] __devinitconst = {
9cbcc5e3
BZ
1614 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT366), 0 },
1615 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372), 1 },
1616 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT302), 2 },
1617 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT371), 3 },
1618 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT374), 4 },
1619 { PCI_VDEVICE(TTI, PCI_DEVICE_ID_TTI_HPT372N), 5 },
1da177e4
LT
1620 { 0, },
1621};
1622MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1623
1624static struct pci_driver driver = {
1625 .name = "HPT366_IDE",
1626 .id_table = hpt366_pci_tbl,
1627 .probe = hpt366_init_one,
1628};
1629
82ab1eec 1630static int __init hpt366_ide_init(void)
1da177e4
LT
1631{
1632 return ide_pci_register_driver(&driver);
1633}
1634
1635module_init(hpt366_ide_init);
1636
1637MODULE_AUTHOR("Andre Hedrick");
1638MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1639MODULE_LICENSE("GPL");
This page took 0.452087 seconds and 5 git commands to generate.