siimage: remove resetproc() method
[deliverable/linux.git] / drivers / ide / pci / siimage.c
CommitLineData
1da177e4 1/*
8ac98ce1 2 * linux/drivers/ide/pci/siimage.c Version 1.19 Nov 16 2007
1da177e4
LT
3 *
4 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
5 * Copyright (C) 2003 Red Hat <alan@redhat.com>
075cb655 6 * Copyright (C) 2007 MontaVista Software, Inc.
328dcbb6 7 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
1da177e4
LT
8 *
9 * May be copied or modified under the terms of the GNU General Public License
10 *
bf4c796d
JG
11 * Documentation for CMD680:
12 * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
13 *
14 * Documentation for SiI 3112:
15 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
16 *
17 * Errata and other documentation only available under NDA.
1da177e4
LT
18 *
19 *
20 * FAQ Items:
21 * If you are using Marvell SATA-IDE adapters with Maxtor drives
22 * ensure the system is set up for ATA100/UDMA5 not UDMA6.
23 *
24 * If you are using WD drives with SATA bridges you must set the
25 * drive to "Single". "Master" will hang
26 *
27 * If you have strange problems with nVidia chipset systems please
28 * see the SI support documentation and update your system BIOS
3a4fa0a2 29 * if necessary
8693d3e4
AC
30 *
31 * The Dell DRAC4 has some interesting features including effectively hot
32 * unplugging/replugging the virtual CD interface when the DRAC is reset.
33 * This often causes drivers/ide/siimage to panic but is ok with the rather
34 * smarter code in libata.
328dcbb6
BZ
35 *
36 * TODO:
37 * - IORDY fixes
38 * - VDMA support
1da177e4
LT
39 */
40
1da177e4
LT
41#include <linux/types.h>
42#include <linux/module.h>
43#include <linux/pci.h>
44#include <linux/delay.h>
45#include <linux/hdreg.h>
46#include <linux/ide.h>
47#include <linux/init.h>
48
49#include <asm/io.h>
50
1da177e4
LT
51/**
52 * pdev_is_sata - check if device is SATA
53 * @pdev: PCI device to check
54 *
55 * Returns true if this is a SATA controller
56 */
57
58static int pdev_is_sata(struct pci_dev *pdev)
59{
438c4702
BZ
60#ifdef CONFIG_BLK_DEV_IDE_SATA
61 switch(pdev->device) {
1da177e4
LT
62 case PCI_DEVICE_ID_SII_3112:
63 case PCI_DEVICE_ID_SII_1210SA:
64 return 1;
65 case PCI_DEVICE_ID_SII_680:
66 return 0;
67 }
68 BUG();
438c4702 69#endif
1da177e4
LT
70 return 0;
71}
438c4702 72
1da177e4
LT
73/**
74 * is_sata - check if hwif is SATA
75 * @hwif: interface to check
76 *
77 * Returns true if this is a SATA controller
78 */
79
80static inline int is_sata(ide_hwif_t *hwif)
81{
82 return pdev_is_sata(hwif->pci_dev);
83}
84
85/**
86 * siimage_selreg - return register base
87 * @hwif: interface
88 * @r: config offset
89 *
90 * Turn a config register offset into the right address in either
91 * PCI space or MMIO space to access the control register in question
92 * Thankfully this is a configuration operation so isnt performance
93 * criticial.
94 */
95
96static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
97{
98 unsigned long base = (unsigned long)hwif->hwif_data;
99 base += 0xA0 + r;
100 if(hwif->mmio)
101 base += (hwif->channel << 6);
102 else
103 base += (hwif->channel << 4);
104 return base;
105}
106
107/**
108 * siimage_seldev - return register base
109 * @hwif: interface
110 * @r: config offset
111 *
112 * Turn a config register offset into the right address in either
113 * PCI space or MMIO space to access the control register in question
114 * including accounting for the unit shift.
115 */
116
117static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
118{
119 ide_hwif_t *hwif = HWIF(drive);
120 unsigned long base = (unsigned long)hwif->hwif_data;
121 base += 0xA0 + r;
122 if(hwif->mmio)
123 base += (hwif->channel << 6);
124 else
125 base += (hwif->channel << 4);
126 base |= drive->select.b.unit << drive->select.b.unit;
127 return base;
128}
129
130/**
2d5eaa6d
BZ
131 * sil_udma_filter - compute UDMA mask
132 * @drive: IDE device
133 *
134 * Compute the available UDMA speeds for the device on the interface.
1da177e4 135 *
1da177e4 136 * For the CMD680 this depends on the clocking mode (scsc), for the
2d5eaa6d 137 * SI3112 SATA controller life is a bit simpler.
1da177e4 138 */
2d5eaa6d 139
438c4702 140static u8 sil_pata_udma_filter(ide_drive_t *drive)
1da177e4 141{
2d5eaa6d 142 ide_hwif_t *hwif = drive->hwif;
1da177e4 143 unsigned long base = (unsigned long) hwif->hwif_data;
2d5eaa6d 144 u8 mask = 0, scsc = 0;
1da177e4
LT
145
146 if (hwif->mmio)
147 scsc = hwif->INB(base + 0x4A);
148 else
149 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
150
1da177e4 151 if ((scsc & 0x30) == 0x10) /* 133 */
438c4702 152 mask = ATA_UDMA6;
1da177e4 153 else if ((scsc & 0x30) == 0x20) /* 2xPCI */
438c4702 154 mask = ATA_UDMA6;
1da177e4 155 else if ((scsc & 0x30) == 0x00) /* 100 */
438c4702 156 mask = ATA_UDMA5;
1da177e4
LT
157 else /* Disabled ? */
158 BUG();
438c4702 159
2d5eaa6d 160 return mask;
1da177e4
LT
161}
162
438c4702
BZ
163static u8 sil_sata_udma_filter(ide_drive_t *drive)
164{
165 return strstr(drive->id->model, "Maxtor") ? ATA_UDMA5 : ATA_UDMA6;
166}
167
1da177e4 168/**
88b2b32b
BZ
169 * sil_set_pio_mode - set host controller for PIO mode
170 * @drive: drive
171 * @pio: PIO mode number
1da177e4
LT
172 *
173 * Load the timing settings for this device mode into the
174 * controller. If we are in PIO mode 3 or 4 turn on IORDY
175 * monitoring (bit 9). The TF timing is bits 31:16
176 */
328dcbb6 177
88b2b32b 178static void sil_set_pio_mode(ide_drive_t *drive, u8 pio)
1da177e4 179{
328dcbb6
BZ
180 const u16 tf_speed[] = { 0x328a, 0x2283, 0x1281, 0x10c3, 0x10c1 };
181 const u16 data_speed[] = { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
182
1da177e4 183 ide_hwif_t *hwif = HWIF(drive);
a87a87cc 184 ide_drive_t *pair = ide_get_paired_drive(drive);
1da177e4
LT
185 u32 speedt = 0;
186 u16 speedp = 0;
187 unsigned long addr = siimage_seldev(drive, 0x04);
188 unsigned long tfaddr = siimage_selreg(hwif, 0x02);
ffe5415c 189 unsigned long base = (unsigned long)hwif->hwif_data;
328dcbb6 190 u8 tf_pio = pio;
ffe5415c
BZ
191 u8 addr_mask = hwif->channel ? (hwif->mmio ? 0xF4 : 0x84)
192 : (hwif->mmio ? 0xB4 : 0x80);
193 u8 mode = 0;
194 u8 unit = drive->select.b.unit;
328dcbb6
BZ
195
196 /* trim *taskfile* PIO to the slowest of the master/slave */
197 if (pair->present) {
2134758d 198 u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
328dcbb6
BZ
199
200 if (pair_pio < tf_pio)
201 tf_pio = pair_pio;
1da177e4 202 }
075cb655 203
328dcbb6
BZ
204 /* cheat for now and use the docs */
205 speedp = data_speed[pio];
206 speedt = tf_speed[tf_pio];
207
075cb655
SS
208 if (hwif->mmio) {
209 hwif->OUTW(speedp, addr);
210 hwif->OUTW(speedt, tfaddr);
1da177e4 211 /* Now set up IORDY */
328dcbb6 212 if (pio > 2)
1da177e4
LT
213 hwif->OUTW(hwif->INW(tfaddr-2)|0x200, tfaddr-2);
214 else
215 hwif->OUTW(hwif->INW(tfaddr-2)&~0x200, tfaddr-2);
ffe5415c
BZ
216
217 mode = hwif->INB(base + addr_mask);
218 mode &= ~(unit ? 0x30 : 0x03);
219 mode |= (unit ? 0x10 : 0x01);
220 hwif->OUTB(mode, base + addr_mask);
075cb655 221 } else {
1da177e4
LT
222 pci_write_config_word(hwif->pci_dev, addr, speedp);
223 pci_write_config_word(hwif->pci_dev, tfaddr, speedt);
224 pci_read_config_word(hwif->pci_dev, tfaddr-2, &speedp);
225 speedp &= ~0x200;
226 /* Set IORDY for mode 3 or 4 */
328dcbb6 227 if (pio > 2)
1da177e4
LT
228 speedp |= 0x200;
229 pci_write_config_word(hwif->pci_dev, tfaddr-2, speedp);
ffe5415c
BZ
230
231 pci_read_config_byte(hwif->pci_dev, addr_mask, &mode);
232 mode &= ~(unit ? 0x30 : 0x03);
233 mode |= (unit ? 0x10 : 0x01);
234 pci_write_config_byte(hwif->pci_dev, addr_mask, mode);
1da177e4
LT
235 }
236}
237
1da177e4 238/**
88b2b32b
BZ
239 * sil_set_dma_mode - set host controller for DMA mode
240 * @drive: drive
241 * @speed: DMA mode
1da177e4 242 *
88b2b32b 243 * Tune the SiI chipset for the desired DMA mode.
1da177e4 244 */
f212ff28 245
88b2b32b 246static void sil_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4
LT
247{
248 u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
249 u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
250 u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
251
252 ide_hwif_t *hwif = HWIF(drive);
253 u16 ultra = 0, multi = 0;
254 u8 mode = 0, unit = drive->select.b.unit;
1da177e4
LT
255 unsigned long base = (unsigned long)hwif->hwif_data;
256 u8 scsc = 0, addr_mask = ((hwif->channel) ?
257 ((hwif->mmio) ? 0xF4 : 0x84) :
258 ((hwif->mmio) ? 0xB4 : 0x80));
259
260 unsigned long ma = siimage_seldev(drive, 0x08);
261 unsigned long ua = siimage_seldev(drive, 0x0C);
262
263 if (hwif->mmio) {
264 scsc = hwif->INB(base + 0x4A);
265 mode = hwif->INB(base + addr_mask);
266 multi = hwif->INW(ma);
267 ultra = hwif->INW(ua);
268 } else {
269 pci_read_config_byte(hwif->pci_dev, 0x8A, &scsc);
270 pci_read_config_byte(hwif->pci_dev, addr_mask, &mode);
271 pci_read_config_word(hwif->pci_dev, ma, &multi);
272 pci_read_config_word(hwif->pci_dev, ua, &ultra);
273 }
274
275 mode &= ~((unit) ? 0x30 : 0x03);
276 ultra &= ~0x3F;
277 scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
278
279 scsc = is_sata(hwif) ? 1 : scsc;
280
281 switch(speed) {
1da177e4
LT
282 case XFER_MW_DMA_2:
283 case XFER_MW_DMA_1:
284 case XFER_MW_DMA_0:
285 multi = dma[speed - XFER_MW_DMA_0];
286 mode |= ((unit) ? 0x20 : 0x02);
1da177e4
LT
287 break;
288 case XFER_UDMA_6:
289 case XFER_UDMA_5:
290 case XFER_UDMA_4:
291 case XFER_UDMA_3:
292 case XFER_UDMA_2:
293 case XFER_UDMA_1:
294 case XFER_UDMA_0:
295 multi = dma[2];
296 ultra |= ((scsc) ? (ultra6[speed - XFER_UDMA_0]) :
297 (ultra5[speed - XFER_UDMA_0]));
298 mode |= ((unit) ? 0x30 : 0x03);
1da177e4
LT
299 break;
300 default:
88b2b32b 301 return;
1da177e4
LT
302 }
303
304 if (hwif->mmio) {
305 hwif->OUTB(mode, base + addr_mask);
306 hwif->OUTW(multi, ma);
307 hwif->OUTW(ultra, ua);
308 } else {
309 pci_write_config_byte(hwif->pci_dev, addr_mask, mode);
310 pci_write_config_word(hwif->pci_dev, ma, multi);
311 pci_write_config_word(hwif->pci_dev, ua, ultra);
312 }
1da177e4
LT
313}
314
1da177e4
LT
315/* returns 1 if dma irq issued, 0 otherwise */
316static int siimage_io_ide_dma_test_irq (ide_drive_t *drive)
317{
318 ide_hwif_t *hwif = HWIF(drive);
319 u8 dma_altstat = 0;
320 unsigned long addr = siimage_selreg(hwif, 1);
321
322 /* return 1 if INTR asserted */
323 if ((hwif->INB(hwif->dma_status) & 4) == 4)
324 return 1;
325
326 /* return 1 if Device INTR asserted */
327 pci_read_config_byte(hwif->pci_dev, addr, &dma_altstat);
328 if (dma_altstat & 8)
329 return 0; //return 1;
330 return 0;
331}
332
1da177e4
LT
333/**
334 * siimage_mmio_ide_dma_test_irq - check we caused an IRQ
335 * @drive: drive we are testing
336 *
337 * Check if we caused an IDE DMA interrupt. We may also have caused
338 * SATA status interrupts, if so we clean them up and continue.
339 */
340
341static int siimage_mmio_ide_dma_test_irq (ide_drive_t *drive)
342{
343 ide_hwif_t *hwif = HWIF(drive);
1da177e4
LT
344 unsigned long addr = siimage_selreg(hwif, 0x1);
345
346 if (SATA_ERROR_REG) {
438c4702
BZ
347 unsigned long base = (unsigned long)hwif->hwif_data;
348
0ecdca26 349 u32 ext_stat = readl((void __iomem *)(base + 0x10));
1da177e4
LT
350 u8 watchdog = 0;
351 if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
0ecdca26
BZ
352 u32 sata_error = readl((void __iomem *)SATA_ERROR_REG);
353 writel(sata_error, (void __iomem *)SATA_ERROR_REG);
1da177e4 354 watchdog = (sata_error & 0x00680000) ? 1 : 0;
1da177e4
LT
355 printk(KERN_WARNING "%s: sata_error = 0x%08x, "
356 "watchdog = %d, %s\n",
357 drive->name, sata_error, watchdog,
358 __FUNCTION__);
1da177e4
LT
359
360 } else {
361 watchdog = (ext_stat & 0x8000) ? 1 : 0;
362 }
363 ext_stat >>= 16;
364
365 if (!(ext_stat & 0x0404) && !watchdog)
366 return 0;
367 }
368
369 /* return 1 if INTR asserted */
0ecdca26 370 if ((readb((void __iomem *)hwif->dma_status) & 0x04) == 0x04)
1da177e4
LT
371 return 1;
372
373 /* return 1 if Device INTR asserted */
0ecdca26 374 if ((readb((void __iomem *)addr) & 8) == 8)
1da177e4
LT
375 return 0; //return 1;
376
377 return 0;
378}
379
380/**
438c4702 381 * sil_sata_busproc - bus isolation IOCTL
1da177e4
LT
382 * @drive: drive to isolate/restore
383 * @state: bus state to set
384 *
385 * Used by the SII3112 to handle bus isolation. As this is a
386 * SATA controller the work required is quite limited, we
387 * just have to clean up the statistics
388 */
438c4702
BZ
389
390static int sil_sata_busproc(ide_drive_t * drive, int state)
1da177e4
LT
391{
392 ide_hwif_t *hwif = HWIF(drive);
393 u32 stat_config = 0;
394 unsigned long addr = siimage_selreg(hwif, 0);
395
0ecdca26
BZ
396 if (hwif->mmio)
397 stat_config = readl((void __iomem *)addr);
398 else
1da177e4
LT
399 pci_read_config_dword(hwif->pci_dev, addr, &stat_config);
400
401 switch (state) {
402 case BUSSTATE_ON:
403 hwif->drives[0].failures = 0;
404 hwif->drives[1].failures = 0;
405 break;
406 case BUSSTATE_OFF:
407 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
408 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
409 break;
410 case BUSSTATE_TRISTATE:
411 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
412 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
413 break;
414 default:
415 return -EINVAL;
416 }
417 hwif->bus_state = state;
418 return 0;
419}
420
421/**
438c4702 422 * sil_sata_reset_poll - wait for SATA reset
1da177e4
LT
423 * @drive: drive we are resetting
424 *
425 * Poll the SATA phy and see whether it has come back from the dead
426 * yet.
427 */
438c4702
BZ
428
429static int sil_sata_reset_poll(ide_drive_t *drive)
1da177e4
LT
430{
431 if (SATA_STATUS_REG) {
432 ide_hwif_t *hwif = HWIF(drive);
433
0ecdca26
BZ
434 /* SATA_STATUS_REG is valid only when in MMIO mode */
435 if ((readl((void __iomem *)SATA_STATUS_REG) & 0x03) != 0x03) {
1da177e4 436 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
0ecdca26 437 hwif->name, readl((void __iomem *)SATA_STATUS_REG));
1da177e4
LT
438 HWGROUP(drive)->polling = 0;
439 return ide_started;
440 }
1da177e4 441 }
438c4702
BZ
442
443 return 0;
1da177e4
LT
444}
445
446/**
438c4702 447 * sil_sata_pre_reset - reset hook
1da177e4
LT
448 * @drive: IDE device being reset
449 *
450 * For the SATA devices we need to handle recalibration/geometry
451 * differently
452 */
1da177e4 453
438c4702
BZ
454static void sil_sata_pre_reset(ide_drive_t *drive)
455{
456 if (drive->media == ide_disk) {
1da177e4
LT
457 drive->special.b.set_geometry = 0;
458 drive->special.b.recalibrate = 0;
459 }
460}
461
1da177e4
LT
462/**
463 * proc_reports_siimage - add siimage controller to proc
464 * @dev: PCI device
465 * @clocking: SCSC value
466 * @name: controller name
467 *
468 * Report the clocking mode of the controller and add it to
469 * the /proc interface layer
470 */
471
472static void proc_reports_siimage (struct pci_dev *dev, u8 clocking, const char *name)
473{
474 if (!pdev_is_sata(dev)) {
475 printk(KERN_INFO "%s: BASE CLOCK ", name);
476 clocking &= 0x03;
477 switch (clocking) {
478 case 0x03: printk("DISABLED!\n"); break;
479 case 0x02: printk("== 2X PCI\n"); break;
480 case 0x01: printk("== 133\n"); break;
481 case 0x00: printk("== 100\n"); break;
482 }
483 }
484}
485
486/**
487 * setup_mmio_siimage - switch an SI controller into MMIO
488 * @dev: PCI device we are configuring
489 * @name: device name
490 *
491 * Attempt to put the device into mmio mode. There are some slight
492 * complications here with certain systems where the mmio bar isnt
493 * mapped so we have to be sure we can fall back to I/O.
494 */
495
496static unsigned int setup_mmio_siimage (struct pci_dev *dev, const char *name)
497{
498 unsigned long bar5 = pci_resource_start(dev, 5);
499 unsigned long barsize = pci_resource_len(dev, 5);
500 u8 tmpbyte = 0;
501 void __iomem *ioaddr;
d868dd19 502 u32 tmp, irq_mask;
1da177e4
LT
503
504 /*
505 * Drop back to PIO if we can't map the mmio. Some
506 * systems seem to get terminally confused in the PCI
507 * spaces.
508 */
509
510 if(!request_mem_region(bar5, barsize, name))
511 {
512 printk(KERN_WARNING "siimage: IDE controller MMIO ports not available.\n");
513 return 0;
514 }
515
516 ioaddr = ioremap(bar5, barsize);
517
518 if (ioaddr == NULL)
519 {
520 release_mem_region(bar5, barsize);
521 return 0;
522 }
523
524 pci_set_master(dev);
525 pci_set_drvdata(dev, (void *) ioaddr);
526
527 if (pdev_is_sata(dev)) {
d868dd19
JL
528 /* make sure IDE0/1 interrupts are not masked */
529 irq_mask = (1 << 22) | (1 << 23);
530 tmp = readl(ioaddr + 0x48);
531 if (tmp & irq_mask) {
532 tmp &= ~irq_mask;
533 writel(tmp, ioaddr + 0x48);
534 readl(ioaddr + 0x48); /* flush */
535 }
1da177e4
LT
536 writel(0, ioaddr + 0x148);
537 writel(0, ioaddr + 0x1C8);
538 }
539
540 writeb(0, ioaddr + 0xB4);
541 writeb(0, ioaddr + 0xF4);
542 tmpbyte = readb(ioaddr + 0x4A);
543
544 switch(tmpbyte & 0x30) {
545 case 0x00:
546 /* In 100 MHz clocking, try and switch to 133 */
547 writeb(tmpbyte|0x10, ioaddr + 0x4A);
548 break;
549 case 0x10:
550 /* On 133Mhz clocking */
551 break;
552 case 0x20:
553 /* On PCIx2 clocking */
554 break;
555 case 0x30:
556 /* Clocking is disabled */
557 /* 133 clock attempt to force it on */
558 writeb(tmpbyte & ~0x20, ioaddr + 0x4A);
559 break;
560 }
561
562 writeb( 0x72, ioaddr + 0xA1);
563 writew( 0x328A, ioaddr + 0xA2);
564 writel(0x62DD62DD, ioaddr + 0xA4);
565 writel(0x43924392, ioaddr + 0xA8);
566 writel(0x40094009, ioaddr + 0xAC);
567 writeb( 0x72, ioaddr + 0xE1);
568 writew( 0x328A, ioaddr + 0xE2);
569 writel(0x62DD62DD, ioaddr + 0xE4);
570 writel(0x43924392, ioaddr + 0xE8);
571 writel(0x40094009, ioaddr + 0xEC);
572
573 if (pdev_is_sata(dev)) {
574 writel(0xFFFF0000, ioaddr + 0x108);
575 writel(0xFFFF0000, ioaddr + 0x188);
576 writel(0x00680000, ioaddr + 0x148);
577 writel(0x00680000, ioaddr + 0x1C8);
578 }
579
580 tmpbyte = readb(ioaddr + 0x4A);
581
582 proc_reports_siimage(dev, (tmpbyte>>4), name);
583 return 1;
584}
585
586/**
587 * init_chipset_siimage - set up an SI device
588 * @dev: PCI device
589 * @name: device name
590 *
591 * Perform the initial PCI set up for this device. Attempt to switch
592 * to 133MHz clocking if the system isn't already set up to do it.
593 */
594
595static unsigned int __devinit init_chipset_siimage(struct pci_dev *dev, const char *name)
596{
fc212bb1 597 u8 rev = dev->revision, tmpbyte = 0, BA5_EN = 0;
1da177e4 598
fc212bb1 599 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, rev ? 1 : 255);
1da177e4
LT
600
601 pci_read_config_byte(dev, 0x8A, &BA5_EN);
602 if ((BA5_EN & 0x01) || (pci_resource_start(dev, 5))) {
603 if (setup_mmio_siimage(dev, name)) {
604 return 0;
605 }
606 }
607
608 pci_write_config_byte(dev, 0x80, 0x00);
609 pci_write_config_byte(dev, 0x84, 0x00);
610 pci_read_config_byte(dev, 0x8A, &tmpbyte);
611 switch(tmpbyte & 0x30) {
612 case 0x00:
613 /* 133 clock attempt to force it on */
614 pci_write_config_byte(dev, 0x8A, tmpbyte|0x10);
615 case 0x30:
616 /* if clocking is disabled */
617 /* 133 clock attempt to force it on */
618 pci_write_config_byte(dev, 0x8A, tmpbyte & ~0x20);
619 case 0x10:
620 /* 133 already */
621 break;
622 case 0x20:
623 /* BIOS set PCI x2 clocking */
624 break;
625 }
626
627 pci_read_config_byte(dev, 0x8A, &tmpbyte);
628
629 pci_write_config_byte(dev, 0xA1, 0x72);
630 pci_write_config_word(dev, 0xA2, 0x328A);
631 pci_write_config_dword(dev, 0xA4, 0x62DD62DD);
632 pci_write_config_dword(dev, 0xA8, 0x43924392);
633 pci_write_config_dword(dev, 0xAC, 0x40094009);
634 pci_write_config_byte(dev, 0xB1, 0x72);
635 pci_write_config_word(dev, 0xB2, 0x328A);
636 pci_write_config_dword(dev, 0xB4, 0x62DD62DD);
637 pci_write_config_dword(dev, 0xB8, 0x43924392);
638 pci_write_config_dword(dev, 0xBC, 0x40094009);
639
640 proc_reports_siimage(dev, (tmpbyte>>4), name);
641 return 0;
642}
643
644/**
645 * init_mmio_iops_siimage - set up the iops for MMIO
646 * @hwif: interface to set up
647 *
648 * The basic setup here is fairly simple, we can use standard MMIO
649 * operations. However we do have to set the taskfile register offsets
650 * by hand as there isnt a standard defined layout for them this
651 * time.
652 *
653 * The hardware supports buffered taskfiles and also some rather nice
19c1ef5f 654 * extended PRD tables. For better SI3112 support use the libata driver
1da177e4
LT
655 */
656
657static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
658{
659 struct pci_dev *dev = hwif->pci_dev;
660 void *addr = pci_get_drvdata(dev);
661 u8 ch = hwif->channel;
662 hw_regs_t hw;
663 unsigned long base;
664
665 /*
666 * Fill in the basic HWIF bits
667 */
668
669 default_hwif_mmiops(hwif);
670 hwif->hwif_data = addr;
671
672 /*
673 * Now set up the hw. We have to do this ourselves as
59c51591 674 * the MMIO layout isnt the same as the standard port
1da177e4
LT
675 * based I/O
676 */
677
678 memset(&hw, 0, sizeof(hw_regs_t));
679
680 base = (unsigned long)addr;
681 if (ch)
682 base += 0xC0;
683 else
684 base += 0x80;
685
686 /*
687 * The buffered task file doesn't have status/control
688 * so we can't currently use it sanely since we want to
689 * use LBA48 mode.
690 */
1da177e4
LT
691 hw.io_ports[IDE_DATA_OFFSET] = base;
692 hw.io_ports[IDE_ERROR_OFFSET] = base + 1;
693 hw.io_ports[IDE_NSECTOR_OFFSET] = base + 2;
694 hw.io_ports[IDE_SECTOR_OFFSET] = base + 3;
695 hw.io_ports[IDE_LCYL_OFFSET] = base + 4;
696 hw.io_ports[IDE_HCYL_OFFSET] = base + 5;
697 hw.io_ports[IDE_SELECT_OFFSET] = base + 6;
698 hw.io_ports[IDE_STATUS_OFFSET] = base + 7;
699 hw.io_ports[IDE_CONTROL_OFFSET] = base + 10;
700
701 hw.io_ports[IDE_IRQ_OFFSET] = 0;
702
703 if (pdev_is_sata(dev)) {
704 base = (unsigned long)addr;
705 if (ch)
706 base += 0x80;
707 hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
708 hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
709 hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
710 hwif->sata_misc[SATA_MISC_OFFSET] = base + 0x140;
711 hwif->sata_misc[SATA_PHY_OFFSET] = base + 0x144;
712 hwif->sata_misc[SATA_IEN_OFFSET] = base + 0x148;
713 }
714
9239b333 715 memcpy(hwif->io_ports, hw.io_ports, sizeof(hwif->io_ports));
1da177e4 716
9239b333 717 hwif->irq = dev->irq;
1da177e4 718
9239b333 719 hwif->dma_base = (unsigned long)addr + (ch ? 0x08 : 0x00);
2ad1e558
BZ
720
721 hwif->mmio = 1;
1da177e4
LT
722}
723
724static int is_dev_seagate_sata(ide_drive_t *drive)
725{
726 const char *s = &drive->id->model[0];
727 unsigned len;
728
729 if (!drive->present)
730 return 0;
731
732 len = strnlen(s, sizeof(drive->id->model));
733
734 if ((len > 4) && (!memcmp(s, "ST", 2))) {
735 if ((!memcmp(s + len - 2, "AS", 2)) ||
736 (!memcmp(s + len - 3, "ASL", 3))) {
737 printk(KERN_INFO "%s: applying pessimistic Seagate "
738 "errata fix\n", drive->name);
739 return 1;
740 }
741 }
742 return 0;
743}
744
745/**
746 * siimage_fixup - post probe fixups
747 * @hwif: interface to fix up
748 *
749 * Called after drive probe we use this to decide whether the
750 * Seagate fixup must be applied. This used to be in init_iops but
751 * that can occur before we know what drives are present.
752 */
753
754static void __devinit siimage_fixup(ide_hwif_t *hwif)
755{
756 /* Try and raise the rqsize */
757 if (!is_sata(hwif) || !is_dev_seagate_sata(&hwif->drives[0]))
758 hwif->rqsize = 128;
759}
760
761/**
762 * init_iops_siimage - set up iops
763 * @hwif: interface to set up
764 *
765 * Do the basic setup for the SIIMAGE hardware interface
766 * and then do the MMIO setup if we can. This is the first
767 * look in we get for setting up the hwif so that we
768 * can get the iops right before using them.
769 */
770
771static void __devinit init_iops_siimage(ide_hwif_t *hwif)
772{
1da177e4
LT
773 hwif->hwif_data = NULL;
774
775 /* Pessimal until we finish probing */
776 hwif->rqsize = 15;
777
fc212bb1 778 if (pci_get_drvdata(hwif->pci_dev) == NULL)
1da177e4 779 return;
fc212bb1 780
1da177e4
LT
781 init_mmio_iops_siimage(hwif);
782}
783
784/**
785 * ata66_siimage - check for 80 pin cable
786 * @hwif: interface to check
787 *
788 * Check for the presence of an ATA66 capable cable on the
789 * interface.
790 */
791
49521f97 792static u8 __devinit ata66_siimage(ide_hwif_t *hwif)
1da177e4
LT
793{
794 unsigned long addr = siimage_selreg(hwif, 0);
49521f97
BZ
795 u8 ata66 = 0;
796
797 if (pci_get_drvdata(hwif->pci_dev) == NULL)
1da177e4 798 pci_read_config_byte(hwif->pci_dev, addr, &ata66);
49521f97
BZ
799 else
800 ata66 = hwif->INB(addr);
1da177e4 801
49521f97 802 return (ata66 & 0x01) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
1da177e4
LT
803}
804
805/**
806 * init_hwif_siimage - set up hwif structs
807 * @hwif: interface to set up
808 *
809 * We do the basic set up of the interface structure. The SIIMAGE
810 * requires several custom handlers so we override the default
811 * ide DMA handlers appropriately
812 */
813
814static void __devinit init_hwif_siimage(ide_hwif_t *hwif)
815{
438c4702
BZ
816 u8 sata = is_sata(hwif);
817
26bcb879 818 hwif->set_pio_mode = &sil_set_pio_mode;
88b2b32b 819 hwif->set_dma_mode = &sil_set_dma_mode;
1da177e4 820
438c4702 821 if (sata) {
19c1ef5f
AC
822 static int first = 1;
823
438c4702
BZ
824 hwif->busproc = &sil_sata_busproc;
825 hwif->reset_poll = &sil_sata_reset_poll;
826 hwif->pre_reset = &sil_sata_pre_reset;
827 hwif->udma_filter = &sil_sata_udma_filter;
1da177e4 828
19c1ef5f
AC
829 if (first) {
830 printk(KERN_INFO "siimage: For full SATA support you should use the libata sata_sil module.\n");
831 first = 0;
832 }
438c4702
BZ
833 } else
834 hwif->udma_filter = &sil_pata_udma_filter;
328dcbb6 835
328dcbb6 836 if (hwif->dma_base == 0)
1da177e4 837 return;
1da177e4 838
438c4702 839 if (sata)
33c1002e 840 hwif->host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
1da177e4 841
49521f97
BZ
842 if (hwif->cbl != ATA_CBL_PATA40_SHORT)
843 hwif->cbl = ata66_siimage(hwif);
1da177e4
LT
844
845 if (hwif->mmio) {
846 hwif->ide_dma_test_irq = &siimage_mmio_ide_dma_test_irq;
847 } else {
848 hwif->ide_dma_test_irq = & siimage_io_ide_dma_test_irq;
849 }
1da177e4
LT
850}
851
852#define DECLARE_SII_DEV(name_str) \
853 { \
854 .name = name_str, \
855 .init_chipset = init_chipset_siimage, \
856 .init_iops = init_iops_siimage, \
857 .init_hwif = init_hwif_siimage, \
858 .fixup = siimage_fixup, \
7cab14a7 859 .host_flags = IDE_HFLAG_BOOTABLE, \
4099d143 860 .pio_mask = ATA_PIO4, \
5f8b6c34
BZ
861 .mwdma_mask = ATA_MWDMA2, \
862 .udma_mask = ATA_UDMA6, \
1da177e4
LT
863 }
864
85620436 865static const struct ide_port_info siimage_chipsets[] __devinitdata = {
1da177e4
LT
866 /* 0 */ DECLARE_SII_DEV("SiI680"),
867 /* 1 */ DECLARE_SII_DEV("SiI3112 Serial ATA"),
868 /* 2 */ DECLARE_SII_DEV("Adaptec AAR-1210SA")
869};
870
871/**
872 * siimage_init_one - pci layer discovery entry
873 * @dev: PCI device
874 * @id: ident table entry
875 *
876 * Called by the PCI code when it finds an SI680 or SI3112 controller.
877 * We then use the IDE PCI generic helper to do most of the work.
878 */
879
880static int __devinit siimage_init_one(struct pci_dev *dev, const struct pci_device_id *id)
881{
882 return ide_setup_pci_device(dev, &siimage_chipsets[id->driver_data]);
883}
884
9cbcc5e3
BZ
885static const struct pci_device_id siimage_pci_tbl[] = {
886 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), 0 },
1da177e4 887#ifdef CONFIG_BLK_DEV_IDE_SATA
9cbcc5e3
BZ
888 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_3112), 1 },
889 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_1210SA), 2 },
1da177e4
LT
890#endif
891 { 0, },
892};
893MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
894
895static struct pci_driver driver = {
896 .name = "SiI_IDE",
897 .id_table = siimage_pci_tbl,
898 .probe = siimage_init_one,
899};
900
82ab1eec 901static int __init siimage_ide_init(void)
1da177e4
LT
902{
903 return ide_pci_register_driver(&driver);
904}
905
906module_init(siimage_ide_init);
907
908MODULE_AUTHOR("Andre Hedrick, Alan Cox");
909MODULE_DESCRIPTION("PCI driver module for SiI IDE");
910MODULE_LICENSE("GPL");
This page took 0.446411 seconds and 5 git commands to generate.