ide: add ->read_altstatus method
[deliverable/linux.git] / drivers / ide / ppc / pmac.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Support for IDE interfaces on PowerMacs.
58f189fc 3 *
1da177e4
LT
4 * These IDE interfaces are memory-mapped and have a DBDMA channel
5 * for doing DMA.
6 *
7 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
8a97206e 8 * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
1da177e4
LT
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 * Some code taken from drivers/ide/ide-dma.c:
16 *
17 * Copyright (c) 1995-1998 Mark Lord
18 *
19 * TODO: - Use pre-calculated (kauai) timing tables all the time and
20 * get rid of the "rounded" tables used previously, so we have the
21 * same table format for all controllers and can then just have one
22 * big table
23 *
24 */
1da177e4
LT
25#include <linux/types.h>
26#include <linux/kernel.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/delay.h>
29#include <linux/ide.h>
30#include <linux/notifier.h>
31#include <linux/reboot.h>
32#include <linux/pci.h>
33#include <linux/adb.h>
34#include <linux/pmu.h>
35#include <linux/scatterlist.h>
36
37#include <asm/prom.h>
38#include <asm/io.h>
39#include <asm/dbdma.h>
40#include <asm/ide.h>
41#include <asm/pci-bridge.h>
42#include <asm/machdep.h>
43#include <asm/pmac_feature.h>
44#include <asm/sections.h>
45#include <asm/irq.h>
46
47#ifndef CONFIG_PPC64
48#include <asm/mediabay.h>
49#endif
50
b36ba532
BZ
51#define DRV_NAME "ide-pmac"
52
1da177e4
LT
53#undef IDE_PMAC_DEBUG
54
55#define DMA_WAIT_TIMEOUT 50
56
57typedef struct pmac_ide_hwif {
58 unsigned long regbase;
59 int irq;
60 int kind;
61 int aapl_bus_id;
1da177e4
LT
62 unsigned mediabay : 1;
63 unsigned broken_dma : 1;
64 unsigned broken_dma_warn : 1;
65 struct device_node* node;
66 struct macio_dev *mdev;
67 u32 timings[4];
68 volatile u32 __iomem * *kauai_fcr;
69#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
70 /* Those fields are duplicating what is in hwif. We currently
71 * can't use the hwif ones because of some assumptions that are
72 * beeing done by the generic code about the kind of dma controller
73 * and format of the dma table. This will have to be fixed though.
74 */
75 volatile struct dbdma_regs __iomem * dma_regs;
76 struct dbdma_cmd* dma_table_cpu;
77#endif
78
79} pmac_ide_hwif_t;
80
1da177e4
LT
81enum {
82 controller_ohare, /* OHare based */
83 controller_heathrow, /* Heathrow/Paddington */
84 controller_kl_ata3, /* KeyLargo ATA-3 */
85 controller_kl_ata4, /* KeyLargo ATA-4 */
86 controller_un_ata6, /* UniNorth2 ATA-6 */
87 controller_k2_ata6, /* K2 ATA-6 */
88 controller_sh_ata6, /* Shasta ATA-6 */
89};
90
91static const char* model_name[] = {
92 "OHare ATA", /* OHare based */
93 "Heathrow ATA", /* Heathrow/Paddington */
94 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
95 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
96 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
97 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
98 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
99};
100
101/*
102 * Extra registers, both 32-bit little-endian
103 */
104#define IDE_TIMING_CONFIG 0x200
105#define IDE_INTERRUPT 0x300
106
107/* Kauai (U2) ATA has different register setup */
108#define IDE_KAUAI_PIO_CONFIG 0x200
109#define IDE_KAUAI_ULTRA_CONFIG 0x210
110#define IDE_KAUAI_POLL_CONFIG 0x220
111
112/*
113 * Timing configuration register definitions
114 */
115
116/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
117#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
118#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
119#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
120#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
121
122/* 133Mhz cell, found in shasta.
123 * See comments about 100 Mhz Uninorth 2...
124 * Note that PIO_MASK and MDMA_MASK seem to overlap
125 */
126#define TR_133_PIOREG_PIO_MASK 0xff000fff
127#define TR_133_PIOREG_MDMA_MASK 0x00fff800
128#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
129#define TR_133_UDMAREG_UDMA_EN 0x00000001
130
131/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
132 * this one yet, it appears as a pci device (106b/0033) on uninorth
133 * internal PCI bus and it's clock is controlled like gem or fw. It
134 * appears to be an evolution of keylargo ATA4 with a timing register
135 * extended to 2 32bits registers and a similar DBDMA channel. Other
136 * registers seem to exist but I can't tell much about them.
137 *
138 * So far, I'm using pre-calculated tables for this extracted from
139 * the values used by the MacOS X driver.
140 *
141 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
142 * register controls the UDMA timings. At least, it seems bit 0
143 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
144 * cycle time in units of 10ns. Bits 8..15 are used by I don't
145 * know their meaning yet
146 */
147#define TR_100_PIOREG_PIO_MASK 0xff000fff
148#define TR_100_PIOREG_MDMA_MASK 0x00fff000
149#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
150#define TR_100_UDMAREG_UDMA_EN 0x00000001
151
152
153/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
154 * 40 connector cable and to 4 on 80 connector one.
155 * Clock unit is 15ns (66Mhz)
156 *
157 * 3 Values can be programmed:
158 * - Write data setup, which appears to match the cycle time. They
159 * also call it DIOW setup.
160 * - Ready to pause time (from spec)
161 * - Address setup. That one is weird. I don't see where exactly
162 * it fits in UDMA cycles, I got it's name from an obscure piece
163 * of commented out code in Darwin. They leave it to 0, we do as
164 * well, despite a comment that would lead to think it has a
165 * min value of 45ns.
166 * Apple also add 60ns to the write data setup (or cycle time ?) on
167 * reads.
168 */
169#define TR_66_UDMA_MASK 0xfff00000
170#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
171#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
172#define TR_66_UDMA_ADDRSETUP_SHIFT 29
173#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
174#define TR_66_UDMA_RDY2PAUS_SHIFT 25
175#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
176#define TR_66_UDMA_WRDATASETUP_SHIFT 21
177#define TR_66_MDMA_MASK 0x000ffc00
178#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
179#define TR_66_MDMA_RECOVERY_SHIFT 15
180#define TR_66_MDMA_ACCESS_MASK 0x00007c00
181#define TR_66_MDMA_ACCESS_SHIFT 10
182#define TR_66_PIO_MASK 0x000003ff
183#define TR_66_PIO_RECOVERY_MASK 0x000003e0
184#define TR_66_PIO_RECOVERY_SHIFT 5
185#define TR_66_PIO_ACCESS_MASK 0x0000001f
186#define TR_66_PIO_ACCESS_SHIFT 0
187
188/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
189 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
190 *
191 * The access time and recovery time can be programmed. Some older
192 * Darwin code base limit OHare to 150ns cycle time. I decided to do
193 * the same here fore safety against broken old hardware ;)
194 * The HalfTick bit, when set, adds half a clock (15ns) to the access
195 * time and removes one from recovery. It's not supported on KeyLargo
196 * implementation afaik. The E bit appears to be set for PIO mode 0 and
197 * is used to reach long timings used in this mode.
198 */
199#define TR_33_MDMA_MASK 0x003ff800
200#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
201#define TR_33_MDMA_RECOVERY_SHIFT 16
202#define TR_33_MDMA_ACCESS_MASK 0x0000f800
203#define TR_33_MDMA_ACCESS_SHIFT 11
204#define TR_33_MDMA_HALFTICK 0x00200000
205#define TR_33_PIO_MASK 0x000007ff
206#define TR_33_PIO_E 0x00000400
207#define TR_33_PIO_RECOVERY_MASK 0x000003e0
208#define TR_33_PIO_RECOVERY_SHIFT 5
209#define TR_33_PIO_ACCESS_MASK 0x0000001f
210#define TR_33_PIO_ACCESS_SHIFT 0
211
212/*
213 * Interrupt register definitions
214 */
215#define IDE_INTR_DMA 0x80000000
216#define IDE_INTR_DEVICE 0x40000000
217
218/*
219 * FCR Register on Kauai. Not sure what bit 0x4 is ...
220 */
221#define KAUAI_FCR_UATA_MAGIC 0x00000004
222#define KAUAI_FCR_UATA_RESET_N 0x00000002
223#define KAUAI_FCR_UATA_ENABLE 0x00000001
224
225#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
226
227/* Rounded Multiword DMA timings
228 *
229 * I gave up finding a generic formula for all controller
230 * types and instead, built tables based on timing values
231 * used by Apple in Darwin's implementation.
232 */
233struct mdma_timings_t {
234 int accessTime;
235 int recoveryTime;
236 int cycleTime;
237};
238
aacaf9bd 239struct mdma_timings_t mdma_timings_33[] =
1da177e4
LT
240{
241 { 240, 240, 480 },
242 { 180, 180, 360 },
243 { 135, 135, 270 },
244 { 120, 120, 240 },
245 { 105, 105, 210 },
246 { 90, 90, 180 },
247 { 75, 75, 150 },
248 { 75, 45, 120 },
249 { 0, 0, 0 }
250};
251
aacaf9bd 252struct mdma_timings_t mdma_timings_33k[] =
1da177e4
LT
253{
254 { 240, 240, 480 },
255 { 180, 180, 360 },
256 { 150, 150, 300 },
257 { 120, 120, 240 },
258 { 90, 120, 210 },
259 { 90, 90, 180 },
260 { 90, 60, 150 },
261 { 90, 30, 120 },
262 { 0, 0, 0 }
263};
264
aacaf9bd 265struct mdma_timings_t mdma_timings_66[] =
1da177e4
LT
266{
267 { 240, 240, 480 },
268 { 180, 180, 360 },
269 { 135, 135, 270 },
270 { 120, 120, 240 },
271 { 105, 105, 210 },
272 { 90, 90, 180 },
273 { 90, 75, 165 },
274 { 75, 45, 120 },
275 { 0, 0, 0 }
276};
277
278/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
279struct {
280 int addrSetup; /* ??? */
281 int rdy2pause;
282 int wrDataSetup;
aacaf9bd 283} kl66_udma_timings[] =
1da177e4
LT
284{
285 { 0, 180, 120 }, /* Mode 0 */
286 { 0, 150, 90 }, /* 1 */
287 { 0, 120, 60 }, /* 2 */
288 { 0, 90, 45 }, /* 3 */
289 { 0, 90, 30 } /* 4 */
290};
291
292/* UniNorth 2 ATA/100 timings */
293struct kauai_timing {
294 int cycle_time;
295 u32 timing_reg;
296};
297
aacaf9bd 298static struct kauai_timing kauai_pio_timings[] =
1da177e4
LT
299{
300 { 930 , 0x08000fff },
301 { 600 , 0x08000a92 },
302 { 383 , 0x0800060f },
303 { 360 , 0x08000492 },
304 { 330 , 0x0800048f },
305 { 300 , 0x080003cf },
306 { 270 , 0x080003cc },
307 { 240 , 0x0800038b },
308 { 239 , 0x0800030c },
309 { 180 , 0x05000249 },
c15d5d43
BZ
310 { 120 , 0x04000148 },
311 { 0 , 0 },
1da177e4
LT
312};
313
aacaf9bd 314static struct kauai_timing kauai_mdma_timings[] =
1da177e4
LT
315{
316 { 1260 , 0x00fff000 },
317 { 480 , 0x00618000 },
318 { 360 , 0x00492000 },
319 { 270 , 0x0038e000 },
320 { 240 , 0x0030c000 },
321 { 210 , 0x002cb000 },
322 { 180 , 0x00249000 },
323 { 150 , 0x00209000 },
324 { 120 , 0x00148000 },
325 { 0 , 0 },
326};
327
aacaf9bd 328static struct kauai_timing kauai_udma_timings[] =
1da177e4
LT
329{
330 { 120 , 0x000070c0 },
331 { 90 , 0x00005d80 },
332 { 60 , 0x00004a60 },
333 { 45 , 0x00003a50 },
334 { 30 , 0x00002a30 },
335 { 20 , 0x00002921 },
336 { 0 , 0 },
337};
338
aacaf9bd 339static struct kauai_timing shasta_pio_timings[] =
1da177e4
LT
340{
341 { 930 , 0x08000fff },
342 { 600 , 0x0A000c97 },
343 { 383 , 0x07000712 },
344 { 360 , 0x040003cd },
345 { 330 , 0x040003cd },
346 { 300 , 0x040003cd },
347 { 270 , 0x040003cd },
348 { 240 , 0x040003cd },
349 { 239 , 0x040003cd },
350 { 180 , 0x0400028b },
c15d5d43
BZ
351 { 120 , 0x0400010a },
352 { 0 , 0 },
1da177e4
LT
353};
354
aacaf9bd 355static struct kauai_timing shasta_mdma_timings[] =
1da177e4
LT
356{
357 { 1260 , 0x00fff000 },
358 { 480 , 0x00820800 },
359 { 360 , 0x00820800 },
360 { 270 , 0x00820800 },
361 { 240 , 0x00820800 },
362 { 210 , 0x00820800 },
363 { 180 , 0x00820800 },
364 { 150 , 0x0028b000 },
365 { 120 , 0x001ca000 },
366 { 0 , 0 },
367};
368
aacaf9bd 369static struct kauai_timing shasta_udma133_timings[] =
1da177e4
LT
370{
371 { 120 , 0x00035901, },
372 { 90 , 0x000348b1, },
373 { 60 , 0x00033881, },
374 { 45 , 0x00033861, },
375 { 30 , 0x00033841, },
376 { 20 , 0x00033031, },
377 { 15 , 0x00033021, },
378 { 0 , 0 },
379};
380
381
382static inline u32
383kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
384{
385 int i;
386
387 for (i=0; table[i].cycle_time; i++)
388 if (cycle_time > table[i+1].cycle_time)
389 return table[i].timing_reg;
90a87ea4 390 BUG();
1da177e4
LT
391 return 0;
392}
393
394/* allow up to 256 DBDMA commands per xfer */
395#define MAX_DCMDS 256
396
397/*
398 * Wait 1s for disk to answer on IDE bus after a hard reset
399 * of the device (via GPIO/FCR).
400 *
401 * Some devices seem to "pollute" the bus even after dropping
402 * the BSY bit (typically some combo drives slave on the UDMA
403 * bus) after a hard reset. Since we hard reset all drives on
404 * KeyLargo ATA66, we have to keep that delay around. I may end
405 * up not hard resetting anymore on these and keep the delay only
406 * for older interfaces instead (we have to reset when coming
407 * from MacOS...) --BenH.
408 */
409#define IDE_WAKEUP_DELAY (1*HZ)
410
0d071922 411static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
1da177e4 412static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
1da177e4
LT
413static void pmac_ide_selectproc(ide_drive_t *drive);
414static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
415
416#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
417
23579a2a 418#define PMAC_IDE_REG(x) \
4c3032d8 419 ((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
1da177e4
LT
420
421/*
422 * Apply the timings of the proper unit (master/slave) to the shared
423 * timing register when selecting that unit. This version is for
424 * ASICs with a single timing register
425 */
aacaf9bd 426static void
1da177e4
LT
427pmac_ide_selectproc(ide_drive_t *drive)
428{
7b8797ac
BZ
429 ide_hwif_t *hwif = drive->hwif;
430 pmac_ide_hwif_t *pmif =
431 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
432
433 if (pmif == NULL)
434 return;
435
436 if (drive->select.b.unit & 0x01)
437 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
438 else
439 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
440 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
441}
442
443/*
444 * Apply the timings of the proper unit (master/slave) to the shared
445 * timing register when selecting that unit. This version is for
446 * ASICs with a dual timing register (Kauai)
447 */
aacaf9bd 448static void
1da177e4
LT
449pmac_ide_kauai_selectproc(ide_drive_t *drive)
450{
7b8797ac
BZ
451 ide_hwif_t *hwif = drive->hwif;
452 pmac_ide_hwif_t *pmif =
453 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
454
455 if (pmif == NULL)
456 return;
457
458 if (drive->select.b.unit & 0x01) {
459 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
460 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
461 } else {
462 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
463 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
464 }
465 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
466}
467
468/*
469 * Force an update of controller timing values for a given drive
470 */
aacaf9bd 471static void
1da177e4
LT
472pmac_ide_do_update_timings(ide_drive_t *drive)
473{
7b8797ac
BZ
474 ide_hwif_t *hwif = drive->hwif;
475 pmac_ide_hwif_t *pmif =
476 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
477
478 if (pmif == NULL)
479 return;
480
481 if (pmif->kind == controller_sh_ata6 ||
482 pmif->kind == controller_un_ata6 ||
483 pmif->kind == controller_k2_ata6)
484 pmac_ide_kauai_selectproc(drive);
485 else
486 pmac_ide_selectproc(drive);
487}
488
f8c4bd0a 489static void pmac_outbsync(ide_hwif_t *hwif, u8 value, unsigned long port)
1da177e4
LT
490{
491 u32 tmp;
492
493 writeb(value, (void __iomem *) port);
f8c4bd0a
BZ
494 tmp = readl((void __iomem *)(hwif->io_ports.data_addr
495 + IDE_TIMING_CONFIG));
1da177e4
LT
496}
497
c6dfa867
BZ
498static void pmac_exec_command(ide_hwif_t *hwif, u8 cmd)
499{
500 writeb(cmd, (void __iomem *)hwif->io_ports.command_addr);
501 (void)readl((void __iomem *)(hwif->io_ports.data_addr
502 + IDE_TIMING_CONFIG));
503}
504
1da177e4
LT
505/*
506 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
507 */
aacaf9bd 508static void
26bcb879 509pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 510{
7b8797ac
BZ
511 ide_hwif_t *hwif = drive->hwif;
512 pmac_ide_hwif_t *pmif =
513 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
8a97206e 514 struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
0b46ff2e 515 u32 *timings, t;
1da177e4
LT
516 unsigned accessTicks, recTicks;
517 unsigned accessTime, recTime;
7dd00083
BZ
518 unsigned int cycle_time;
519
1da177e4
LT
520 if (pmif == NULL)
521 return;
522
523 /* which drive is it ? */
524 timings = &pmif->timings[drive->select.b.unit & 0x01];
0b46ff2e 525 t = *timings;
1da177e4 526
7dd00083 527 cycle_time = ide_pio_cycle_time(drive, pio);
1da177e4
LT
528
529 switch (pmif->kind) {
530 case controller_sh_ata6: {
531 /* 133Mhz cell */
7dd00083 532 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
0b46ff2e 533 t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
1da177e4
LT
534 break;
535 }
536 case controller_un_ata6:
537 case controller_k2_ata6: {
538 /* 100Mhz cell */
7dd00083 539 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
0b46ff2e 540 t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
1da177e4
LT
541 break;
542 }
543 case controller_kl_ata4:
544 /* 66Mhz cell */
8a97206e 545 recTime = cycle_time - tim->active - tim->setup;
1da177e4 546 recTime = max(recTime, 150U);
8a97206e 547 accessTime = tim->active;
1da177e4
LT
548 accessTime = max(accessTime, 150U);
549 accessTicks = SYSCLK_TICKS_66(accessTime);
550 accessTicks = min(accessTicks, 0x1fU);
551 recTicks = SYSCLK_TICKS_66(recTime);
552 recTicks = min(recTicks, 0x1fU);
0b46ff2e
BH
553 t = (t & ~TR_66_PIO_MASK) |
554 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
555 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
1da177e4
LT
556 break;
557 default: {
558 /* 33Mhz cell */
559 int ebit = 0;
8a97206e 560 recTime = cycle_time - tim->active - tim->setup;
1da177e4 561 recTime = max(recTime, 150U);
8a97206e 562 accessTime = tim->active;
1da177e4
LT
563 accessTime = max(accessTime, 150U);
564 accessTicks = SYSCLK_TICKS(accessTime);
565 accessTicks = min(accessTicks, 0x1fU);
566 accessTicks = max(accessTicks, 4U);
567 recTicks = SYSCLK_TICKS(recTime);
568 recTicks = min(recTicks, 0x1fU);
569 recTicks = max(recTicks, 5U) - 4;
570 if (recTicks > 9) {
571 recTicks--; /* guess, but it's only for PIO0, so... */
572 ebit = 1;
573 }
0b46ff2e 574 t = (t & ~TR_33_PIO_MASK) |
1da177e4
LT
575 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
576 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
577 if (ebit)
0b46ff2e 578 t |= TR_33_PIO_E;
1da177e4
LT
579 break;
580 }
581 }
582
583#ifdef IDE_PMAC_DEBUG
584 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
585 drive->name, pio, *timings);
586#endif
587
0b46ff2e 588 *timings = t;
c15d5d43 589 pmac_ide_do_update_timings(drive);
1da177e4
LT
590}
591
592#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
593
594/*
595 * Calculate KeyLargo ATA/66 UDMA timings
596 */
aacaf9bd 597static int
1da177e4
LT
598set_timings_udma_ata4(u32 *timings, u8 speed)
599{
600 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
601
602 if (speed > XFER_UDMA_4)
603 return 1;
604
605 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
606 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
607 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
608
609 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
610 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
611 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
612 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
613 TR_66_UDMA_EN;
614#ifdef IDE_PMAC_DEBUG
615 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
616 speed & 0xf, *timings);
617#endif
618
619 return 0;
620}
621
622/*
623 * Calculate Kauai ATA/100 UDMA timings
624 */
aacaf9bd 625static int
1da177e4
LT
626set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
627{
628 struct ide_timing *t = ide_timing_find_mode(speed);
629 u32 tr;
630
631 if (speed > XFER_UDMA_5 || t == NULL)
632 return 1;
633 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
1da177e4
LT
634 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
635 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
636
637 return 0;
638}
639
640/*
641 * Calculate Shasta ATA/133 UDMA timings
642 */
aacaf9bd 643static int
1da177e4
LT
644set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
645{
646 struct ide_timing *t = ide_timing_find_mode(speed);
647 u32 tr;
648
649 if (speed > XFER_UDMA_6 || t == NULL)
650 return 1;
651 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
1da177e4
LT
652 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
653 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
654
655 return 0;
656}
657
658/*
659 * Calculate MDMA timings for all cells
660 */
90f72eca 661static void
1da177e4 662set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
90f72eca 663 u8 speed)
1da177e4
LT
664{
665 int cycleTime, accessTime = 0, recTime = 0;
666 unsigned accessTicks, recTicks;
90f72eca 667 struct hd_driveid *id = drive->id;
1da177e4
LT
668 struct mdma_timings_t* tm = NULL;
669 int i;
670
671 /* Get default cycle time for mode */
672 switch(speed & 0xf) {
673 case 0: cycleTime = 480; break;
674 case 1: cycleTime = 150; break;
675 case 2: cycleTime = 120; break;
676 default:
90f72eca
BZ
677 BUG();
678 break;
1da177e4 679 }
90f72eca
BZ
680
681 /* Check if drive provides explicit DMA cycle time */
682 if ((id->field_valid & 2) && id->eide_dma_time)
683 cycleTime = max_t(int, id->eide_dma_time, cycleTime);
684
1da177e4
LT
685 /* OHare limits according to some old Apple sources */
686 if ((intf_type == controller_ohare) && (cycleTime < 150))
687 cycleTime = 150;
688 /* Get the proper timing array for this controller */
689 switch(intf_type) {
690 case controller_sh_ata6:
691 case controller_un_ata6:
692 case controller_k2_ata6:
693 break;
694 case controller_kl_ata4:
695 tm = mdma_timings_66;
696 break;
697 case controller_kl_ata3:
698 tm = mdma_timings_33k;
699 break;
700 default:
701 tm = mdma_timings_33;
702 break;
703 }
704 if (tm != NULL) {
705 /* Lookup matching access & recovery times */
706 i = -1;
707 for (;;) {
708 if (tm[i+1].cycleTime < cycleTime)
709 break;
710 i++;
711 }
1da177e4
LT
712 cycleTime = tm[i].cycleTime;
713 accessTime = tm[i].accessTime;
714 recTime = tm[i].recoveryTime;
715
716#ifdef IDE_PMAC_DEBUG
717 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
718 drive->name, cycleTime, accessTime, recTime);
719#endif
720 }
721 switch(intf_type) {
722 case controller_sh_ata6: {
723 /* 133Mhz cell */
724 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
1da177e4
LT
725 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
726 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
727 }
728 case controller_un_ata6:
729 case controller_k2_ata6: {
730 /* 100Mhz cell */
731 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
1da177e4
LT
732 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
733 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
734 }
735 break;
736 case controller_kl_ata4:
737 /* 66Mhz cell */
738 accessTicks = SYSCLK_TICKS_66(accessTime);
739 accessTicks = min(accessTicks, 0x1fU);
740 accessTicks = max(accessTicks, 0x1U);
741 recTicks = SYSCLK_TICKS_66(recTime);
742 recTicks = min(recTicks, 0x1fU);
743 recTicks = max(recTicks, 0x3U);
744 /* Clear out mdma bits and disable udma */
745 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
746 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
747 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
748 break;
749 case controller_kl_ata3:
750 /* 33Mhz cell on KeyLargo */
751 accessTicks = SYSCLK_TICKS(accessTime);
752 accessTicks = max(accessTicks, 1U);
753 accessTicks = min(accessTicks, 0x1fU);
754 accessTime = accessTicks * IDE_SYSCLK_NS;
755 recTicks = SYSCLK_TICKS(recTime);
756 recTicks = max(recTicks, 1U);
757 recTicks = min(recTicks, 0x1fU);
758 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
759 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
760 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
761 break;
762 default: {
763 /* 33Mhz cell on others */
764 int halfTick = 0;
765 int origAccessTime = accessTime;
766 int origRecTime = recTime;
767
768 accessTicks = SYSCLK_TICKS(accessTime);
769 accessTicks = max(accessTicks, 1U);
770 accessTicks = min(accessTicks, 0x1fU);
771 accessTime = accessTicks * IDE_SYSCLK_NS;
772 recTicks = SYSCLK_TICKS(recTime);
773 recTicks = max(recTicks, 2U) - 1;
774 recTicks = min(recTicks, 0x1fU);
775 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
776 if ((accessTicks > 1) &&
777 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
778 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
779 halfTick = 1;
780 accessTicks--;
781 }
782 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
783 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
784 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
785 if (halfTick)
786 *timings |= TR_33_MDMA_HALFTICK;
787 }
788 }
789#ifdef IDE_PMAC_DEBUG
790 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
791 drive->name, speed & 0xf, *timings);
792#endif
1da177e4
LT
793}
794#endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
795
88b2b32b 796static void pmac_ide_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 797{
7b8797ac
BZ
798 ide_hwif_t *hwif = drive->hwif;
799 pmac_ide_hwif_t *pmif =
800 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
801 int unit = (drive->select.b.unit & 0x01);
802 int ret = 0;
085798b1 803 u32 *timings, *timings2, tl[2];
1da177e4 804
1da177e4
LT
805 timings = &pmif->timings[unit];
806 timings2 = &pmif->timings[unit+2];
085798b1
BZ
807
808 /* Copy timings to local image */
809 tl[0] = *timings;
810 tl[1] = *timings2;
811
1da177e4 812#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
4db90a14
BZ
813 if (speed >= XFER_UDMA_0) {
814 if (pmif->kind == controller_kl_ata4)
815 ret = set_timings_udma_ata4(&tl[0], speed);
816 else if (pmif->kind == controller_un_ata6
817 || pmif->kind == controller_k2_ata6)
818 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
819 else if (pmif->kind == controller_sh_ata6)
820 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
821 else
822 ret = -1;
823 } else
824 set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
1da177e4 825#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1da177e4 826 if (ret)
88b2b32b 827 return;
085798b1
BZ
828
829 /* Apply timings to controller */
830 *timings = tl[0];
831 *timings2 = tl[1];
832
1da177e4 833 pmac_ide_do_update_timings(drive);
1da177e4
LT
834}
835
836/*
837 * Blast some well known "safe" values to the timing registers at init or
838 * wakeup from sleep time, before we do real calculation
839 */
aacaf9bd 840static void
1da177e4
LT
841sanitize_timings(pmac_ide_hwif_t *pmif)
842{
843 unsigned int value, value2 = 0;
844
845 switch(pmif->kind) {
846 case controller_sh_ata6:
847 value = 0x0a820c97;
848 value2 = 0x00033031;
849 break;
850 case controller_un_ata6:
851 case controller_k2_ata6:
852 value = 0x08618a92;
853 value2 = 0x00002921;
854 break;
855 case controller_kl_ata4:
856 value = 0x0008438c;
857 break;
858 case controller_kl_ata3:
859 value = 0x00084526;
860 break;
861 case controller_heathrow:
862 case controller_ohare:
863 default:
864 value = 0x00074526;
865 break;
866 }
867 pmif->timings[0] = pmif->timings[1] = value;
868 pmif->timings[2] = pmif->timings[3] = value2;
869}
870
1da177e4
LT
871/* Suspend call back, should be called after the child devices
872 * have actually been suspended
873 */
7b8797ac 874static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
1da177e4 875{
1da177e4
LT
876 /* We clear the timings */
877 pmif->timings[0] = 0;
878 pmif->timings[1] = 0;
879
616299af
BH
880 disable_irq(pmif->irq);
881
1da177e4
LT
882 /* The media bay will handle itself just fine */
883 if (pmif->mediabay)
884 return 0;
885
886 /* Kauai has bus control FCRs directly here */
887 if (pmif->kauai_fcr) {
888 u32 fcr = readl(pmif->kauai_fcr);
889 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
890 writel(fcr, pmif->kauai_fcr);
891 }
892
893 /* Disable the bus on older machines and the cell on kauai */
894 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
895 0);
896
897 return 0;
898}
899
900/* Resume call back, should be called before the child devices
901 * are resumed
902 */
7b8797ac 903static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
1da177e4 904{
1da177e4
LT
905 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
906 if (!pmif->mediabay) {
907 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
908 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
909 msleep(10);
910 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
1da177e4
LT
911
912 /* Kauai has it different */
913 if (pmif->kauai_fcr) {
914 u32 fcr = readl(pmif->kauai_fcr);
915 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
916 writel(fcr, pmif->kauai_fcr);
917 }
616299af
BH
918
919 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1da177e4
LT
920 }
921
922 /* Sanitize drive timings */
923 sanitize_timings(pmif);
924
616299af
BH
925 enable_irq(pmif->irq);
926
1da177e4
LT
927 return 0;
928}
929
07a6c66d
BZ
930static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
931{
7b8797ac
BZ
932 pmac_ide_hwif_t *pmif =
933 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
07a6c66d
BZ
934 struct device_node *np = pmif->node;
935 const char *cable = of_get_property(np, "cable-type", NULL);
936
937 /* Get cable type from device-tree. */
938 if (cable && !strncmp(cable, "80-", 3))
939 return ATA_CBL_PATA80;
940
941 /*
942 * G5's seem to have incorrect cable type in device-tree.
943 * Let's assume they have a 80 conductor cable, this seem
944 * to be always the case unless the user mucked around.
945 */
946 if (of_device_is_compatible(np, "K2-UATA") ||
947 of_device_is_compatible(np, "shasta-ata"))
948 return ATA_CBL_PATA80;
949
950 return ATA_CBL_PATA40;
951}
952
07eb106f
BZ
953static void pmac_ide_init_dev(ide_drive_t *drive)
954{
955 ide_hwif_t *hwif = drive->hwif;
956 pmac_ide_hwif_t *pmif =
957 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
958
959 if (pmif->mediabay) {
960#ifdef CONFIG_PMAC_MEDIABAY
961 if (check_media_bay_by_base(pmif->regbase, MB_CD) == 0) {
962 drive->noprobe = 0;
963 return;
964 }
965#endif
966 drive->noprobe = 1;
967 }
968}
969
ac95beed 970static const struct ide_port_ops pmac_ide_ata6_port_ops = {
07eb106f 971 .init_dev = pmac_ide_init_dev,
ac95beed
BZ
972 .set_pio_mode = pmac_ide_set_pio_mode,
973 .set_dma_mode = pmac_ide_set_dma_mode,
974 .selectproc = pmac_ide_kauai_selectproc,
07a6c66d
BZ
975 .cable_detect = pmac_ide_cable_detect,
976};
977
978static const struct ide_port_ops pmac_ide_ata4_port_ops = {
07eb106f 979 .init_dev = pmac_ide_init_dev,
07a6c66d
BZ
980 .set_pio_mode = pmac_ide_set_pio_mode,
981 .set_dma_mode = pmac_ide_set_dma_mode,
982 .selectproc = pmac_ide_selectproc,
983 .cable_detect = pmac_ide_cable_detect,
ac95beed
BZ
984};
985
986static const struct ide_port_ops pmac_ide_port_ops = {
07eb106f 987 .init_dev = pmac_ide_init_dev,
ac95beed
BZ
988 .set_pio_mode = pmac_ide_set_pio_mode,
989 .set_dma_mode = pmac_ide_set_dma_mode,
990 .selectproc = pmac_ide_selectproc,
991};
992
f37afdac 993static const struct ide_dma_ops pmac_dma_ops;
5e37bdc0 994
c413b9b9 995static const struct ide_port_info pmac_port_info = {
b36ba532 996 .name = DRV_NAME,
0d071922 997 .init_dma = pmac_ide_init_dma,
c413b9b9 998 .chipset = ide_pmac,
5e37bdc0
BZ
999#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1000 .dma_ops = &pmac_dma_ops,
1001#endif
ac95beed 1002 .port_ops = &pmac_ide_port_ops,
c413b9b9 1003 .host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
c413b9b9 1004 IDE_HFLAG_POST_SET_MODE |
c5dd43ec 1005 IDE_HFLAG_MMIO |
c413b9b9
BZ
1006 IDE_HFLAG_UNMASK_IRQS,
1007 .pio_mask = ATA_PIO4,
1008 .mwdma_mask = ATA_MWDMA2,
1009};
1010
1da177e4
LT
1011/*
1012 * Setup, register & probe an IDE channel driven by this driver, this is
5b16464a 1013 * called by one of the 2 probe functions (macio or PCI).
1da177e4 1014 */
b36ba532 1015static int __devinit pmac_ide_setup_device(pmac_ide_hwif_t *pmif, hw_regs_t *hw)
1da177e4
LT
1016{
1017 struct device_node *np = pmif->node;
018a3d1d 1018 const int *bidp;
b36ba532 1019 ide_hwif_t *hwif;
c97c6aca 1020 hw_regs_t *hws[] = { hw, NULL, NULL, NULL };
8447d9d5 1021 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
c413b9b9 1022 struct ide_port_info d = pmac_port_info;
1da177e4 1023
1da177e4 1024 pmif->broken_dma = pmif->broken_dma_warn = 0;
c413b9b9 1025 if (of_device_is_compatible(np, "shasta-ata")) {
1da177e4 1026 pmif->kind = controller_sh_ata6;
ac95beed 1027 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1028 d.udma_mask = ATA_UDMA6;
1029 } else if (of_device_is_compatible(np, "kauai-ata")) {
1da177e4 1030 pmif->kind = controller_un_ata6;
ac95beed 1031 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1032 d.udma_mask = ATA_UDMA5;
1033 } else if (of_device_is_compatible(np, "K2-UATA")) {
1da177e4 1034 pmif->kind = controller_k2_ata6;
ac95beed 1035 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1036 d.udma_mask = ATA_UDMA5;
1037 } else if (of_device_is_compatible(np, "keylargo-ata")) {
1038 if (strcmp(np->name, "ata-4") == 0) {
1da177e4 1039 pmif->kind = controller_kl_ata4;
07a6c66d 1040 d.port_ops = &pmac_ide_ata4_port_ops;
c413b9b9
BZ
1041 d.udma_mask = ATA_UDMA4;
1042 } else
1da177e4 1043 pmif->kind = controller_kl_ata3;
c413b9b9 1044 } else if (of_device_is_compatible(np, "heathrow-ata")) {
1da177e4 1045 pmif->kind = controller_heathrow;
c413b9b9 1046 } else {
1da177e4
LT
1047 pmif->kind = controller_ohare;
1048 pmif->broken_dma = 1;
1049 }
1050
40cd3a45 1051 bidp = of_get_property(np, "AAPL,bus-id", NULL);
1da177e4
LT
1052 pmif->aapl_bus_id = bidp ? *bidp : 0;
1053
1da177e4
LT
1054 /* On Kauai-type controllers, we make sure the FCR is correct */
1055 if (pmif->kauai_fcr)
1056 writel(KAUAI_FCR_UATA_MAGIC |
1057 KAUAI_FCR_UATA_RESET_N |
1058 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1059
1060 pmif->mediabay = 0;
1061
1062 /* Make sure we have sane timings */
1063 sanitize_timings(pmif);
1064
1065#ifndef CONFIG_PPC64
1066 /* XXX FIXME: Media bay stuff need re-organizing */
1067 if (np->parent && np->parent->name
1068 && strcasecmp(np->parent->name, "media-bay") == 0) {
8c870933 1069#ifdef CONFIG_PMAC_MEDIABAY
2dde7861
BZ
1070 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq,
1071 hwif);
8c870933 1072#endif /* CONFIG_PMAC_MEDIABAY */
1da177e4
LT
1073 pmif->mediabay = 1;
1074 if (!bidp)
1075 pmif->aapl_bus_id = 1;
1076 } else if (pmif->kind == controller_ohare) {
1077 /* The code below is having trouble on some ohare machines
1078 * (timing related ?). Until I can put my hand on one of these
1079 * units, I keep the old way
1080 */
1081 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1082 } else
1083#endif
1084 {
1085 /* This is necessary to enable IDE when net-booting */
1086 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1087 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1088 msleep(10);
1089 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1090 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1091 }
1092
b36ba532
BZ
1093 printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
1094 "bus ID %d%s, irq %d\n", model_name[pmif->kind],
1095 pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
1096 pmif->mediabay ? " (mediabay)" : "", hw->irq);
1097
1098 hwif = ide_find_port_slot(&d);
1099 if (hwif == NULL)
1100 return -ENOENT;
1101
c6dfa867
BZ
1102 hwif->exec_command = pmac_exec_command;
1103
1da177e4
LT
1104 /* Setup MMIO ops */
1105 default_hwif_mmiops(hwif);
1106 hwif->OUTBSYNC = pmac_outbsync;
1107
8447d9d5 1108 idx[0] = hwif->index;
1da177e4 1109
c97c6aca 1110 ide_device_add(idx, &d, hws);
5cbf79cd 1111
1da177e4
LT
1112 return 0;
1113}
1114
5c58666f
BZ
1115static void __devinit pmac_ide_init_ports(hw_regs_t *hw, unsigned long base)
1116{
1117 int i;
1118
1119 for (i = 0; i < 8; ++i)
4c3032d8
BZ
1120 hw->io_ports_array[i] = base + i * 0x10;
1121
1122 hw->io_ports.ctl_addr = base + 0x160;
5c58666f
BZ
1123}
1124
1da177e4
LT
1125/*
1126 * Attach to a macio probed interface
1127 */
1128static int __devinit
5e655772 1129pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
1da177e4
LT
1130{
1131 void __iomem *base;
1132 unsigned long regbase;
1da177e4 1133 pmac_ide_hwif_t *pmif;
939b0f1d 1134 int irq, rc;
57c802e8 1135 hw_regs_t hw;
1da177e4 1136
5297a3e5
BZ
1137 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1138 if (pmif == NULL)
1139 return -ENOMEM;
1140
cc5d0189 1141 if (macio_resource_count(mdev) == 0) {
939b0f1d
BZ
1142 printk(KERN_WARNING "ide-pmac: no address for %s\n",
1143 mdev->ofdev.node->full_name);
5297a3e5
BZ
1144 rc = -ENXIO;
1145 goto out_free_pmif;
1da177e4
LT
1146 }
1147
1148 /* Request memory resource for IO ports */
1149 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
939b0f1d
BZ
1150 printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
1151 "%s!\n", mdev->ofdev.node->full_name);
5297a3e5
BZ
1152 rc = -EBUSY;
1153 goto out_free_pmif;
1da177e4
LT
1154 }
1155
1156 /* XXX This is bogus. Should be fixed in the registry by checking
1157 * the kind of host interrupt controller, a bit like gatwick
1158 * fixes in irq.c. That works well enough for the single case
1159 * where that happens though...
1160 */
1161 if (macio_irq_count(mdev) == 0) {
939b0f1d
BZ
1162 printk(KERN_WARNING "ide-pmac: no intrs for device %s, using "
1163 "13\n", mdev->ofdev.node->full_name);
69917c26 1164 irq = irq_create_mapping(NULL, 13);
1da177e4
LT
1165 } else
1166 irq = macio_irq(mdev, 0);
1167
1168 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1169 regbase = (unsigned long) base;
1170
1da177e4
LT
1171 pmif->mdev = mdev;
1172 pmif->node = mdev->ofdev.node;
1173 pmif->regbase = regbase;
1174 pmif->irq = irq;
1175 pmif->kauai_fcr = NULL;
1176#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1177 if (macio_resource_count(mdev) >= 2) {
1178 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
939b0f1d
BZ
1179 printk(KERN_WARNING "ide-pmac: can't request DMA "
1180 "resource for %s!\n",
1181 mdev->ofdev.node->full_name);
1da177e4
LT
1182 else
1183 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1184 } else
1185 pmif->dma_regs = NULL;
1186#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
7b8797ac 1187 dev_set_drvdata(&mdev->ofdev.dev, pmif);
1da177e4 1188
57c802e8 1189 memset(&hw, 0, sizeof(hw));
5c58666f 1190 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8 1191 hw.irq = irq;
c56c5648
BZ
1192 hw.dev = &mdev->bus->pdev->dev;
1193 hw.parent = &mdev->ofdev.dev;
57c802e8 1194
b36ba532 1195 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1196 if (rc != 0) {
1197 /* The inteface is released to the common IDE layer */
1198 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1199 iounmap(base);
ed908fa1 1200 if (pmif->dma_regs) {
1da177e4 1201 iounmap(pmif->dma_regs);
ed908fa1
BZ
1202 macio_release_resource(mdev, 1);
1203 }
1da177e4 1204 macio_release_resource(mdev, 0);
5297a3e5 1205 kfree(pmif);
1da177e4
LT
1206 }
1207
1208 return rc;
5297a3e5
BZ
1209
1210out_free_pmif:
1211 kfree(pmif);
1212 return rc;
1da177e4
LT
1213}
1214
1215static int
8b4b8a24 1216pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
1da177e4 1217{
7b8797ac
BZ
1218 pmac_ide_hwif_t *pmif =
1219 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1220 int rc = 0;
1da177e4 1221
8b4b8a24 1222 if (mesg.event != mdev->ofdev.dev.power.power_state.event
3a2d5b70 1223 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1224 rc = pmac_ide_do_suspend(pmif);
1da177e4 1225 if (rc == 0)
8b4b8a24 1226 mdev->ofdev.dev.power.power_state = mesg;
1da177e4
LT
1227 }
1228
1229 return rc;
1230}
1231
1232static int
1233pmac_ide_macio_resume(struct macio_dev *mdev)
1234{
7b8797ac
BZ
1235 pmac_ide_hwif_t *pmif =
1236 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1237 int rc = 0;
1238
ca078bae 1239 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1240 rc = pmac_ide_do_resume(pmif);
1da177e4 1241 if (rc == 0)
829ca9a3 1242 mdev->ofdev.dev.power.power_state = PMSG_ON;
1da177e4
LT
1243 }
1244
1245 return rc;
1246}
1247
1248/*
1249 * Attach to a PCI probed interface
1250 */
1251static int __devinit
1252pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1253{
1da177e4
LT
1254 struct device_node *np;
1255 pmac_ide_hwif_t *pmif;
1256 void __iomem *base;
1257 unsigned long rbase, rlen;
939b0f1d 1258 int rc;
57c802e8 1259 hw_regs_t hw;
1da177e4
LT
1260
1261 np = pci_device_to_OF_node(pdev);
1262 if (np == NULL) {
1263 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1264 return -ENODEV;
1265 }
5297a3e5
BZ
1266
1267 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1268 if (pmif == NULL)
1269 return -ENOMEM;
1270
1da177e4 1271 if (pci_enable_device(pdev)) {
939b0f1d
BZ
1272 printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
1273 "%s\n", np->full_name);
5297a3e5
BZ
1274 rc = -ENXIO;
1275 goto out_free_pmif;
1da177e4
LT
1276 }
1277 pci_set_master(pdev);
1278
1279 if (pci_request_regions(pdev, "Kauai ATA")) {
939b0f1d
BZ
1280 printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
1281 "%s\n", np->full_name);
5297a3e5
BZ
1282 rc = -ENXIO;
1283 goto out_free_pmif;
1da177e4
LT
1284 }
1285
1da177e4
LT
1286 pmif->mdev = NULL;
1287 pmif->node = np;
1288
1289 rbase = pci_resource_start(pdev, 0);
1290 rlen = pci_resource_len(pdev, 0);
1291
1292 base = ioremap(rbase, rlen);
1293 pmif->regbase = (unsigned long) base + 0x2000;
1294#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1295 pmif->dma_regs = base + 0x1000;
1296#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1297 pmif->kauai_fcr = base;
1298 pmif->irq = pdev->irq;
1299
7b8797ac 1300 pci_set_drvdata(pdev, pmif);
1da177e4 1301
57c802e8 1302 memset(&hw, 0, sizeof(hw));
5c58666f 1303 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8
BZ
1304 hw.irq = pdev->irq;
1305 hw.dev = &pdev->dev;
1306
b36ba532 1307 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1308 if (rc != 0) {
1309 /* The inteface is released to the common IDE layer */
1310 pci_set_drvdata(pdev, NULL);
1311 iounmap(base);
1da177e4 1312 pci_release_regions(pdev);
5297a3e5 1313 kfree(pmif);
1da177e4
LT
1314 }
1315
1316 return rc;
5297a3e5
BZ
1317
1318out_free_pmif:
1319 kfree(pmif);
1320 return rc;
1da177e4
LT
1321}
1322
1323static int
8b4b8a24 1324pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
1da177e4 1325{
7b8797ac
BZ
1326 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1327 int rc = 0;
1328
8b4b8a24 1329 if (mesg.event != pdev->dev.power.power_state.event
3a2d5b70 1330 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1331 rc = pmac_ide_do_suspend(pmif);
1da177e4 1332 if (rc == 0)
8b4b8a24 1333 pdev->dev.power.power_state = mesg;
1da177e4
LT
1334 }
1335
1336 return rc;
1337}
1338
1339static int
1340pmac_ide_pci_resume(struct pci_dev *pdev)
1341{
7b8797ac
BZ
1342 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1343 int rc = 0;
1344
ca078bae 1345 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1346 rc = pmac_ide_do_resume(pmif);
1da177e4 1347 if (rc == 0)
829ca9a3 1348 pdev->dev.power.power_state = PMSG_ON;
1da177e4
LT
1349 }
1350
1351 return rc;
1352}
1353
5e655772 1354static struct of_device_id pmac_ide_macio_match[] =
1da177e4
LT
1355{
1356 {
1357 .name = "IDE",
1da177e4
LT
1358 },
1359 {
1360 .name = "ATA",
1da177e4
LT
1361 },
1362 {
1da177e4 1363 .type = "ide",
1da177e4
LT
1364 },
1365 {
1da177e4 1366 .type = "ata",
1da177e4
LT
1367 },
1368 {},
1369};
1370
1371static struct macio_driver pmac_ide_macio_driver =
1372{
1373 .name = "ide-pmac",
1374 .match_table = pmac_ide_macio_match,
1375 .probe = pmac_ide_macio_attach,
1376 .suspend = pmac_ide_macio_suspend,
1377 .resume = pmac_ide_macio_resume,
1378};
1379
9cbcc5e3
BZ
1380static const struct pci_device_id pmac_ide_pci_match[] = {
1381 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
1382 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
1383 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
1384 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
1385 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
71e4eda8 1386 {},
1da177e4
LT
1387};
1388
1389static struct pci_driver pmac_ide_pci_driver = {
1390 .name = "ide-pmac",
1391 .id_table = pmac_ide_pci_match,
1392 .probe = pmac_ide_pci_attach,
1393 .suspend = pmac_ide_pci_suspend,
1394 .resume = pmac_ide_pci_resume,
1395};
1396MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1397
9e5755bc 1398int __init pmac_ide_probe(void)
1da177e4 1399{
9e5755bc
AM
1400 int error;
1401
e8222502 1402 if (!machine_is(powermac))
9e5755bc 1403 return -ENODEV;
1da177e4
LT
1404
1405#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
9e5755bc
AM
1406 error = pci_register_driver(&pmac_ide_pci_driver);
1407 if (error)
1408 goto out;
1409 error = macio_register_driver(&pmac_ide_macio_driver);
1410 if (error) {
1411 pci_unregister_driver(&pmac_ide_pci_driver);
1412 goto out;
1413 }
1da177e4 1414#else
9e5755bc
AM
1415 error = macio_register_driver(&pmac_ide_macio_driver);
1416 if (error)
1417 goto out;
1418 error = pci_register_driver(&pmac_ide_pci_driver);
1419 if (error) {
1420 macio_unregister_driver(&pmac_ide_macio_driver);
1421 goto out;
1422 }
1beb6a7d 1423#endif
9e5755bc
AM
1424out:
1425 return error;
1da177e4
LT
1426}
1427
1428#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1429
1430/*
1431 * pmac_ide_build_dmatable builds the DBDMA command list
1432 * for a transfer and sets the DBDMA channel to point to it.
1433 */
aacaf9bd 1434static int
1da177e4
LT
1435pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
1436{
7b8797ac
BZ
1437 ide_hwif_t *hwif = drive->hwif;
1438 pmac_ide_hwif_t *pmif =
1439 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1440 struct dbdma_cmd *table;
1441 int i, count = 0;
1da177e4
LT
1442 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1443 struct scatterlist *sg;
1444 int wr = (rq_data_dir(rq) == WRITE);
1445
1446 /* DMA table is already aligned */
1447 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1448
1449 /* Make sure DMA controller is stopped (necessary ?) */
1450 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1451 while (readl(&dma->status) & RUN)
1452 udelay(1);
1453
1454 hwif->sg_nents = i = ide_build_sglist(drive, rq);
1455
1456 if (!i)
1457 return 0;
1458
1459 /* Build DBDMA commands list */
1460 sg = hwif->sg_table;
1461 while (i && sg_dma_len(sg)) {
1462 u32 cur_addr;
1463 u32 cur_len;
1464
1465 cur_addr = sg_dma_address(sg);
1466 cur_len = sg_dma_len(sg);
1467
1468 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1469 if (pmif->broken_dma_warn == 0) {
aca38a51 1470 printk(KERN_WARNING "%s: DMA on non aligned address, "
1da177e4
LT
1471 "switching to PIO on Ohare chipset\n", drive->name);
1472 pmif->broken_dma_warn = 1;
1473 }
1474 goto use_pio_instead;
1475 }
1476 while (cur_len) {
1477 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1478
1479 if (count++ >= MAX_DCMDS) {
1480 printk(KERN_WARNING "%s: DMA table too small\n",
1481 drive->name);
1482 goto use_pio_instead;
1483 }
1484 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1485 st_le16(&table->req_count, tc);
1486 st_le32(&table->phy_addr, cur_addr);
1487 table->cmd_dep = 0;
1488 table->xfer_status = 0;
1489 table->res_count = 0;
1490 cur_addr += tc;
1491 cur_len -= tc;
1492 ++table;
1493 }
55c16a70 1494 sg = sg_next(sg);
1da177e4
LT
1495 i--;
1496 }
1497
1498 /* convert the last command to an input/output last command */
1499 if (count) {
1500 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1501 /* add the stop command to the end of the list */
1502 memset(table, 0, sizeof(struct dbdma_cmd));
1503 st_le16(&table->command, DBDMA_STOP);
1504 mb();
1505 writel(hwif->dmatable_dma, &dma->cmdptr);
1506 return 1;
1507 }
1508
1509 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
f6fb786d
BZ
1510
1511use_pio_instead:
1512 ide_destroy_dmatable(drive);
1513
1da177e4
LT
1514 return 0; /* revert to PIO for this request */
1515}
1516
1517/* Teardown mappings after DMA has completed. */
aacaf9bd 1518static void
1da177e4
LT
1519pmac_ide_destroy_dmatable (ide_drive_t *drive)
1520{
1521 ide_hwif_t *hwif = drive->hwif;
1da177e4 1522
f6fb786d
BZ
1523 if (hwif->sg_nents) {
1524 ide_destroy_dmatable(drive);
1da177e4
LT
1525 hwif->sg_nents = 0;
1526 }
1527}
1528
1da177e4
LT
1529/*
1530 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1531 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1532 */
aacaf9bd 1533static int
1da177e4
LT
1534pmac_ide_dma_setup(ide_drive_t *drive)
1535{
1536 ide_hwif_t *hwif = HWIF(drive);
7b8797ac
BZ
1537 pmac_ide_hwif_t *pmif =
1538 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1539 struct request *rq = HWGROUP(drive)->rq;
1540 u8 unit = (drive->select.b.unit & 0x01);
1541 u8 ata4;
1542
1543 if (pmif == NULL)
1544 return 1;
1545 ata4 = (pmif->kind == controller_kl_ata4);
1546
1547 if (!pmac_ide_build_dmatable(drive, rq)) {
1548 ide_map_sg(drive, rq);
1549 return 1;
1550 }
1551
1552 /* Apple adds 60ns to wrDataSetup on reads */
1553 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1554 writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
1555 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1556 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1557 }
1558
1559 drive->waiting_for_dma = 1;
1560
1561 return 0;
1562}
1563
aacaf9bd 1564static void
1da177e4
LT
1565pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
1566{
1567 /* issue cmd to drive */
1568 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
1569}
1570
1571/*
1572 * Kick the DMA controller into life after the DMA command has been issued
1573 * to the drive.
1574 */
aacaf9bd 1575static void
1da177e4
LT
1576pmac_ide_dma_start(ide_drive_t *drive)
1577{
7b8797ac
BZ
1578 ide_hwif_t *hwif = drive->hwif;
1579 pmac_ide_hwif_t *pmif =
1580 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1581 volatile struct dbdma_regs __iomem *dma;
1582
1583 dma = pmif->dma_regs;
1584
1585 writel((RUN << 16) | RUN, &dma->control);
1586 /* Make sure it gets to the controller right now */
1587 (void)readl(&dma->control);
1588}
1589
1590/*
1591 * After a DMA transfer, make sure the controller is stopped
1592 */
aacaf9bd 1593static int
1da177e4
LT
1594pmac_ide_dma_end (ide_drive_t *drive)
1595{
7b8797ac
BZ
1596 ide_hwif_t *hwif = drive->hwif;
1597 pmac_ide_hwif_t *pmif =
1598 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1599 volatile struct dbdma_regs __iomem *dma;
1600 u32 dstat;
1601
1602 if (pmif == NULL)
1603 return 0;
1604 dma = pmif->dma_regs;
1605
1606 drive->waiting_for_dma = 0;
1607 dstat = readl(&dma->status);
1608 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
1609 pmac_ide_destroy_dmatable(drive);
1610 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1611 * in theory, but with ATAPI decices doing buffer underruns, that would
1612 * cause us to disable DMA, which isn't what we want
1613 */
1614 return (dstat & (RUN|DEAD)) != RUN;
1615}
1616
1617/*
1618 * Check out that the interrupt we got was for us. We can't always know this
1619 * for sure with those Apple interfaces (well, we could on the recent ones but
1620 * that's not implemented yet), on the other hand, we don't have shared interrupts
1621 * so it's not really a problem
1622 */
aacaf9bd 1623static int
1da177e4
LT
1624pmac_ide_dma_test_irq (ide_drive_t *drive)
1625{
7b8797ac
BZ
1626 ide_hwif_t *hwif = drive->hwif;
1627 pmac_ide_hwif_t *pmif =
1628 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1629 volatile struct dbdma_regs __iomem *dma;
1630 unsigned long status, timeout;
1631
1632 if (pmif == NULL)
1633 return 0;
1634 dma = pmif->dma_regs;
1635
1636 /* We have to things to deal with here:
1637 *
1638 * - The dbdma won't stop if the command was started
1639 * but completed with an error without transferring all
1640 * datas. This happens when bad blocks are met during
1641 * a multi-block transfer.
1642 *
1643 * - The dbdma fifo hasn't yet finished flushing to
1644 * to system memory when the disk interrupt occurs.
1645 *
1646 */
1647
1648 /* If ACTIVE is cleared, the STOP command have passed and
1649 * transfer is complete.
1650 */
1651 status = readl(&dma->status);
1652 if (!(status & ACTIVE))
1653 return 1;
1654 if (!drive->waiting_for_dma)
1655 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1656 called while not waiting\n", HWIF(drive)->index);
1657
1658 /* If dbdma didn't execute the STOP command yet, the
1659 * active bit is still set. We consider that we aren't
1660 * sharing interrupts (which is hopefully the case with
1661 * those controllers) and so we just try to flush the
1662 * channel for pending data in the fifo
1663 */
1664 udelay(1);
1665 writel((FLUSH << 16) | FLUSH, &dma->control);
1666 timeout = 0;
1667 for (;;) {
1668 udelay(1);
1669 status = readl(&dma->status);
1670 if ((status & FLUSH) == 0)
1671 break;
1672 if (++timeout > 100) {
1673 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1674 timeout flushing channel\n", HWIF(drive)->index);
1675 break;
1676 }
1677 }
1678 return 1;
1679}
1680
15ce926a 1681static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
1da177e4 1682{
1da177e4
LT
1683}
1684
841d2a9b
SS
1685static void
1686pmac_ide_dma_lost_irq (ide_drive_t *drive)
1da177e4 1687{
7b8797ac
BZ
1688 ide_hwif_t *hwif = drive->hwif;
1689 pmac_ide_hwif_t *pmif =
1690 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1691 volatile struct dbdma_regs __iomem *dma;
1692 unsigned long status;
1693
1694 if (pmif == NULL)
841d2a9b 1695 return;
1da177e4
LT
1696 dma = pmif->dma_regs;
1697
1698 status = readl(&dma->status);
1699 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
1da177e4
LT
1700}
1701
f37afdac 1702static const struct ide_dma_ops pmac_dma_ops = {
5e37bdc0
BZ
1703 .dma_host_set = pmac_ide_dma_host_set,
1704 .dma_setup = pmac_ide_dma_setup,
1705 .dma_exec_cmd = pmac_ide_dma_exec_cmd,
1706 .dma_start = pmac_ide_dma_start,
1707 .dma_end = pmac_ide_dma_end,
1708 .dma_test_irq = pmac_ide_dma_test_irq,
1709 .dma_timeout = ide_dma_timeout,
1710 .dma_lost_irq = pmac_ide_dma_lost_irq,
1711};
1712
1da177e4
LT
1713/*
1714 * Allocate the data structures needed for using DMA with an interface
1715 * and fill the proper list of functions pointers
1716 */
0d071922
BZ
1717static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
1718 const struct ide_port_info *d)
1da177e4 1719{
7b8797ac
BZ
1720 pmac_ide_hwif_t *pmif =
1721 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
36501650
BZ
1722 struct pci_dev *dev = to_pci_dev(hwif->dev);
1723
1da177e4
LT
1724 /* We won't need pci_dev if we switch to generic consistent
1725 * DMA routines ...
1726 */
0d071922 1727 if (dev == NULL || pmif->dma_regs == 0)
c413b9b9 1728 return -ENODEV;
1da177e4
LT
1729 /*
1730 * Allocate space for the DBDMA commands.
1731 * The +2 is +1 for the stop command and +1 to allow for
1732 * aligning the start address to a multiple of 16 bytes.
1733 */
1734 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
36501650 1735 dev,
1da177e4
LT
1736 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
1737 &hwif->dmatable_dma);
1738 if (pmif->dma_table_cpu == NULL) {
1739 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
1740 hwif->name);
c413b9b9 1741 return -ENOMEM;
1da177e4
LT
1742 }
1743
4f52a329
BZ
1744 hwif->sg_max_nents = MAX_DCMDS;
1745
c413b9b9 1746 return 0;
1da177e4 1747}
0d071922
BZ
1748#else
1749static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
1750 const struct ide_port_info *d)
1751{
1752 return -EOPNOTSUPP;
1753}
1da177e4 1754#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
ade2daf9
BZ
1755
1756module_init(pmac_ide_probe);
de9facbf
AB
1757
1758MODULE_LICENSE("GPL");
This page took 0.434047 seconds and 5 git commands to generate.