ide-cris: don't override ide_register_hw() result
[deliverable/linux.git] / drivers / ide / ppc / pmac.c
CommitLineData
1da177e4 1/*
f30c2269 2 * linux/drivers/ide/ppc/pmac.c
1da177e4
LT
3 *
4 * Support for IDE interfaces on PowerMacs.
5 * These IDE interfaces are memory-mapped and have a DBDMA channel
6 * for doing DMA.
7 *
8 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
c15d5d43 9 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
1da177e4
LT
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License
13 * as published by the Free Software Foundation; either version
14 * 2 of the License, or (at your option) any later version.
15 *
16 * Some code taken from drivers/ide/ide-dma.c:
17 *
18 * Copyright (c) 1995-1998 Mark Lord
19 *
20 * TODO: - Use pre-calculated (kauai) timing tables all the time and
21 * get rid of the "rounded" tables used previously, so we have the
22 * same table format for all controllers and can then just have one
23 * big table
24 *
25 */
1da177e4
LT
26#include <linux/types.h>
27#include <linux/kernel.h>
1da177e4
LT
28#include <linux/init.h>
29#include <linux/delay.h>
30#include <linux/ide.h>
31#include <linux/notifier.h>
32#include <linux/reboot.h>
33#include <linux/pci.h>
34#include <linux/adb.h>
35#include <linux/pmu.h>
36#include <linux/scatterlist.h>
37
38#include <asm/prom.h>
39#include <asm/io.h>
40#include <asm/dbdma.h>
41#include <asm/ide.h>
42#include <asm/pci-bridge.h>
43#include <asm/machdep.h>
44#include <asm/pmac_feature.h>
45#include <asm/sections.h>
46#include <asm/irq.h>
47
48#ifndef CONFIG_PPC64
49#include <asm/mediabay.h>
50#endif
51
9e5755bc 52#include "../ide-timing.h"
1da177e4
LT
53
54#undef IDE_PMAC_DEBUG
55
56#define DMA_WAIT_TIMEOUT 50
57
58typedef struct pmac_ide_hwif {
59 unsigned long regbase;
60 int irq;
61 int kind;
62 int aapl_bus_id;
63 unsigned cable_80 : 1;
64 unsigned mediabay : 1;
65 unsigned broken_dma : 1;
66 unsigned broken_dma_warn : 1;
67 struct device_node* node;
68 struct macio_dev *mdev;
69 u32 timings[4];
70 volatile u32 __iomem * *kauai_fcr;
71#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
72 /* Those fields are duplicating what is in hwif. We currently
73 * can't use the hwif ones because of some assumptions that are
74 * beeing done by the generic code about the kind of dma controller
75 * and format of the dma table. This will have to be fixed though.
76 */
77 volatile struct dbdma_regs __iomem * dma_regs;
78 struct dbdma_cmd* dma_table_cpu;
79#endif
80
81} pmac_ide_hwif_t;
82
aacaf9bd 83static pmac_ide_hwif_t pmac_ide[MAX_HWIFS];
1da177e4
LT
84static int pmac_ide_count;
85
86enum {
87 controller_ohare, /* OHare based */
88 controller_heathrow, /* Heathrow/Paddington */
89 controller_kl_ata3, /* KeyLargo ATA-3 */
90 controller_kl_ata4, /* KeyLargo ATA-4 */
91 controller_un_ata6, /* UniNorth2 ATA-6 */
92 controller_k2_ata6, /* K2 ATA-6 */
93 controller_sh_ata6, /* Shasta ATA-6 */
94};
95
96static const char* model_name[] = {
97 "OHare ATA", /* OHare based */
98 "Heathrow ATA", /* Heathrow/Paddington */
99 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
100 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
101 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
102 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
103 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
104};
105
106/*
107 * Extra registers, both 32-bit little-endian
108 */
109#define IDE_TIMING_CONFIG 0x200
110#define IDE_INTERRUPT 0x300
111
112/* Kauai (U2) ATA has different register setup */
113#define IDE_KAUAI_PIO_CONFIG 0x200
114#define IDE_KAUAI_ULTRA_CONFIG 0x210
115#define IDE_KAUAI_POLL_CONFIG 0x220
116
117/*
118 * Timing configuration register definitions
119 */
120
121/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
122#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
123#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
124#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
125#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
126
127/* 133Mhz cell, found in shasta.
128 * See comments about 100 Mhz Uninorth 2...
129 * Note that PIO_MASK and MDMA_MASK seem to overlap
130 */
131#define TR_133_PIOREG_PIO_MASK 0xff000fff
132#define TR_133_PIOREG_MDMA_MASK 0x00fff800
133#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
134#define TR_133_UDMAREG_UDMA_EN 0x00000001
135
136/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
137 * this one yet, it appears as a pci device (106b/0033) on uninorth
138 * internal PCI bus and it's clock is controlled like gem or fw. It
139 * appears to be an evolution of keylargo ATA4 with a timing register
140 * extended to 2 32bits registers and a similar DBDMA channel. Other
141 * registers seem to exist but I can't tell much about them.
142 *
143 * So far, I'm using pre-calculated tables for this extracted from
144 * the values used by the MacOS X driver.
145 *
146 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
147 * register controls the UDMA timings. At least, it seems bit 0
148 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
149 * cycle time in units of 10ns. Bits 8..15 are used by I don't
150 * know their meaning yet
151 */
152#define TR_100_PIOREG_PIO_MASK 0xff000fff
153#define TR_100_PIOREG_MDMA_MASK 0x00fff000
154#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
155#define TR_100_UDMAREG_UDMA_EN 0x00000001
156
157
158/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
159 * 40 connector cable and to 4 on 80 connector one.
160 * Clock unit is 15ns (66Mhz)
161 *
162 * 3 Values can be programmed:
163 * - Write data setup, which appears to match the cycle time. They
164 * also call it DIOW setup.
165 * - Ready to pause time (from spec)
166 * - Address setup. That one is weird. I don't see where exactly
167 * it fits in UDMA cycles, I got it's name from an obscure piece
168 * of commented out code in Darwin. They leave it to 0, we do as
169 * well, despite a comment that would lead to think it has a
170 * min value of 45ns.
171 * Apple also add 60ns to the write data setup (or cycle time ?) on
172 * reads.
173 */
174#define TR_66_UDMA_MASK 0xfff00000
175#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
176#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
177#define TR_66_UDMA_ADDRSETUP_SHIFT 29
178#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
179#define TR_66_UDMA_RDY2PAUS_SHIFT 25
180#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
181#define TR_66_UDMA_WRDATASETUP_SHIFT 21
182#define TR_66_MDMA_MASK 0x000ffc00
183#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
184#define TR_66_MDMA_RECOVERY_SHIFT 15
185#define TR_66_MDMA_ACCESS_MASK 0x00007c00
186#define TR_66_MDMA_ACCESS_SHIFT 10
187#define TR_66_PIO_MASK 0x000003ff
188#define TR_66_PIO_RECOVERY_MASK 0x000003e0
189#define TR_66_PIO_RECOVERY_SHIFT 5
190#define TR_66_PIO_ACCESS_MASK 0x0000001f
191#define TR_66_PIO_ACCESS_SHIFT 0
192
193/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
194 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
195 *
196 * The access time and recovery time can be programmed. Some older
197 * Darwin code base limit OHare to 150ns cycle time. I decided to do
198 * the same here fore safety against broken old hardware ;)
199 * The HalfTick bit, when set, adds half a clock (15ns) to the access
200 * time and removes one from recovery. It's not supported on KeyLargo
201 * implementation afaik. The E bit appears to be set for PIO mode 0 and
202 * is used to reach long timings used in this mode.
203 */
204#define TR_33_MDMA_MASK 0x003ff800
205#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
206#define TR_33_MDMA_RECOVERY_SHIFT 16
207#define TR_33_MDMA_ACCESS_MASK 0x0000f800
208#define TR_33_MDMA_ACCESS_SHIFT 11
209#define TR_33_MDMA_HALFTICK 0x00200000
210#define TR_33_PIO_MASK 0x000007ff
211#define TR_33_PIO_E 0x00000400
212#define TR_33_PIO_RECOVERY_MASK 0x000003e0
213#define TR_33_PIO_RECOVERY_SHIFT 5
214#define TR_33_PIO_ACCESS_MASK 0x0000001f
215#define TR_33_PIO_ACCESS_SHIFT 0
216
217/*
218 * Interrupt register definitions
219 */
220#define IDE_INTR_DMA 0x80000000
221#define IDE_INTR_DEVICE 0x40000000
222
223/*
224 * FCR Register on Kauai. Not sure what bit 0x4 is ...
225 */
226#define KAUAI_FCR_UATA_MAGIC 0x00000004
227#define KAUAI_FCR_UATA_RESET_N 0x00000002
228#define KAUAI_FCR_UATA_ENABLE 0x00000001
229
230#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
231
232/* Rounded Multiword DMA timings
233 *
234 * I gave up finding a generic formula for all controller
235 * types and instead, built tables based on timing values
236 * used by Apple in Darwin's implementation.
237 */
238struct mdma_timings_t {
239 int accessTime;
240 int recoveryTime;
241 int cycleTime;
242};
243
aacaf9bd 244struct mdma_timings_t mdma_timings_33[] =
1da177e4
LT
245{
246 { 240, 240, 480 },
247 { 180, 180, 360 },
248 { 135, 135, 270 },
249 { 120, 120, 240 },
250 { 105, 105, 210 },
251 { 90, 90, 180 },
252 { 75, 75, 150 },
253 { 75, 45, 120 },
254 { 0, 0, 0 }
255};
256
aacaf9bd 257struct mdma_timings_t mdma_timings_33k[] =
1da177e4
LT
258{
259 { 240, 240, 480 },
260 { 180, 180, 360 },
261 { 150, 150, 300 },
262 { 120, 120, 240 },
263 { 90, 120, 210 },
264 { 90, 90, 180 },
265 { 90, 60, 150 },
266 { 90, 30, 120 },
267 { 0, 0, 0 }
268};
269
aacaf9bd 270struct mdma_timings_t mdma_timings_66[] =
1da177e4
LT
271{
272 { 240, 240, 480 },
273 { 180, 180, 360 },
274 { 135, 135, 270 },
275 { 120, 120, 240 },
276 { 105, 105, 210 },
277 { 90, 90, 180 },
278 { 90, 75, 165 },
279 { 75, 45, 120 },
280 { 0, 0, 0 }
281};
282
283/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
284struct {
285 int addrSetup; /* ??? */
286 int rdy2pause;
287 int wrDataSetup;
aacaf9bd 288} kl66_udma_timings[] =
1da177e4
LT
289{
290 { 0, 180, 120 }, /* Mode 0 */
291 { 0, 150, 90 }, /* 1 */
292 { 0, 120, 60 }, /* 2 */
293 { 0, 90, 45 }, /* 3 */
294 { 0, 90, 30 } /* 4 */
295};
296
297/* UniNorth 2 ATA/100 timings */
298struct kauai_timing {
299 int cycle_time;
300 u32 timing_reg;
301};
302
aacaf9bd 303static struct kauai_timing kauai_pio_timings[] =
1da177e4
LT
304{
305 { 930 , 0x08000fff },
306 { 600 , 0x08000a92 },
307 { 383 , 0x0800060f },
308 { 360 , 0x08000492 },
309 { 330 , 0x0800048f },
310 { 300 , 0x080003cf },
311 { 270 , 0x080003cc },
312 { 240 , 0x0800038b },
313 { 239 , 0x0800030c },
314 { 180 , 0x05000249 },
c15d5d43
BZ
315 { 120 , 0x04000148 },
316 { 0 , 0 },
1da177e4
LT
317};
318
aacaf9bd 319static struct kauai_timing kauai_mdma_timings[] =
1da177e4
LT
320{
321 { 1260 , 0x00fff000 },
322 { 480 , 0x00618000 },
323 { 360 , 0x00492000 },
324 { 270 , 0x0038e000 },
325 { 240 , 0x0030c000 },
326 { 210 , 0x002cb000 },
327 { 180 , 0x00249000 },
328 { 150 , 0x00209000 },
329 { 120 , 0x00148000 },
330 { 0 , 0 },
331};
332
aacaf9bd 333static struct kauai_timing kauai_udma_timings[] =
1da177e4
LT
334{
335 { 120 , 0x000070c0 },
336 { 90 , 0x00005d80 },
337 { 60 , 0x00004a60 },
338 { 45 , 0x00003a50 },
339 { 30 , 0x00002a30 },
340 { 20 , 0x00002921 },
341 { 0 , 0 },
342};
343
aacaf9bd 344static struct kauai_timing shasta_pio_timings[] =
1da177e4
LT
345{
346 { 930 , 0x08000fff },
347 { 600 , 0x0A000c97 },
348 { 383 , 0x07000712 },
349 { 360 , 0x040003cd },
350 { 330 , 0x040003cd },
351 { 300 , 0x040003cd },
352 { 270 , 0x040003cd },
353 { 240 , 0x040003cd },
354 { 239 , 0x040003cd },
355 { 180 , 0x0400028b },
c15d5d43
BZ
356 { 120 , 0x0400010a },
357 { 0 , 0 },
1da177e4
LT
358};
359
aacaf9bd 360static struct kauai_timing shasta_mdma_timings[] =
1da177e4
LT
361{
362 { 1260 , 0x00fff000 },
363 { 480 , 0x00820800 },
364 { 360 , 0x00820800 },
365 { 270 , 0x00820800 },
366 { 240 , 0x00820800 },
367 { 210 , 0x00820800 },
368 { 180 , 0x00820800 },
369 { 150 , 0x0028b000 },
370 { 120 , 0x001ca000 },
371 { 0 , 0 },
372};
373
aacaf9bd 374static struct kauai_timing shasta_udma133_timings[] =
1da177e4
LT
375{
376 { 120 , 0x00035901, },
377 { 90 , 0x000348b1, },
378 { 60 , 0x00033881, },
379 { 45 , 0x00033861, },
380 { 30 , 0x00033841, },
381 { 20 , 0x00033031, },
382 { 15 , 0x00033021, },
383 { 0 , 0 },
384};
385
386
387static inline u32
388kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
389{
390 int i;
391
392 for (i=0; table[i].cycle_time; i++)
393 if (cycle_time > table[i+1].cycle_time)
394 return table[i].timing_reg;
90a87ea4 395 BUG();
1da177e4
LT
396 return 0;
397}
398
399/* allow up to 256 DBDMA commands per xfer */
400#define MAX_DCMDS 256
401
402/*
403 * Wait 1s for disk to answer on IDE bus after a hard reset
404 * of the device (via GPIO/FCR).
405 *
406 * Some devices seem to "pollute" the bus even after dropping
407 * the BSY bit (typically some combo drives slave on the UDMA
408 * bus) after a hard reset. Since we hard reset all drives on
409 * KeyLargo ATA66, we have to keep that delay around. I may end
410 * up not hard resetting anymore on these and keep the delay only
411 * for older interfaces instead (we have to reset when coming
412 * from MacOS...) --BenH.
413 */
414#define IDE_WAKEUP_DELAY (1*HZ)
415
416static void pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif);
417static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
1da177e4
LT
418static void pmac_ide_selectproc(ide_drive_t *drive);
419static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
420
421#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
422
1da177e4
LT
423/*
424 * N.B. this can't be an initfunc, because the media-bay task can
425 * call ide_[un]register at any time.
426 */
aacaf9bd 427void
1da177e4
LT
428pmac_ide_init_hwif_ports(hw_regs_t *hw,
429 unsigned long data_port, unsigned long ctrl_port,
430 int *irq)
431{
432 int i, ix;
433
434 if (data_port == 0)
435 return;
436
437 for (ix = 0; ix < MAX_HWIFS; ++ix)
438 if (data_port == pmac_ide[ix].regbase)
439 break;
440
441 if (ix >= MAX_HWIFS) {
442 /* Probably a PCI interface... */
443 for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i)
444 hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET;
445 hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
446 return;
447 }
448
449 for (i = 0; i < 8; ++i)
450 hw->io_ports[i] = data_port + i * 0x10;
451 hw->io_ports[8] = data_port + 0x160;
452
453 if (irq != NULL)
454 *irq = pmac_ide[ix].irq;
22192ccd
BH
455
456 hw->dev = &pmac_ide[ix].mdev->ofdev.dev;
1da177e4
LT
457}
458
459#define PMAC_IDE_REG(x) ((void __iomem *)(IDE_DATA_REG+(x)))
460
461/*
462 * Apply the timings of the proper unit (master/slave) to the shared
463 * timing register when selecting that unit. This version is for
464 * ASICs with a single timing register
465 */
aacaf9bd 466static void
1da177e4
LT
467pmac_ide_selectproc(ide_drive_t *drive)
468{
469 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
470
471 if (pmif == NULL)
472 return;
473
474 if (drive->select.b.unit & 0x01)
475 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
476 else
477 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
478 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
479}
480
481/*
482 * Apply the timings of the proper unit (master/slave) to the shared
483 * timing register when selecting that unit. This version is for
484 * ASICs with a dual timing register (Kauai)
485 */
aacaf9bd 486static void
1da177e4
LT
487pmac_ide_kauai_selectproc(ide_drive_t *drive)
488{
489 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
490
491 if (pmif == NULL)
492 return;
493
494 if (drive->select.b.unit & 0x01) {
495 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
496 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
497 } else {
498 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
499 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
500 }
501 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
502}
503
504/*
505 * Force an update of controller timing values for a given drive
506 */
aacaf9bd 507static void
1da177e4
LT
508pmac_ide_do_update_timings(ide_drive_t *drive)
509{
510 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
511
512 if (pmif == NULL)
513 return;
514
515 if (pmif->kind == controller_sh_ata6 ||
516 pmif->kind == controller_un_ata6 ||
517 pmif->kind == controller_k2_ata6)
518 pmac_ide_kauai_selectproc(drive);
519 else
520 pmac_ide_selectproc(drive);
521}
522
523static void
524pmac_outbsync(ide_drive_t *drive, u8 value, unsigned long port)
525{
526 u32 tmp;
527
528 writeb(value, (void __iomem *) port);
529 tmp = readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
530}
531
1da177e4
LT
532/*
533 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
534 */
aacaf9bd 535static void
26bcb879 536pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 537{
0b46ff2e 538 u32 *timings, t;
1da177e4
LT
539 unsigned accessTicks, recTicks;
540 unsigned accessTime, recTime;
541 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
7dd00083
BZ
542 unsigned int cycle_time;
543
1da177e4
LT
544 if (pmif == NULL)
545 return;
546
547 /* which drive is it ? */
548 timings = &pmif->timings[drive->select.b.unit & 0x01];
0b46ff2e 549 t = *timings;
1da177e4 550
7dd00083 551 cycle_time = ide_pio_cycle_time(drive, pio);
1da177e4
LT
552
553 switch (pmif->kind) {
554 case controller_sh_ata6: {
555 /* 133Mhz cell */
7dd00083 556 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
0b46ff2e 557 t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
1da177e4
LT
558 break;
559 }
560 case controller_un_ata6:
561 case controller_k2_ata6: {
562 /* 100Mhz cell */
7dd00083 563 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
0b46ff2e 564 t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
1da177e4
LT
565 break;
566 }
567 case controller_kl_ata4:
568 /* 66Mhz cell */
7dd00083 569 recTime = cycle_time - ide_pio_timings[pio].active_time
1da177e4
LT
570 - ide_pio_timings[pio].setup_time;
571 recTime = max(recTime, 150U);
572 accessTime = ide_pio_timings[pio].active_time;
573 accessTime = max(accessTime, 150U);
574 accessTicks = SYSCLK_TICKS_66(accessTime);
575 accessTicks = min(accessTicks, 0x1fU);
576 recTicks = SYSCLK_TICKS_66(recTime);
577 recTicks = min(recTicks, 0x1fU);
0b46ff2e
BH
578 t = (t & ~TR_66_PIO_MASK) |
579 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
580 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
1da177e4
LT
581 break;
582 default: {
583 /* 33Mhz cell */
584 int ebit = 0;
7dd00083 585 recTime = cycle_time - ide_pio_timings[pio].active_time
1da177e4
LT
586 - ide_pio_timings[pio].setup_time;
587 recTime = max(recTime, 150U);
588 accessTime = ide_pio_timings[pio].active_time;
589 accessTime = max(accessTime, 150U);
590 accessTicks = SYSCLK_TICKS(accessTime);
591 accessTicks = min(accessTicks, 0x1fU);
592 accessTicks = max(accessTicks, 4U);
593 recTicks = SYSCLK_TICKS(recTime);
594 recTicks = min(recTicks, 0x1fU);
595 recTicks = max(recTicks, 5U) - 4;
596 if (recTicks > 9) {
597 recTicks--; /* guess, but it's only for PIO0, so... */
598 ebit = 1;
599 }
0b46ff2e 600 t = (t & ~TR_33_PIO_MASK) |
1da177e4
LT
601 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
602 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
603 if (ebit)
0b46ff2e 604 t |= TR_33_PIO_E;
1da177e4
LT
605 break;
606 }
607 }
608
609#ifdef IDE_PMAC_DEBUG
610 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
611 drive->name, pio, *timings);
612#endif
613
0b46ff2e 614 *timings = t;
c15d5d43 615 pmac_ide_do_update_timings(drive);
1da177e4
LT
616}
617
618#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
619
620/*
621 * Calculate KeyLargo ATA/66 UDMA timings
622 */
aacaf9bd 623static int
1da177e4
LT
624set_timings_udma_ata4(u32 *timings, u8 speed)
625{
626 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
627
628 if (speed > XFER_UDMA_4)
629 return 1;
630
631 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
632 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
633 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
634
635 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
636 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
637 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
638 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
639 TR_66_UDMA_EN;
640#ifdef IDE_PMAC_DEBUG
641 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
642 speed & 0xf, *timings);
643#endif
644
645 return 0;
646}
647
648/*
649 * Calculate Kauai ATA/100 UDMA timings
650 */
aacaf9bd 651static int
1da177e4
LT
652set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
653{
654 struct ide_timing *t = ide_timing_find_mode(speed);
655 u32 tr;
656
657 if (speed > XFER_UDMA_5 || t == NULL)
658 return 1;
659 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
1da177e4
LT
660 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
661 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
662
663 return 0;
664}
665
666/*
667 * Calculate Shasta ATA/133 UDMA timings
668 */
aacaf9bd 669static int
1da177e4
LT
670set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
671{
672 struct ide_timing *t = ide_timing_find_mode(speed);
673 u32 tr;
674
675 if (speed > XFER_UDMA_6 || t == NULL)
676 return 1;
677 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
1da177e4
LT
678 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
679 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
680
681 return 0;
682}
683
684/*
685 * Calculate MDMA timings for all cells
686 */
90f72eca 687static void
1da177e4 688set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
90f72eca 689 u8 speed)
1da177e4
LT
690{
691 int cycleTime, accessTime = 0, recTime = 0;
692 unsigned accessTicks, recTicks;
90f72eca 693 struct hd_driveid *id = drive->id;
1da177e4
LT
694 struct mdma_timings_t* tm = NULL;
695 int i;
696
697 /* Get default cycle time for mode */
698 switch(speed & 0xf) {
699 case 0: cycleTime = 480; break;
700 case 1: cycleTime = 150; break;
701 case 2: cycleTime = 120; break;
702 default:
90f72eca
BZ
703 BUG();
704 break;
1da177e4 705 }
90f72eca
BZ
706
707 /* Check if drive provides explicit DMA cycle time */
708 if ((id->field_valid & 2) && id->eide_dma_time)
709 cycleTime = max_t(int, id->eide_dma_time, cycleTime);
710
1da177e4
LT
711 /* OHare limits according to some old Apple sources */
712 if ((intf_type == controller_ohare) && (cycleTime < 150))
713 cycleTime = 150;
714 /* Get the proper timing array for this controller */
715 switch(intf_type) {
716 case controller_sh_ata6:
717 case controller_un_ata6:
718 case controller_k2_ata6:
719 break;
720 case controller_kl_ata4:
721 tm = mdma_timings_66;
722 break;
723 case controller_kl_ata3:
724 tm = mdma_timings_33k;
725 break;
726 default:
727 tm = mdma_timings_33;
728 break;
729 }
730 if (tm != NULL) {
731 /* Lookup matching access & recovery times */
732 i = -1;
733 for (;;) {
734 if (tm[i+1].cycleTime < cycleTime)
735 break;
736 i++;
737 }
1da177e4
LT
738 cycleTime = tm[i].cycleTime;
739 accessTime = tm[i].accessTime;
740 recTime = tm[i].recoveryTime;
741
742#ifdef IDE_PMAC_DEBUG
743 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
744 drive->name, cycleTime, accessTime, recTime);
745#endif
746 }
747 switch(intf_type) {
748 case controller_sh_ata6: {
749 /* 133Mhz cell */
750 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
1da177e4
LT
751 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
752 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
753 }
754 case controller_un_ata6:
755 case controller_k2_ata6: {
756 /* 100Mhz cell */
757 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
1da177e4
LT
758 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
759 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
760 }
761 break;
762 case controller_kl_ata4:
763 /* 66Mhz cell */
764 accessTicks = SYSCLK_TICKS_66(accessTime);
765 accessTicks = min(accessTicks, 0x1fU);
766 accessTicks = max(accessTicks, 0x1U);
767 recTicks = SYSCLK_TICKS_66(recTime);
768 recTicks = min(recTicks, 0x1fU);
769 recTicks = max(recTicks, 0x3U);
770 /* Clear out mdma bits and disable udma */
771 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
772 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
773 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
774 break;
775 case controller_kl_ata3:
776 /* 33Mhz cell on KeyLargo */
777 accessTicks = SYSCLK_TICKS(accessTime);
778 accessTicks = max(accessTicks, 1U);
779 accessTicks = min(accessTicks, 0x1fU);
780 accessTime = accessTicks * IDE_SYSCLK_NS;
781 recTicks = SYSCLK_TICKS(recTime);
782 recTicks = max(recTicks, 1U);
783 recTicks = min(recTicks, 0x1fU);
784 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
785 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
786 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
787 break;
788 default: {
789 /* 33Mhz cell on others */
790 int halfTick = 0;
791 int origAccessTime = accessTime;
792 int origRecTime = recTime;
793
794 accessTicks = SYSCLK_TICKS(accessTime);
795 accessTicks = max(accessTicks, 1U);
796 accessTicks = min(accessTicks, 0x1fU);
797 accessTime = accessTicks * IDE_SYSCLK_NS;
798 recTicks = SYSCLK_TICKS(recTime);
799 recTicks = max(recTicks, 2U) - 1;
800 recTicks = min(recTicks, 0x1fU);
801 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
802 if ((accessTicks > 1) &&
803 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
804 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
805 halfTick = 1;
806 accessTicks--;
807 }
808 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
809 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
810 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
811 if (halfTick)
812 *timings |= TR_33_MDMA_HALFTICK;
813 }
814 }
815#ifdef IDE_PMAC_DEBUG
816 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
817 drive->name, speed & 0xf, *timings);
818#endif
1da177e4
LT
819}
820#endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
821
88b2b32b 822static void pmac_ide_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4
LT
823{
824 int unit = (drive->select.b.unit & 0x01);
825 int ret = 0;
826 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
085798b1 827 u32 *timings, *timings2, tl[2];
1da177e4 828
1da177e4
LT
829 timings = &pmif->timings[unit];
830 timings2 = &pmif->timings[unit+2];
085798b1
BZ
831
832 /* Copy timings to local image */
833 tl[0] = *timings;
834 tl[1] = *timings2;
835
1da177e4
LT
836 switch(speed) {
837#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
838 case XFER_UDMA_6:
1da177e4 839 case XFER_UDMA_5:
1da177e4
LT
840 case XFER_UDMA_4:
841 case XFER_UDMA_3:
1da177e4
LT
842 case XFER_UDMA_2:
843 case XFER_UDMA_1:
844 case XFER_UDMA_0:
845 if (pmif->kind == controller_kl_ata4)
085798b1 846 ret = set_timings_udma_ata4(&tl[0], speed);
1da177e4
LT
847 else if (pmif->kind == controller_un_ata6
848 || pmif->kind == controller_k2_ata6)
085798b1 849 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
1da177e4 850 else if (pmif->kind == controller_sh_ata6)
085798b1 851 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
1da177e4 852 else
085798b1 853 ret = 1;
1da177e4
LT
854 break;
855 case XFER_MW_DMA_2:
856 case XFER_MW_DMA_1:
857 case XFER_MW_DMA_0:
90f72eca 858 set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
1da177e4
LT
859 break;
860 case XFER_SW_DMA_2:
861 case XFER_SW_DMA_1:
862 case XFER_SW_DMA_0:
88b2b32b 863 return;
1da177e4 864#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1da177e4
LT
865 default:
866 ret = 1;
867 }
868 if (ret)
88b2b32b 869 return;
085798b1
BZ
870
871 /* Apply timings to controller */
872 *timings = tl[0];
873 *timings2 = tl[1];
874
1da177e4 875 pmac_ide_do_update_timings(drive);
1da177e4
LT
876}
877
878/*
879 * Blast some well known "safe" values to the timing registers at init or
880 * wakeup from sleep time, before we do real calculation
881 */
aacaf9bd 882static void
1da177e4
LT
883sanitize_timings(pmac_ide_hwif_t *pmif)
884{
885 unsigned int value, value2 = 0;
886
887 switch(pmif->kind) {
888 case controller_sh_ata6:
889 value = 0x0a820c97;
890 value2 = 0x00033031;
891 break;
892 case controller_un_ata6:
893 case controller_k2_ata6:
894 value = 0x08618a92;
895 value2 = 0x00002921;
896 break;
897 case controller_kl_ata4:
898 value = 0x0008438c;
899 break;
900 case controller_kl_ata3:
901 value = 0x00084526;
902 break;
903 case controller_heathrow:
904 case controller_ohare:
905 default:
906 value = 0x00074526;
907 break;
908 }
909 pmif->timings[0] = pmif->timings[1] = value;
910 pmif->timings[2] = pmif->timings[3] = value2;
911}
912
aacaf9bd 913unsigned long
1da177e4
LT
914pmac_ide_get_base(int index)
915{
916 return pmac_ide[index].regbase;
917}
918
aacaf9bd 919int
1da177e4
LT
920pmac_ide_check_base(unsigned long base)
921{
922 int ix;
923
924 for (ix = 0; ix < MAX_HWIFS; ++ix)
925 if (base == pmac_ide[ix].regbase)
926 return ix;
927 return -1;
928}
929
aacaf9bd 930int
1da177e4
LT
931pmac_ide_get_irq(unsigned long base)
932{
933 int ix;
934
935 for (ix = 0; ix < MAX_HWIFS; ++ix)
936 if (base == pmac_ide[ix].regbase)
937 return pmac_ide[ix].irq;
938 return 0;
939}
940
aacaf9bd 941static int ide_majors[] = { 3, 22, 33, 34, 56, 57 };
1da177e4
LT
942
943dev_t __init
944pmac_find_ide_boot(char *bootdevice, int n)
945{
946 int i;
947
948 /*
949 * Look through the list of IDE interfaces for this one.
950 */
951 for (i = 0; i < pmac_ide_count; ++i) {
952 char *name;
953 if (!pmac_ide[i].node || !pmac_ide[i].node->full_name)
954 continue;
955 name = pmac_ide[i].node->full_name;
956 if (memcmp(name, bootdevice, n) == 0 && name[n] == 0) {
957 /* XXX should cope with the 2nd drive as well... */
958 return MKDEV(ide_majors[i], 0);
959 }
960 }
961
962 return 0;
963}
964
965/* Suspend call back, should be called after the child devices
966 * have actually been suspended
967 */
968static int
969pmac_ide_do_suspend(ide_hwif_t *hwif)
970{
971 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
972
973 /* We clear the timings */
974 pmif->timings[0] = 0;
975 pmif->timings[1] = 0;
976
616299af
BH
977 disable_irq(pmif->irq);
978
1da177e4
LT
979 /* The media bay will handle itself just fine */
980 if (pmif->mediabay)
981 return 0;
982
983 /* Kauai has bus control FCRs directly here */
984 if (pmif->kauai_fcr) {
985 u32 fcr = readl(pmif->kauai_fcr);
986 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
987 writel(fcr, pmif->kauai_fcr);
988 }
989
990 /* Disable the bus on older machines and the cell on kauai */
991 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
992 0);
993
994 return 0;
995}
996
997/* Resume call back, should be called before the child devices
998 * are resumed
999 */
1000static int
1001pmac_ide_do_resume(ide_hwif_t *hwif)
1002{
1003 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1004
1005 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
1006 if (!pmif->mediabay) {
1007 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
1008 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
1009 msleep(10);
1010 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
1da177e4
LT
1011
1012 /* Kauai has it different */
1013 if (pmif->kauai_fcr) {
1014 u32 fcr = readl(pmif->kauai_fcr);
1015 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
1016 writel(fcr, pmif->kauai_fcr);
1017 }
616299af
BH
1018
1019 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1da177e4
LT
1020 }
1021
1022 /* Sanitize drive timings */
1023 sanitize_timings(pmif);
1024
616299af
BH
1025 enable_irq(pmif->irq);
1026
1da177e4
LT
1027 return 0;
1028}
1029
1030/*
1031 * Setup, register & probe an IDE channel driven by this driver, this is
1032 * called by one of the 2 probe functions (macio or PCI). Note that a channel
1033 * that ends up beeing free of any device is not kept around by this driver
1034 * (it is kept in 2.4). This introduce an interface numbering change on some
1035 * rare machines unfortunately, but it's better this way.
1036 */
1037static int
1038pmac_ide_setup_device(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1039{
1040 struct device_node *np = pmif->node;
018a3d1d 1041 const int *bidp;
8447d9d5 1042 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
9239b333 1043 hw_regs_t hw;
1da177e4
LT
1044
1045 pmif->cable_80 = 0;
1046 pmif->broken_dma = pmif->broken_dma_warn = 0;
55b61fec 1047 if (of_device_is_compatible(np, "shasta-ata"))
1da177e4 1048 pmif->kind = controller_sh_ata6;
55b61fec 1049 else if (of_device_is_compatible(np, "kauai-ata"))
1da177e4 1050 pmif->kind = controller_un_ata6;
55b61fec 1051 else if (of_device_is_compatible(np, "K2-UATA"))
1da177e4 1052 pmif->kind = controller_k2_ata6;
55b61fec 1053 else if (of_device_is_compatible(np, "keylargo-ata")) {
1da177e4
LT
1054 if (strcmp(np->name, "ata-4") == 0)
1055 pmif->kind = controller_kl_ata4;
1056 else
1057 pmif->kind = controller_kl_ata3;
55b61fec 1058 } else if (of_device_is_compatible(np, "heathrow-ata"))
1da177e4
LT
1059 pmif->kind = controller_heathrow;
1060 else {
1061 pmif->kind = controller_ohare;
1062 pmif->broken_dma = 1;
1063 }
1064
40cd3a45 1065 bidp = of_get_property(np, "AAPL,bus-id", NULL);
1da177e4
LT
1066 pmif->aapl_bus_id = bidp ? *bidp : 0;
1067
1068 /* Get cable type from device-tree */
1069 if (pmif->kind == controller_kl_ata4 || pmif->kind == controller_un_ata6
1070 || pmif->kind == controller_k2_ata6
1071 || pmif->kind == controller_sh_ata6) {
40cd3a45 1072 const char* cable = of_get_property(np, "cable-type", NULL);
1da177e4
LT
1073 if (cable && !strncmp(cable, "80-", 3))
1074 pmif->cable_80 = 1;
1075 }
1076 /* G5's seem to have incorrect cable type in device-tree. Let's assume
1077 * they have a 80 conductor cable, this seem to be always the case unless
1078 * the user mucked around
1079 */
55b61fec
SR
1080 if (of_device_is_compatible(np, "K2-UATA") ||
1081 of_device_is_compatible(np, "shasta-ata"))
1da177e4
LT
1082 pmif->cable_80 = 1;
1083
1084 /* On Kauai-type controllers, we make sure the FCR is correct */
1085 if (pmif->kauai_fcr)
1086 writel(KAUAI_FCR_UATA_MAGIC |
1087 KAUAI_FCR_UATA_RESET_N |
1088 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1089
1090 pmif->mediabay = 0;
1091
1092 /* Make sure we have sane timings */
1093 sanitize_timings(pmif);
1094
1095#ifndef CONFIG_PPC64
1096 /* XXX FIXME: Media bay stuff need re-organizing */
1097 if (np->parent && np->parent->name
1098 && strcasecmp(np->parent->name, "media-bay") == 0) {
8c870933 1099#ifdef CONFIG_PMAC_MEDIABAY
1da177e4 1100 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq, hwif->index);
8c870933 1101#endif /* CONFIG_PMAC_MEDIABAY */
1da177e4
LT
1102 pmif->mediabay = 1;
1103 if (!bidp)
1104 pmif->aapl_bus_id = 1;
1105 } else if (pmif->kind == controller_ohare) {
1106 /* The code below is having trouble on some ohare machines
1107 * (timing related ?). Until I can put my hand on one of these
1108 * units, I keep the old way
1109 */
1110 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1111 } else
1112#endif
1113 {
1114 /* This is necessary to enable IDE when net-booting */
1115 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1116 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1117 msleep(10);
1118 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1119 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1120 }
1121
1122 /* Setup MMIO ops */
1123 default_hwif_mmiops(hwif);
1124 hwif->OUTBSYNC = pmac_outbsync;
1125
1126 /* Tell common code _not_ to mess with resources */
2ad1e558 1127 hwif->mmio = 1;
1da177e4 1128 hwif->hwif_data = pmif;
9239b333
BZ
1129 memset(&hw, 0, sizeof(hw));
1130 pmac_ide_init_hwif_ports(&hw, pmif->regbase, 0, &hwif->irq);
1131 memcpy(hwif->io_ports, hw.io_ports, sizeof(hwif->io_ports));
1da177e4
LT
1132 hwif->chipset = ide_pmac;
1133 hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET] || pmif->mediabay;
1134 hwif->hold = pmif->mediabay;
49521f97 1135 hwif->cbl = pmif->cable_80 ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
1da177e4
LT
1136 hwif->drives[0].unmask = 1;
1137 hwif->drives[1].unmask = 1;
0b46ff2e
BH
1138 hwif->drives[0].autotune = IDE_TUNE_AUTO;
1139 hwif->drives[1].autotune = IDE_TUNE_AUTO;
88b2b32b 1140 hwif->host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
03644cd4 1141 IDE_HFLAG_PIO_NO_DOWNGRADE |
88b2b32b 1142 IDE_HFLAG_POST_SET_MODE;
4099d143 1143 hwif->pio_mask = ATA_PIO4;
26bcb879 1144 hwif->set_pio_mode = pmac_ide_set_pio_mode;
1da177e4
LT
1145 if (pmif->kind == controller_un_ata6
1146 || pmif->kind == controller_k2_ata6
1147 || pmif->kind == controller_sh_ata6)
1148 hwif->selectproc = pmac_ide_kauai_selectproc;
1149 else
1150 hwif->selectproc = pmac_ide_selectproc;
88b2b32b 1151 hwif->set_dma_mode = pmac_ide_set_dma_mode;
1da177e4 1152
1da177e4
LT
1153 printk(KERN_INFO "ide%d: Found Apple %s controller, bus ID %d%s, irq %d\n",
1154 hwif->index, model_name[pmif->kind], pmif->aapl_bus_id,
1155 pmif->mediabay ? " (mediabay)" : "", hwif->irq);
1156
8c870933 1157#ifdef CONFIG_PMAC_MEDIABAY
1da177e4
LT
1158 if (pmif->mediabay && check_media_bay_by_base(pmif->regbase, MB_CD) == 0)
1159 hwif->noprobe = 0;
8c870933 1160#endif /* CONFIG_PMAC_MEDIABAY */
1da177e4
LT
1161
1162 hwif->sg_max_nents = MAX_DCMDS;
1163
1164#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1165 /* has a DBDMA controller channel */
1166 if (pmif->dma_regs)
1167 pmac_ide_setup_dma(pmif, hwif);
1168#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1169
8447d9d5 1170 idx[0] = hwif->index;
1da177e4 1171
8447d9d5 1172 ide_device_add(idx);
5cbf79cd 1173
1da177e4
LT
1174 return 0;
1175}
1176
1177/*
1178 * Attach to a macio probed interface
1179 */
1180static int __devinit
5e655772 1181pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
1da177e4
LT
1182{
1183 void __iomem *base;
1184 unsigned long regbase;
1185 int irq;
1186 ide_hwif_t *hwif;
1187 pmac_ide_hwif_t *pmif;
1188 int i, rc;
1189
1190 i = 0;
1191 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1192 || pmac_ide[i].node != NULL))
1193 ++i;
1194 if (i >= MAX_HWIFS) {
1195 printk(KERN_ERR "ide-pmac: MacIO interface attach with no slot\n");
1196 printk(KERN_ERR " %s\n", mdev->ofdev.node->full_name);
1197 return -ENODEV;
1198 }
1199
1200 pmif = &pmac_ide[i];
1201 hwif = &ide_hwifs[i];
1202
cc5d0189 1203 if (macio_resource_count(mdev) == 0) {
1da177e4
LT
1204 printk(KERN_WARNING "ide%d: no address for %s\n",
1205 i, mdev->ofdev.node->full_name);
1206 return -ENXIO;
1207 }
1208
1209 /* Request memory resource for IO ports */
1210 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
1211 printk(KERN_ERR "ide%d: can't request mmio resource !\n", i);
1212 return -EBUSY;
1213 }
1214
1215 /* XXX This is bogus. Should be fixed in the registry by checking
1216 * the kind of host interrupt controller, a bit like gatwick
1217 * fixes in irq.c. That works well enough for the single case
1218 * where that happens though...
1219 */
1220 if (macio_irq_count(mdev) == 0) {
1221 printk(KERN_WARNING "ide%d: no intrs for device %s, using 13\n",
1222 i, mdev->ofdev.node->full_name);
69917c26 1223 irq = irq_create_mapping(NULL, 13);
1da177e4
LT
1224 } else
1225 irq = macio_irq(mdev, 0);
1226
1227 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1228 regbase = (unsigned long) base;
1229
1230 hwif->pci_dev = mdev->bus->pdev;
1231 hwif->gendev.parent = &mdev->ofdev.dev;
1232
1233 pmif->mdev = mdev;
1234 pmif->node = mdev->ofdev.node;
1235 pmif->regbase = regbase;
1236 pmif->irq = irq;
1237 pmif->kauai_fcr = NULL;
1238#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1239 if (macio_resource_count(mdev) >= 2) {
1240 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
1241 printk(KERN_WARNING "ide%d: can't request DMA resource !\n", i);
1242 else
1243 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1244 } else
1245 pmif->dma_regs = NULL;
1246#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1247 dev_set_drvdata(&mdev->ofdev.dev, hwif);
1248
1249 rc = pmac_ide_setup_device(pmif, hwif);
1250 if (rc != 0) {
1251 /* The inteface is released to the common IDE layer */
1252 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1253 iounmap(base);
1254 if (pmif->dma_regs)
1255 iounmap(pmif->dma_regs);
1256 memset(pmif, 0, sizeof(*pmif));
1257 macio_release_resource(mdev, 0);
1258 if (pmif->dma_regs)
1259 macio_release_resource(mdev, 1);
1260 }
1261
1262 return rc;
1263}
1264
1265static int
8b4b8a24 1266pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
1da177e4
LT
1267{
1268 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1269 int rc = 0;
1270
8b4b8a24
DB
1271 if (mesg.event != mdev->ofdev.dev.power.power_state.event
1272 && mesg.event == PM_EVENT_SUSPEND) {
1da177e4
LT
1273 rc = pmac_ide_do_suspend(hwif);
1274 if (rc == 0)
8b4b8a24 1275 mdev->ofdev.dev.power.power_state = mesg;
1da177e4
LT
1276 }
1277
1278 return rc;
1279}
1280
1281static int
1282pmac_ide_macio_resume(struct macio_dev *mdev)
1283{
1284 ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1285 int rc = 0;
1286
ca078bae 1287 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
1da177e4
LT
1288 rc = pmac_ide_do_resume(hwif);
1289 if (rc == 0)
829ca9a3 1290 mdev->ofdev.dev.power.power_state = PMSG_ON;
1da177e4
LT
1291 }
1292
1293 return rc;
1294}
1295
1296/*
1297 * Attach to a PCI probed interface
1298 */
1299static int __devinit
1300pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1301{
1302 ide_hwif_t *hwif;
1303 struct device_node *np;
1304 pmac_ide_hwif_t *pmif;
1305 void __iomem *base;
1306 unsigned long rbase, rlen;
1307 int i, rc;
1308
1309 np = pci_device_to_OF_node(pdev);
1310 if (np == NULL) {
1311 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1312 return -ENODEV;
1313 }
1314 i = 0;
1315 while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
1316 || pmac_ide[i].node != NULL))
1317 ++i;
1318 if (i >= MAX_HWIFS) {
1319 printk(KERN_ERR "ide-pmac: PCI interface attach with no slot\n");
1320 printk(KERN_ERR " %s\n", np->full_name);
1321 return -ENODEV;
1322 }
1323
1324 pmif = &pmac_ide[i];
1325 hwif = &ide_hwifs[i];
1326
1327 if (pci_enable_device(pdev)) {
1328 printk(KERN_WARNING "ide%i: Can't enable PCI device for %s\n",
1329 i, np->full_name);
1330 return -ENXIO;
1331 }
1332 pci_set_master(pdev);
1333
1334 if (pci_request_regions(pdev, "Kauai ATA")) {
1335 printk(KERN_ERR "ide%d: Cannot obtain PCI resources for %s\n",
1336 i, np->full_name);
1337 return -ENXIO;
1338 }
1339
1340 hwif->pci_dev = pdev;
1341 hwif->gendev.parent = &pdev->dev;
1342 pmif->mdev = NULL;
1343 pmif->node = np;
1344
1345 rbase = pci_resource_start(pdev, 0);
1346 rlen = pci_resource_len(pdev, 0);
1347
1348 base = ioremap(rbase, rlen);
1349 pmif->regbase = (unsigned long) base + 0x2000;
1350#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1351 pmif->dma_regs = base + 0x1000;
1352#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1353 pmif->kauai_fcr = base;
1354 pmif->irq = pdev->irq;
1355
1356 pci_set_drvdata(pdev, hwif);
1357
1358 rc = pmac_ide_setup_device(pmif, hwif);
1359 if (rc != 0) {
1360 /* The inteface is released to the common IDE layer */
1361 pci_set_drvdata(pdev, NULL);
1362 iounmap(base);
1363 memset(pmif, 0, sizeof(*pmif));
1364 pci_release_regions(pdev);
1365 }
1366
1367 return rc;
1368}
1369
1370static int
8b4b8a24 1371pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
1da177e4
LT
1372{
1373 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1374 int rc = 0;
1375
8b4b8a24
DB
1376 if (mesg.event != pdev->dev.power.power_state.event
1377 && mesg.event == PM_EVENT_SUSPEND) {
1da177e4
LT
1378 rc = pmac_ide_do_suspend(hwif);
1379 if (rc == 0)
8b4b8a24 1380 pdev->dev.power.power_state = mesg;
1da177e4
LT
1381 }
1382
1383 return rc;
1384}
1385
1386static int
1387pmac_ide_pci_resume(struct pci_dev *pdev)
1388{
1389 ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
1390 int rc = 0;
1391
ca078bae 1392 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
1da177e4
LT
1393 rc = pmac_ide_do_resume(hwif);
1394 if (rc == 0)
829ca9a3 1395 pdev->dev.power.power_state = PMSG_ON;
1da177e4
LT
1396 }
1397
1398 return rc;
1399}
1400
5e655772 1401static struct of_device_id pmac_ide_macio_match[] =
1da177e4
LT
1402{
1403 {
1404 .name = "IDE",
1da177e4
LT
1405 },
1406 {
1407 .name = "ATA",
1da177e4
LT
1408 },
1409 {
1da177e4 1410 .type = "ide",
1da177e4
LT
1411 },
1412 {
1da177e4 1413 .type = "ata",
1da177e4
LT
1414 },
1415 {},
1416};
1417
1418static struct macio_driver pmac_ide_macio_driver =
1419{
1420 .name = "ide-pmac",
1421 .match_table = pmac_ide_macio_match,
1422 .probe = pmac_ide_macio_attach,
1423 .suspend = pmac_ide_macio_suspend,
1424 .resume = pmac_ide_macio_resume,
1425};
1426
9cbcc5e3
BZ
1427static const struct pci_device_id pmac_ide_pci_match[] = {
1428 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
1429 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
1430 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
1431 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
1432 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
71e4eda8 1433 {},
1da177e4
LT
1434};
1435
1436static struct pci_driver pmac_ide_pci_driver = {
1437 .name = "ide-pmac",
1438 .id_table = pmac_ide_pci_match,
1439 .probe = pmac_ide_pci_attach,
1440 .suspend = pmac_ide_pci_suspend,
1441 .resume = pmac_ide_pci_resume,
1442};
1443MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1444
9e5755bc 1445int __init pmac_ide_probe(void)
1da177e4 1446{
9e5755bc
AM
1447 int error;
1448
e8222502 1449 if (!machine_is(powermac))
9e5755bc 1450 return -ENODEV;
1da177e4
LT
1451
1452#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
9e5755bc
AM
1453 error = pci_register_driver(&pmac_ide_pci_driver);
1454 if (error)
1455 goto out;
1456 error = macio_register_driver(&pmac_ide_macio_driver);
1457 if (error) {
1458 pci_unregister_driver(&pmac_ide_pci_driver);
1459 goto out;
1460 }
1da177e4 1461#else
9e5755bc
AM
1462 error = macio_register_driver(&pmac_ide_macio_driver);
1463 if (error)
1464 goto out;
1465 error = pci_register_driver(&pmac_ide_pci_driver);
1466 if (error) {
1467 macio_unregister_driver(&pmac_ide_macio_driver);
1468 goto out;
1469 }
1beb6a7d 1470#endif
9e5755bc
AM
1471out:
1472 return error;
1da177e4
LT
1473}
1474
1475#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1476
1477/*
1478 * pmac_ide_build_dmatable builds the DBDMA command list
1479 * for a transfer and sets the DBDMA channel to point to it.
1480 */
aacaf9bd 1481static int
1da177e4
LT
1482pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
1483{
1484 struct dbdma_cmd *table;
1485 int i, count = 0;
1486 ide_hwif_t *hwif = HWIF(drive);
1487 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1488 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1489 struct scatterlist *sg;
1490 int wr = (rq_data_dir(rq) == WRITE);
1491
1492 /* DMA table is already aligned */
1493 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1494
1495 /* Make sure DMA controller is stopped (necessary ?) */
1496 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1497 while (readl(&dma->status) & RUN)
1498 udelay(1);
1499
1500 hwif->sg_nents = i = ide_build_sglist(drive, rq);
1501
1502 if (!i)
1503 return 0;
1504
1505 /* Build DBDMA commands list */
1506 sg = hwif->sg_table;
1507 while (i && sg_dma_len(sg)) {
1508 u32 cur_addr;
1509 u32 cur_len;
1510
1511 cur_addr = sg_dma_address(sg);
1512 cur_len = sg_dma_len(sg);
1513
1514 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1515 if (pmif->broken_dma_warn == 0) {
1516 printk(KERN_WARNING "%s: DMA on non aligned address,"
1517 "switching to PIO on Ohare chipset\n", drive->name);
1518 pmif->broken_dma_warn = 1;
1519 }
1520 goto use_pio_instead;
1521 }
1522 while (cur_len) {
1523 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1524
1525 if (count++ >= MAX_DCMDS) {
1526 printk(KERN_WARNING "%s: DMA table too small\n",
1527 drive->name);
1528 goto use_pio_instead;
1529 }
1530 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1531 st_le16(&table->req_count, tc);
1532 st_le32(&table->phy_addr, cur_addr);
1533 table->cmd_dep = 0;
1534 table->xfer_status = 0;
1535 table->res_count = 0;
1536 cur_addr += tc;
1537 cur_len -= tc;
1538 ++table;
1539 }
55c16a70 1540 sg = sg_next(sg);
1da177e4
LT
1541 i--;
1542 }
1543
1544 /* convert the last command to an input/output last command */
1545 if (count) {
1546 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1547 /* add the stop command to the end of the list */
1548 memset(table, 0, sizeof(struct dbdma_cmd));
1549 st_le16(&table->command, DBDMA_STOP);
1550 mb();
1551 writel(hwif->dmatable_dma, &dma->cmdptr);
1552 return 1;
1553 }
1554
1555 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
1556 use_pio_instead:
1557 pci_unmap_sg(hwif->pci_dev,
1558 hwif->sg_table,
1559 hwif->sg_nents,
1560 hwif->sg_dma_direction);
1561 return 0; /* revert to PIO for this request */
1562}
1563
1564/* Teardown mappings after DMA has completed. */
aacaf9bd 1565static void
1da177e4
LT
1566pmac_ide_destroy_dmatable (ide_drive_t *drive)
1567{
1568 ide_hwif_t *hwif = drive->hwif;
1569 struct pci_dev *dev = HWIF(drive)->pci_dev;
1570 struct scatterlist *sg = hwif->sg_table;
1571 int nents = hwif->sg_nents;
1572
1573 if (nents) {
1574 pci_unmap_sg(dev, sg, nents, hwif->sg_dma_direction);
1575 hwif->sg_nents = 0;
1576 }
1577}
1578
1da177e4
LT
1579/*
1580 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1581 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1582 */
aacaf9bd 1583static int
1da177e4
LT
1584pmac_ide_dma_setup(ide_drive_t *drive)
1585{
1586 ide_hwif_t *hwif = HWIF(drive);
1587 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
1588 struct request *rq = HWGROUP(drive)->rq;
1589 u8 unit = (drive->select.b.unit & 0x01);
1590 u8 ata4;
1591
1592 if (pmif == NULL)
1593 return 1;
1594 ata4 = (pmif->kind == controller_kl_ata4);
1595
1596 if (!pmac_ide_build_dmatable(drive, rq)) {
1597 ide_map_sg(drive, rq);
1598 return 1;
1599 }
1600
1601 /* Apple adds 60ns to wrDataSetup on reads */
1602 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1603 writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
1604 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1605 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1606 }
1607
1608 drive->waiting_for_dma = 1;
1609
1610 return 0;
1611}
1612
aacaf9bd 1613static void
1da177e4
LT
1614pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
1615{
1616 /* issue cmd to drive */
1617 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
1618}
1619
1620/*
1621 * Kick the DMA controller into life after the DMA command has been issued
1622 * to the drive.
1623 */
aacaf9bd 1624static void
1da177e4
LT
1625pmac_ide_dma_start(ide_drive_t *drive)
1626{
1627 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1628 volatile struct dbdma_regs __iomem *dma;
1629
1630 dma = pmif->dma_regs;
1631
1632 writel((RUN << 16) | RUN, &dma->control);
1633 /* Make sure it gets to the controller right now */
1634 (void)readl(&dma->control);
1635}
1636
1637/*
1638 * After a DMA transfer, make sure the controller is stopped
1639 */
aacaf9bd 1640static int
1da177e4
LT
1641pmac_ide_dma_end (ide_drive_t *drive)
1642{
1643 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1644 volatile struct dbdma_regs __iomem *dma;
1645 u32 dstat;
1646
1647 if (pmif == NULL)
1648 return 0;
1649 dma = pmif->dma_regs;
1650
1651 drive->waiting_for_dma = 0;
1652 dstat = readl(&dma->status);
1653 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
1654 pmac_ide_destroy_dmatable(drive);
1655 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1656 * in theory, but with ATAPI decices doing buffer underruns, that would
1657 * cause us to disable DMA, which isn't what we want
1658 */
1659 return (dstat & (RUN|DEAD)) != RUN;
1660}
1661
1662/*
1663 * Check out that the interrupt we got was for us. We can't always know this
1664 * for sure with those Apple interfaces (well, we could on the recent ones but
1665 * that's not implemented yet), on the other hand, we don't have shared interrupts
1666 * so it's not really a problem
1667 */
aacaf9bd 1668static int
1da177e4
LT
1669pmac_ide_dma_test_irq (ide_drive_t *drive)
1670{
1671 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1672 volatile struct dbdma_regs __iomem *dma;
1673 unsigned long status, timeout;
1674
1675 if (pmif == NULL)
1676 return 0;
1677 dma = pmif->dma_regs;
1678
1679 /* We have to things to deal with here:
1680 *
1681 * - The dbdma won't stop if the command was started
1682 * but completed with an error without transferring all
1683 * datas. This happens when bad blocks are met during
1684 * a multi-block transfer.
1685 *
1686 * - The dbdma fifo hasn't yet finished flushing to
1687 * to system memory when the disk interrupt occurs.
1688 *
1689 */
1690
1691 /* If ACTIVE is cleared, the STOP command have passed and
1692 * transfer is complete.
1693 */
1694 status = readl(&dma->status);
1695 if (!(status & ACTIVE))
1696 return 1;
1697 if (!drive->waiting_for_dma)
1698 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1699 called while not waiting\n", HWIF(drive)->index);
1700
1701 /* If dbdma didn't execute the STOP command yet, the
1702 * active bit is still set. We consider that we aren't
1703 * sharing interrupts (which is hopefully the case with
1704 * those controllers) and so we just try to flush the
1705 * channel for pending data in the fifo
1706 */
1707 udelay(1);
1708 writel((FLUSH << 16) | FLUSH, &dma->control);
1709 timeout = 0;
1710 for (;;) {
1711 udelay(1);
1712 status = readl(&dma->status);
1713 if ((status & FLUSH) == 0)
1714 break;
1715 if (++timeout > 100) {
1716 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1717 timeout flushing channel\n", HWIF(drive)->index);
1718 break;
1719 }
1720 }
1721 return 1;
1722}
1723
7469aaf6 1724static void pmac_ide_dma_host_off(ide_drive_t *drive)
1da177e4 1725{
1da177e4
LT
1726}
1727
9e5755bc 1728static void pmac_ide_dma_host_on(ide_drive_t *drive)
1da177e4 1729{
1da177e4
LT
1730}
1731
841d2a9b
SS
1732static void
1733pmac_ide_dma_lost_irq (ide_drive_t *drive)
1da177e4
LT
1734{
1735 pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
1736 volatile struct dbdma_regs __iomem *dma;
1737 unsigned long status;
1738
1739 if (pmif == NULL)
841d2a9b 1740 return;
1da177e4
LT
1741 dma = pmif->dma_regs;
1742
1743 status = readl(&dma->status);
1744 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
1da177e4
LT
1745}
1746
1747/*
1748 * Allocate the data structures needed for using DMA with an interface
1749 * and fill the proper list of functions pointers
1750 */
1751static void __init
1752pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
1753{
1754 /* We won't need pci_dev if we switch to generic consistent
1755 * DMA routines ...
1756 */
1757 if (hwif->pci_dev == NULL)
1758 return;
1759 /*
1760 * Allocate space for the DBDMA commands.
1761 * The +2 is +1 for the stop command and +1 to allow for
1762 * aligning the start address to a multiple of 16 bytes.
1763 */
1764 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
1765 hwif->pci_dev,
1766 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
1767 &hwif->dmatable_dma);
1768 if (pmif->dma_table_cpu == NULL) {
1769 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
1770 hwif->name);
1771 return;
1772 }
1773
7469aaf6 1774 hwif->dma_off_quietly = &ide_dma_off_quietly;
1da177e4 1775 hwif->ide_dma_on = &__ide_dma_on;
1da177e4
LT
1776 hwif->dma_setup = &pmac_ide_dma_setup;
1777 hwif->dma_exec_cmd = &pmac_ide_dma_exec_cmd;
1778 hwif->dma_start = &pmac_ide_dma_start;
1779 hwif->ide_dma_end = &pmac_ide_dma_end;
1780 hwif->ide_dma_test_irq = &pmac_ide_dma_test_irq;
7469aaf6 1781 hwif->dma_host_off = &pmac_ide_dma_host_off;
ccf35289 1782 hwif->dma_host_on = &pmac_ide_dma_host_on;
c283f5db 1783 hwif->dma_timeout = &ide_dma_timeout;
841d2a9b 1784 hwif->dma_lost_irq = &pmac_ide_dma_lost_irq;
1da177e4 1785
1da177e4
LT
1786 switch(pmif->kind) {
1787 case controller_sh_ata6:
1788 hwif->ultra_mask = pmif->cable_80 ? 0x7f : 0x07;
1789 hwif->mwdma_mask = 0x07;
1790 hwif->swdma_mask = 0x00;
1791 break;
1792 case controller_un_ata6:
1793 case controller_k2_ata6:
1794 hwif->ultra_mask = pmif->cable_80 ? 0x3f : 0x07;
1795 hwif->mwdma_mask = 0x07;
1796 hwif->swdma_mask = 0x00;
1797 break;
1798 case controller_kl_ata4:
1799 hwif->ultra_mask = pmif->cable_80 ? 0x1f : 0x07;
1800 hwif->mwdma_mask = 0x07;
1801 hwif->swdma_mask = 0x00;
1802 break;
1803 default:
1804 hwif->ultra_mask = 0x00;
1805 hwif->mwdma_mask = 0x07;
1806 hwif->swdma_mask = 0x00;
1807 break;
254bb550 1808 }
1da177e4
LT
1809}
1810
1811#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
This page took 0.517771 seconds and 5 git commands to generate.