ide: factor out simplex handling from ide_pci_dma_base()
[deliverable/linux.git] / drivers / ide / ppc / pmac.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Support for IDE interfaces on PowerMacs.
58f189fc 3 *
1da177e4
LT
4 * These IDE interfaces are memory-mapped and have a DBDMA channel
5 * for doing DMA.
6 *
7 * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
8a97206e 8 * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
1da177e4
LT
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License
12 * as published by the Free Software Foundation; either version
13 * 2 of the License, or (at your option) any later version.
14 *
15 * Some code taken from drivers/ide/ide-dma.c:
16 *
17 * Copyright (c) 1995-1998 Mark Lord
18 *
19 * TODO: - Use pre-calculated (kauai) timing tables all the time and
20 * get rid of the "rounded" tables used previously, so we have the
21 * same table format for all controllers and can then just have one
22 * big table
23 *
24 */
1da177e4
LT
25#include <linux/types.h>
26#include <linux/kernel.h>
1da177e4
LT
27#include <linux/init.h>
28#include <linux/delay.h>
29#include <linux/ide.h>
30#include <linux/notifier.h>
31#include <linux/reboot.h>
32#include <linux/pci.h>
33#include <linux/adb.h>
34#include <linux/pmu.h>
35#include <linux/scatterlist.h>
36
37#include <asm/prom.h>
38#include <asm/io.h>
39#include <asm/dbdma.h>
40#include <asm/ide.h>
41#include <asm/pci-bridge.h>
42#include <asm/machdep.h>
43#include <asm/pmac_feature.h>
44#include <asm/sections.h>
45#include <asm/irq.h>
46
47#ifndef CONFIG_PPC64
48#include <asm/mediabay.h>
49#endif
50
b36ba532
BZ
51#define DRV_NAME "ide-pmac"
52
1da177e4
LT
53#undef IDE_PMAC_DEBUG
54
55#define DMA_WAIT_TIMEOUT 50
56
57typedef struct pmac_ide_hwif {
58 unsigned long regbase;
59 int irq;
60 int kind;
61 int aapl_bus_id;
1da177e4
LT
62 unsigned mediabay : 1;
63 unsigned broken_dma : 1;
64 unsigned broken_dma_warn : 1;
65 struct device_node* node;
66 struct macio_dev *mdev;
67 u32 timings[4];
68 volatile u32 __iomem * *kauai_fcr;
69#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
70 /* Those fields are duplicating what is in hwif. We currently
71 * can't use the hwif ones because of some assumptions that are
72 * beeing done by the generic code about the kind of dma controller
73 * and format of the dma table. This will have to be fixed though.
74 */
75 volatile struct dbdma_regs __iomem * dma_regs;
76 struct dbdma_cmd* dma_table_cpu;
77#endif
78
79} pmac_ide_hwif_t;
80
1da177e4
LT
81enum {
82 controller_ohare, /* OHare based */
83 controller_heathrow, /* Heathrow/Paddington */
84 controller_kl_ata3, /* KeyLargo ATA-3 */
85 controller_kl_ata4, /* KeyLargo ATA-4 */
86 controller_un_ata6, /* UniNorth2 ATA-6 */
87 controller_k2_ata6, /* K2 ATA-6 */
88 controller_sh_ata6, /* Shasta ATA-6 */
89};
90
91static const char* model_name[] = {
92 "OHare ATA", /* OHare based */
93 "Heathrow ATA", /* Heathrow/Paddington */
94 "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
95 "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
96 "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
97 "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
98 "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
99};
100
101/*
102 * Extra registers, both 32-bit little-endian
103 */
104#define IDE_TIMING_CONFIG 0x200
105#define IDE_INTERRUPT 0x300
106
107/* Kauai (U2) ATA has different register setup */
108#define IDE_KAUAI_PIO_CONFIG 0x200
109#define IDE_KAUAI_ULTRA_CONFIG 0x210
110#define IDE_KAUAI_POLL_CONFIG 0x220
111
112/*
113 * Timing configuration register definitions
114 */
115
116/* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
117#define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
118#define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
119#define IDE_SYSCLK_NS 30 /* 33Mhz cell */
120#define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
121
122/* 133Mhz cell, found in shasta.
123 * See comments about 100 Mhz Uninorth 2...
124 * Note that PIO_MASK and MDMA_MASK seem to overlap
125 */
126#define TR_133_PIOREG_PIO_MASK 0xff000fff
127#define TR_133_PIOREG_MDMA_MASK 0x00fff800
128#define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
129#define TR_133_UDMAREG_UDMA_EN 0x00000001
130
131/* 100Mhz cell, found in Uninorth 2. I don't have much infos about
132 * this one yet, it appears as a pci device (106b/0033) on uninorth
133 * internal PCI bus and it's clock is controlled like gem or fw. It
134 * appears to be an evolution of keylargo ATA4 with a timing register
135 * extended to 2 32bits registers and a similar DBDMA channel. Other
136 * registers seem to exist but I can't tell much about them.
137 *
138 * So far, I'm using pre-calculated tables for this extracted from
139 * the values used by the MacOS X driver.
140 *
141 * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
142 * register controls the UDMA timings. At least, it seems bit 0
143 * of this one enables UDMA vs. MDMA, and bits 4..7 are the
144 * cycle time in units of 10ns. Bits 8..15 are used by I don't
145 * know their meaning yet
146 */
147#define TR_100_PIOREG_PIO_MASK 0xff000fff
148#define TR_100_PIOREG_MDMA_MASK 0x00fff000
149#define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
150#define TR_100_UDMAREG_UDMA_EN 0x00000001
151
152
153/* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
154 * 40 connector cable and to 4 on 80 connector one.
155 * Clock unit is 15ns (66Mhz)
156 *
157 * 3 Values can be programmed:
158 * - Write data setup, which appears to match the cycle time. They
159 * also call it DIOW setup.
160 * - Ready to pause time (from spec)
161 * - Address setup. That one is weird. I don't see where exactly
162 * it fits in UDMA cycles, I got it's name from an obscure piece
163 * of commented out code in Darwin. They leave it to 0, we do as
164 * well, despite a comment that would lead to think it has a
165 * min value of 45ns.
166 * Apple also add 60ns to the write data setup (or cycle time ?) on
167 * reads.
168 */
169#define TR_66_UDMA_MASK 0xfff00000
170#define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
171#define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
172#define TR_66_UDMA_ADDRSETUP_SHIFT 29
173#define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
174#define TR_66_UDMA_RDY2PAUS_SHIFT 25
175#define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
176#define TR_66_UDMA_WRDATASETUP_SHIFT 21
177#define TR_66_MDMA_MASK 0x000ffc00
178#define TR_66_MDMA_RECOVERY_MASK 0x000f8000
179#define TR_66_MDMA_RECOVERY_SHIFT 15
180#define TR_66_MDMA_ACCESS_MASK 0x00007c00
181#define TR_66_MDMA_ACCESS_SHIFT 10
182#define TR_66_PIO_MASK 0x000003ff
183#define TR_66_PIO_RECOVERY_MASK 0x000003e0
184#define TR_66_PIO_RECOVERY_SHIFT 5
185#define TR_66_PIO_ACCESS_MASK 0x0000001f
186#define TR_66_PIO_ACCESS_SHIFT 0
187
188/* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
189 * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
190 *
191 * The access time and recovery time can be programmed. Some older
192 * Darwin code base limit OHare to 150ns cycle time. I decided to do
193 * the same here fore safety against broken old hardware ;)
194 * The HalfTick bit, when set, adds half a clock (15ns) to the access
195 * time and removes one from recovery. It's not supported on KeyLargo
196 * implementation afaik. The E bit appears to be set for PIO mode 0 and
197 * is used to reach long timings used in this mode.
198 */
199#define TR_33_MDMA_MASK 0x003ff800
200#define TR_33_MDMA_RECOVERY_MASK 0x001f0000
201#define TR_33_MDMA_RECOVERY_SHIFT 16
202#define TR_33_MDMA_ACCESS_MASK 0x0000f800
203#define TR_33_MDMA_ACCESS_SHIFT 11
204#define TR_33_MDMA_HALFTICK 0x00200000
205#define TR_33_PIO_MASK 0x000007ff
206#define TR_33_PIO_E 0x00000400
207#define TR_33_PIO_RECOVERY_MASK 0x000003e0
208#define TR_33_PIO_RECOVERY_SHIFT 5
209#define TR_33_PIO_ACCESS_MASK 0x0000001f
210#define TR_33_PIO_ACCESS_SHIFT 0
211
212/*
213 * Interrupt register definitions
214 */
215#define IDE_INTR_DMA 0x80000000
216#define IDE_INTR_DEVICE 0x40000000
217
218/*
219 * FCR Register on Kauai. Not sure what bit 0x4 is ...
220 */
221#define KAUAI_FCR_UATA_MAGIC 0x00000004
222#define KAUAI_FCR_UATA_RESET_N 0x00000002
223#define KAUAI_FCR_UATA_ENABLE 0x00000001
224
225#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
226
227/* Rounded Multiword DMA timings
228 *
229 * I gave up finding a generic formula for all controller
230 * types and instead, built tables based on timing values
231 * used by Apple in Darwin's implementation.
232 */
233struct mdma_timings_t {
234 int accessTime;
235 int recoveryTime;
236 int cycleTime;
237};
238
aacaf9bd 239struct mdma_timings_t mdma_timings_33[] =
1da177e4
LT
240{
241 { 240, 240, 480 },
242 { 180, 180, 360 },
243 { 135, 135, 270 },
244 { 120, 120, 240 },
245 { 105, 105, 210 },
246 { 90, 90, 180 },
247 { 75, 75, 150 },
248 { 75, 45, 120 },
249 { 0, 0, 0 }
250};
251
aacaf9bd 252struct mdma_timings_t mdma_timings_33k[] =
1da177e4
LT
253{
254 { 240, 240, 480 },
255 { 180, 180, 360 },
256 { 150, 150, 300 },
257 { 120, 120, 240 },
258 { 90, 120, 210 },
259 { 90, 90, 180 },
260 { 90, 60, 150 },
261 { 90, 30, 120 },
262 { 0, 0, 0 }
263};
264
aacaf9bd 265struct mdma_timings_t mdma_timings_66[] =
1da177e4
LT
266{
267 { 240, 240, 480 },
268 { 180, 180, 360 },
269 { 135, 135, 270 },
270 { 120, 120, 240 },
271 { 105, 105, 210 },
272 { 90, 90, 180 },
273 { 90, 75, 165 },
274 { 75, 45, 120 },
275 { 0, 0, 0 }
276};
277
278/* KeyLargo ATA-4 Ultra DMA timings (rounded) */
279struct {
280 int addrSetup; /* ??? */
281 int rdy2pause;
282 int wrDataSetup;
aacaf9bd 283} kl66_udma_timings[] =
1da177e4
LT
284{
285 { 0, 180, 120 }, /* Mode 0 */
286 { 0, 150, 90 }, /* 1 */
287 { 0, 120, 60 }, /* 2 */
288 { 0, 90, 45 }, /* 3 */
289 { 0, 90, 30 } /* 4 */
290};
291
292/* UniNorth 2 ATA/100 timings */
293struct kauai_timing {
294 int cycle_time;
295 u32 timing_reg;
296};
297
aacaf9bd 298static struct kauai_timing kauai_pio_timings[] =
1da177e4
LT
299{
300 { 930 , 0x08000fff },
301 { 600 , 0x08000a92 },
302 { 383 , 0x0800060f },
303 { 360 , 0x08000492 },
304 { 330 , 0x0800048f },
305 { 300 , 0x080003cf },
306 { 270 , 0x080003cc },
307 { 240 , 0x0800038b },
308 { 239 , 0x0800030c },
309 { 180 , 0x05000249 },
c15d5d43
BZ
310 { 120 , 0x04000148 },
311 { 0 , 0 },
1da177e4
LT
312};
313
aacaf9bd 314static struct kauai_timing kauai_mdma_timings[] =
1da177e4
LT
315{
316 { 1260 , 0x00fff000 },
317 { 480 , 0x00618000 },
318 { 360 , 0x00492000 },
319 { 270 , 0x0038e000 },
320 { 240 , 0x0030c000 },
321 { 210 , 0x002cb000 },
322 { 180 , 0x00249000 },
323 { 150 , 0x00209000 },
324 { 120 , 0x00148000 },
325 { 0 , 0 },
326};
327
aacaf9bd 328static struct kauai_timing kauai_udma_timings[] =
1da177e4
LT
329{
330 { 120 , 0x000070c0 },
331 { 90 , 0x00005d80 },
332 { 60 , 0x00004a60 },
333 { 45 , 0x00003a50 },
334 { 30 , 0x00002a30 },
335 { 20 , 0x00002921 },
336 { 0 , 0 },
337};
338
aacaf9bd 339static struct kauai_timing shasta_pio_timings[] =
1da177e4
LT
340{
341 { 930 , 0x08000fff },
342 { 600 , 0x0A000c97 },
343 { 383 , 0x07000712 },
344 { 360 , 0x040003cd },
345 { 330 , 0x040003cd },
346 { 300 , 0x040003cd },
347 { 270 , 0x040003cd },
348 { 240 , 0x040003cd },
349 { 239 , 0x040003cd },
350 { 180 , 0x0400028b },
c15d5d43
BZ
351 { 120 , 0x0400010a },
352 { 0 , 0 },
1da177e4
LT
353};
354
aacaf9bd 355static struct kauai_timing shasta_mdma_timings[] =
1da177e4
LT
356{
357 { 1260 , 0x00fff000 },
358 { 480 , 0x00820800 },
359 { 360 , 0x00820800 },
360 { 270 , 0x00820800 },
361 { 240 , 0x00820800 },
362 { 210 , 0x00820800 },
363 { 180 , 0x00820800 },
364 { 150 , 0x0028b000 },
365 { 120 , 0x001ca000 },
366 { 0 , 0 },
367};
368
aacaf9bd 369static struct kauai_timing shasta_udma133_timings[] =
1da177e4
LT
370{
371 { 120 , 0x00035901, },
372 { 90 , 0x000348b1, },
373 { 60 , 0x00033881, },
374 { 45 , 0x00033861, },
375 { 30 , 0x00033841, },
376 { 20 , 0x00033031, },
377 { 15 , 0x00033021, },
378 { 0 , 0 },
379};
380
381
382static inline u32
383kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
384{
385 int i;
386
387 for (i=0; table[i].cycle_time; i++)
388 if (cycle_time > table[i+1].cycle_time)
389 return table[i].timing_reg;
90a87ea4 390 BUG();
1da177e4
LT
391 return 0;
392}
393
394/* allow up to 256 DBDMA commands per xfer */
395#define MAX_DCMDS 256
396
397/*
398 * Wait 1s for disk to answer on IDE bus after a hard reset
399 * of the device (via GPIO/FCR).
400 *
401 * Some devices seem to "pollute" the bus even after dropping
402 * the BSY bit (typically some combo drives slave on the UDMA
403 * bus) after a hard reset. Since we hard reset all drives on
404 * KeyLargo ATA66, we have to keep that delay around. I may end
405 * up not hard resetting anymore on these and keep the delay only
406 * for older interfaces instead (we have to reset when coming
407 * from MacOS...) --BenH.
408 */
409#define IDE_WAKEUP_DELAY (1*HZ)
410
0d071922 411static int pmac_ide_init_dma(ide_hwif_t *, const struct ide_port_info *);
1da177e4 412static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
1da177e4
LT
413static void pmac_ide_selectproc(ide_drive_t *drive);
414static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
415
416#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
417
23579a2a 418#define PMAC_IDE_REG(x) \
4c3032d8 419 ((void __iomem *)((drive)->hwif->io_ports.data_addr + (x)))
1da177e4
LT
420
421/*
422 * Apply the timings of the proper unit (master/slave) to the shared
423 * timing register when selecting that unit. This version is for
424 * ASICs with a single timing register
425 */
aacaf9bd 426static void
1da177e4
LT
427pmac_ide_selectproc(ide_drive_t *drive)
428{
7b8797ac
BZ
429 ide_hwif_t *hwif = drive->hwif;
430 pmac_ide_hwif_t *pmif =
431 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
432
433 if (pmif == NULL)
434 return;
435
436 if (drive->select.b.unit & 0x01)
437 writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
438 else
439 writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
440 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
441}
442
443/*
444 * Apply the timings of the proper unit (master/slave) to the shared
445 * timing register when selecting that unit. This version is for
446 * ASICs with a dual timing register (Kauai)
447 */
aacaf9bd 448static void
1da177e4
LT
449pmac_ide_kauai_selectproc(ide_drive_t *drive)
450{
7b8797ac
BZ
451 ide_hwif_t *hwif = drive->hwif;
452 pmac_ide_hwif_t *pmif =
453 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
454
455 if (pmif == NULL)
456 return;
457
458 if (drive->select.b.unit & 0x01) {
459 writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
460 writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
461 } else {
462 writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
463 writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
464 }
465 (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
466}
467
468/*
469 * Force an update of controller timing values for a given drive
470 */
aacaf9bd 471static void
1da177e4
LT
472pmac_ide_do_update_timings(ide_drive_t *drive)
473{
7b8797ac
BZ
474 ide_hwif_t *hwif = drive->hwif;
475 pmac_ide_hwif_t *pmif =
476 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
477
478 if (pmif == NULL)
479 return;
480
481 if (pmif->kind == controller_sh_ata6 ||
482 pmif->kind == controller_un_ata6 ||
483 pmif->kind == controller_k2_ata6)
484 pmac_ide_kauai_selectproc(drive);
485 else
486 pmac_ide_selectproc(drive);
487}
488
f8c4bd0a 489static void pmac_outbsync(ide_hwif_t *hwif, u8 value, unsigned long port)
1da177e4
LT
490{
491 u32 tmp;
492
493 writeb(value, (void __iomem *) port);
f8c4bd0a
BZ
494 tmp = readl((void __iomem *)(hwif->io_ports.data_addr
495 + IDE_TIMING_CONFIG));
1da177e4
LT
496}
497
1da177e4
LT
498/*
499 * Old tuning functions (called on hdparm -p), sets up drive PIO timings
500 */
aacaf9bd 501static void
26bcb879 502pmac_ide_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 503{
7b8797ac
BZ
504 ide_hwif_t *hwif = drive->hwif;
505 pmac_ide_hwif_t *pmif =
506 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
8a97206e 507 struct ide_timing *tim = ide_timing_find_mode(XFER_PIO_0 + pio);
0b46ff2e 508 u32 *timings, t;
1da177e4
LT
509 unsigned accessTicks, recTicks;
510 unsigned accessTime, recTime;
7dd00083
BZ
511 unsigned int cycle_time;
512
1da177e4
LT
513 if (pmif == NULL)
514 return;
515
516 /* which drive is it ? */
517 timings = &pmif->timings[drive->select.b.unit & 0x01];
0b46ff2e 518 t = *timings;
1da177e4 519
7dd00083 520 cycle_time = ide_pio_cycle_time(drive, pio);
1da177e4
LT
521
522 switch (pmif->kind) {
523 case controller_sh_ata6: {
524 /* 133Mhz cell */
7dd00083 525 u32 tr = kauai_lookup_timing(shasta_pio_timings, cycle_time);
0b46ff2e 526 t = (t & ~TR_133_PIOREG_PIO_MASK) | tr;
1da177e4
LT
527 break;
528 }
529 case controller_un_ata6:
530 case controller_k2_ata6: {
531 /* 100Mhz cell */
7dd00083 532 u32 tr = kauai_lookup_timing(kauai_pio_timings, cycle_time);
0b46ff2e 533 t = (t & ~TR_100_PIOREG_PIO_MASK) | tr;
1da177e4
LT
534 break;
535 }
536 case controller_kl_ata4:
537 /* 66Mhz cell */
8a97206e 538 recTime = cycle_time - tim->active - tim->setup;
1da177e4 539 recTime = max(recTime, 150U);
8a97206e 540 accessTime = tim->active;
1da177e4
LT
541 accessTime = max(accessTime, 150U);
542 accessTicks = SYSCLK_TICKS_66(accessTime);
543 accessTicks = min(accessTicks, 0x1fU);
544 recTicks = SYSCLK_TICKS_66(recTime);
545 recTicks = min(recTicks, 0x1fU);
0b46ff2e
BH
546 t = (t & ~TR_66_PIO_MASK) |
547 (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
548 (recTicks << TR_66_PIO_RECOVERY_SHIFT);
1da177e4
LT
549 break;
550 default: {
551 /* 33Mhz cell */
552 int ebit = 0;
8a97206e 553 recTime = cycle_time - tim->active - tim->setup;
1da177e4 554 recTime = max(recTime, 150U);
8a97206e 555 accessTime = tim->active;
1da177e4
LT
556 accessTime = max(accessTime, 150U);
557 accessTicks = SYSCLK_TICKS(accessTime);
558 accessTicks = min(accessTicks, 0x1fU);
559 accessTicks = max(accessTicks, 4U);
560 recTicks = SYSCLK_TICKS(recTime);
561 recTicks = min(recTicks, 0x1fU);
562 recTicks = max(recTicks, 5U) - 4;
563 if (recTicks > 9) {
564 recTicks--; /* guess, but it's only for PIO0, so... */
565 ebit = 1;
566 }
0b46ff2e 567 t = (t & ~TR_33_PIO_MASK) |
1da177e4
LT
568 (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
569 (recTicks << TR_33_PIO_RECOVERY_SHIFT);
570 if (ebit)
0b46ff2e 571 t |= TR_33_PIO_E;
1da177e4
LT
572 break;
573 }
574 }
575
576#ifdef IDE_PMAC_DEBUG
577 printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
578 drive->name, pio, *timings);
579#endif
580
0b46ff2e 581 *timings = t;
c15d5d43 582 pmac_ide_do_update_timings(drive);
1da177e4
LT
583}
584
585#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
586
587/*
588 * Calculate KeyLargo ATA/66 UDMA timings
589 */
aacaf9bd 590static int
1da177e4
LT
591set_timings_udma_ata4(u32 *timings, u8 speed)
592{
593 unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
594
595 if (speed > XFER_UDMA_4)
596 return 1;
597
598 rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
599 wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
600 addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
601
602 *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
603 (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
604 (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
605 (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
606 TR_66_UDMA_EN;
607#ifdef IDE_PMAC_DEBUG
608 printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
609 speed & 0xf, *timings);
610#endif
611
612 return 0;
613}
614
615/*
616 * Calculate Kauai ATA/100 UDMA timings
617 */
aacaf9bd 618static int
1da177e4
LT
619set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
620{
621 struct ide_timing *t = ide_timing_find_mode(speed);
622 u32 tr;
623
624 if (speed > XFER_UDMA_5 || t == NULL)
625 return 1;
626 tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
1da177e4
LT
627 *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
628 *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
629
630 return 0;
631}
632
633/*
634 * Calculate Shasta ATA/133 UDMA timings
635 */
aacaf9bd 636static int
1da177e4
LT
637set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
638{
639 struct ide_timing *t = ide_timing_find_mode(speed);
640 u32 tr;
641
642 if (speed > XFER_UDMA_6 || t == NULL)
643 return 1;
644 tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
1da177e4
LT
645 *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
646 *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
647
648 return 0;
649}
650
651/*
652 * Calculate MDMA timings for all cells
653 */
90f72eca 654static void
1da177e4 655set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
90f72eca 656 u8 speed)
1da177e4
LT
657{
658 int cycleTime, accessTime = 0, recTime = 0;
659 unsigned accessTicks, recTicks;
90f72eca 660 struct hd_driveid *id = drive->id;
1da177e4
LT
661 struct mdma_timings_t* tm = NULL;
662 int i;
663
664 /* Get default cycle time for mode */
665 switch(speed & 0xf) {
666 case 0: cycleTime = 480; break;
667 case 1: cycleTime = 150; break;
668 case 2: cycleTime = 120; break;
669 default:
90f72eca
BZ
670 BUG();
671 break;
1da177e4 672 }
90f72eca
BZ
673
674 /* Check if drive provides explicit DMA cycle time */
675 if ((id->field_valid & 2) && id->eide_dma_time)
676 cycleTime = max_t(int, id->eide_dma_time, cycleTime);
677
1da177e4
LT
678 /* OHare limits according to some old Apple sources */
679 if ((intf_type == controller_ohare) && (cycleTime < 150))
680 cycleTime = 150;
681 /* Get the proper timing array for this controller */
682 switch(intf_type) {
683 case controller_sh_ata6:
684 case controller_un_ata6:
685 case controller_k2_ata6:
686 break;
687 case controller_kl_ata4:
688 tm = mdma_timings_66;
689 break;
690 case controller_kl_ata3:
691 tm = mdma_timings_33k;
692 break;
693 default:
694 tm = mdma_timings_33;
695 break;
696 }
697 if (tm != NULL) {
698 /* Lookup matching access & recovery times */
699 i = -1;
700 for (;;) {
701 if (tm[i+1].cycleTime < cycleTime)
702 break;
703 i++;
704 }
1da177e4
LT
705 cycleTime = tm[i].cycleTime;
706 accessTime = tm[i].accessTime;
707 recTime = tm[i].recoveryTime;
708
709#ifdef IDE_PMAC_DEBUG
710 printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
711 drive->name, cycleTime, accessTime, recTime);
712#endif
713 }
714 switch(intf_type) {
715 case controller_sh_ata6: {
716 /* 133Mhz cell */
717 u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
1da177e4
LT
718 *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
719 *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
720 }
721 case controller_un_ata6:
722 case controller_k2_ata6: {
723 /* 100Mhz cell */
724 u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
1da177e4
LT
725 *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
726 *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
727 }
728 break;
729 case controller_kl_ata4:
730 /* 66Mhz cell */
731 accessTicks = SYSCLK_TICKS_66(accessTime);
732 accessTicks = min(accessTicks, 0x1fU);
733 accessTicks = max(accessTicks, 0x1U);
734 recTicks = SYSCLK_TICKS_66(recTime);
735 recTicks = min(recTicks, 0x1fU);
736 recTicks = max(recTicks, 0x3U);
737 /* Clear out mdma bits and disable udma */
738 *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
739 (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
740 (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
741 break;
742 case controller_kl_ata3:
743 /* 33Mhz cell on KeyLargo */
744 accessTicks = SYSCLK_TICKS(accessTime);
745 accessTicks = max(accessTicks, 1U);
746 accessTicks = min(accessTicks, 0x1fU);
747 accessTime = accessTicks * IDE_SYSCLK_NS;
748 recTicks = SYSCLK_TICKS(recTime);
749 recTicks = max(recTicks, 1U);
750 recTicks = min(recTicks, 0x1fU);
751 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
752 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
753 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
754 break;
755 default: {
756 /* 33Mhz cell on others */
757 int halfTick = 0;
758 int origAccessTime = accessTime;
759 int origRecTime = recTime;
760
761 accessTicks = SYSCLK_TICKS(accessTime);
762 accessTicks = max(accessTicks, 1U);
763 accessTicks = min(accessTicks, 0x1fU);
764 accessTime = accessTicks * IDE_SYSCLK_NS;
765 recTicks = SYSCLK_TICKS(recTime);
766 recTicks = max(recTicks, 2U) - 1;
767 recTicks = min(recTicks, 0x1fU);
768 recTime = (recTicks + 1) * IDE_SYSCLK_NS;
769 if ((accessTicks > 1) &&
770 ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
771 ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
772 halfTick = 1;
773 accessTicks--;
774 }
775 *timings = ((*timings) & ~TR_33_MDMA_MASK) |
776 (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
777 (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
778 if (halfTick)
779 *timings |= TR_33_MDMA_HALFTICK;
780 }
781 }
782#ifdef IDE_PMAC_DEBUG
783 printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
784 drive->name, speed & 0xf, *timings);
785#endif
1da177e4
LT
786}
787#endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
788
88b2b32b 789static void pmac_ide_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 790{
7b8797ac
BZ
791 ide_hwif_t *hwif = drive->hwif;
792 pmac_ide_hwif_t *pmif =
793 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
794 int unit = (drive->select.b.unit & 0x01);
795 int ret = 0;
085798b1 796 u32 *timings, *timings2, tl[2];
1da177e4 797
1da177e4
LT
798 timings = &pmif->timings[unit];
799 timings2 = &pmif->timings[unit+2];
085798b1
BZ
800
801 /* Copy timings to local image */
802 tl[0] = *timings;
803 tl[1] = *timings2;
804
1da177e4 805#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
4db90a14
BZ
806 if (speed >= XFER_UDMA_0) {
807 if (pmif->kind == controller_kl_ata4)
808 ret = set_timings_udma_ata4(&tl[0], speed);
809 else if (pmif->kind == controller_un_ata6
810 || pmif->kind == controller_k2_ata6)
811 ret = set_timings_udma_ata6(&tl[0], &tl[1], speed);
812 else if (pmif->kind == controller_sh_ata6)
813 ret = set_timings_udma_shasta(&tl[0], &tl[1], speed);
814 else
815 ret = -1;
816 } else
817 set_timings_mdma(drive, pmif->kind, &tl[0], &tl[1], speed);
1da177e4 818#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1da177e4 819 if (ret)
88b2b32b 820 return;
085798b1
BZ
821
822 /* Apply timings to controller */
823 *timings = tl[0];
824 *timings2 = tl[1];
825
1da177e4 826 pmac_ide_do_update_timings(drive);
1da177e4
LT
827}
828
829/*
830 * Blast some well known "safe" values to the timing registers at init or
831 * wakeup from sleep time, before we do real calculation
832 */
aacaf9bd 833static void
1da177e4
LT
834sanitize_timings(pmac_ide_hwif_t *pmif)
835{
836 unsigned int value, value2 = 0;
837
838 switch(pmif->kind) {
839 case controller_sh_ata6:
840 value = 0x0a820c97;
841 value2 = 0x00033031;
842 break;
843 case controller_un_ata6:
844 case controller_k2_ata6:
845 value = 0x08618a92;
846 value2 = 0x00002921;
847 break;
848 case controller_kl_ata4:
849 value = 0x0008438c;
850 break;
851 case controller_kl_ata3:
852 value = 0x00084526;
853 break;
854 case controller_heathrow:
855 case controller_ohare:
856 default:
857 value = 0x00074526;
858 break;
859 }
860 pmif->timings[0] = pmif->timings[1] = value;
861 pmif->timings[2] = pmif->timings[3] = value2;
862}
863
1da177e4
LT
864/* Suspend call back, should be called after the child devices
865 * have actually been suspended
866 */
7b8797ac 867static int pmac_ide_do_suspend(pmac_ide_hwif_t *pmif)
1da177e4 868{
1da177e4
LT
869 /* We clear the timings */
870 pmif->timings[0] = 0;
871 pmif->timings[1] = 0;
872
616299af
BH
873 disable_irq(pmif->irq);
874
1da177e4
LT
875 /* The media bay will handle itself just fine */
876 if (pmif->mediabay)
877 return 0;
878
879 /* Kauai has bus control FCRs directly here */
880 if (pmif->kauai_fcr) {
881 u32 fcr = readl(pmif->kauai_fcr);
882 fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
883 writel(fcr, pmif->kauai_fcr);
884 }
885
886 /* Disable the bus on older machines and the cell on kauai */
887 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
888 0);
889
890 return 0;
891}
892
893/* Resume call back, should be called before the child devices
894 * are resumed
895 */
7b8797ac 896static int pmac_ide_do_resume(pmac_ide_hwif_t *pmif)
1da177e4 897{
1da177e4
LT
898 /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
899 if (!pmif->mediabay) {
900 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
901 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
902 msleep(10);
903 ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
1da177e4
LT
904
905 /* Kauai has it different */
906 if (pmif->kauai_fcr) {
907 u32 fcr = readl(pmif->kauai_fcr);
908 fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
909 writel(fcr, pmif->kauai_fcr);
910 }
616299af
BH
911
912 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1da177e4
LT
913 }
914
915 /* Sanitize drive timings */
916 sanitize_timings(pmif);
917
616299af
BH
918 enable_irq(pmif->irq);
919
1da177e4
LT
920 return 0;
921}
922
07a6c66d
BZ
923static u8 pmac_ide_cable_detect(ide_hwif_t *hwif)
924{
7b8797ac
BZ
925 pmac_ide_hwif_t *pmif =
926 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
07a6c66d
BZ
927 struct device_node *np = pmif->node;
928 const char *cable = of_get_property(np, "cable-type", NULL);
929
930 /* Get cable type from device-tree. */
931 if (cable && !strncmp(cable, "80-", 3))
932 return ATA_CBL_PATA80;
933
934 /*
935 * G5's seem to have incorrect cable type in device-tree.
936 * Let's assume they have a 80 conductor cable, this seem
937 * to be always the case unless the user mucked around.
938 */
939 if (of_device_is_compatible(np, "K2-UATA") ||
940 of_device_is_compatible(np, "shasta-ata"))
941 return ATA_CBL_PATA80;
942
943 return ATA_CBL_PATA40;
944}
945
07eb106f
BZ
946static void pmac_ide_init_dev(ide_drive_t *drive)
947{
948 ide_hwif_t *hwif = drive->hwif;
949 pmac_ide_hwif_t *pmif =
950 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
951
952 if (pmif->mediabay) {
953#ifdef CONFIG_PMAC_MEDIABAY
954 if (check_media_bay_by_base(pmif->regbase, MB_CD) == 0) {
955 drive->noprobe = 0;
956 return;
957 }
958#endif
959 drive->noprobe = 1;
960 }
961}
962
ac95beed 963static const struct ide_port_ops pmac_ide_ata6_port_ops = {
07eb106f 964 .init_dev = pmac_ide_init_dev,
ac95beed
BZ
965 .set_pio_mode = pmac_ide_set_pio_mode,
966 .set_dma_mode = pmac_ide_set_dma_mode,
967 .selectproc = pmac_ide_kauai_selectproc,
07a6c66d
BZ
968 .cable_detect = pmac_ide_cable_detect,
969};
970
971static const struct ide_port_ops pmac_ide_ata4_port_ops = {
07eb106f 972 .init_dev = pmac_ide_init_dev,
07a6c66d
BZ
973 .set_pio_mode = pmac_ide_set_pio_mode,
974 .set_dma_mode = pmac_ide_set_dma_mode,
975 .selectproc = pmac_ide_selectproc,
976 .cable_detect = pmac_ide_cable_detect,
ac95beed
BZ
977};
978
979static const struct ide_port_ops pmac_ide_port_ops = {
07eb106f 980 .init_dev = pmac_ide_init_dev,
ac95beed
BZ
981 .set_pio_mode = pmac_ide_set_pio_mode,
982 .set_dma_mode = pmac_ide_set_dma_mode,
983 .selectproc = pmac_ide_selectproc,
984};
985
f37afdac 986static const struct ide_dma_ops pmac_dma_ops;
5e37bdc0 987
c413b9b9 988static const struct ide_port_info pmac_port_info = {
b36ba532 989 .name = DRV_NAME,
0d071922 990 .init_dma = pmac_ide_init_dma,
c413b9b9 991 .chipset = ide_pmac,
5e37bdc0
BZ
992#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
993 .dma_ops = &pmac_dma_ops,
994#endif
ac95beed 995 .port_ops = &pmac_ide_port_ops,
c413b9b9 996 .host_flags = IDE_HFLAG_SET_PIO_MODE_KEEP_DMA |
c413b9b9 997 IDE_HFLAG_POST_SET_MODE |
c5dd43ec 998 IDE_HFLAG_MMIO |
c413b9b9
BZ
999 IDE_HFLAG_UNMASK_IRQS,
1000 .pio_mask = ATA_PIO4,
1001 .mwdma_mask = ATA_MWDMA2,
1002};
1003
1da177e4
LT
1004/*
1005 * Setup, register & probe an IDE channel driven by this driver, this is
5b16464a 1006 * called by one of the 2 probe functions (macio or PCI).
1da177e4 1007 */
b36ba532 1008static int __devinit pmac_ide_setup_device(pmac_ide_hwif_t *pmif, hw_regs_t *hw)
1da177e4
LT
1009{
1010 struct device_node *np = pmif->node;
018a3d1d 1011 const int *bidp;
b36ba532 1012 ide_hwif_t *hwif;
c97c6aca 1013 hw_regs_t *hws[] = { hw, NULL, NULL, NULL };
8447d9d5 1014 u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
c413b9b9 1015 struct ide_port_info d = pmac_port_info;
1da177e4 1016
1da177e4 1017 pmif->broken_dma = pmif->broken_dma_warn = 0;
c413b9b9 1018 if (of_device_is_compatible(np, "shasta-ata")) {
1da177e4 1019 pmif->kind = controller_sh_ata6;
ac95beed 1020 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1021 d.udma_mask = ATA_UDMA6;
1022 } else if (of_device_is_compatible(np, "kauai-ata")) {
1da177e4 1023 pmif->kind = controller_un_ata6;
ac95beed 1024 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1025 d.udma_mask = ATA_UDMA5;
1026 } else if (of_device_is_compatible(np, "K2-UATA")) {
1da177e4 1027 pmif->kind = controller_k2_ata6;
ac95beed 1028 d.port_ops = &pmac_ide_ata6_port_ops;
c413b9b9
BZ
1029 d.udma_mask = ATA_UDMA5;
1030 } else if (of_device_is_compatible(np, "keylargo-ata")) {
1031 if (strcmp(np->name, "ata-4") == 0) {
1da177e4 1032 pmif->kind = controller_kl_ata4;
07a6c66d 1033 d.port_ops = &pmac_ide_ata4_port_ops;
c413b9b9
BZ
1034 d.udma_mask = ATA_UDMA4;
1035 } else
1da177e4 1036 pmif->kind = controller_kl_ata3;
c413b9b9 1037 } else if (of_device_is_compatible(np, "heathrow-ata")) {
1da177e4 1038 pmif->kind = controller_heathrow;
c413b9b9 1039 } else {
1da177e4
LT
1040 pmif->kind = controller_ohare;
1041 pmif->broken_dma = 1;
1042 }
1043
40cd3a45 1044 bidp = of_get_property(np, "AAPL,bus-id", NULL);
1da177e4
LT
1045 pmif->aapl_bus_id = bidp ? *bidp : 0;
1046
1da177e4
LT
1047 /* On Kauai-type controllers, we make sure the FCR is correct */
1048 if (pmif->kauai_fcr)
1049 writel(KAUAI_FCR_UATA_MAGIC |
1050 KAUAI_FCR_UATA_RESET_N |
1051 KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
1052
1053 pmif->mediabay = 0;
1054
1055 /* Make sure we have sane timings */
1056 sanitize_timings(pmif);
1057
1058#ifndef CONFIG_PPC64
1059 /* XXX FIXME: Media bay stuff need re-organizing */
1060 if (np->parent && np->parent->name
1061 && strcasecmp(np->parent->name, "media-bay") == 0) {
8c870933 1062#ifdef CONFIG_PMAC_MEDIABAY
2dde7861
BZ
1063 media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq,
1064 hwif);
8c870933 1065#endif /* CONFIG_PMAC_MEDIABAY */
1da177e4
LT
1066 pmif->mediabay = 1;
1067 if (!bidp)
1068 pmif->aapl_bus_id = 1;
1069 } else if (pmif->kind == controller_ohare) {
1070 /* The code below is having trouble on some ohare machines
1071 * (timing related ?). Until I can put my hand on one of these
1072 * units, I keep the old way
1073 */
1074 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
1075 } else
1076#endif
1077 {
1078 /* This is necessary to enable IDE when net-booting */
1079 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
1080 ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
1081 msleep(10);
1082 ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
1083 msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
1084 }
1085
b36ba532
BZ
1086 printk(KERN_INFO DRV_NAME ": Found Apple %s controller (%s), "
1087 "bus ID %d%s, irq %d\n", model_name[pmif->kind],
1088 pmif->mdev ? "macio" : "PCI", pmif->aapl_bus_id,
1089 pmif->mediabay ? " (mediabay)" : "", hw->irq);
1090
1091 hwif = ide_find_port_slot(&d);
1092 if (hwif == NULL)
1093 return -ENOENT;
1094
1da177e4
LT
1095 /* Setup MMIO ops */
1096 default_hwif_mmiops(hwif);
1097 hwif->OUTBSYNC = pmac_outbsync;
1098
8447d9d5 1099 idx[0] = hwif->index;
1da177e4 1100
c97c6aca 1101 ide_device_add(idx, &d, hws);
5cbf79cd 1102
1da177e4
LT
1103 return 0;
1104}
1105
5c58666f
BZ
1106static void __devinit pmac_ide_init_ports(hw_regs_t *hw, unsigned long base)
1107{
1108 int i;
1109
1110 for (i = 0; i < 8; ++i)
4c3032d8
BZ
1111 hw->io_ports_array[i] = base + i * 0x10;
1112
1113 hw->io_ports.ctl_addr = base + 0x160;
5c58666f
BZ
1114}
1115
1da177e4
LT
1116/*
1117 * Attach to a macio probed interface
1118 */
1119static int __devinit
5e655772 1120pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
1da177e4
LT
1121{
1122 void __iomem *base;
1123 unsigned long regbase;
1da177e4 1124 pmac_ide_hwif_t *pmif;
939b0f1d 1125 int irq, rc;
57c802e8 1126 hw_regs_t hw;
1da177e4 1127
5297a3e5
BZ
1128 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1129 if (pmif == NULL)
1130 return -ENOMEM;
1131
cc5d0189 1132 if (macio_resource_count(mdev) == 0) {
939b0f1d
BZ
1133 printk(KERN_WARNING "ide-pmac: no address for %s\n",
1134 mdev->ofdev.node->full_name);
5297a3e5
BZ
1135 rc = -ENXIO;
1136 goto out_free_pmif;
1da177e4
LT
1137 }
1138
1139 /* Request memory resource for IO ports */
1140 if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
939b0f1d
BZ
1141 printk(KERN_ERR "ide-pmac: can't request MMIO resource for "
1142 "%s!\n", mdev->ofdev.node->full_name);
5297a3e5
BZ
1143 rc = -EBUSY;
1144 goto out_free_pmif;
1da177e4
LT
1145 }
1146
1147 /* XXX This is bogus. Should be fixed in the registry by checking
1148 * the kind of host interrupt controller, a bit like gatwick
1149 * fixes in irq.c. That works well enough for the single case
1150 * where that happens though...
1151 */
1152 if (macio_irq_count(mdev) == 0) {
939b0f1d
BZ
1153 printk(KERN_WARNING "ide-pmac: no intrs for device %s, using "
1154 "13\n", mdev->ofdev.node->full_name);
69917c26 1155 irq = irq_create_mapping(NULL, 13);
1da177e4
LT
1156 } else
1157 irq = macio_irq(mdev, 0);
1158
1159 base = ioremap(macio_resource_start(mdev, 0), 0x400);
1160 regbase = (unsigned long) base;
1161
1da177e4
LT
1162 pmif->mdev = mdev;
1163 pmif->node = mdev->ofdev.node;
1164 pmif->regbase = regbase;
1165 pmif->irq = irq;
1166 pmif->kauai_fcr = NULL;
1167#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1168 if (macio_resource_count(mdev) >= 2) {
1169 if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
939b0f1d
BZ
1170 printk(KERN_WARNING "ide-pmac: can't request DMA "
1171 "resource for %s!\n",
1172 mdev->ofdev.node->full_name);
1da177e4
LT
1173 else
1174 pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
1175 } else
1176 pmif->dma_regs = NULL;
1177#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
7b8797ac 1178 dev_set_drvdata(&mdev->ofdev.dev, pmif);
1da177e4 1179
57c802e8 1180 memset(&hw, 0, sizeof(hw));
5c58666f 1181 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8 1182 hw.irq = irq;
c56c5648
BZ
1183 hw.dev = &mdev->bus->pdev->dev;
1184 hw.parent = &mdev->ofdev.dev;
57c802e8 1185
b36ba532 1186 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1187 if (rc != 0) {
1188 /* The inteface is released to the common IDE layer */
1189 dev_set_drvdata(&mdev->ofdev.dev, NULL);
1190 iounmap(base);
ed908fa1 1191 if (pmif->dma_regs) {
1da177e4 1192 iounmap(pmif->dma_regs);
ed908fa1
BZ
1193 macio_release_resource(mdev, 1);
1194 }
1da177e4 1195 macio_release_resource(mdev, 0);
5297a3e5 1196 kfree(pmif);
1da177e4
LT
1197 }
1198
1199 return rc;
5297a3e5
BZ
1200
1201out_free_pmif:
1202 kfree(pmif);
1203 return rc;
1da177e4
LT
1204}
1205
1206static int
8b4b8a24 1207pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
1da177e4 1208{
7b8797ac
BZ
1209 pmac_ide_hwif_t *pmif =
1210 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1211 int rc = 0;
1da177e4 1212
8b4b8a24 1213 if (mesg.event != mdev->ofdev.dev.power.power_state.event
3a2d5b70 1214 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1215 rc = pmac_ide_do_suspend(pmif);
1da177e4 1216 if (rc == 0)
8b4b8a24 1217 mdev->ofdev.dev.power.power_state = mesg;
1da177e4
LT
1218 }
1219
1220 return rc;
1221}
1222
1223static int
1224pmac_ide_macio_resume(struct macio_dev *mdev)
1225{
7b8797ac
BZ
1226 pmac_ide_hwif_t *pmif =
1227 (pmac_ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
1228 int rc = 0;
1229
ca078bae 1230 if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1231 rc = pmac_ide_do_resume(pmif);
1da177e4 1232 if (rc == 0)
829ca9a3 1233 mdev->ofdev.dev.power.power_state = PMSG_ON;
1da177e4
LT
1234 }
1235
1236 return rc;
1237}
1238
1239/*
1240 * Attach to a PCI probed interface
1241 */
1242static int __devinit
1243pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
1244{
1da177e4
LT
1245 struct device_node *np;
1246 pmac_ide_hwif_t *pmif;
1247 void __iomem *base;
1248 unsigned long rbase, rlen;
939b0f1d 1249 int rc;
57c802e8 1250 hw_regs_t hw;
1da177e4
LT
1251
1252 np = pci_device_to_OF_node(pdev);
1253 if (np == NULL) {
1254 printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
1255 return -ENODEV;
1256 }
5297a3e5
BZ
1257
1258 pmif = kzalloc(sizeof(*pmif), GFP_KERNEL);
1259 if (pmif == NULL)
1260 return -ENOMEM;
1261
1da177e4 1262 if (pci_enable_device(pdev)) {
939b0f1d
BZ
1263 printk(KERN_WARNING "ide-pmac: Can't enable PCI device for "
1264 "%s\n", np->full_name);
5297a3e5
BZ
1265 rc = -ENXIO;
1266 goto out_free_pmif;
1da177e4
LT
1267 }
1268 pci_set_master(pdev);
1269
1270 if (pci_request_regions(pdev, "Kauai ATA")) {
939b0f1d
BZ
1271 printk(KERN_ERR "ide-pmac: Cannot obtain PCI resources for "
1272 "%s\n", np->full_name);
5297a3e5
BZ
1273 rc = -ENXIO;
1274 goto out_free_pmif;
1da177e4
LT
1275 }
1276
1da177e4
LT
1277 pmif->mdev = NULL;
1278 pmif->node = np;
1279
1280 rbase = pci_resource_start(pdev, 0);
1281 rlen = pci_resource_len(pdev, 0);
1282
1283 base = ioremap(rbase, rlen);
1284 pmif->regbase = (unsigned long) base + 0x2000;
1285#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1286 pmif->dma_regs = base + 0x1000;
1287#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
1288 pmif->kauai_fcr = base;
1289 pmif->irq = pdev->irq;
1290
7b8797ac 1291 pci_set_drvdata(pdev, pmif);
1da177e4 1292
57c802e8 1293 memset(&hw, 0, sizeof(hw));
5c58666f 1294 pmac_ide_init_ports(&hw, pmif->regbase);
57c802e8
BZ
1295 hw.irq = pdev->irq;
1296 hw.dev = &pdev->dev;
1297
b36ba532 1298 rc = pmac_ide_setup_device(pmif, &hw);
1da177e4
LT
1299 if (rc != 0) {
1300 /* The inteface is released to the common IDE layer */
1301 pci_set_drvdata(pdev, NULL);
1302 iounmap(base);
1da177e4 1303 pci_release_regions(pdev);
5297a3e5 1304 kfree(pmif);
1da177e4
LT
1305 }
1306
1307 return rc;
5297a3e5
BZ
1308
1309out_free_pmif:
1310 kfree(pmif);
1311 return rc;
1da177e4
LT
1312}
1313
1314static int
8b4b8a24 1315pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
1da177e4 1316{
7b8797ac
BZ
1317 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1318 int rc = 0;
1319
8b4b8a24 1320 if (mesg.event != pdev->dev.power.power_state.event
3a2d5b70 1321 && (mesg.event & PM_EVENT_SLEEP)) {
7b8797ac 1322 rc = pmac_ide_do_suspend(pmif);
1da177e4 1323 if (rc == 0)
8b4b8a24 1324 pdev->dev.power.power_state = mesg;
1da177e4
LT
1325 }
1326
1327 return rc;
1328}
1329
1330static int
1331pmac_ide_pci_resume(struct pci_dev *pdev)
1332{
7b8797ac
BZ
1333 pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)pci_get_drvdata(pdev);
1334 int rc = 0;
1335
ca078bae 1336 if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
7b8797ac 1337 rc = pmac_ide_do_resume(pmif);
1da177e4 1338 if (rc == 0)
829ca9a3 1339 pdev->dev.power.power_state = PMSG_ON;
1da177e4
LT
1340 }
1341
1342 return rc;
1343}
1344
5e655772 1345static struct of_device_id pmac_ide_macio_match[] =
1da177e4
LT
1346{
1347 {
1348 .name = "IDE",
1da177e4
LT
1349 },
1350 {
1351 .name = "ATA",
1da177e4
LT
1352 },
1353 {
1da177e4 1354 .type = "ide",
1da177e4
LT
1355 },
1356 {
1da177e4 1357 .type = "ata",
1da177e4
LT
1358 },
1359 {},
1360};
1361
1362static struct macio_driver pmac_ide_macio_driver =
1363{
1364 .name = "ide-pmac",
1365 .match_table = pmac_ide_macio_match,
1366 .probe = pmac_ide_macio_attach,
1367 .suspend = pmac_ide_macio_suspend,
1368 .resume = pmac_ide_macio_resume,
1369};
1370
9cbcc5e3
BZ
1371static const struct pci_device_id pmac_ide_pci_match[] = {
1372 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA), 0 },
1373 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100), 0 },
1374 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100), 0 },
1375 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_SH_ATA), 0 },
1376 { PCI_VDEVICE(APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA), 0 },
71e4eda8 1377 {},
1da177e4
LT
1378};
1379
1380static struct pci_driver pmac_ide_pci_driver = {
1381 .name = "ide-pmac",
1382 .id_table = pmac_ide_pci_match,
1383 .probe = pmac_ide_pci_attach,
1384 .suspend = pmac_ide_pci_suspend,
1385 .resume = pmac_ide_pci_resume,
1386};
1387MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
1388
9e5755bc 1389int __init pmac_ide_probe(void)
1da177e4 1390{
9e5755bc
AM
1391 int error;
1392
e8222502 1393 if (!machine_is(powermac))
9e5755bc 1394 return -ENODEV;
1da177e4
LT
1395
1396#ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
9e5755bc
AM
1397 error = pci_register_driver(&pmac_ide_pci_driver);
1398 if (error)
1399 goto out;
1400 error = macio_register_driver(&pmac_ide_macio_driver);
1401 if (error) {
1402 pci_unregister_driver(&pmac_ide_pci_driver);
1403 goto out;
1404 }
1da177e4 1405#else
9e5755bc
AM
1406 error = macio_register_driver(&pmac_ide_macio_driver);
1407 if (error)
1408 goto out;
1409 error = pci_register_driver(&pmac_ide_pci_driver);
1410 if (error) {
1411 macio_unregister_driver(&pmac_ide_macio_driver);
1412 goto out;
1413 }
1beb6a7d 1414#endif
9e5755bc
AM
1415out:
1416 return error;
1da177e4
LT
1417}
1418
1419#ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
1420
1421/*
1422 * pmac_ide_build_dmatable builds the DBDMA command list
1423 * for a transfer and sets the DBDMA channel to point to it.
1424 */
aacaf9bd 1425static int
1da177e4
LT
1426pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
1427{
7b8797ac
BZ
1428 ide_hwif_t *hwif = drive->hwif;
1429 pmac_ide_hwif_t *pmif =
1430 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1431 struct dbdma_cmd *table;
1432 int i, count = 0;
1da177e4
LT
1433 volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
1434 struct scatterlist *sg;
1435 int wr = (rq_data_dir(rq) == WRITE);
1436
1437 /* DMA table is already aligned */
1438 table = (struct dbdma_cmd *) pmif->dma_table_cpu;
1439
1440 /* Make sure DMA controller is stopped (necessary ?) */
1441 writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
1442 while (readl(&dma->status) & RUN)
1443 udelay(1);
1444
1445 hwif->sg_nents = i = ide_build_sglist(drive, rq);
1446
1447 if (!i)
1448 return 0;
1449
1450 /* Build DBDMA commands list */
1451 sg = hwif->sg_table;
1452 while (i && sg_dma_len(sg)) {
1453 u32 cur_addr;
1454 u32 cur_len;
1455
1456 cur_addr = sg_dma_address(sg);
1457 cur_len = sg_dma_len(sg);
1458
1459 if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
1460 if (pmif->broken_dma_warn == 0) {
aca38a51 1461 printk(KERN_WARNING "%s: DMA on non aligned address, "
1da177e4
LT
1462 "switching to PIO on Ohare chipset\n", drive->name);
1463 pmif->broken_dma_warn = 1;
1464 }
1465 goto use_pio_instead;
1466 }
1467 while (cur_len) {
1468 unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
1469
1470 if (count++ >= MAX_DCMDS) {
1471 printk(KERN_WARNING "%s: DMA table too small\n",
1472 drive->name);
1473 goto use_pio_instead;
1474 }
1475 st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
1476 st_le16(&table->req_count, tc);
1477 st_le32(&table->phy_addr, cur_addr);
1478 table->cmd_dep = 0;
1479 table->xfer_status = 0;
1480 table->res_count = 0;
1481 cur_addr += tc;
1482 cur_len -= tc;
1483 ++table;
1484 }
55c16a70 1485 sg = sg_next(sg);
1da177e4
LT
1486 i--;
1487 }
1488
1489 /* convert the last command to an input/output last command */
1490 if (count) {
1491 st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
1492 /* add the stop command to the end of the list */
1493 memset(table, 0, sizeof(struct dbdma_cmd));
1494 st_le16(&table->command, DBDMA_STOP);
1495 mb();
1496 writel(hwif->dmatable_dma, &dma->cmdptr);
1497 return 1;
1498 }
1499
1500 printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
f6fb786d
BZ
1501
1502use_pio_instead:
1503 ide_destroy_dmatable(drive);
1504
1da177e4
LT
1505 return 0; /* revert to PIO for this request */
1506}
1507
1508/* Teardown mappings after DMA has completed. */
aacaf9bd 1509static void
1da177e4
LT
1510pmac_ide_destroy_dmatable (ide_drive_t *drive)
1511{
1512 ide_hwif_t *hwif = drive->hwif;
1da177e4 1513
f6fb786d
BZ
1514 if (hwif->sg_nents) {
1515 ide_destroy_dmatable(drive);
1da177e4
LT
1516 hwif->sg_nents = 0;
1517 }
1518}
1519
1da177e4
LT
1520/*
1521 * Prepare a DMA transfer. We build the DMA table, adjust the timings for
1522 * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
1523 */
aacaf9bd 1524static int
1da177e4
LT
1525pmac_ide_dma_setup(ide_drive_t *drive)
1526{
1527 ide_hwif_t *hwif = HWIF(drive);
7b8797ac
BZ
1528 pmac_ide_hwif_t *pmif =
1529 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1530 struct request *rq = HWGROUP(drive)->rq;
1531 u8 unit = (drive->select.b.unit & 0x01);
1532 u8 ata4;
1533
1534 if (pmif == NULL)
1535 return 1;
1536 ata4 = (pmif->kind == controller_kl_ata4);
1537
1538 if (!pmac_ide_build_dmatable(drive, rq)) {
1539 ide_map_sg(drive, rq);
1540 return 1;
1541 }
1542
1543 /* Apple adds 60ns to wrDataSetup on reads */
1544 if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
1545 writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
1546 PMAC_IDE_REG(IDE_TIMING_CONFIG));
1547 (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
1548 }
1549
1550 drive->waiting_for_dma = 1;
1551
1552 return 0;
1553}
1554
aacaf9bd 1555static void
1da177e4
LT
1556pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
1557{
1558 /* issue cmd to drive */
1559 ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
1560}
1561
1562/*
1563 * Kick the DMA controller into life after the DMA command has been issued
1564 * to the drive.
1565 */
aacaf9bd 1566static void
1da177e4
LT
1567pmac_ide_dma_start(ide_drive_t *drive)
1568{
7b8797ac
BZ
1569 ide_hwif_t *hwif = drive->hwif;
1570 pmac_ide_hwif_t *pmif =
1571 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1572 volatile struct dbdma_regs __iomem *dma;
1573
1574 dma = pmif->dma_regs;
1575
1576 writel((RUN << 16) | RUN, &dma->control);
1577 /* Make sure it gets to the controller right now */
1578 (void)readl(&dma->control);
1579}
1580
1581/*
1582 * After a DMA transfer, make sure the controller is stopped
1583 */
aacaf9bd 1584static int
1da177e4
LT
1585pmac_ide_dma_end (ide_drive_t *drive)
1586{
7b8797ac
BZ
1587 ide_hwif_t *hwif = drive->hwif;
1588 pmac_ide_hwif_t *pmif =
1589 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1590 volatile struct dbdma_regs __iomem *dma;
1591 u32 dstat;
1592
1593 if (pmif == NULL)
1594 return 0;
1595 dma = pmif->dma_regs;
1596
1597 drive->waiting_for_dma = 0;
1598 dstat = readl(&dma->status);
1599 writel(((RUN|WAKE|DEAD) << 16), &dma->control);
1600 pmac_ide_destroy_dmatable(drive);
1601 /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
1602 * in theory, but with ATAPI decices doing buffer underruns, that would
1603 * cause us to disable DMA, which isn't what we want
1604 */
1605 return (dstat & (RUN|DEAD)) != RUN;
1606}
1607
1608/*
1609 * Check out that the interrupt we got was for us. We can't always know this
1610 * for sure with those Apple interfaces (well, we could on the recent ones but
1611 * that's not implemented yet), on the other hand, we don't have shared interrupts
1612 * so it's not really a problem
1613 */
aacaf9bd 1614static int
1da177e4
LT
1615pmac_ide_dma_test_irq (ide_drive_t *drive)
1616{
7b8797ac
BZ
1617 ide_hwif_t *hwif = drive->hwif;
1618 pmac_ide_hwif_t *pmif =
1619 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1620 volatile struct dbdma_regs __iomem *dma;
1621 unsigned long status, timeout;
1622
1623 if (pmif == NULL)
1624 return 0;
1625 dma = pmif->dma_regs;
1626
1627 /* We have to things to deal with here:
1628 *
1629 * - The dbdma won't stop if the command was started
1630 * but completed with an error without transferring all
1631 * datas. This happens when bad blocks are met during
1632 * a multi-block transfer.
1633 *
1634 * - The dbdma fifo hasn't yet finished flushing to
1635 * to system memory when the disk interrupt occurs.
1636 *
1637 */
1638
1639 /* If ACTIVE is cleared, the STOP command have passed and
1640 * transfer is complete.
1641 */
1642 status = readl(&dma->status);
1643 if (!(status & ACTIVE))
1644 return 1;
1645 if (!drive->waiting_for_dma)
1646 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1647 called while not waiting\n", HWIF(drive)->index);
1648
1649 /* If dbdma didn't execute the STOP command yet, the
1650 * active bit is still set. We consider that we aren't
1651 * sharing interrupts (which is hopefully the case with
1652 * those controllers) and so we just try to flush the
1653 * channel for pending data in the fifo
1654 */
1655 udelay(1);
1656 writel((FLUSH << 16) | FLUSH, &dma->control);
1657 timeout = 0;
1658 for (;;) {
1659 udelay(1);
1660 status = readl(&dma->status);
1661 if ((status & FLUSH) == 0)
1662 break;
1663 if (++timeout > 100) {
1664 printk(KERN_WARNING "ide%d, ide_dma_test_irq \
1665 timeout flushing channel\n", HWIF(drive)->index);
1666 break;
1667 }
1668 }
1669 return 1;
1670}
1671
15ce926a 1672static void pmac_ide_dma_host_set(ide_drive_t *drive, int on)
1da177e4 1673{
1da177e4
LT
1674}
1675
841d2a9b
SS
1676static void
1677pmac_ide_dma_lost_irq (ide_drive_t *drive)
1da177e4 1678{
7b8797ac
BZ
1679 ide_hwif_t *hwif = drive->hwif;
1680 pmac_ide_hwif_t *pmif =
1681 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
1da177e4
LT
1682 volatile struct dbdma_regs __iomem *dma;
1683 unsigned long status;
1684
1685 if (pmif == NULL)
841d2a9b 1686 return;
1da177e4
LT
1687 dma = pmif->dma_regs;
1688
1689 status = readl(&dma->status);
1690 printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
1da177e4
LT
1691}
1692
f37afdac 1693static const struct ide_dma_ops pmac_dma_ops = {
5e37bdc0
BZ
1694 .dma_host_set = pmac_ide_dma_host_set,
1695 .dma_setup = pmac_ide_dma_setup,
1696 .dma_exec_cmd = pmac_ide_dma_exec_cmd,
1697 .dma_start = pmac_ide_dma_start,
1698 .dma_end = pmac_ide_dma_end,
1699 .dma_test_irq = pmac_ide_dma_test_irq,
1700 .dma_timeout = ide_dma_timeout,
1701 .dma_lost_irq = pmac_ide_dma_lost_irq,
1702};
1703
1da177e4
LT
1704/*
1705 * Allocate the data structures needed for using DMA with an interface
1706 * and fill the proper list of functions pointers
1707 */
0d071922
BZ
1708static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
1709 const struct ide_port_info *d)
1da177e4 1710{
7b8797ac
BZ
1711 pmac_ide_hwif_t *pmif =
1712 (pmac_ide_hwif_t *)dev_get_drvdata(hwif->gendev.parent);
36501650
BZ
1713 struct pci_dev *dev = to_pci_dev(hwif->dev);
1714
1da177e4
LT
1715 /* We won't need pci_dev if we switch to generic consistent
1716 * DMA routines ...
1717 */
0d071922 1718 if (dev == NULL || pmif->dma_regs == 0)
c413b9b9 1719 return -ENODEV;
1da177e4
LT
1720 /*
1721 * Allocate space for the DBDMA commands.
1722 * The +2 is +1 for the stop command and +1 to allow for
1723 * aligning the start address to a multiple of 16 bytes.
1724 */
1725 pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
36501650 1726 dev,
1da177e4
LT
1727 (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
1728 &hwif->dmatable_dma);
1729 if (pmif->dma_table_cpu == NULL) {
1730 printk(KERN_ERR "%s: unable to allocate DMA command list\n",
1731 hwif->name);
c413b9b9 1732 return -ENOMEM;
1da177e4
LT
1733 }
1734
4f52a329
BZ
1735 hwif->sg_max_nents = MAX_DCMDS;
1736
c413b9b9 1737 return 0;
1da177e4 1738}
0d071922
BZ
1739#else
1740static int __devinit pmac_ide_init_dma(ide_hwif_t *hwif,
1741 const struct ide_port_info *d)
1742{
1743 return -EOPNOTSUPP;
1744}
1da177e4 1745#endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
ade2daf9
BZ
1746
1747module_init(pmac_ide_probe);
de9facbf
AB
1748
1749MODULE_LICENSE("GPL");
This page took 0.415599 seconds and 5 git commands to generate.