cmd64x: implement clear_irq() method (take 2)
[deliverable/linux.git] / drivers / ide / siimage.c
CommitLineData
1da177e4 1/*
1da177e4 2 * Copyright (C) 2001-2002 Andre Hedrick <andre@linux-ide.org>
ccd32e22 3 * Copyright (C) 2003 Red Hat
7b255436 4 * Copyright (C) 2007-2008 MontaVista Software, Inc.
165701d9 5 * Copyright (C) 2007-2008 Bartlomiej Zolnierkiewicz
1da177e4
LT
6 *
7 * May be copied or modified under the terms of the GNU General Public License
8 *
bf4c796d
JG
9 * Documentation for CMD680:
10 * http://gkernel.sourceforge.net/specs/sii/sii-0680a-v1.31.pdf.bz2
11 *
12 * Documentation for SiI 3112:
13 * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
14 *
15 * Errata and other documentation only available under NDA.
1da177e4
LT
16 *
17 *
18 * FAQ Items:
19 * If you are using Marvell SATA-IDE adapters with Maxtor drives
7b255436 20 * ensure the system is set up for ATA100/UDMA5, not UDMA6.
1da177e4
LT
21 *
22 * If you are using WD drives with SATA bridges you must set the
7b255436 23 * drive to "Single". "Master" will hang.
1da177e4
LT
24 *
25 * If you have strange problems with nVidia chipset systems please
26 * see the SI support documentation and update your system BIOS
3a4fa0a2 27 * if necessary
8693d3e4
AC
28 *
29 * The Dell DRAC4 has some interesting features including effectively hot
30 * unplugging/replugging the virtual CD interface when the DRAC is reset.
31 * This often causes drivers/ide/siimage to panic but is ok with the rather
32 * smarter code in libata.
328dcbb6
BZ
33 *
34 * TODO:
328dcbb6 35 * - VDMA support
1da177e4
LT
36 */
37
1da177e4
LT
38#include <linux/types.h>
39#include <linux/module.h>
40#include <linux/pci.h>
1da177e4
LT
41#include <linux/ide.h>
42#include <linux/init.h>
7b255436 43#include <linux/io.h>
1da177e4 44
ced3ec8a
BZ
45#define DRV_NAME "siimage"
46
1da177e4
LT
47/**
48 * pdev_is_sata - check if device is SATA
49 * @pdev: PCI device to check
7b255436 50 *
1da177e4
LT
51 * Returns true if this is a SATA controller
52 */
7b255436 53
1da177e4
LT
54static int pdev_is_sata(struct pci_dev *pdev)
55{
438c4702 56#ifdef CONFIG_BLK_DEV_IDE_SATA
7b255436
SS
57 switch (pdev->device) {
58 case PCI_DEVICE_ID_SII_3112:
59 case PCI_DEVICE_ID_SII_1210SA:
60 return 1;
61 case PCI_DEVICE_ID_SII_680:
62 return 0;
1da177e4
LT
63 }
64 BUG();
438c4702 65#endif
1da177e4
LT
66 return 0;
67}
438c4702 68
1da177e4
LT
69/**
70 * is_sata - check if hwif is SATA
71 * @hwif: interface to check
7b255436 72 *
1da177e4
LT
73 * Returns true if this is a SATA controller
74 */
7b255436 75
1da177e4
LT
76static inline int is_sata(ide_hwif_t *hwif)
77{
36501650 78 return pdev_is_sata(to_pci_dev(hwif->dev));
1da177e4
LT
79}
80
81/**
82 * siimage_selreg - return register base
83 * @hwif: interface
84 * @r: config offset
85 *
86 * Turn a config register offset into the right address in either
87 * PCI space or MMIO space to access the control register in question
7b255436
SS
88 * Thankfully this is a configuration operation, so isn't performance
89 * critical.
1da177e4 90 */
7b255436 91
1da177e4
LT
92static unsigned long siimage_selreg(ide_hwif_t *hwif, int r)
93{
94 unsigned long base = (unsigned long)hwif->hwif_data;
7b255436 95
1da177e4 96 base += 0xA0 + r;
13572144 97 if (hwif->host_flags & IDE_HFLAG_MMIO)
7b255436 98 base += hwif->channel << 6;
1da177e4 99 else
7b255436 100 base += hwif->channel << 4;
1da177e4
LT
101 return base;
102}
7b255436 103
1da177e4
LT
104/**
105 * siimage_seldev - return register base
106 * @hwif: interface
107 * @r: config offset
108 *
109 * Turn a config register offset into the right address in either
110 * PCI space or MMIO space to access the control register in question
111 * including accounting for the unit shift.
112 */
7b255436 113
1da177e4
LT
114static inline unsigned long siimage_seldev(ide_drive_t *drive, int r)
115{
898ec223 116 ide_hwif_t *hwif = drive->hwif;
7b255436 117 unsigned long base = (unsigned long)hwif->hwif_data;
123995b9 118 u8 unit = drive->dn & 1;
7b255436 119
1da177e4 120 base += 0xA0 + r;
13572144 121 if (hwif->host_flags & IDE_HFLAG_MMIO)
7b255436 122 base += hwif->channel << 6;
1da177e4 123 else
7b255436 124 base += hwif->channel << 4;
123995b9 125 base |= unit << unit;
1da177e4
LT
126 return base;
127}
128
165701d9
BZ
129static u8 sil_ioread8(struct pci_dev *dev, unsigned long addr)
130{
4c674235 131 struct ide_host *host = pci_get_drvdata(dev);
165701d9
BZ
132 u8 tmp = 0;
133
4c674235 134 if (host->host_priv)
165701d9
BZ
135 tmp = readb((void __iomem *)addr);
136 else
137 pci_read_config_byte(dev, addr, &tmp);
138
139 return tmp;
140}
141
142static u16 sil_ioread16(struct pci_dev *dev, unsigned long addr)
143{
4c674235 144 struct ide_host *host = pci_get_drvdata(dev);
165701d9
BZ
145 u16 tmp = 0;
146
4c674235 147 if (host->host_priv)
165701d9
BZ
148 tmp = readw((void __iomem *)addr);
149 else
150 pci_read_config_word(dev, addr, &tmp);
151
152 return tmp;
153}
154
155static void sil_iowrite8(struct pci_dev *dev, u8 val, unsigned long addr)
156{
4c674235
BZ
157 struct ide_host *host = pci_get_drvdata(dev);
158
159 if (host->host_priv)
165701d9
BZ
160 writeb(val, (void __iomem *)addr);
161 else
162 pci_write_config_byte(dev, addr, val);
163}
164
165static void sil_iowrite16(struct pci_dev *dev, u16 val, unsigned long addr)
166{
4c674235
BZ
167 struct ide_host *host = pci_get_drvdata(dev);
168
169 if (host->host_priv)
165701d9
BZ
170 writew(val, (void __iomem *)addr);
171 else
172 pci_write_config_word(dev, addr, val);
173}
174
175static void sil_iowrite32(struct pci_dev *dev, u32 val, unsigned long addr)
176{
4c674235
BZ
177 struct ide_host *host = pci_get_drvdata(dev);
178
179 if (host->host_priv)
165701d9
BZ
180 writel(val, (void __iomem *)addr);
181 else
182 pci_write_config_dword(dev, addr, val);
183}
184
1da177e4 185/**
2d5eaa6d
BZ
186 * sil_udma_filter - compute UDMA mask
187 * @drive: IDE device
188 *
189 * Compute the available UDMA speeds for the device on the interface.
1da177e4 190 *
1da177e4 191 * For the CMD680 this depends on the clocking mode (scsc), for the
2d5eaa6d 192 * SI3112 SATA controller life is a bit simpler.
1da177e4 193 */
2d5eaa6d 194
438c4702 195static u8 sil_pata_udma_filter(ide_drive_t *drive)
1da177e4 196{
7b255436
SS
197 ide_hwif_t *hwif = drive->hwif;
198 struct pci_dev *dev = to_pci_dev(hwif->dev);
199 unsigned long base = (unsigned long)hwif->hwif_data;
200 u8 scsc, mask = 0;
1da177e4 201
13572144
BZ
202 base += (hwif->host_flags & IDE_HFLAG_MMIO) ? 0x4A : 0x8A;
203
204 scsc = sil_ioread8(dev, base);
1da177e4 205
7b255436
SS
206 switch (scsc & 0x30) {
207 case 0x10: /* 133 */
438c4702 208 mask = ATA_UDMA6;
7b255436
SS
209 break;
210 case 0x20: /* 2xPCI */
438c4702 211 mask = ATA_UDMA6;
7b255436
SS
212 break;
213 case 0x00: /* 100 */
438c4702 214 mask = ATA_UDMA5;
7b255436
SS
215 break;
216 default: /* Disabled ? */
1da177e4 217 BUG();
7b255436 218 }
438c4702 219
2d5eaa6d 220 return mask;
1da177e4
LT
221}
222
438c4702
BZ
223static u8 sil_sata_udma_filter(ide_drive_t *drive)
224{
4dde4492
BZ
225 char *m = (char *)&drive->id[ATA_ID_PROD];
226
227 return strstr(m, "Maxtor") ? ATA_UDMA5 : ATA_UDMA6;
438c4702
BZ
228}
229
1da177e4 230/**
88b2b32b
BZ
231 * sil_set_pio_mode - set host controller for PIO mode
232 * @drive: drive
233 * @pio: PIO mode number
1da177e4
LT
234 *
235 * Load the timing settings for this device mode into the
c9ef59ff 236 * controller.
1da177e4 237 */
328dcbb6 238
88b2b32b 239static void sil_set_pio_mode(ide_drive_t *drive, u8 pio)
1da177e4 240{
7b255436
SS
241 static const u16 tf_speed[] = { 0x328a, 0x2283, 0x1281, 0x10c3, 0x10c1 };
242 static const u16 data_speed[] = { 0x328a, 0x2283, 0x1104, 0x10c3, 0x10c1 };
328dcbb6 243
898ec223 244 ide_hwif_t *hwif = drive->hwif;
165701d9 245 struct pci_dev *dev = to_pci_dev(hwif->dev);
7e59ea21 246 ide_drive_t *pair = ide_get_pair_dev(drive);
1da177e4
LT
247 u32 speedt = 0;
248 u16 speedp = 0;
249 unsigned long addr = siimage_seldev(drive, 0x04);
7b255436 250 unsigned long tfaddr = siimage_selreg(hwif, 0x02);
ffe5415c 251 unsigned long base = (unsigned long)hwif->hwif_data;
328dcbb6 252 u8 tf_pio = pio;
13572144
BZ
253 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
254 u8 addr_mask = hwif->channel ? (mmio ? 0xF4 : 0x84)
255 : (mmio ? 0xB4 : 0x80);
ffe5415c 256 u8 mode = 0;
123995b9 257 u8 unit = drive->dn & 1;
328dcbb6
BZ
258
259 /* trim *taskfile* PIO to the slowest of the master/slave */
7e59ea21 260 if (pair) {
2134758d 261 u8 pair_pio = ide_get_best_pio_mode(pair, 255, 4);
328dcbb6
BZ
262
263 if (pair_pio < tf_pio)
264 tf_pio = pair_pio;
1da177e4 265 }
075cb655 266
328dcbb6
BZ
267 /* cheat for now and use the docs */
268 speedp = data_speed[pio];
269 speedt = tf_speed[tf_pio];
270
165701d9
BZ
271 sil_iowrite16(dev, speedp, addr);
272 sil_iowrite16(dev, speedt, tfaddr);
273
274 /* now set up IORDY */
275 speedp = sil_ioread16(dev, tfaddr - 2);
276 speedp &= ~0x200;
165701d9
BZ
277
278 mode = sil_ioread8(dev, base + addr_mask);
279 mode &= ~(unit ? 0x30 : 0x03);
c9ef59ff
BZ
280
281 if (ide_pio_need_iordy(drive, pio)) {
282 speedp |= 0x200;
283 mode |= unit ? 0x10 : 0x01;
284 }
285
286 sil_iowrite16(dev, speedp, tfaddr - 2);
165701d9 287 sil_iowrite8(dev, mode, base + addr_mask);
1da177e4
LT
288}
289
1da177e4 290/**
88b2b32b
BZ
291 * sil_set_dma_mode - set host controller for DMA mode
292 * @drive: drive
293 * @speed: DMA mode
1da177e4 294 *
88b2b32b 295 * Tune the SiI chipset for the desired DMA mode.
1da177e4 296 */
f212ff28 297
88b2b32b 298static void sil_set_dma_mode(ide_drive_t *drive, const u8 speed)
1da177e4 299{
7b255436
SS
300 static const u8 ultra6[] = { 0x0F, 0x0B, 0x07, 0x05, 0x03, 0x02, 0x01 };
301 static const u8 ultra5[] = { 0x0C, 0x07, 0x05, 0x04, 0x02, 0x01 };
302 static const u16 dma[] = { 0x2208, 0x10C2, 0x10C1 };
1da177e4 303
898ec223 304 ide_hwif_t *hwif = drive->hwif;
36501650 305 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4 306 unsigned long base = (unsigned long)hwif->hwif_data;
123995b9
BZ
307 u16 ultra = 0, multi = 0;
308 u8 mode = 0, unit = drive->dn & 1;
13572144
BZ
309 u8 mmio = (hwif->host_flags & IDE_HFLAG_MMIO) ? 1 : 0;
310 u8 scsc = 0, addr_mask = hwif->channel ? (mmio ? 0xF4 : 0x84)
311 : (mmio ? 0xB4 : 0x80);
1da177e4
LT
312 unsigned long ma = siimage_seldev(drive, 0x08);
313 unsigned long ua = siimage_seldev(drive, 0x0C);
314
13572144 315 scsc = sil_ioread8 (dev, base + (mmio ? 0x4A : 0x8A));
7b255436 316 mode = sil_ioread8 (dev, base + addr_mask);
165701d9
BZ
317 multi = sil_ioread16(dev, ma);
318 ultra = sil_ioread16(dev, ua);
1da177e4 319
7b255436 320 mode &= ~(unit ? 0x30 : 0x03);
1da177e4
LT
321 ultra &= ~0x3F;
322 scsc = ((scsc & 0x30) == 0x00) ? 0 : 1;
323
324 scsc = is_sata(hwif) ? 1 : scsc;
325
4db90a14 326 if (speed >= XFER_UDMA_0) {
7b255436
SS
327 multi = dma[2];
328 ultra |= scsc ? ultra6[speed - XFER_UDMA_0] :
329 ultra5[speed - XFER_UDMA_0];
330 mode |= unit ? 0x30 : 0x03;
4db90a14
BZ
331 } else {
332 multi = dma[speed - XFER_MW_DMA_0];
7b255436 333 mode |= unit ? 0x20 : 0x02;
1da177e4
LT
334 }
335
7b255436 336 sil_iowrite8 (dev, mode, base + addr_mask);
165701d9
BZ
337 sil_iowrite16(dev, multi, ma);
338 sil_iowrite16(dev, ultra, ua);
1da177e4
LT
339}
340
1da177e4 341/* returns 1 if dma irq issued, 0 otherwise */
5e37bdc0 342static int siimage_io_dma_test_irq(ide_drive_t *drive)
1da177e4 343{
898ec223 344 ide_hwif_t *hwif = drive->hwif;
36501650 345 struct pci_dev *dev = to_pci_dev(hwif->dev);
1da177e4
LT
346 u8 dma_altstat = 0;
347 unsigned long addr = siimage_selreg(hwif, 1);
348
349 /* return 1 if INTR asserted */
cab7f8ed 350 if (inb(hwif->dma_base + ATA_DMA_STATUS) & 4)
1da177e4
LT
351 return 1;
352
353 /* return 1 if Device INTR asserted */
36501650 354 pci_read_config_byte(dev, addr, &dma_altstat);
1da177e4 355 if (dma_altstat & 8)
7b255436
SS
356 return 0; /* return 1; */
357
1da177e4
LT
358 return 0;
359}
360
1da177e4 361/**
5e37bdc0 362 * siimage_mmio_dma_test_irq - check we caused an IRQ
1da177e4
LT
363 * @drive: drive we are testing
364 *
365 * Check if we caused an IDE DMA interrupt. We may also have caused
366 * SATA status interrupts, if so we clean them up and continue.
367 */
5e37bdc0
BZ
368
369static int siimage_mmio_dma_test_irq(ide_drive_t *drive)
1da177e4 370{
898ec223 371 ide_hwif_t *hwif = drive->hwif;
1da177e4 372 unsigned long addr = siimage_selreg(hwif, 0x1);
835457de
BZ
373 void __iomem *sata_error_addr
374 = (void __iomem *)hwif->sata_scr[SATA_ERROR_OFFSET];
1da177e4 375
835457de 376 if (sata_error_addr) {
7b255436
SS
377 unsigned long base = (unsigned long)hwif->hwif_data;
378 u32 ext_stat = readl((void __iomem *)(base + 0x10));
379 u8 watchdog = 0;
835457de 380
1da177e4 381 if (ext_stat & ((hwif->channel) ? 0x40 : 0x10)) {
835457de
BZ
382 u32 sata_error = readl(sata_error_addr);
383
384 writel(sata_error, sata_error_addr);
1da177e4 385 watchdog = (sata_error & 0x00680000) ? 1 : 0;
1da177e4
LT
386 printk(KERN_WARNING "%s: sata_error = 0x%08x, "
387 "watchdog = %d, %s\n",
7b255436
SS
388 drive->name, sata_error, watchdog, __func__);
389 } else
1da177e4 390 watchdog = (ext_stat & 0x8000) ? 1 : 0;
1da177e4 391
7b255436 392 ext_stat >>= 16;
1da177e4
LT
393 if (!(ext_stat & 0x0404) && !watchdog)
394 return 0;
395 }
396
397 /* return 1 if INTR asserted */
cab7f8ed 398 if (readb((void __iomem *)(hwif->dma_base + ATA_DMA_STATUS)) & 4)
1da177e4
LT
399 return 1;
400
401 /* return 1 if Device INTR asserted */
7b255436
SS
402 if (readb((void __iomem *)addr) & 8)
403 return 0; /* return 1; */
1da177e4
LT
404
405 return 0;
406}
407
5e37bdc0
BZ
408static int siimage_dma_test_irq(ide_drive_t *drive)
409{
13572144 410 if (drive->hwif->host_flags & IDE_HFLAG_MMIO)
5e37bdc0
BZ
411 return siimage_mmio_dma_test_irq(drive);
412 else
413 return siimage_io_dma_test_irq(drive);
414}
415
1da177e4 416/**
438c4702 417 * sil_sata_reset_poll - wait for SATA reset
1da177e4
LT
418 * @drive: drive we are resetting
419 *
420 * Poll the SATA phy and see whether it has come back from the dead
421 * yet.
422 */
438c4702
BZ
423
424static int sil_sata_reset_poll(ide_drive_t *drive)
1da177e4 425{
835457de
BZ
426 ide_hwif_t *hwif = drive->hwif;
427 void __iomem *sata_status_addr
428 = (void __iomem *)hwif->sata_scr[SATA_STATUS_OFFSET];
429
430 if (sata_status_addr) {
431 /* SATA Status is available only when in MMIO mode */
432 u32 sata_stat = readl(sata_status_addr);
1da177e4 433
835457de 434 if ((sata_stat & 0x03) != 0x03) {
1da177e4 435 printk(KERN_WARNING "%s: reset phy dead, status=0x%08x\n",
835457de 436 hwif->name, sata_stat);
64a8f00f 437 return -ENXIO;
1da177e4 438 }
1da177e4 439 }
438c4702
BZ
440
441 return 0;
1da177e4
LT
442}
443
444/**
438c4702 445 * sil_sata_pre_reset - reset hook
1da177e4
LT
446 * @drive: IDE device being reset
447 *
448 * For the SATA devices we need to handle recalibration/geometry
449 * differently
450 */
1da177e4 451
438c4702
BZ
452static void sil_sata_pre_reset(ide_drive_t *drive)
453{
454 if (drive->media == ide_disk) {
ca1b96e0
BZ
455 drive->special_flags &=
456 ~(IDE_SFLAG_SET_GEOMETRY | IDE_SFLAG_RECALIBRATE);
1da177e4
LT
457 }
458}
459
1da177e4
LT
460/**
461 * init_chipset_siimage - set up an SI device
462 * @dev: PCI device
1da177e4
LT
463 *
464 * Perform the initial PCI set up for this device. Attempt to switch
7b255436 465 * to 133 MHz clocking if the system isn't already set up to do it.
1da177e4
LT
466 */
467
2ed0ef54 468static int init_chipset_siimage(struct pci_dev *dev)
1da177e4 469{
4c674235
BZ
470 struct ide_host *host = pci_get_drvdata(dev);
471 void __iomem *ioaddr = host->host_priv;
165701d9 472 unsigned long base, scsc_addr;
4c674235 473 u8 rev = dev->revision, tmp;
1da177e4 474
fc212bb1 475 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, rev ? 1 : 255);
1da177e4 476
4c674235
BZ
477 if (ioaddr)
478 pci_set_master(dev);
165701d9
BZ
479
480 base = (unsigned long)ioaddr;
481
482 if (ioaddr && pdev_is_sata(dev)) {
483 u32 tmp32, irq_mask;
484
485 /* make sure IDE0/1 interrupts are not masked */
486 irq_mask = (1 << 22) | (1 << 23);
487 tmp32 = readl(ioaddr + 0x48);
488 if (tmp32 & irq_mask) {
489 tmp32 &= ~irq_mask;
490 writel(tmp32, ioaddr + 0x48);
491 readl(ioaddr + 0x48); /* flush */
1da177e4 492 }
165701d9
BZ
493 writel(0, ioaddr + 0x148);
494 writel(0, ioaddr + 0x1C8);
1da177e4
LT
495 }
496
165701d9
BZ
497 sil_iowrite8(dev, 0, base ? (base + 0xB4) : 0x80);
498 sil_iowrite8(dev, 0, base ? (base + 0xF4) : 0x84);
499
500 scsc_addr = base ? (base + 0x4A) : 0x8A;
501 tmp = sil_ioread8(dev, scsc_addr);
502
503 switch (tmp & 0x30) {
504 case 0x00:
7b255436 505 /* On 100 MHz clocking, try and switch to 133 MHz */
165701d9
BZ
506 sil_iowrite8(dev, tmp | 0x10, scsc_addr);
507 break;
508 case 0x30:
509 /* Clocking is disabled, attempt to force 133MHz clocking. */
510 sil_iowrite8(dev, tmp & ~0x20, scsc_addr);
511 case 0x10:
512 /* On 133Mhz clocking. */
513 break;
514 case 0x20:
515 /* On PCIx2 clocking. */
516 break;
1da177e4
LT
517 }
518
165701d9 519 tmp = sil_ioread8(dev, scsc_addr);
1da177e4 520
7b255436 521 sil_iowrite8 (dev, 0x72, base + 0xA1);
165701d9
BZ
522 sil_iowrite16(dev, 0x328A, base + 0xA2);
523 sil_iowrite32(dev, 0x62DD62DD, base + 0xA4);
524 sil_iowrite32(dev, 0x43924392, base + 0xA8);
525 sil_iowrite32(dev, 0x40094009, base + 0xAC);
7b255436 526 sil_iowrite8 (dev, 0x72, base ? (base + 0xE1) : 0xB1);
165701d9
BZ
527 sil_iowrite16(dev, 0x328A, base ? (base + 0xE2) : 0xB2);
528 sil_iowrite32(dev, 0x62DD62DD, base ? (base + 0xE4) : 0xB4);
529 sil_iowrite32(dev, 0x43924392, base ? (base + 0xE8) : 0xB8);
530 sil_iowrite32(dev, 0x40094009, base ? (base + 0xEC) : 0xBC);
531
532 if (base && pdev_is_sata(dev)) {
533 writel(0xFFFF0000, ioaddr + 0x108);
534 writel(0xFFFF0000, ioaddr + 0x188);
535 writel(0x00680000, ioaddr + 0x148);
536 writel(0x00680000, ioaddr + 0x1C8);
537 }
538
24cc434a
BZ
539 /* report the clocking mode of the controller */
540 if (!pdev_is_sata(dev)) {
541 static const char *clk_str[] =
542 { "== 100", "== 133", "== 2X PCI", "DISABLED!" };
543
544 tmp >>= 4;
a326b02b
BZ
545 printk(KERN_INFO DRV_NAME " %s: BASE CLOCK %s\n",
546 pci_name(dev), clk_str[tmp & 3]);
24cc434a 547 }
1da177e4 548
1da177e4
LT
549 return 0;
550}
551
552/**
553 * init_mmio_iops_siimage - set up the iops for MMIO
554 * @hwif: interface to set up
555 *
556 * The basic setup here is fairly simple, we can use standard MMIO
557 * operations. However we do have to set the taskfile register offsets
7b255436 558 * by hand as there isn't a standard defined layout for them this time.
1da177e4
LT
559 *
560 * The hardware supports buffered taskfiles and also some rather nice
19c1ef5f 561 * extended PRD tables. For better SI3112 support use the libata driver
1da177e4
LT
562 */
563
564static void __devinit init_mmio_iops_siimage(ide_hwif_t *hwif)
565{
36501650 566 struct pci_dev *dev = to_pci_dev(hwif->dev);
4c674235
BZ
567 struct ide_host *host = pci_get_drvdata(dev);
568 void *addr = host->host_priv;
1da177e4 569 u8 ch = hwif->channel;
4c3032d8 570 struct ide_io_ports *io_ports = &hwif->io_ports;
7b255436 571 unsigned long base;
4c3032d8 572
1da177e4 573 /*
7b255436 574 * Fill in the basic hwif bits
1da177e4 575 */
c5dd43ec 576 hwif->host_flags |= IDE_HFLAG_MMIO;
761052e6 577
7b255436 578 hwif->hwif_data = addr;
1da177e4
LT
579
580 /*
7b255436
SS
581 * Now set up the hw. We have to do this ourselves as the
582 * MMIO layout isn't the same as the standard port based I/O.
1da177e4 583 */
4c3032d8 584 memset(io_ports, 0, sizeof(*io_ports));
1da177e4
LT
585
586 base = (unsigned long)addr;
587 if (ch)
588 base += 0xC0;
589 else
590 base += 0x80;
591
592 /*
7b255436
SS
593 * The buffered task file doesn't have status/control, so we
594 * can't currently use it sanely since we want to use LBA48 mode.
595 */
4c3032d8
BZ
596 io_ports->data_addr = base;
597 io_ports->error_addr = base + 1;
598 io_ports->nsect_addr = base + 2;
599 io_ports->lbal_addr = base + 3;
600 io_ports->lbam_addr = base + 4;
601 io_ports->lbah_addr = base + 5;
602 io_ports->device_addr = base + 6;
603 io_ports->status_addr = base + 7;
604 io_ports->ctl_addr = base + 10;
1da177e4
LT
605
606 if (pdev_is_sata(dev)) {
607 base = (unsigned long)addr;
608 if (ch)
609 base += 0x80;
610 hwif->sata_scr[SATA_STATUS_OFFSET] = base + 0x104;
611 hwif->sata_scr[SATA_ERROR_OFFSET] = base + 0x108;
612 hwif->sata_scr[SATA_CONTROL_OFFSET] = base + 0x100;
1da177e4
LT
613 }
614
9239b333 615 hwif->irq = dev->irq;
1da177e4 616
9239b333 617 hwif->dma_base = (unsigned long)addr + (ch ? 0x08 : 0x00);
1da177e4
LT
618}
619
620static int is_dev_seagate_sata(ide_drive_t *drive)
621{
4dde4492
BZ
622 const char *s = (const char *)&drive->id[ATA_ID_PROD];
623 unsigned len = strnlen(s, ATA_ID_PROD_LEN);
1da177e4 624
7b255436 625 if ((len > 4) && (!memcmp(s, "ST", 2)))
1da177e4
LT
626 if ((!memcmp(s + len - 2, "AS", 2)) ||
627 (!memcmp(s + len - 3, "ASL", 3))) {
628 printk(KERN_INFO "%s: applying pessimistic Seagate "
629 "errata fix\n", drive->name);
630 return 1;
631 }
7b255436 632
1da177e4
LT
633 return 0;
634}
635
636/**
f01393e4
BZ
637 * sil_quirkproc - post probe fixups
638 * @drive: drive
1da177e4
LT
639 *
640 * Called after drive probe we use this to decide whether the
641 * Seagate fixup must be applied. This used to be in init_iops but
642 * that can occur before we know what drives are present.
643 */
644
36de9948 645static void sil_quirkproc(ide_drive_t *drive)
1da177e4 646{
f01393e4
BZ
647 ide_hwif_t *hwif = drive->hwif;
648
7b255436 649 /* Try and rise the rqsize */
f01393e4 650 if (!is_sata(hwif) || !is_dev_seagate_sata(drive))
1da177e4
LT
651 hwif->rqsize = 128;
652}
653
654/**
655 * init_iops_siimage - set up iops
656 * @hwif: interface to set up
657 *
658 * Do the basic setup for the SIIMAGE hardware interface
659 * and then do the MMIO setup if we can. This is the first
660 * look in we get for setting up the hwif so that we
661 * can get the iops right before using them.
662 */
663
664static void __devinit init_iops_siimage(ide_hwif_t *hwif)
665{
36501650 666 struct pci_dev *dev = to_pci_dev(hwif->dev);
4c674235 667 struct ide_host *host = pci_get_drvdata(dev);
36501650 668
1da177e4
LT
669 hwif->hwif_data = NULL;
670
671 /* Pessimal until we finish probing */
672 hwif->rqsize = 15;
673
4c674235
BZ
674 if (host->host_priv)
675 init_mmio_iops_siimage(hwif);
1da177e4
LT
676}
677
678/**
ac95beed 679 * sil_cable_detect - cable detection
1da177e4
LT
680 * @hwif: interface to check
681 *
7b255436 682 * Check for the presence of an ATA66 capable cable on the interface.
1da177e4
LT
683 */
684
f454cbe8 685static u8 sil_cable_detect(ide_hwif_t *hwif)
1da177e4 686{
7b255436
SS
687 struct pci_dev *dev = to_pci_dev(hwif->dev);
688 unsigned long addr = siimage_selreg(hwif, 0);
689 u8 ata66 = sil_ioread8(dev, addr);
1da177e4 690
49521f97 691 return (ata66 & 0x01) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
1da177e4
LT
692}
693
ac95beed
BZ
694static const struct ide_port_ops sil_pata_port_ops = {
695 .set_pio_mode = sil_set_pio_mode,
696 .set_dma_mode = sil_set_dma_mode,
697 .quirkproc = sil_quirkproc,
698 .udma_filter = sil_pata_udma_filter,
699 .cable_detect = sil_cable_detect,
700};
701
702static const struct ide_port_ops sil_sata_port_ops = {
703 .set_pio_mode = sil_set_pio_mode,
704 .set_dma_mode = sil_set_dma_mode,
705 .reset_poll = sil_sata_reset_poll,
706 .pre_reset = sil_sata_pre_reset,
707 .quirkproc = sil_quirkproc,
708 .udma_filter = sil_sata_udma_filter,
709 .cable_detect = sil_cable_detect,
710};
711
b26b0c59
BH
712static const struct ide_dma_ops sil_dma_ops = {
713 .dma_host_set = ide_dma_host_set,
714 .dma_setup = ide_dma_setup,
b26b0c59 715 .dma_start = ide_dma_start,
653bcf52 716 .dma_end = ide_dma_end,
5e37bdc0 717 .dma_test_irq = siimage_dma_test_irq,
22117d6e 718 .dma_timer_expiry = ide_dma_sff_timer_expiry,
b26b0c59 719 .dma_lost_irq = ide_dma_lost_irq,
592b5315 720 .dma_sff_read_status = ide_dma_sff_read_status,
5e37bdc0
BZ
721};
722
ced3ec8a 723#define DECLARE_SII_DEV(p_ops) \
1da177e4 724 { \
ced3ec8a 725 .name = DRV_NAME, \
1da177e4
LT
726 .init_chipset = init_chipset_siimage, \
727 .init_iops = init_iops_siimage, \
ac95beed 728 .port_ops = p_ops, \
5e37bdc0 729 .dma_ops = &sil_dma_ops, \
4099d143 730 .pio_mask = ATA_PIO4, \
5f8b6c34
BZ
731 .mwdma_mask = ATA_MWDMA2, \
732 .udma_mask = ATA_UDMA6, \
1da177e4
LT
733 }
734
85620436 735static const struct ide_port_info siimage_chipsets[] __devinitdata = {
ced3ec8a
BZ
736 /* 0: SiI680 */ DECLARE_SII_DEV(&sil_pata_port_ops),
737 /* 1: SiI3112 */ DECLARE_SII_DEV(&sil_sata_port_ops)
1da177e4
LT
738};
739
740/**
7b255436 741 * siimage_init_one - PCI layer discovery entry
1da177e4
LT
742 * @dev: PCI device
743 * @id: ident table entry
744 *
7b255436 745 * Called by the PCI code when it finds an SiI680 or SiI3112 controller.
1da177e4
LT
746 * We then use the IDE PCI generic helper to do most of the work.
747 */
7b255436
SS
748
749static int __devinit siimage_init_one(struct pci_dev *dev,
750 const struct pci_device_id *id)
1da177e4 751{
4c674235
BZ
752 void __iomem *ioaddr = NULL;
753 resource_size_t bar5 = pci_resource_start(dev, 5);
754 unsigned long barsize = pci_resource_len(dev, 5);
755 int rc;
5e37bdc0
BZ
756 struct ide_port_info d;
757 u8 idx = id->driver_data;
4c674235 758 u8 BA5_EN;
5e37bdc0
BZ
759
760 d = siimage_chipsets[idx];
761
762 if (idx) {
763 static int first = 1;
764
765 if (first) {
ced3ec8a 766 printk(KERN_INFO DRV_NAME ": For full SATA support you "
5e37bdc0
BZ
767 "should use the libata sata_sil module.\n");
768 first = 0;
769 }
770
771 d.host_flags |= IDE_HFLAG_NO_ATAPI_DMA;
772 }
773
4c674235
BZ
774 rc = pci_enable_device(dev);
775 if (rc)
776 return rc;
777
778 pci_read_config_byte(dev, 0x8A, &BA5_EN);
779 if ((BA5_EN & 0x01) || bar5) {
780 /*
781 * Drop back to PIO if we can't map the MMIO. Some systems
782 * seem to get terminally confused in the PCI spaces.
783 */
784 if (!request_mem_region(bar5, barsize, d.name)) {
ced3ec8a 785 printk(KERN_WARNING DRV_NAME " %s: MMIO ports not "
28cfd8af 786 "available\n", pci_name(dev));
4c674235 787 } else {
1f1ab274 788 ioaddr = pci_ioremap_bar(dev, 5);
4c674235
BZ
789 if (ioaddr == NULL)
790 release_mem_region(bar5, barsize);
791 }
792 }
793
794 rc = ide_pci_init_one(dev, &d, ioaddr);
795 if (rc) {
796 if (ioaddr) {
797 iounmap(ioaddr);
798 release_mem_region(bar5, barsize);
799 }
800 pci_disable_device(dev);
801 }
802
803 return rc;
1da177e4
LT
804}
805
fe382580
BZ
806static void __devexit siimage_remove(struct pci_dev *dev)
807{
808 struct ide_host *host = pci_get_drvdata(dev);
809 void __iomem *ioaddr = host->host_priv;
810
811 ide_pci_remove(dev);
812
813 if (ioaddr) {
814 resource_size_t bar5 = pci_resource_start(dev, 5);
815 unsigned long barsize = pci_resource_len(dev, 5);
816
817 iounmap(ioaddr);
818 release_mem_region(bar5, barsize);
819 }
820
821 pci_disable_device(dev);
822}
823
9cbcc5e3
BZ
824static const struct pci_device_id siimage_pci_tbl[] = {
825 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_680), 0 },
1da177e4 826#ifdef CONFIG_BLK_DEV_IDE_SATA
9cbcc5e3 827 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_3112), 1 },
ced3ec8a 828 { PCI_VDEVICE(CMD, PCI_DEVICE_ID_SII_1210SA), 1 },
1da177e4
LT
829#endif
830 { 0, },
831};
832MODULE_DEVICE_TABLE(pci, siimage_pci_tbl);
833
a9ab09e2 834static struct pci_driver siimage_pci_driver = {
1da177e4
LT
835 .name = "SiI_IDE",
836 .id_table = siimage_pci_tbl,
837 .probe = siimage_init_one,
a69999e2 838 .remove = __devexit_p(siimage_remove),
feb22b7f
BZ
839 .suspend = ide_pci_suspend,
840 .resume = ide_pci_resume,
1da177e4
LT
841};
842
82ab1eec 843static int __init siimage_ide_init(void)
1da177e4 844{
a9ab09e2 845 return ide_pci_register_driver(&siimage_pci_driver);
1da177e4
LT
846}
847
fe382580
BZ
848static void __exit siimage_ide_exit(void)
849{
a9ab09e2 850 pci_unregister_driver(&siimage_pci_driver);
fe382580
BZ
851}
852
1da177e4 853module_init(siimage_ide_init);
fe382580 854module_exit(siimage_ide_exit);
1da177e4
LT
855
856MODULE_AUTHOR("Andre Hedrick, Alan Cox");
857MODULE_DESCRIPTION("PCI driver module for SiI IDE");
858MODULE_LICENSE("GPL");
This page took 0.483823 seconds and 5 git commands to generate.