ide: add drive->dma_mode field
[deliverable/linux.git] / drivers / ide / sl82c105.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * SL82C105/Winbond 553 IDE driver
3 *
4 * Maintainer unknown.
5 *
6 * Drive tuning added from Rebel.com's kernel sources
7 * -- Russell King (15/11/98) linux@arm.linux.org.uk
8 *
9 * Merge in Russell's HW workarounds, fix various problems
10 * with the timing registers setup.
11 * -- Benjamin Herrenschmidt (01/11/03) benh@kernel.crashing.org
e93df705 12 *
75c2d7d7 13 * Copyright (C) 2006-2007,2009 MontaVista Software, Inc. <source@mvista.com>
6ae8b1ef 14 * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
1da177e4
LT
15 */
16
1da177e4
LT
17#include <linux/types.h>
18#include <linux/module.h>
19#include <linux/kernel.h>
1da177e4
LT
20#include <linux/pci.h>
21#include <linux/ide.h>
22
23#include <asm/io.h>
1da177e4 24
ced3ec8a
BZ
25#define DRV_NAME "sl82c105"
26
1da177e4
LT
27/*
28 * SL82C105 PCI config register 0x40 bits.
29 */
30#define CTRL_IDE_IRQB (1 << 30)
31#define CTRL_IDE_IRQA (1 << 28)
32#define CTRL_LEGIRQ (1 << 11)
33#define CTRL_P1F16 (1 << 5)
34#define CTRL_P1EN (1 << 4)
35#define CTRL_P0F16 (1 << 1)
36#define CTRL_P0EN (1 << 0)
37
38/*
e93df705
SS
39 * Convert a PIO mode and cycle time to the required on/off times
40 * for the interface. This has protection against runaway timings.
1da177e4 41 */
7dd00083 42static unsigned int get_pio_timings(ide_drive_t *drive, u8 pio)
1da177e4 43{
3f847571 44 struct ide_timing *t = ide_timing_find_mode(XFER_PIO_0 + pio);
e93df705 45 unsigned int cmd_on, cmd_off;
2229833c 46 u8 iordy = 0;
1da177e4 47
3f847571 48 cmd_on = (t->active + 29) / 30;
7dd00083 49 cmd_off = (ide_pio_cycle_time(drive, pio) - 30 * cmd_on + 29) / 30;
1da177e4 50
1da177e4
LT
51 if (cmd_on == 0)
52 cmd_on = 1;
53
1da177e4
LT
54 if (cmd_off == 0)
55 cmd_off = 1;
56
c9ef59ff 57 if (ide_pio_need_iordy(drive, pio))
2229833c
BZ
58 iordy = 0x40;
59
60 return (cmd_on - 1) << 8 | (cmd_off - 1) | iordy;
1da177e4
LT
61}
62
63/*
e93df705 64 * Configure the chipset for PIO mode.
1da177e4 65 */
88b2b32b 66static void sl82c105_set_pio_mode(ide_drive_t *drive, const u8 pio)
1da177e4 67{
36501650 68 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
5bfb151f 69 unsigned long timings = (unsigned long)ide_get_drivedata(drive);
e93df705 70 int reg = 0x44 + drive->dn * 4;
e93df705 71 u16 drv_ctrl;
1da177e4 72
7dd00083 73 drv_ctrl = get_pio_timings(drive, pio);
46cedc9b
SS
74
75 /*
76 * Store the PIO timings so that we can restore them
77 * in case DMA will be turned off...
78 */
5bfb151f
JR
79 timings &= 0xffff0000;
80 timings |= drv_ctrl;
81 ide_set_drivedata(drive, (void *)timings);
1da177e4 82
6ae8b1ef
BZ
83 pci_write_config_word(dev, reg, drv_ctrl);
84 pci_read_config_word (dev, reg, &drv_ctrl);
e93df705
SS
85
86 printk(KERN_DEBUG "%s: selected %s (%dns) (%04X)\n", drive->name,
7dd00083
BZ
87 ide_xfer_verbose(pio + XFER_PIO_0),
88 ide_pio_cycle_time(drive, pio), drv_ctrl);
1da177e4
LT
89}
90
46cedc9b 91/*
88b2b32b 92 * Configure the chipset for DMA mode.
46cedc9b 93 */
88b2b32b 94static void sl82c105_set_dma_mode(ide_drive_t *drive, const u8 speed)
46cedc9b
SS
95{
96 static u16 mwdma_timings[] = {0x0707, 0x0201, 0x0200};
5bfb151f 97 unsigned long timings = (unsigned long)ide_get_drivedata(drive);
46cedc9b
SS
98 u16 drv_ctrl;
99
4db90a14 100 drv_ctrl = mwdma_timings[speed - XFER_MW_DMA_0];
46cedc9b 101
4db90a14
BZ
102 /*
103 * Store the DMA timings so that we can actually program
104 * them when DMA will be turned on...
105 */
5bfb151f
JR
106 timings &= 0x0000ffff;
107 timings |= (unsigned long)drv_ctrl << 16;
108 ide_set_drivedata(drive, (void *)timings);
46cedc9b
SS
109}
110
3779f818
SS
111static int sl82c105_test_irq(ide_hwif_t *hwif)
112{
113 struct pci_dev *dev = to_pci_dev(hwif->dev);
114 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
115
116 pci_read_config_dword(dev, 0x40, &val);
117
118 return (val & mask) ? 1 : 0;
119}
120
1da177e4
LT
121/*
122 * The SL82C105 holds off all IDE interrupts while in DMA mode until
123 * all DMA activity is completed. Sometimes this causes problems (eg,
124 * when the drive wants to report an error condition).
125 *
126 * 0x7e is a "chip testing" register. Bit 2 resets the DMA controller
127 * state machine. We need to kick this to work around various bugs.
128 */
129static inline void sl82c105_reset_host(struct pci_dev *dev)
130{
131 u16 val;
132
133 pci_read_config_word(dev, 0x7e, &val);
134 pci_write_config_word(dev, 0x7e, val | (1 << 2));
135 pci_write_config_word(dev, 0x7e, val & ~(1 << 2));
136}
137
138/*
139 * If we get an IRQ timeout, it might be that the DMA state machine
140 * got confused. Fix from Todd Inglett. Details from Winbond.
141 *
142 * This function is called when the IDE timer expires, the drive
143 * indicates that it is READY, and we were waiting for DMA to complete.
144 */
841d2a9b 145static void sl82c105_dma_lost_irq(ide_drive_t *drive)
1da177e4 146{
898ec223 147 ide_hwif_t *hwif = drive->hwif;
36501650 148 struct pci_dev *dev = to_pci_dev(hwif->dev);
688a87d1
SS
149 u32 val, mask = hwif->channel ? CTRL_IDE_IRQB : CTRL_IDE_IRQA;
150 u8 dma_cmd;
1da177e4 151
75c2d7d7 152 printk(KERN_WARNING "sl82c105: lost IRQ, resetting host\n");
1da177e4
LT
153
154 /*
155 * Check the raw interrupt from the drive.
156 */
157 pci_read_config_dword(dev, 0x40, &val);
158 if (val & mask)
75c2d7d7
SS
159 printk(KERN_INFO "sl82c105: drive was requesting IRQ, "
160 "but host lost it\n");
1da177e4
LT
161
162 /*
163 * Was DMA enabled? If so, disable it - we're resetting the
164 * host. The IDE layer will be handling the drive for us.
165 */
cab7f8ed 166 dma_cmd = inb(hwif->dma_base + ATA_DMA_CMD);
688a87d1 167 if (dma_cmd & 1) {
cab7f8ed 168 outb(dma_cmd & ~1, hwif->dma_base + ATA_DMA_CMD);
75c2d7d7 169 printk(KERN_INFO "sl82c105: DMA was enabled\n");
1da177e4
LT
170 }
171
172 sl82c105_reset_host(dev);
1da177e4
LT
173}
174
175/*
176 * ATAPI devices can cause the SL82C105 DMA state machine to go gaga.
177 * Winbond recommend that the DMA state machine is reset prior to
178 * setting the bus master DMA enable bit.
179 *
180 * The generic IDE core will have disabled the BMEN bit before this
181 * function is called.
182 */
688a87d1 183static void sl82c105_dma_start(ide_drive_t *drive)
1da177e4 184{
898ec223 185 ide_hwif_t *hwif = drive->hwif;
36501650 186 struct pci_dev *dev = to_pci_dev(hwif->dev);
6ae8b1ef
BZ
187 int reg = 0x44 + drive->dn * 4;
188
5bfb151f
JR
189 pci_write_config_word(dev, reg,
190 (unsigned long)ide_get_drivedata(drive) >> 16);
1da177e4
LT
191
192 sl82c105_reset_host(dev);
193 ide_dma_start(drive);
194}
195
35c9b4da 196static void sl82c105_dma_clear(ide_drive_t *drive)
1da177e4 197{
36501650
BZ
198 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
199
36501650 200 sl82c105_reset_host(dev);
1da177e4
LT
201}
202
6ae8b1ef 203static int sl82c105_dma_end(ide_drive_t *drive)
1da177e4 204{
36501650 205 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
e93df705 206 int reg = 0x44 + drive->dn * 4;
f9288e15 207 int ret = ide_dma_end(drive);
7469aaf6 208
5bfb151f
JR
209 pci_write_config_word(dev, reg,
210 (unsigned long)ide_get_drivedata(drive));
e93df705 211
6ae8b1ef 212 return ret;
1da177e4
LT
213}
214
1da177e4
LT
215/*
216 * ATA reset will clear the 16 bits mode in the control
08590556 217 * register, we need to reprogram it
1da177e4
LT
218 */
219static void sl82c105_resetproc(ide_drive_t *drive)
220{
36501650 221 struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
1da177e4
LT
222 u32 val;
223
1da177e4 224 pci_read_config_dword(dev, 0x40, &val);
08590556
BZ
225 val |= (CTRL_P1F16 | CTRL_P0F16);
226 pci_write_config_dword(dev, 0x40, val);
1da177e4 227}
1da177e4
LT
228
229/*
230 * Return the revision of the Winbond bridge
231 * which this function is part of.
232 */
6c610641 233static u8 sl82c105_bridge_revision(struct pci_dev *dev)
1da177e4
LT
234{
235 struct pci_dev *bridge;
1da177e4
LT
236
237 /*
238 * The bridge should be part of the same device, but function 0.
239 */
640b31bf 240 bridge = pci_get_bus_and_slot(dev->bus->number,
1da177e4
LT
241 PCI_DEVFN(PCI_SLOT(dev->devfn), 0));
242 if (!bridge)
243 return -1;
244
245 /*
246 * Make sure it is a Winbond 553 and is an ISA bridge.
247 */
248 if (bridge->vendor != PCI_VENDOR_ID_WINBOND ||
249 bridge->device != PCI_DEVICE_ID_WINBOND_83C553 ||
640b31bf
AC
250 bridge->class >> 8 != PCI_CLASS_BRIDGE_ISA) {
251 pci_dev_put(bridge);
1da177e4 252 return -1;
640b31bf 253 }
1da177e4
LT
254 /*
255 * We need to find function 0's revision, not function 1
256 */
640b31bf 257 pci_dev_put(bridge);
1da177e4 258
44c10138 259 return bridge->revision;
1da177e4
LT
260}
261
262/*
263 * Enable the PCI device
264 *
265 * --BenH: It's arch fixup code that should enable channels that
266 * have not been enabled by firmware. I decided we can still enable
267 * channel 0 here at least, but channel 1 has to be enabled by
268 * firmware or arch code. We still set both to 16 bits mode.
269 */
2ed0ef54 270static int init_chipset_sl82c105(struct pci_dev *dev)
1da177e4
LT
271{
272 u32 val;
273
1da177e4
LT
274 pci_read_config_dword(dev, 0x40, &val);
275 val |= CTRL_P0EN | CTRL_P0F16 | CTRL_P1F16;
276 pci_write_config_dword(dev, 0x40, val);
277
2ed0ef54 278 return 0;
1da177e4
LT
279}
280
ac95beed
BZ
281static const struct ide_port_ops sl82c105_port_ops = {
282 .set_pio_mode = sl82c105_set_pio_mode,
283 .set_dma_mode = sl82c105_set_dma_mode,
284 .resetproc = sl82c105_resetproc,
3779f818 285 .test_irq = sl82c105_test_irq,
ac95beed
BZ
286};
287
f37afdac
BZ
288static const struct ide_dma_ops sl82c105_dma_ops = {
289 .dma_host_set = ide_dma_host_set,
290 .dma_setup = ide_dma_setup,
5e37bdc0
BZ
291 .dma_start = sl82c105_dma_start,
292 .dma_end = sl82c105_dma_end,
f37afdac 293 .dma_test_irq = ide_dma_test_irq,
5e37bdc0 294 .dma_lost_irq = sl82c105_dma_lost_irq,
22117d6e 295 .dma_timer_expiry = ide_dma_sff_timer_expiry,
35c9b4da 296 .dma_clear = sl82c105_dma_clear,
592b5315 297 .dma_sff_read_status = ide_dma_sff_read_status,
5e37bdc0
BZ
298};
299
85620436 300static const struct ide_port_info sl82c105_chipset __devinitdata = {
ced3ec8a 301 .name = DRV_NAME,
1da177e4 302 .init_chipset = init_chipset_sl82c105,
1da177e4 303 .enablebits = {{0x40,0x01,0x01}, {0x40,0x10,0x10}},
ac95beed 304 .port_ops = &sl82c105_port_ops,
5e37bdc0 305 .dma_ops = &sl82c105_dma_ops,
caea7602
BZ
306 .host_flags = IDE_HFLAG_IO_32BIT |
307 IDE_HFLAG_UNMASK_IRQS |
1fd18905 308 IDE_HFLAG_SERIALIZE_DMA |
5e71d9c5 309 IDE_HFLAG_NO_AUTODMA,
4099d143 310 .pio_mask = ATA_PIO5,
6c610641 311 .mwdma_mask = ATA_MWDMA2,
1da177e4
LT
312};
313
314static int __devinit sl82c105_init_one(struct pci_dev *dev, const struct pci_device_id *id)
315{
6c610641
BZ
316 struct ide_port_info d = sl82c105_chipset;
317 u8 rev = sl82c105_bridge_revision(dev);
318
319 if (rev <= 5) {
320 /*
321 * Never ever EVER under any circumstances enable
322 * DMA when the bridge is this old.
323 */
ced3ec8a 324 printk(KERN_INFO DRV_NAME ": Winbond W83C553 bridge "
6c610641 325 "revision %d, BM-DMA disabled\n", rev);
5e37bdc0 326 d.dma_ops = NULL;
6c610641 327 d.mwdma_mask = 0;
1fd18905 328 d.host_flags &= ~IDE_HFLAG_SERIALIZE_DMA;
6c610641
BZ
329 }
330
6cdf6eb3 331 return ide_pci_init_one(dev, &d, NULL);
1da177e4
LT
332}
333
9cbcc5e3
BZ
334static const struct pci_device_id sl82c105_pci_tbl[] = {
335 { PCI_VDEVICE(WINBOND, PCI_DEVICE_ID_WINBOND_82C105), 0 },
1da177e4
LT
336 { 0, },
337};
338MODULE_DEVICE_TABLE(pci, sl82c105_pci_tbl);
339
a9ab09e2 340static struct pci_driver sl82c105_pci_driver = {
1da177e4
LT
341 .name = "W82C105_IDE",
342 .id_table = sl82c105_pci_tbl,
343 .probe = sl82c105_init_one,
6ce71998 344 .remove = ide_pci_remove,
feb22b7f
BZ
345 .suspend = ide_pci_suspend,
346 .resume = ide_pci_resume,
1da177e4
LT
347};
348
82ab1eec 349static int __init sl82c105_ide_init(void)
1da177e4 350{
a9ab09e2 351 return ide_pci_register_driver(&sl82c105_pci_driver);
1da177e4
LT
352}
353
6ce71998
BZ
354static void __exit sl82c105_ide_exit(void)
355{
a9ab09e2 356 pci_unregister_driver(&sl82c105_pci_driver);
6ce71998
BZ
357}
358
1da177e4 359module_init(sl82c105_ide_init);
6ce71998 360module_exit(sl82c105_ide_exit);
1da177e4
LT
361
362MODULE_DESCRIPTION("PCI driver module for W82C105 IDE");
363MODULE_LICENSE("GPL");
This page took 1.36202 seconds and 5 git commands to generate.