Merge branch 'upstream' of git://git.infradead.org/users/pcmoore/selinux into for...
[deliverable/linux.git] / drivers / idle / intel_idle.c
CommitLineData
26717172
LB
1/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
fab04b22 4 * Copyright (c) 2013, Intel Corporation.
26717172
LB
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
76962caa 58#include <linux/tick.h>
26717172
LB
59#include <trace/events/power.h>
60#include <linux/sched.h>
2a2d31c8
SL
61#include <linux/notifier.h>
62#include <linux/cpu.h>
7c52d551 63#include <linux/module.h>
b66b8b9a 64#include <asm/cpu_device_id.h>
bc83cccc 65#include <asm/mwait.h>
14796fca 66#include <asm/msr.h>
26717172
LB
67
68#define INTEL_IDLE_VERSION "0.4"
69#define PREFIX "intel_idle: "
70
26717172
LB
71static struct cpuidle_driver intel_idle_driver = {
72 .name = "intel_idle",
73 .owner = THIS_MODULE,
74};
75/* intel_idle.max_cstate=0 disables driver */
137ecc77 76static int max_cstate = CPUIDLE_STATE_MAX - 1;
26717172 77
c4236282 78static unsigned int mwait_substates;
26717172 79
2a2d31c8 80#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
26717172 81/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
d13780d4 82static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
26717172 83
b66b8b9a
AK
84struct idle_cpu {
85 struct cpuidle_state *state_table;
86
87 /*
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
90 */
91 unsigned long auto_demotion_disable_flags;
8c058d53 92 bool byt_auto_demotion_disable_flag;
32e95180 93 bool disable_promotion_to_c1e;
b66b8b9a
AK
94};
95
96static const struct idle_cpu *icpu;
3265eba0 97static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
46bcfad7
DD
98static int intel_idle(struct cpuidle_device *dev,
99 struct cpuidle_driver *drv, int index);
5fe2e527
RW
100static void intel_idle_freeze(struct cpuidle_device *dev,
101 struct cpuidle_driver *drv, int index);
25ac7761 102static int intel_idle_cpu_init(int cpu);
26717172
LB
103
104static struct cpuidle_state *cpuidle_state_table;
105
956d033f
LB
106/*
107 * Set this flag for states where the HW flushes the TLB for us
108 * and so we don't need cross-calls to keep it consistent.
109 * If this flag is set, SW flushes the TLB, so even if the
110 * HW doesn't do the flushing, this flag is safe to use.
111 */
112#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
113
b1beab48
LB
114/*
115 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
116 * the C-state (top nibble) and sub-state (bottom nibble)
117 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
118 *
119 * We store the hint at the top of our "flags" for each state.
120 */
121#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
122#define MWAIT2flg(eax) ((eax & 0xFF) << 24)
123
26717172
LB
124/*
125 * States are indexed by the cstate number,
126 * which is also the index into the MWAIT hint array.
127 * Thus C0 is a dummy.
128 */
ba0dc81e 129static struct cpuidle_state nehalem_cstates[] = {
e022e7eb 130 {
15e123e5 131 .name = "C1-NHM",
26717172 132 .desc = "MWAIT 0x00",
b82b6cca 133 .flags = MWAIT2flg(0x00),
26717172 134 .exit_latency = 3,
26717172 135 .target_residency = 6,
5fe2e527
RW
136 .enter = &intel_idle,
137 .enter_freeze = intel_idle_freeze, },
32e95180
LB
138 {
139 .name = "C1E-NHM",
140 .desc = "MWAIT 0x01",
b82b6cca 141 .flags = MWAIT2flg(0x01),
32e95180
LB
142 .exit_latency = 10,
143 .target_residency = 20,
5fe2e527
RW
144 .enter = &intel_idle,
145 .enter_freeze = intel_idle_freeze, },
e022e7eb 146 {
15e123e5 147 .name = "C3-NHM",
26717172 148 .desc = "MWAIT 0x10",
b82b6cca 149 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 150 .exit_latency = 20,
26717172 151 .target_residency = 80,
5fe2e527
RW
152 .enter = &intel_idle,
153 .enter_freeze = intel_idle_freeze, },
e022e7eb 154 {
15e123e5 155 .name = "C6-NHM",
26717172 156 .desc = "MWAIT 0x20",
b82b6cca 157 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 158 .exit_latency = 200,
26717172 159 .target_residency = 800,
5fe2e527
RW
160 .enter = &intel_idle,
161 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
162 {
163 .enter = NULL }
26717172
LB
164};
165
ba0dc81e 166static struct cpuidle_state snb_cstates[] = {
e022e7eb 167 {
15e123e5 168 .name = "C1-SNB",
d13780d4 169 .desc = "MWAIT 0x00",
b82b6cca 170 .flags = MWAIT2flg(0x00),
32e95180
LB
171 .exit_latency = 2,
172 .target_residency = 2,
5fe2e527
RW
173 .enter = &intel_idle,
174 .enter_freeze = intel_idle_freeze, },
32e95180
LB
175 {
176 .name = "C1E-SNB",
177 .desc = "MWAIT 0x01",
b82b6cca 178 .flags = MWAIT2flg(0x01),
32e95180
LB
179 .exit_latency = 10,
180 .target_residency = 20,
5fe2e527
RW
181 .enter = &intel_idle,
182 .enter_freeze = intel_idle_freeze, },
e022e7eb 183 {
15e123e5 184 .name = "C3-SNB",
d13780d4 185 .desc = "MWAIT 0x10",
b82b6cca 186 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 187 .exit_latency = 80,
ddbd550d 188 .target_residency = 211,
5fe2e527
RW
189 .enter = &intel_idle,
190 .enter_freeze = intel_idle_freeze, },
e022e7eb 191 {
15e123e5 192 .name = "C6-SNB",
d13780d4 193 .desc = "MWAIT 0x20",
b82b6cca 194 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 195 .exit_latency = 104,
ddbd550d 196 .target_residency = 345,
5fe2e527
RW
197 .enter = &intel_idle,
198 .enter_freeze = intel_idle_freeze, },
e022e7eb 199 {
15e123e5 200 .name = "C7-SNB",
d13780d4 201 .desc = "MWAIT 0x30",
b82b6cca 202 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 203 .exit_latency = 109,
ddbd550d 204 .target_residency = 345,
5fe2e527
RW
205 .enter = &intel_idle,
206 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
207 {
208 .enter = NULL }
d13780d4
LB
209};
210
718987d6
LB
211static struct cpuidle_state byt_cstates[] = {
212 {
213 .name = "C1-BYT",
214 .desc = "MWAIT 0x00",
b82b6cca 215 .flags = MWAIT2flg(0x00),
718987d6
LB
216 .exit_latency = 1,
217 .target_residency = 1,
5fe2e527
RW
218 .enter = &intel_idle,
219 .enter_freeze = intel_idle_freeze, },
718987d6
LB
220 {
221 .name = "C6N-BYT",
222 .desc = "MWAIT 0x58",
b82b6cca 223 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 224 .exit_latency = 300,
718987d6 225 .target_residency = 275,
5fe2e527
RW
226 .enter = &intel_idle,
227 .enter_freeze = intel_idle_freeze, },
718987d6
LB
228 {
229 .name = "C6S-BYT",
230 .desc = "MWAIT 0x52",
b82b6cca 231 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
d7ef7671 232 .exit_latency = 500,
718987d6 233 .target_residency = 560,
5fe2e527
RW
234 .enter = &intel_idle,
235 .enter_freeze = intel_idle_freeze, },
718987d6
LB
236 {
237 .name = "C7-BYT",
238 .desc = "MWAIT 0x60",
b82b6cca 239 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6 240 .exit_latency = 1200,
d7ef7671 241 .target_residency = 4000,
5fe2e527
RW
242 .enter = &intel_idle,
243 .enter_freeze = intel_idle_freeze, },
718987d6
LB
244 {
245 .name = "C7S-BYT",
246 .desc = "MWAIT 0x64",
b82b6cca 247 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
248 .exit_latency = 10000,
249 .target_residency = 20000,
5fe2e527
RW
250 .enter = &intel_idle,
251 .enter_freeze = intel_idle_freeze, },
718987d6
LB
252 {
253 .enter = NULL }
254};
255
cab07a56
LB
256static struct cpuidle_state cht_cstates[] = {
257 {
258 .name = "C1-CHT",
259 .desc = "MWAIT 0x00",
260 .flags = MWAIT2flg(0x00),
261 .exit_latency = 1,
262 .target_residency = 1,
263 .enter = &intel_idle,
264 .enter_freeze = intel_idle_freeze, },
265 {
266 .name = "C6N-CHT",
267 .desc = "MWAIT 0x58",
268 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
269 .exit_latency = 80,
270 .target_residency = 275,
271 .enter = &intel_idle,
272 .enter_freeze = intel_idle_freeze, },
273 {
274 .name = "C6S-CHT",
275 .desc = "MWAIT 0x52",
276 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
277 .exit_latency = 200,
278 .target_residency = 560,
279 .enter = &intel_idle,
280 .enter_freeze = intel_idle_freeze, },
281 {
282 .name = "C7-CHT",
283 .desc = "MWAIT 0x60",
284 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
285 .exit_latency = 1200,
286 .target_residency = 4000,
287 .enter = &intel_idle,
288 .enter_freeze = intel_idle_freeze, },
289 {
290 .name = "C7S-CHT",
291 .desc = "MWAIT 0x64",
292 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
293 .exit_latency = 10000,
294 .target_residency = 20000,
295 .enter = &intel_idle,
296 .enter_freeze = intel_idle_freeze, },
297 {
298 .enter = NULL }
299};
300
ba0dc81e 301static struct cpuidle_state ivb_cstates[] = {
e022e7eb 302 {
6edab08c
LB
303 .name = "C1-IVB",
304 .desc = "MWAIT 0x00",
b82b6cca 305 .flags = MWAIT2flg(0x00),
6edab08c
LB
306 .exit_latency = 1,
307 .target_residency = 1,
5fe2e527
RW
308 .enter = &intel_idle,
309 .enter_freeze = intel_idle_freeze, },
32e95180
LB
310 {
311 .name = "C1E-IVB",
312 .desc = "MWAIT 0x01",
b82b6cca 313 .flags = MWAIT2flg(0x01),
32e95180
LB
314 .exit_latency = 10,
315 .target_residency = 20,
5fe2e527
RW
316 .enter = &intel_idle,
317 .enter_freeze = intel_idle_freeze, },
e022e7eb 318 {
6edab08c
LB
319 .name = "C3-IVB",
320 .desc = "MWAIT 0x10",
b82b6cca 321 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
322 .exit_latency = 59,
323 .target_residency = 156,
5fe2e527
RW
324 .enter = &intel_idle,
325 .enter_freeze = intel_idle_freeze, },
e022e7eb 326 {
6edab08c
LB
327 .name = "C6-IVB",
328 .desc = "MWAIT 0x20",
b82b6cca 329 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
330 .exit_latency = 80,
331 .target_residency = 300,
5fe2e527
RW
332 .enter = &intel_idle,
333 .enter_freeze = intel_idle_freeze, },
e022e7eb 334 {
6edab08c
LB
335 .name = "C7-IVB",
336 .desc = "MWAIT 0x30",
b82b6cca 337 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
338 .exit_latency = 87,
339 .target_residency = 300,
5fe2e527
RW
340 .enter = &intel_idle,
341 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
342 {
343 .enter = NULL }
6edab08c
LB
344};
345
0138d8f0
LB
346static struct cpuidle_state ivt_cstates[] = {
347 {
348 .name = "C1-IVT",
349 .desc = "MWAIT 0x00",
b82b6cca 350 .flags = MWAIT2flg(0x00),
0138d8f0
LB
351 .exit_latency = 1,
352 .target_residency = 1,
5fe2e527
RW
353 .enter = &intel_idle,
354 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
355 {
356 .name = "C1E-IVT",
357 .desc = "MWAIT 0x01",
b82b6cca 358 .flags = MWAIT2flg(0x01),
0138d8f0
LB
359 .exit_latency = 10,
360 .target_residency = 80,
5fe2e527
RW
361 .enter = &intel_idle,
362 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
363 {
364 .name = "C3-IVT",
365 .desc = "MWAIT 0x10",
b82b6cca 366 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
367 .exit_latency = 59,
368 .target_residency = 156,
5fe2e527
RW
369 .enter = &intel_idle,
370 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
371 {
372 .name = "C6-IVT",
373 .desc = "MWAIT 0x20",
b82b6cca 374 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
375 .exit_latency = 82,
376 .target_residency = 300,
5fe2e527
RW
377 .enter = &intel_idle,
378 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
379 {
380 .enter = NULL }
381};
382
383static struct cpuidle_state ivt_cstates_4s[] = {
384 {
385 .name = "C1-IVT-4S",
386 .desc = "MWAIT 0x00",
b82b6cca 387 .flags = MWAIT2flg(0x00),
0138d8f0
LB
388 .exit_latency = 1,
389 .target_residency = 1,
5fe2e527
RW
390 .enter = &intel_idle,
391 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
392 {
393 .name = "C1E-IVT-4S",
394 .desc = "MWAIT 0x01",
b82b6cca 395 .flags = MWAIT2flg(0x01),
0138d8f0
LB
396 .exit_latency = 10,
397 .target_residency = 250,
5fe2e527
RW
398 .enter = &intel_idle,
399 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
400 {
401 .name = "C3-IVT-4S",
402 .desc = "MWAIT 0x10",
b82b6cca 403 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
404 .exit_latency = 59,
405 .target_residency = 300,
5fe2e527
RW
406 .enter = &intel_idle,
407 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
408 {
409 .name = "C6-IVT-4S",
410 .desc = "MWAIT 0x20",
b82b6cca 411 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
412 .exit_latency = 84,
413 .target_residency = 400,
5fe2e527
RW
414 .enter = &intel_idle,
415 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
416 {
417 .enter = NULL }
418};
419
420static struct cpuidle_state ivt_cstates_8s[] = {
421 {
422 .name = "C1-IVT-8S",
423 .desc = "MWAIT 0x00",
b82b6cca 424 .flags = MWAIT2flg(0x00),
0138d8f0
LB
425 .exit_latency = 1,
426 .target_residency = 1,
5fe2e527
RW
427 .enter = &intel_idle,
428 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
429 {
430 .name = "C1E-IVT-8S",
431 .desc = "MWAIT 0x01",
b82b6cca 432 .flags = MWAIT2flg(0x01),
0138d8f0
LB
433 .exit_latency = 10,
434 .target_residency = 500,
5fe2e527
RW
435 .enter = &intel_idle,
436 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
437 {
438 .name = "C3-IVT-8S",
439 .desc = "MWAIT 0x10",
b82b6cca 440 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
441 .exit_latency = 59,
442 .target_residency = 600,
5fe2e527
RW
443 .enter = &intel_idle,
444 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
445 {
446 .name = "C6-IVT-8S",
447 .desc = "MWAIT 0x20",
b82b6cca 448 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
449 .exit_latency = 88,
450 .target_residency = 700,
5fe2e527
RW
451 .enter = &intel_idle,
452 .enter_freeze = intel_idle_freeze, },
0138d8f0
LB
453 {
454 .enter = NULL }
455};
456
ba0dc81e 457static struct cpuidle_state hsw_cstates[] = {
e022e7eb 458 {
85a4d2d4
LB
459 .name = "C1-HSW",
460 .desc = "MWAIT 0x00",
b82b6cca 461 .flags = MWAIT2flg(0x00),
85a4d2d4
LB
462 .exit_latency = 2,
463 .target_residency = 2,
5fe2e527
RW
464 .enter = &intel_idle,
465 .enter_freeze = intel_idle_freeze, },
32e95180
LB
466 {
467 .name = "C1E-HSW",
468 .desc = "MWAIT 0x01",
b82b6cca 469 .flags = MWAIT2flg(0x01),
32e95180
LB
470 .exit_latency = 10,
471 .target_residency = 20,
5fe2e527
RW
472 .enter = &intel_idle,
473 .enter_freeze = intel_idle_freeze, },
e022e7eb 474 {
85a4d2d4
LB
475 .name = "C3-HSW",
476 .desc = "MWAIT 0x10",
b82b6cca 477 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
478 .exit_latency = 33,
479 .target_residency = 100,
5fe2e527
RW
480 .enter = &intel_idle,
481 .enter_freeze = intel_idle_freeze, },
e022e7eb 482 {
85a4d2d4
LB
483 .name = "C6-HSW",
484 .desc = "MWAIT 0x20",
b82b6cca 485 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
486 .exit_latency = 133,
487 .target_residency = 400,
5fe2e527
RW
488 .enter = &intel_idle,
489 .enter_freeze = intel_idle_freeze, },
e022e7eb 490 {
85a4d2d4
LB
491 .name = "C7s-HSW",
492 .desc = "MWAIT 0x32",
b82b6cca 493 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
494 .exit_latency = 166,
495 .target_residency = 500,
5fe2e527
RW
496 .enter = &intel_idle,
497 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
498 {
499 .name = "C8-HSW",
500 .desc = "MWAIT 0x40",
b82b6cca 501 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
502 .exit_latency = 300,
503 .target_residency = 900,
5fe2e527
RW
504 .enter = &intel_idle,
505 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
506 {
507 .name = "C9-HSW",
508 .desc = "MWAIT 0x50",
b82b6cca 509 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
510 .exit_latency = 600,
511 .target_residency = 1800,
5fe2e527
RW
512 .enter = &intel_idle,
513 .enter_freeze = intel_idle_freeze, },
86239ceb
LB
514 {
515 .name = "C10-HSW",
516 .desc = "MWAIT 0x60",
b82b6cca 517 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
518 .exit_latency = 2600,
519 .target_residency = 7700,
5fe2e527
RW
520 .enter = &intel_idle,
521 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
522 {
523 .enter = NULL }
85a4d2d4 524};
a138b568
LB
525static struct cpuidle_state bdw_cstates[] = {
526 {
527 .name = "C1-BDW",
528 .desc = "MWAIT 0x00",
b82b6cca 529 .flags = MWAIT2flg(0x00),
a138b568
LB
530 .exit_latency = 2,
531 .target_residency = 2,
5fe2e527
RW
532 .enter = &intel_idle,
533 .enter_freeze = intel_idle_freeze, },
a138b568
LB
534 {
535 .name = "C1E-BDW",
536 .desc = "MWAIT 0x01",
b82b6cca 537 .flags = MWAIT2flg(0x01),
a138b568
LB
538 .exit_latency = 10,
539 .target_residency = 20,
5fe2e527
RW
540 .enter = &intel_idle,
541 .enter_freeze = intel_idle_freeze, },
a138b568
LB
542 {
543 .name = "C3-BDW",
544 .desc = "MWAIT 0x10",
b82b6cca 545 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
546 .exit_latency = 40,
547 .target_residency = 100,
5fe2e527
RW
548 .enter = &intel_idle,
549 .enter_freeze = intel_idle_freeze, },
a138b568
LB
550 {
551 .name = "C6-BDW",
552 .desc = "MWAIT 0x20",
b82b6cca 553 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
554 .exit_latency = 133,
555 .target_residency = 400,
5fe2e527
RW
556 .enter = &intel_idle,
557 .enter_freeze = intel_idle_freeze, },
a138b568
LB
558 {
559 .name = "C7s-BDW",
560 .desc = "MWAIT 0x32",
b82b6cca 561 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
562 .exit_latency = 166,
563 .target_residency = 500,
5fe2e527
RW
564 .enter = &intel_idle,
565 .enter_freeze = intel_idle_freeze, },
a138b568
LB
566 {
567 .name = "C8-BDW",
568 .desc = "MWAIT 0x40",
b82b6cca 569 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
570 .exit_latency = 300,
571 .target_residency = 900,
5fe2e527
RW
572 .enter = &intel_idle,
573 .enter_freeze = intel_idle_freeze, },
a138b568
LB
574 {
575 .name = "C9-BDW",
576 .desc = "MWAIT 0x50",
b82b6cca 577 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
578 .exit_latency = 600,
579 .target_residency = 1800,
5fe2e527
RW
580 .enter = &intel_idle,
581 .enter_freeze = intel_idle_freeze, },
a138b568
LB
582 {
583 .name = "C10-BDW",
584 .desc = "MWAIT 0x60",
b82b6cca 585 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
586 .exit_latency = 2600,
587 .target_residency = 7700,
5fe2e527
RW
588 .enter = &intel_idle,
589 .enter_freeze = intel_idle_freeze, },
a138b568
LB
590 {
591 .enter = NULL }
592};
85a4d2d4 593
ba0dc81e 594static struct cpuidle_state atom_cstates[] = {
e022e7eb 595 {
32e95180 596 .name = "C1E-ATM",
26717172 597 .desc = "MWAIT 0x00",
b82b6cca 598 .flags = MWAIT2flg(0x00),
32e95180
LB
599 .exit_latency = 10,
600 .target_residency = 20,
5fe2e527
RW
601 .enter = &intel_idle,
602 .enter_freeze = intel_idle_freeze, },
e022e7eb 603 {
15e123e5 604 .name = "C2-ATM",
26717172 605 .desc = "MWAIT 0x10",
b82b6cca 606 .flags = MWAIT2flg(0x10),
26717172 607 .exit_latency = 20,
26717172 608 .target_residency = 80,
5fe2e527
RW
609 .enter = &intel_idle,
610 .enter_freeze = intel_idle_freeze, },
e022e7eb 611 {
15e123e5 612 .name = "C4-ATM",
26717172 613 .desc = "MWAIT 0x30",
b82b6cca 614 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 615 .exit_latency = 100,
26717172 616 .target_residency = 400,
5fe2e527
RW
617 .enter = &intel_idle,
618 .enter_freeze = intel_idle_freeze, },
e022e7eb 619 {
15e123e5 620 .name = "C6-ATM",
7fcca7d9 621 .desc = "MWAIT 0x52",
b82b6cca 622 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
7fcca7d9 623 .exit_latency = 140,
7fcca7d9 624 .target_residency = 560,
5fe2e527
RW
625 .enter = &intel_idle,
626 .enter_freeze = intel_idle_freeze, },
e022e7eb
LB
627 {
628 .enter = NULL }
26717172 629};
88390996 630static struct cpuidle_state avn_cstates[] = {
fab04b22
LB
631 {
632 .name = "C1-AVN",
633 .desc = "MWAIT 0x00",
b82b6cca 634 .flags = MWAIT2flg(0x00),
fab04b22
LB
635 .exit_latency = 2,
636 .target_residency = 2,
5fe2e527
RW
637 .enter = &intel_idle,
638 .enter_freeze = intel_idle_freeze, },
fab04b22
LB
639 {
640 .name = "C6-AVN",
641 .desc = "MWAIT 0x51",
b82b6cca 642 .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
fab04b22
LB
643 .exit_latency = 15,
644 .target_residency = 45,
5fe2e527
RW
645 .enter = &intel_idle,
646 .enter_freeze = intel_idle_freeze, },
88390996
JL
647 {
648 .enter = NULL }
fab04b22 649};
26717172 650
26717172
LB
651/**
652 * intel_idle
653 * @dev: cpuidle_device
46bcfad7 654 * @drv: cpuidle driver
e978aa7d 655 * @index: index of cpuidle state
26717172 656 *
63ff07be 657 * Must be called under local_irq_disable().
26717172 658 */
46bcfad7
DD
659static int intel_idle(struct cpuidle_device *dev,
660 struct cpuidle_driver *drv, int index)
26717172
LB
661{
662 unsigned long ecx = 1; /* break on interrupt flag */
46bcfad7 663 struct cpuidle_state *state = &drv->states[index];
b1beab48 664 unsigned long eax = flg2MWAIT(state->flags);
26717172 665 unsigned int cstate;
26717172
LB
666 int cpu = smp_processor_id();
667
668 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
669
6110a1f4 670 /*
c8381cc3
LB
671 * leave_mm() to avoid costly and often unnecessary wakeups
672 * for flushing the user TLB's associated with the active mm.
6110a1f4 673 */
c8381cc3 674 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
6110a1f4
SS
675 leave_mm(cpu);
676
26717172 677 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 678 tick_broadcast_enter();
26717172 679
16824255 680 mwait_idle_with_hints(eax, ecx);
26717172 681
26717172 682 if (!(lapic_timer_reliable_states & (1 << (cstate))))
f6cee191 683 tick_broadcast_exit();
26717172 684
e978aa7d 685 return index;
26717172
LB
686}
687
5fe2e527
RW
688/**
689 * intel_idle_freeze - simplified "enter" callback routine for suspend-to-idle
690 * @dev: cpuidle_device
691 * @drv: cpuidle driver
692 * @index: state index
693 */
694static void intel_idle_freeze(struct cpuidle_device *dev,
695 struct cpuidle_driver *drv, int index)
696{
697 unsigned long ecx = 1; /* break on interrupt flag */
698 unsigned long eax = flg2MWAIT(drv->states[index].flags);
699
700 mwait_idle_with_hints(eax, ecx);
701}
702
2a2d31c8
SL
703static void __setup_broadcast_timer(void *arg)
704{
76962caa 705 unsigned long on = (unsigned long)arg;
2a2d31c8 706
76962caa
TG
707 if (on)
708 tick_broadcast_enable();
709 else
710 tick_broadcast_disable();
2a2d31c8
SL
711}
712
25ac7761
DL
713static int cpu_hotplug_notify(struct notifier_block *n,
714 unsigned long action, void *hcpu)
2a2d31c8
SL
715{
716 int hotcpu = (unsigned long)hcpu;
25ac7761 717 struct cpuidle_device *dev;
2a2d31c8 718
e2401453 719 switch (action & ~CPU_TASKS_FROZEN) {
2a2d31c8 720 case CPU_ONLINE:
25ac7761
DL
721
722 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
723 smp_call_function_single(hotcpu, __setup_broadcast_timer,
724 (void *)true, 1);
725
726 /*
727 * Some systems can hotplug a cpu at runtime after
728 * the kernel has booted, we have to initialize the
729 * driver in this case
730 */
731 dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
732 if (!dev->registered)
733 intel_idle_cpu_init(hotcpu);
734
2a2d31c8 735 break;
2a2d31c8
SL
736 }
737 return NOTIFY_OK;
738}
739
25ac7761
DL
740static struct notifier_block cpu_hotplug_notifier = {
741 .notifier_call = cpu_hotplug_notify,
2a2d31c8
SL
742};
743
14796fca
LB
744static void auto_demotion_disable(void *dummy)
745{
746 unsigned long long msr_bits;
747
748 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
b66b8b9a 749 msr_bits &= ~(icpu->auto_demotion_disable_flags);
14796fca
LB
750 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
751}
32e95180
LB
752static void c1e_promotion_disable(void *dummy)
753{
754 unsigned long long msr_bits;
755
756 rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
757 msr_bits &= ~0x2;
758 wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
759}
14796fca 760
b66b8b9a
AK
761static const struct idle_cpu idle_cpu_nehalem = {
762 .state_table = nehalem_cstates,
b66b8b9a 763 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
32e95180 764 .disable_promotion_to_c1e = true,
b66b8b9a
AK
765};
766
767static const struct idle_cpu idle_cpu_atom = {
768 .state_table = atom_cstates,
769};
770
771static const struct idle_cpu idle_cpu_lincroft = {
772 .state_table = atom_cstates,
773 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
774};
775
776static const struct idle_cpu idle_cpu_snb = {
777 .state_table = snb_cstates,
32e95180 778 .disable_promotion_to_c1e = true,
b66b8b9a
AK
779};
780
718987d6
LB
781static const struct idle_cpu idle_cpu_byt = {
782 .state_table = byt_cstates,
783 .disable_promotion_to_c1e = true,
8c058d53 784 .byt_auto_demotion_disable_flag = true,
718987d6
LB
785};
786
cab07a56
LB
787static const struct idle_cpu idle_cpu_cht = {
788 .state_table = cht_cstates,
789 .disable_promotion_to_c1e = true,
790 .byt_auto_demotion_disable_flag = true,
791};
792
6edab08c
LB
793static const struct idle_cpu idle_cpu_ivb = {
794 .state_table = ivb_cstates,
32e95180 795 .disable_promotion_to_c1e = true,
6edab08c
LB
796};
797
0138d8f0
LB
798static const struct idle_cpu idle_cpu_ivt = {
799 .state_table = ivt_cstates,
800 .disable_promotion_to_c1e = true,
801};
802
85a4d2d4
LB
803static const struct idle_cpu idle_cpu_hsw = {
804 .state_table = hsw_cstates,
32e95180 805 .disable_promotion_to_c1e = true,
85a4d2d4
LB
806};
807
a138b568
LB
808static const struct idle_cpu idle_cpu_bdw = {
809 .state_table = bdw_cstates,
810 .disable_promotion_to_c1e = true,
811};
812
fab04b22
LB
813static const struct idle_cpu idle_cpu_avn = {
814 .state_table = avn_cstates,
815 .disable_promotion_to_c1e = true,
816};
817
b66b8b9a
AK
818#define ICPU(model, cpu) \
819 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
820
d5cdc3c4 821static const struct x86_cpu_id intel_idle_ids[] __initconst = {
b66b8b9a
AK
822 ICPU(0x1a, idle_cpu_nehalem),
823 ICPU(0x1e, idle_cpu_nehalem),
824 ICPU(0x1f, idle_cpu_nehalem),
8bf11938
BH
825 ICPU(0x25, idle_cpu_nehalem),
826 ICPU(0x2c, idle_cpu_nehalem),
827 ICPU(0x2e, idle_cpu_nehalem),
b66b8b9a
AK
828 ICPU(0x1c, idle_cpu_atom),
829 ICPU(0x26, idle_cpu_lincroft),
8bf11938 830 ICPU(0x2f, idle_cpu_nehalem),
b66b8b9a
AK
831 ICPU(0x2a, idle_cpu_snb),
832 ICPU(0x2d, idle_cpu_snb),
acead1b0 833 ICPU(0x36, idle_cpu_atom),
718987d6 834 ICPU(0x37, idle_cpu_byt),
cab07a56 835 ICPU(0x4c, idle_cpu_cht),
6edab08c 836 ICPU(0x3a, idle_cpu_ivb),
0138d8f0 837 ICPU(0x3e, idle_cpu_ivt),
85a4d2d4
LB
838 ICPU(0x3c, idle_cpu_hsw),
839 ICPU(0x3f, idle_cpu_hsw),
840 ICPU(0x45, idle_cpu_hsw),
0b15841b 841 ICPU(0x46, idle_cpu_hsw),
a138b568
LB
842 ICPU(0x4d, idle_cpu_avn),
843 ICPU(0x3d, idle_cpu_bdw),
bea57077 844 ICPU(0x47, idle_cpu_bdw),
a138b568
LB
845 ICPU(0x4f, idle_cpu_bdw),
846 ICPU(0x56, idle_cpu_bdw),
b66b8b9a
AK
847 {}
848};
849MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
850
26717172
LB
851/*
852 * intel_idle_probe()
853 */
00f3e755 854static int __init intel_idle_probe(void)
26717172 855{
c4236282 856 unsigned int eax, ebx, ecx;
b66b8b9a 857 const struct x86_cpu_id *id;
26717172
LB
858
859 if (max_cstate == 0) {
860 pr_debug(PREFIX "disabled\n");
861 return -EPERM;
862 }
863
b66b8b9a
AK
864 id = x86_match_cpu(intel_idle_ids);
865 if (!id) {
866 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
867 boot_cpu_data.x86 == 6)
868 pr_debug(PREFIX "does not run on family %d model %d\n",
869 boot_cpu_data.x86, boot_cpu_data.x86_model);
26717172 870 return -ENODEV;
b66b8b9a 871 }
26717172
LB
872
873 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
874 return -ENODEV;
875
c4236282 876 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
26717172
LB
877
878 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
5c2a9f06
TR
879 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
880 !mwait_substates)
26717172 881 return -ENODEV;
26717172 882
c4236282 883 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
26717172 884
b66b8b9a
AK
885 icpu = (const struct idle_cpu *)id->driver_data;
886 cpuidle_state_table = icpu->state_table;
26717172 887
56b9aea3 888 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
2a2d31c8 889 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
25ac7761 890 else
39a74fde 891 on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
25ac7761 892
26717172
LB
893 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
894 " model 0x%X\n", boot_cpu_data.x86_model);
895
896 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
897 lapic_timer_reliable_states);
898 return 0;
899}
900
901/*
902 * intel_idle_cpuidle_devices_uninit()
903 * unregister, free cpuidle_devices
904 */
905static void intel_idle_cpuidle_devices_uninit(void)
906{
907 int i;
908 struct cpuidle_device *dev;
909
910 for_each_online_cpu(i) {
911 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
912 cpuidle_unregister_device(dev);
913 }
914
915 free_percpu(intel_idle_cpuidle_devices);
916 return;
917}
0138d8f0
LB
918
919/*
920 * intel_idle_state_table_update()
921 *
922 * Update the default state_table for this CPU-id
923 *
924 * Currently used to access tuned IVT multi-socket targets
925 * Assumption: num_sockets == (max_package_num + 1)
926 */
927void intel_idle_state_table_update(void)
928{
929 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
930 if (boot_cpu_data.x86_model == 0x3e) { /* IVT */
931 int cpu, package_num, num_sockets = 1;
932
933 for_each_online_cpu(cpu) {
934 package_num = topology_physical_package_id(cpu);
935 if (package_num + 1 > num_sockets) {
936 num_sockets = package_num + 1;
937
d27dca42 938 if (num_sockets > 4) {
0138d8f0
LB
939 cpuidle_state_table = ivt_cstates_8s;
940 return;
d27dca42 941 }
0138d8f0
LB
942 }
943 }
944
945 if (num_sockets > 2)
946 cpuidle_state_table = ivt_cstates_4s;
947 /* else, 1 and 2 socket systems use default ivt_cstates */
948 }
949 return;
950}
951
46bcfad7
DD
952/*
953 * intel_idle_cpuidle_driver_init()
954 * allocate, initialize cpuidle_states
955 */
00f3e755 956static int __init intel_idle_cpuidle_driver_init(void)
46bcfad7
DD
957{
958 int cstate;
959 struct cpuidle_driver *drv = &intel_idle_driver;
960
0138d8f0
LB
961 intel_idle_state_table_update();
962
46bcfad7
DD
963 drv->state_count = 1;
964
e022e7eb 965 for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
24bfa950 966 int num_substates, mwait_hint, mwait_cstate;
46bcfad7 967
e022e7eb
LB
968 if (cpuidle_state_table[cstate].enter == NULL)
969 break;
970
971 if (cstate + 1 > max_cstate) {
46bcfad7
DD
972 printk(PREFIX "max_cstate %d reached\n",
973 max_cstate);
974 break;
975 }
976
e022e7eb
LB
977 mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
978 mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
e022e7eb 979
24bfa950 980 /* number of sub-states for this state in CPUID.MWAIT */
e022e7eb 981 num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
46bcfad7 982 & MWAIT_SUBSTATE_MASK;
e022e7eb 983
24bfa950
LB
984 /* if NO sub-states for this state in CPUID, skip it */
985 if (num_substates == 0)
46bcfad7 986 continue;
46bcfad7 987
e022e7eb 988 if (((mwait_cstate + 1) > 2) &&
46bcfad7
DD
989 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
990 mark_tsc_unstable("TSC halts in idle"
991 " states deeper than C2");
992
993 drv->states[drv->state_count] = /* structure copy */
994 cpuidle_state_table[cstate];
995
996 drv->state_count += 1;
997 }
998
b66b8b9a 999 if (icpu->auto_demotion_disable_flags)
39a74fde 1000 on_each_cpu(auto_demotion_disable, NULL, 1);
46bcfad7 1001
8c058d53
LB
1002 if (icpu->byt_auto_demotion_disable_flag) {
1003 wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
1004 wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
1005 }
1006
32e95180
LB
1007 if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */
1008 on_each_cpu(c1e_promotion_disable, NULL, 1);
1009
46bcfad7
DD
1010 return 0;
1011}
1012
1013
26717172 1014/*
65b7f839 1015 * intel_idle_cpu_init()
26717172 1016 * allocate, initialize, register cpuidle_devices
65b7f839 1017 * @cpu: cpu/core to initialize
26717172 1018 */
25ac7761 1019static int intel_idle_cpu_init(int cpu)
26717172 1020{
26717172
LB
1021 struct cpuidle_device *dev;
1022
65b7f839 1023 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
26717172 1024
65b7f839 1025 dev->cpu = cpu;
26717172 1026
65b7f839
TR
1027 if (cpuidle_register_device(dev)) {
1028 pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
1029 intel_idle_cpuidle_devices_uninit();
1030 return -EIO;
26717172
LB
1031 }
1032
b66b8b9a 1033 if (icpu->auto_demotion_disable_flags)
65b7f839
TR
1034 smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
1035
dbf87ab8
BZ
1036 if (icpu->disable_promotion_to_c1e)
1037 smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);
1038
26717172
LB
1039 return 0;
1040}
26717172
LB
1041
1042static int __init intel_idle_init(void)
1043{
65b7f839 1044 int retval, i;
26717172 1045
d1896049
TR
1046 /* Do not load intel_idle at all for now if idle= is passed */
1047 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
1048 return -ENODEV;
1049
26717172
LB
1050 retval = intel_idle_probe();
1051 if (retval)
1052 return retval;
1053
46bcfad7 1054 intel_idle_cpuidle_driver_init();
26717172
LB
1055 retval = cpuidle_register_driver(&intel_idle_driver);
1056 if (retval) {
3735d524 1057 struct cpuidle_driver *drv = cpuidle_get_driver();
26717172 1058 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
3735d524 1059 drv ? drv->name : "none");
26717172
LB
1060 return retval;
1061 }
1062
65b7f839
TR
1063 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
1064 if (intel_idle_cpuidle_devices == NULL)
1065 return -ENOMEM;
1066
07494d54
SB
1067 cpu_notifier_register_begin();
1068
65b7f839
TR
1069 for_each_online_cpu(i) {
1070 retval = intel_idle_cpu_init(i);
1071 if (retval) {
07494d54 1072 cpu_notifier_register_done();
65b7f839
TR
1073 cpuidle_unregister_driver(&intel_idle_driver);
1074 return retval;
1075 }
26717172 1076 }
07494d54
SB
1077 __register_cpu_notifier(&cpu_hotplug_notifier);
1078
1079 cpu_notifier_register_done();
26717172
LB
1080
1081 return 0;
1082}
1083
1084static void __exit intel_idle_exit(void)
1085{
1086 intel_idle_cpuidle_devices_uninit();
1087 cpuidle_unregister_driver(&intel_idle_driver);
1088
07494d54 1089 cpu_notifier_register_begin();
25ac7761
DL
1090
1091 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
39a74fde 1092 on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
07494d54
SB
1093 __unregister_cpu_notifier(&cpu_hotplug_notifier);
1094
1095 cpu_notifier_register_done();
2a2d31c8 1096
26717172
LB
1097 return;
1098}
1099
1100module_init(intel_idle_init);
1101module_exit(intel_idle_exit);
1102
26717172 1103module_param(max_cstate, int, 0444);
26717172
LB
1104
1105MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
1106MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
1107MODULE_LICENSE("GPL");
This page took 0.481393 seconds and 5 git commands to generate.