Merge branch 'x86-apic-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[deliverable/linux.git] / drivers / idle / intel_idle.c
CommitLineData
26717172
LB
1/*
2 * intel_idle.c - native hardware idle loop for modern Intel processors
3 *
fab04b22 4 * Copyright (c) 2013, Intel Corporation.
26717172
LB
5 * Len Brown <len.brown@intel.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms and conditions of the GNU General Public License,
9 * version 2, as published by the Free Software Foundation.
10 *
11 * This program is distributed in the hope it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program; if not, write to the Free Software Foundation, Inc.,
18 * 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19 */
20
21/*
22 * intel_idle is a cpuidle driver that loads on specific Intel processors
23 * in lieu of the legacy ACPI processor_idle driver. The intent is to
24 * make Linux more efficient on these processors, as intel_idle knows
25 * more than ACPI, as well as make Linux more immune to ACPI BIOS bugs.
26 */
27
28/*
29 * Design Assumptions
30 *
31 * All CPUs have same idle states as boot CPU
32 *
33 * Chipset BM_STS (bus master status) bit is a NOP
34 * for preventing entry into deep C-stats
35 */
36
37/*
38 * Known limitations
39 *
40 * The driver currently initializes for_each_online_cpu() upon modprobe.
41 * It it unaware of subsequent processors hot-added to the system.
42 * This means that if you boot with maxcpus=n and later online
43 * processors above n, those processors will use C1 only.
44 *
45 * ACPI has a .suspend hack to turn off deep c-statees during suspend
46 * to avoid complications with the lapic timer workaround.
47 * Have not seen issues with suspend, but may need same workaround here.
48 *
49 * There is currently no kernel-based automatic probing/loading mechanism
50 * if the driver is built as a module.
51 */
52
53/* un-comment DEBUG to enable pr_debug() statements */
54#define DEBUG
55
56#include <linux/kernel.h>
57#include <linux/cpuidle.h>
58#include <linux/clockchips.h>
26717172
LB
59#include <trace/events/power.h>
60#include <linux/sched.h>
2a2d31c8
SL
61#include <linux/notifier.h>
62#include <linux/cpu.h>
7c52d551 63#include <linux/module.h>
b66b8b9a 64#include <asm/cpu_device_id.h>
bc83cccc 65#include <asm/mwait.h>
14796fca 66#include <asm/msr.h>
26717172
LB
67
68#define INTEL_IDLE_VERSION "0.4"
69#define PREFIX "intel_idle: "
70
26717172
LB
71static struct cpuidle_driver intel_idle_driver = {
72 .name = "intel_idle",
73 .owner = THIS_MODULE,
74};
75/* intel_idle.max_cstate=0 disables driver */
137ecc77 76static int max_cstate = CPUIDLE_STATE_MAX - 1;
26717172 77
c4236282 78static unsigned int mwait_substates;
26717172 79
2a2d31c8 80#define LAPIC_TIMER_ALWAYS_RELIABLE 0xFFFFFFFF
26717172 81/* Reliable LAPIC Timer States, bit 1 for C1 etc. */
d13780d4 82static unsigned int lapic_timer_reliable_states = (1 << 1); /* Default to only C1 */
26717172 83
b66b8b9a
AK
84struct idle_cpu {
85 struct cpuidle_state *state_table;
86
87 /*
88 * Hardware C-state auto-demotion may not always be optimal.
89 * Indicate which enable bits to clear here.
90 */
91 unsigned long auto_demotion_disable_flags;
8c058d53 92 bool byt_auto_demotion_disable_flag;
32e95180 93 bool disable_promotion_to_c1e;
b66b8b9a
AK
94};
95
96static const struct idle_cpu *icpu;
3265eba0 97static struct cpuidle_device __percpu *intel_idle_cpuidle_devices;
46bcfad7
DD
98static int intel_idle(struct cpuidle_device *dev,
99 struct cpuidle_driver *drv, int index);
25ac7761 100static int intel_idle_cpu_init(int cpu);
26717172
LB
101
102static struct cpuidle_state *cpuidle_state_table;
103
956d033f
LB
104/*
105 * Set this flag for states where the HW flushes the TLB for us
106 * and so we don't need cross-calls to keep it consistent.
107 * If this flag is set, SW flushes the TLB, so even if the
108 * HW doesn't do the flushing, this flag is safe to use.
109 */
110#define CPUIDLE_FLAG_TLB_FLUSHED 0x10000
111
b1beab48
LB
112/*
113 * MWAIT takes an 8-bit "hint" in EAX "suggesting"
114 * the C-state (top nibble) and sub-state (bottom nibble)
115 * 0x00 means "MWAIT(C1)", 0x10 means "MWAIT(C2)" etc.
116 *
117 * We store the hint at the top of our "flags" for each state.
118 */
119#define flg2MWAIT(flags) (((flags) >> 24) & 0xFF)
120#define MWAIT2flg(eax) ((eax & 0xFF) << 24)
121
26717172
LB
122/*
123 * States are indexed by the cstate number,
124 * which is also the index into the MWAIT hint array.
125 * Thus C0 is a dummy.
126 */
ba0dc81e 127static struct cpuidle_state nehalem_cstates[] = {
e022e7eb 128 {
15e123e5 129 .name = "C1-NHM",
26717172 130 .desc = "MWAIT 0x00",
b82b6cca 131 .flags = MWAIT2flg(0x00),
26717172 132 .exit_latency = 3,
26717172
LB
133 .target_residency = 6,
134 .enter = &intel_idle },
32e95180
LB
135 {
136 .name = "C1E-NHM",
137 .desc = "MWAIT 0x01",
b82b6cca 138 .flags = MWAIT2flg(0x01),
32e95180
LB
139 .exit_latency = 10,
140 .target_residency = 20,
141 .enter = &intel_idle },
e022e7eb 142 {
15e123e5 143 .name = "C3-NHM",
26717172 144 .desc = "MWAIT 0x10",
b82b6cca 145 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 146 .exit_latency = 20,
26717172
LB
147 .target_residency = 80,
148 .enter = &intel_idle },
e022e7eb 149 {
15e123e5 150 .name = "C6-NHM",
26717172 151 .desc = "MWAIT 0x20",
b82b6cca 152 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 153 .exit_latency = 200,
26717172
LB
154 .target_residency = 800,
155 .enter = &intel_idle },
e022e7eb
LB
156 {
157 .enter = NULL }
26717172
LB
158};
159
ba0dc81e 160static struct cpuidle_state snb_cstates[] = {
e022e7eb 161 {
15e123e5 162 .name = "C1-SNB",
d13780d4 163 .desc = "MWAIT 0x00",
b82b6cca 164 .flags = MWAIT2flg(0x00),
32e95180
LB
165 .exit_latency = 2,
166 .target_residency = 2,
167 .enter = &intel_idle },
168 {
169 .name = "C1E-SNB",
170 .desc = "MWAIT 0x01",
b82b6cca 171 .flags = MWAIT2flg(0x01),
32e95180
LB
172 .exit_latency = 10,
173 .target_residency = 20,
d13780d4 174 .enter = &intel_idle },
e022e7eb 175 {
15e123e5 176 .name = "C3-SNB",
d13780d4 177 .desc = "MWAIT 0x10",
b82b6cca 178 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 179 .exit_latency = 80,
ddbd550d 180 .target_residency = 211,
d13780d4 181 .enter = &intel_idle },
e022e7eb 182 {
15e123e5 183 .name = "C6-SNB",
d13780d4 184 .desc = "MWAIT 0x20",
b82b6cca 185 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 186 .exit_latency = 104,
ddbd550d 187 .target_residency = 345,
d13780d4 188 .enter = &intel_idle },
e022e7eb 189 {
15e123e5 190 .name = "C7-SNB",
d13780d4 191 .desc = "MWAIT 0x30",
b82b6cca 192 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
d13780d4 193 .exit_latency = 109,
ddbd550d 194 .target_residency = 345,
d13780d4 195 .enter = &intel_idle },
e022e7eb
LB
196 {
197 .enter = NULL }
d13780d4
LB
198};
199
718987d6
LB
200static struct cpuidle_state byt_cstates[] = {
201 {
202 .name = "C1-BYT",
203 .desc = "MWAIT 0x00",
b82b6cca 204 .flags = MWAIT2flg(0x00),
718987d6
LB
205 .exit_latency = 1,
206 .target_residency = 1,
207 .enter = &intel_idle },
208 {
209 .name = "C1E-BYT",
210 .desc = "MWAIT 0x01",
b82b6cca 211 .flags = MWAIT2flg(0x01),
718987d6
LB
212 .exit_latency = 15,
213 .target_residency = 30,
214 .enter = &intel_idle },
215 {
216 .name = "C6N-BYT",
217 .desc = "MWAIT 0x58",
b82b6cca 218 .flags = MWAIT2flg(0x58) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
219 .exit_latency = 40,
220 .target_residency = 275,
221 .enter = &intel_idle },
222 {
223 .name = "C6S-BYT",
224 .desc = "MWAIT 0x52",
b82b6cca 225 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
226 .exit_latency = 140,
227 .target_residency = 560,
228 .enter = &intel_idle },
229 {
230 .name = "C7-BYT",
231 .desc = "MWAIT 0x60",
b82b6cca 232 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
233 .exit_latency = 1200,
234 .target_residency = 1500,
235 .enter = &intel_idle },
236 {
237 .name = "C7S-BYT",
238 .desc = "MWAIT 0x64",
b82b6cca 239 .flags = MWAIT2flg(0x64) | CPUIDLE_FLAG_TLB_FLUSHED,
718987d6
LB
240 .exit_latency = 10000,
241 .target_residency = 20000,
242 .enter = &intel_idle },
243 {
244 .enter = NULL }
245};
246
ba0dc81e 247static struct cpuidle_state ivb_cstates[] = {
e022e7eb 248 {
6edab08c
LB
249 .name = "C1-IVB",
250 .desc = "MWAIT 0x00",
b82b6cca 251 .flags = MWAIT2flg(0x00),
6edab08c
LB
252 .exit_latency = 1,
253 .target_residency = 1,
254 .enter = &intel_idle },
32e95180
LB
255 {
256 .name = "C1E-IVB",
257 .desc = "MWAIT 0x01",
b82b6cca 258 .flags = MWAIT2flg(0x01),
32e95180
LB
259 .exit_latency = 10,
260 .target_residency = 20,
261 .enter = &intel_idle },
e022e7eb 262 {
6edab08c
LB
263 .name = "C3-IVB",
264 .desc = "MWAIT 0x10",
b82b6cca 265 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
266 .exit_latency = 59,
267 .target_residency = 156,
268 .enter = &intel_idle },
e022e7eb 269 {
6edab08c
LB
270 .name = "C6-IVB",
271 .desc = "MWAIT 0x20",
b82b6cca 272 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
273 .exit_latency = 80,
274 .target_residency = 300,
275 .enter = &intel_idle },
e022e7eb 276 {
6edab08c
LB
277 .name = "C7-IVB",
278 .desc = "MWAIT 0x30",
b82b6cca 279 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
6edab08c
LB
280 .exit_latency = 87,
281 .target_residency = 300,
282 .enter = &intel_idle },
e022e7eb
LB
283 {
284 .enter = NULL }
6edab08c
LB
285};
286
0138d8f0
LB
287static struct cpuidle_state ivt_cstates[] = {
288 {
289 .name = "C1-IVT",
290 .desc = "MWAIT 0x00",
b82b6cca 291 .flags = MWAIT2flg(0x00),
0138d8f0
LB
292 .exit_latency = 1,
293 .target_residency = 1,
294 .enter = &intel_idle },
295 {
296 .name = "C1E-IVT",
297 .desc = "MWAIT 0x01",
b82b6cca 298 .flags = MWAIT2flg(0x01),
0138d8f0
LB
299 .exit_latency = 10,
300 .target_residency = 80,
301 .enter = &intel_idle },
302 {
303 .name = "C3-IVT",
304 .desc = "MWAIT 0x10",
b82b6cca 305 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
306 .exit_latency = 59,
307 .target_residency = 156,
308 .enter = &intel_idle },
309 {
310 .name = "C6-IVT",
311 .desc = "MWAIT 0x20",
b82b6cca 312 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
313 .exit_latency = 82,
314 .target_residency = 300,
315 .enter = &intel_idle },
316 {
317 .enter = NULL }
318};
319
320static struct cpuidle_state ivt_cstates_4s[] = {
321 {
322 .name = "C1-IVT-4S",
323 .desc = "MWAIT 0x00",
b82b6cca 324 .flags = MWAIT2flg(0x00),
0138d8f0
LB
325 .exit_latency = 1,
326 .target_residency = 1,
327 .enter = &intel_idle },
328 {
329 .name = "C1E-IVT-4S",
330 .desc = "MWAIT 0x01",
b82b6cca 331 .flags = MWAIT2flg(0x01),
0138d8f0
LB
332 .exit_latency = 10,
333 .target_residency = 250,
334 .enter = &intel_idle },
335 {
336 .name = "C3-IVT-4S",
337 .desc = "MWAIT 0x10",
b82b6cca 338 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
339 .exit_latency = 59,
340 .target_residency = 300,
341 .enter = &intel_idle },
342 {
343 .name = "C6-IVT-4S",
344 .desc = "MWAIT 0x20",
b82b6cca 345 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
346 .exit_latency = 84,
347 .target_residency = 400,
348 .enter = &intel_idle },
349 {
350 .enter = NULL }
351};
352
353static struct cpuidle_state ivt_cstates_8s[] = {
354 {
355 .name = "C1-IVT-8S",
356 .desc = "MWAIT 0x00",
b82b6cca 357 .flags = MWAIT2flg(0x00),
0138d8f0
LB
358 .exit_latency = 1,
359 .target_residency = 1,
360 .enter = &intel_idle },
361 {
362 .name = "C1E-IVT-8S",
363 .desc = "MWAIT 0x01",
b82b6cca 364 .flags = MWAIT2flg(0x01),
0138d8f0
LB
365 .exit_latency = 10,
366 .target_residency = 500,
367 .enter = &intel_idle },
368 {
369 .name = "C3-IVT-8S",
370 .desc = "MWAIT 0x10",
b82b6cca 371 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
372 .exit_latency = 59,
373 .target_residency = 600,
374 .enter = &intel_idle },
375 {
376 .name = "C6-IVT-8S",
377 .desc = "MWAIT 0x20",
b82b6cca 378 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
0138d8f0
LB
379 .exit_latency = 88,
380 .target_residency = 700,
381 .enter = &intel_idle },
382 {
383 .enter = NULL }
384};
385
ba0dc81e 386static struct cpuidle_state hsw_cstates[] = {
e022e7eb 387 {
85a4d2d4
LB
388 .name = "C1-HSW",
389 .desc = "MWAIT 0x00",
b82b6cca 390 .flags = MWAIT2flg(0x00),
85a4d2d4
LB
391 .exit_latency = 2,
392 .target_residency = 2,
393 .enter = &intel_idle },
32e95180
LB
394 {
395 .name = "C1E-HSW",
396 .desc = "MWAIT 0x01",
b82b6cca 397 .flags = MWAIT2flg(0x01),
32e95180
LB
398 .exit_latency = 10,
399 .target_residency = 20,
400 .enter = &intel_idle },
e022e7eb 401 {
85a4d2d4
LB
402 .name = "C3-HSW",
403 .desc = "MWAIT 0x10",
b82b6cca 404 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
405 .exit_latency = 33,
406 .target_residency = 100,
407 .enter = &intel_idle },
e022e7eb 408 {
85a4d2d4
LB
409 .name = "C6-HSW",
410 .desc = "MWAIT 0x20",
b82b6cca 411 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
412 .exit_latency = 133,
413 .target_residency = 400,
414 .enter = &intel_idle },
e022e7eb 415 {
85a4d2d4
LB
416 .name = "C7s-HSW",
417 .desc = "MWAIT 0x32",
b82b6cca 418 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
85a4d2d4
LB
419 .exit_latency = 166,
420 .target_residency = 500,
421 .enter = &intel_idle },
86239ceb
LB
422 {
423 .name = "C8-HSW",
424 .desc = "MWAIT 0x40",
b82b6cca 425 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
426 .exit_latency = 300,
427 .target_residency = 900,
428 .enter = &intel_idle },
429 {
430 .name = "C9-HSW",
431 .desc = "MWAIT 0x50",
b82b6cca 432 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
433 .exit_latency = 600,
434 .target_residency = 1800,
435 .enter = &intel_idle },
436 {
437 .name = "C10-HSW",
438 .desc = "MWAIT 0x60",
b82b6cca 439 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
86239ceb
LB
440 .exit_latency = 2600,
441 .target_residency = 7700,
442 .enter = &intel_idle },
e022e7eb
LB
443 {
444 .enter = NULL }
85a4d2d4 445};
a138b568
LB
446static struct cpuidle_state bdw_cstates[] = {
447 {
448 .name = "C1-BDW",
449 .desc = "MWAIT 0x00",
b82b6cca 450 .flags = MWAIT2flg(0x00),
a138b568
LB
451 .exit_latency = 2,
452 .target_residency = 2,
453 .enter = &intel_idle },
454 {
455 .name = "C1E-BDW",
456 .desc = "MWAIT 0x01",
b82b6cca 457 .flags = MWAIT2flg(0x01),
a138b568
LB
458 .exit_latency = 10,
459 .target_residency = 20,
460 .enter = &intel_idle },
461 {
462 .name = "C3-BDW",
463 .desc = "MWAIT 0x10",
b82b6cca 464 .flags = MWAIT2flg(0x10) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
465 .exit_latency = 40,
466 .target_residency = 100,
467 .enter = &intel_idle },
468 {
469 .name = "C6-BDW",
470 .desc = "MWAIT 0x20",
b82b6cca 471 .flags = MWAIT2flg(0x20) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
472 .exit_latency = 133,
473 .target_residency = 400,
474 .enter = &intel_idle },
475 {
476 .name = "C7s-BDW",
477 .desc = "MWAIT 0x32",
b82b6cca 478 .flags = MWAIT2flg(0x32) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
479 .exit_latency = 166,
480 .target_residency = 500,
481 .enter = &intel_idle },
482 {
483 .name = "C8-BDW",
484 .desc = "MWAIT 0x40",
b82b6cca 485 .flags = MWAIT2flg(0x40) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
486 .exit_latency = 300,
487 .target_residency = 900,
488 .enter = &intel_idle },
489 {
490 .name = "C9-BDW",
491 .desc = "MWAIT 0x50",
b82b6cca 492 .flags = MWAIT2flg(0x50) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
493 .exit_latency = 600,
494 .target_residency = 1800,
495 .enter = &intel_idle },
496 {
497 .name = "C10-BDW",
498 .desc = "MWAIT 0x60",
b82b6cca 499 .flags = MWAIT2flg(0x60) | CPUIDLE_FLAG_TLB_FLUSHED,
a138b568
LB
500 .exit_latency = 2600,
501 .target_residency = 7700,
502 .enter = &intel_idle },
503 {
504 .enter = NULL }
505};
85a4d2d4 506
ba0dc81e 507static struct cpuidle_state atom_cstates[] = {
e022e7eb 508 {
32e95180 509 .name = "C1E-ATM",
26717172 510 .desc = "MWAIT 0x00",
b82b6cca 511 .flags = MWAIT2flg(0x00),
32e95180
LB
512 .exit_latency = 10,
513 .target_residency = 20,
26717172 514 .enter = &intel_idle },
e022e7eb 515 {
15e123e5 516 .name = "C2-ATM",
26717172 517 .desc = "MWAIT 0x10",
b82b6cca 518 .flags = MWAIT2flg(0x10),
26717172 519 .exit_latency = 20,
26717172
LB
520 .target_residency = 80,
521 .enter = &intel_idle },
e022e7eb 522 {
15e123e5 523 .name = "C4-ATM",
26717172 524 .desc = "MWAIT 0x30",
b82b6cca 525 .flags = MWAIT2flg(0x30) | CPUIDLE_FLAG_TLB_FLUSHED,
26717172 526 .exit_latency = 100,
26717172
LB
527 .target_residency = 400,
528 .enter = &intel_idle },
e022e7eb 529 {
15e123e5 530 .name = "C6-ATM",
7fcca7d9 531 .desc = "MWAIT 0x52",
b82b6cca 532 .flags = MWAIT2flg(0x52) | CPUIDLE_FLAG_TLB_FLUSHED,
7fcca7d9 533 .exit_latency = 140,
7fcca7d9
LB
534 .target_residency = 560,
535 .enter = &intel_idle },
e022e7eb
LB
536 {
537 .enter = NULL }
26717172 538};
88390996 539static struct cpuidle_state avn_cstates[] = {
fab04b22
LB
540 {
541 .name = "C1-AVN",
542 .desc = "MWAIT 0x00",
b82b6cca 543 .flags = MWAIT2flg(0x00),
fab04b22
LB
544 .exit_latency = 2,
545 .target_residency = 2,
546 .enter = &intel_idle },
547 {
548 .name = "C6-AVN",
549 .desc = "MWAIT 0x51",
b82b6cca 550 .flags = MWAIT2flg(0x51) | CPUIDLE_FLAG_TLB_FLUSHED,
fab04b22
LB
551 .exit_latency = 15,
552 .target_residency = 45,
553 .enter = &intel_idle },
88390996
JL
554 {
555 .enter = NULL }
fab04b22 556};
26717172 557
26717172
LB
558/**
559 * intel_idle
560 * @dev: cpuidle_device
46bcfad7 561 * @drv: cpuidle driver
e978aa7d 562 * @index: index of cpuidle state
26717172 563 *
63ff07be 564 * Must be called under local_irq_disable().
26717172 565 */
46bcfad7
DD
566static int intel_idle(struct cpuidle_device *dev,
567 struct cpuidle_driver *drv, int index)
26717172
LB
568{
569 unsigned long ecx = 1; /* break on interrupt flag */
46bcfad7 570 struct cpuidle_state *state = &drv->states[index];
b1beab48 571 unsigned long eax = flg2MWAIT(state->flags);
26717172 572 unsigned int cstate;
26717172
LB
573 int cpu = smp_processor_id();
574
575 cstate = (((eax) >> MWAIT_SUBSTATE_SIZE) & MWAIT_CSTATE_MASK) + 1;
576
6110a1f4 577 /*
c8381cc3
LB
578 * leave_mm() to avoid costly and often unnecessary wakeups
579 * for flushing the user TLB's associated with the active mm.
6110a1f4 580 */
c8381cc3 581 if (state->flags & CPUIDLE_FLAG_TLB_FLUSHED)
6110a1f4
SS
582 leave_mm(cpu);
583
26717172
LB
584 if (!(lapic_timer_reliable_states & (1 << (cstate))))
585 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_ENTER, &cpu);
586
16824255 587 mwait_idle_with_hints(eax, ecx);
26717172 588
26717172
LB
589 if (!(lapic_timer_reliable_states & (1 << (cstate))))
590 clockevents_notify(CLOCK_EVT_NOTIFY_BROADCAST_EXIT, &cpu);
591
e978aa7d 592 return index;
26717172
LB
593}
594
2a2d31c8
SL
595static void __setup_broadcast_timer(void *arg)
596{
597 unsigned long reason = (unsigned long)arg;
598 int cpu = smp_processor_id();
599
600 reason = reason ?
601 CLOCK_EVT_NOTIFY_BROADCAST_ON : CLOCK_EVT_NOTIFY_BROADCAST_OFF;
602
603 clockevents_notify(reason, &cpu);
604}
605
25ac7761
DL
606static int cpu_hotplug_notify(struct notifier_block *n,
607 unsigned long action, void *hcpu)
2a2d31c8
SL
608{
609 int hotcpu = (unsigned long)hcpu;
25ac7761 610 struct cpuidle_device *dev;
2a2d31c8 611
e2401453 612 switch (action & ~CPU_TASKS_FROZEN) {
2a2d31c8 613 case CPU_ONLINE:
25ac7761
DL
614
615 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
616 smp_call_function_single(hotcpu, __setup_broadcast_timer,
617 (void *)true, 1);
618
619 /*
620 * Some systems can hotplug a cpu at runtime after
621 * the kernel has booted, we have to initialize the
622 * driver in this case
623 */
624 dev = per_cpu_ptr(intel_idle_cpuidle_devices, hotcpu);
625 if (!dev->registered)
626 intel_idle_cpu_init(hotcpu);
627
2a2d31c8 628 break;
2a2d31c8
SL
629 }
630 return NOTIFY_OK;
631}
632
25ac7761
DL
633static struct notifier_block cpu_hotplug_notifier = {
634 .notifier_call = cpu_hotplug_notify,
2a2d31c8
SL
635};
636
14796fca
LB
637static void auto_demotion_disable(void *dummy)
638{
639 unsigned long long msr_bits;
640
641 rdmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
b66b8b9a 642 msr_bits &= ~(icpu->auto_demotion_disable_flags);
14796fca
LB
643 wrmsrl(MSR_NHM_SNB_PKG_CST_CFG_CTL, msr_bits);
644}
32e95180
LB
645static void c1e_promotion_disable(void *dummy)
646{
647 unsigned long long msr_bits;
648
649 rdmsrl(MSR_IA32_POWER_CTL, msr_bits);
650 msr_bits &= ~0x2;
651 wrmsrl(MSR_IA32_POWER_CTL, msr_bits);
652}
14796fca 653
b66b8b9a
AK
654static const struct idle_cpu idle_cpu_nehalem = {
655 .state_table = nehalem_cstates,
b66b8b9a 656 .auto_demotion_disable_flags = NHM_C1_AUTO_DEMOTE | NHM_C3_AUTO_DEMOTE,
32e95180 657 .disable_promotion_to_c1e = true,
b66b8b9a
AK
658};
659
660static const struct idle_cpu idle_cpu_atom = {
661 .state_table = atom_cstates,
662};
663
664static const struct idle_cpu idle_cpu_lincroft = {
665 .state_table = atom_cstates,
666 .auto_demotion_disable_flags = ATM_LNC_C6_AUTO_DEMOTE,
667};
668
669static const struct idle_cpu idle_cpu_snb = {
670 .state_table = snb_cstates,
32e95180 671 .disable_promotion_to_c1e = true,
b66b8b9a
AK
672};
673
718987d6
LB
674static const struct idle_cpu idle_cpu_byt = {
675 .state_table = byt_cstates,
676 .disable_promotion_to_c1e = true,
8c058d53 677 .byt_auto_demotion_disable_flag = true,
718987d6
LB
678};
679
6edab08c
LB
680static const struct idle_cpu idle_cpu_ivb = {
681 .state_table = ivb_cstates,
32e95180 682 .disable_promotion_to_c1e = true,
6edab08c
LB
683};
684
0138d8f0
LB
685static const struct idle_cpu idle_cpu_ivt = {
686 .state_table = ivt_cstates,
687 .disable_promotion_to_c1e = true,
688};
689
85a4d2d4
LB
690static const struct idle_cpu idle_cpu_hsw = {
691 .state_table = hsw_cstates,
32e95180 692 .disable_promotion_to_c1e = true,
85a4d2d4
LB
693};
694
a138b568
LB
695static const struct idle_cpu idle_cpu_bdw = {
696 .state_table = bdw_cstates,
697 .disable_promotion_to_c1e = true,
698};
699
fab04b22
LB
700static const struct idle_cpu idle_cpu_avn = {
701 .state_table = avn_cstates,
702 .disable_promotion_to_c1e = true,
703};
704
b66b8b9a
AK
705#define ICPU(model, cpu) \
706 { X86_VENDOR_INTEL, 6, model, X86_FEATURE_MWAIT, (unsigned long)&cpu }
707
708static const struct x86_cpu_id intel_idle_ids[] = {
709 ICPU(0x1a, idle_cpu_nehalem),
710 ICPU(0x1e, idle_cpu_nehalem),
711 ICPU(0x1f, idle_cpu_nehalem),
8bf11938
BH
712 ICPU(0x25, idle_cpu_nehalem),
713 ICPU(0x2c, idle_cpu_nehalem),
714 ICPU(0x2e, idle_cpu_nehalem),
b66b8b9a
AK
715 ICPU(0x1c, idle_cpu_atom),
716 ICPU(0x26, idle_cpu_lincroft),
8bf11938 717 ICPU(0x2f, idle_cpu_nehalem),
b66b8b9a
AK
718 ICPU(0x2a, idle_cpu_snb),
719 ICPU(0x2d, idle_cpu_snb),
acead1b0 720 ICPU(0x36, idle_cpu_atom),
718987d6 721 ICPU(0x37, idle_cpu_byt),
6edab08c 722 ICPU(0x3a, idle_cpu_ivb),
0138d8f0 723 ICPU(0x3e, idle_cpu_ivt),
85a4d2d4
LB
724 ICPU(0x3c, idle_cpu_hsw),
725 ICPU(0x3f, idle_cpu_hsw),
726 ICPU(0x45, idle_cpu_hsw),
0b15841b 727 ICPU(0x46, idle_cpu_hsw),
a138b568
LB
728 ICPU(0x4d, idle_cpu_avn),
729 ICPU(0x3d, idle_cpu_bdw),
730 ICPU(0x4f, idle_cpu_bdw),
731 ICPU(0x56, idle_cpu_bdw),
b66b8b9a
AK
732 {}
733};
734MODULE_DEVICE_TABLE(x86cpu, intel_idle_ids);
735
26717172
LB
736/*
737 * intel_idle_probe()
738 */
00f3e755 739static int __init intel_idle_probe(void)
26717172 740{
c4236282 741 unsigned int eax, ebx, ecx;
b66b8b9a 742 const struct x86_cpu_id *id;
26717172
LB
743
744 if (max_cstate == 0) {
745 pr_debug(PREFIX "disabled\n");
746 return -EPERM;
747 }
748
b66b8b9a
AK
749 id = x86_match_cpu(intel_idle_ids);
750 if (!id) {
751 if (boot_cpu_data.x86_vendor == X86_VENDOR_INTEL &&
752 boot_cpu_data.x86 == 6)
753 pr_debug(PREFIX "does not run on family %d model %d\n",
754 boot_cpu_data.x86, boot_cpu_data.x86_model);
26717172 755 return -ENODEV;
b66b8b9a 756 }
26717172
LB
757
758 if (boot_cpu_data.cpuid_level < CPUID_MWAIT_LEAF)
759 return -ENODEV;
760
c4236282 761 cpuid(CPUID_MWAIT_LEAF, &eax, &ebx, &ecx, &mwait_substates);
26717172
LB
762
763 if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED) ||
5c2a9f06
TR
764 !(ecx & CPUID5_ECX_INTERRUPT_BREAK) ||
765 !mwait_substates)
26717172 766 return -ENODEV;
26717172 767
c4236282 768 pr_debug(PREFIX "MWAIT substates: 0x%x\n", mwait_substates);
26717172 769
b66b8b9a
AK
770 icpu = (const struct idle_cpu *)id->driver_data;
771 cpuidle_state_table = icpu->state_table;
26717172 772
56b9aea3 773 if (boot_cpu_has(X86_FEATURE_ARAT)) /* Always Reliable APIC Timer */
2a2d31c8 774 lapic_timer_reliable_states = LAPIC_TIMER_ALWAYS_RELIABLE;
25ac7761 775 else
39a74fde 776 on_each_cpu(__setup_broadcast_timer, (void *)true, 1);
25ac7761 777
26717172
LB
778 pr_debug(PREFIX "v" INTEL_IDLE_VERSION
779 " model 0x%X\n", boot_cpu_data.x86_model);
780
781 pr_debug(PREFIX "lapic_timer_reliable_states 0x%x\n",
782 lapic_timer_reliable_states);
783 return 0;
784}
785
786/*
787 * intel_idle_cpuidle_devices_uninit()
788 * unregister, free cpuidle_devices
789 */
790static void intel_idle_cpuidle_devices_uninit(void)
791{
792 int i;
793 struct cpuidle_device *dev;
794
795 for_each_online_cpu(i) {
796 dev = per_cpu_ptr(intel_idle_cpuidle_devices, i);
797 cpuidle_unregister_device(dev);
798 }
799
800 free_percpu(intel_idle_cpuidle_devices);
801 return;
802}
0138d8f0
LB
803
804/*
805 * intel_idle_state_table_update()
806 *
807 * Update the default state_table for this CPU-id
808 *
809 * Currently used to access tuned IVT multi-socket targets
810 * Assumption: num_sockets == (max_package_num + 1)
811 */
812void intel_idle_state_table_update(void)
813{
814 /* IVT uses a different table for 1-2, 3-4, and > 4 sockets */
815 if (boot_cpu_data.x86_model == 0x3e) { /* IVT */
816 int cpu, package_num, num_sockets = 1;
817
818 for_each_online_cpu(cpu) {
819 package_num = topology_physical_package_id(cpu);
820 if (package_num + 1 > num_sockets) {
821 num_sockets = package_num + 1;
822
d27dca42 823 if (num_sockets > 4) {
0138d8f0
LB
824 cpuidle_state_table = ivt_cstates_8s;
825 return;
d27dca42 826 }
0138d8f0
LB
827 }
828 }
829
830 if (num_sockets > 2)
831 cpuidle_state_table = ivt_cstates_4s;
832 /* else, 1 and 2 socket systems use default ivt_cstates */
833 }
834 return;
835}
836
46bcfad7
DD
837/*
838 * intel_idle_cpuidle_driver_init()
839 * allocate, initialize cpuidle_states
840 */
00f3e755 841static int __init intel_idle_cpuidle_driver_init(void)
46bcfad7
DD
842{
843 int cstate;
844 struct cpuidle_driver *drv = &intel_idle_driver;
845
0138d8f0
LB
846 intel_idle_state_table_update();
847
46bcfad7
DD
848 drv->state_count = 1;
849
e022e7eb 850 for (cstate = 0; cstate < CPUIDLE_STATE_MAX; ++cstate) {
24bfa950 851 int num_substates, mwait_hint, mwait_cstate;
46bcfad7 852
e022e7eb
LB
853 if (cpuidle_state_table[cstate].enter == NULL)
854 break;
855
856 if (cstate + 1 > max_cstate) {
46bcfad7
DD
857 printk(PREFIX "max_cstate %d reached\n",
858 max_cstate);
859 break;
860 }
861
e022e7eb
LB
862 mwait_hint = flg2MWAIT(cpuidle_state_table[cstate].flags);
863 mwait_cstate = MWAIT_HINT2CSTATE(mwait_hint);
e022e7eb 864
24bfa950 865 /* number of sub-states for this state in CPUID.MWAIT */
e022e7eb 866 num_substates = (mwait_substates >> ((mwait_cstate + 1) * 4))
46bcfad7 867 & MWAIT_SUBSTATE_MASK;
e022e7eb 868
24bfa950
LB
869 /* if NO sub-states for this state in CPUID, skip it */
870 if (num_substates == 0)
46bcfad7 871 continue;
46bcfad7 872
e022e7eb 873 if (((mwait_cstate + 1) > 2) &&
46bcfad7
DD
874 !boot_cpu_has(X86_FEATURE_NONSTOP_TSC))
875 mark_tsc_unstable("TSC halts in idle"
876 " states deeper than C2");
877
878 drv->states[drv->state_count] = /* structure copy */
879 cpuidle_state_table[cstate];
880
881 drv->state_count += 1;
882 }
883
b66b8b9a 884 if (icpu->auto_demotion_disable_flags)
39a74fde 885 on_each_cpu(auto_demotion_disable, NULL, 1);
46bcfad7 886
8c058d53
LB
887 if (icpu->byt_auto_demotion_disable_flag) {
888 wrmsrl(MSR_CC6_DEMOTION_POLICY_CONFIG, 0);
889 wrmsrl(MSR_MC6_DEMOTION_POLICY_CONFIG, 0);
890 }
891
32e95180
LB
892 if (icpu->disable_promotion_to_c1e) /* each-cpu is redundant */
893 on_each_cpu(c1e_promotion_disable, NULL, 1);
894
46bcfad7
DD
895 return 0;
896}
897
898
26717172 899/*
65b7f839 900 * intel_idle_cpu_init()
26717172 901 * allocate, initialize, register cpuidle_devices
65b7f839 902 * @cpu: cpu/core to initialize
26717172 903 */
25ac7761 904static int intel_idle_cpu_init(int cpu)
26717172 905{
26717172
LB
906 struct cpuidle_device *dev;
907
65b7f839 908 dev = per_cpu_ptr(intel_idle_cpuidle_devices, cpu);
26717172 909
65b7f839 910 dev->cpu = cpu;
26717172 911
65b7f839
TR
912 if (cpuidle_register_device(dev)) {
913 pr_debug(PREFIX "cpuidle_register_device %d failed!\n", cpu);
914 intel_idle_cpuidle_devices_uninit();
915 return -EIO;
26717172
LB
916 }
917
b66b8b9a 918 if (icpu->auto_demotion_disable_flags)
65b7f839
TR
919 smp_call_function_single(cpu, auto_demotion_disable, NULL, 1);
920
dbf87ab8
BZ
921 if (icpu->disable_promotion_to_c1e)
922 smp_call_function_single(cpu, c1e_promotion_disable, NULL, 1);
923
26717172
LB
924 return 0;
925}
26717172
LB
926
927static int __init intel_idle_init(void)
928{
65b7f839 929 int retval, i;
26717172 930
d1896049
TR
931 /* Do not load intel_idle at all for now if idle= is passed */
932 if (boot_option_idle_override != IDLE_NO_OVERRIDE)
933 return -ENODEV;
934
26717172
LB
935 retval = intel_idle_probe();
936 if (retval)
937 return retval;
938
46bcfad7 939 intel_idle_cpuidle_driver_init();
26717172
LB
940 retval = cpuidle_register_driver(&intel_idle_driver);
941 if (retval) {
3735d524 942 struct cpuidle_driver *drv = cpuidle_get_driver();
26717172 943 printk(KERN_DEBUG PREFIX "intel_idle yielding to %s",
3735d524 944 drv ? drv->name : "none");
26717172
LB
945 return retval;
946 }
947
65b7f839
TR
948 intel_idle_cpuidle_devices = alloc_percpu(struct cpuidle_device);
949 if (intel_idle_cpuidle_devices == NULL)
950 return -ENOMEM;
951
07494d54
SB
952 cpu_notifier_register_begin();
953
65b7f839
TR
954 for_each_online_cpu(i) {
955 retval = intel_idle_cpu_init(i);
956 if (retval) {
07494d54 957 cpu_notifier_register_done();
65b7f839
TR
958 cpuidle_unregister_driver(&intel_idle_driver);
959 return retval;
960 }
26717172 961 }
07494d54
SB
962 __register_cpu_notifier(&cpu_hotplug_notifier);
963
964 cpu_notifier_register_done();
26717172
LB
965
966 return 0;
967}
968
969static void __exit intel_idle_exit(void)
970{
971 intel_idle_cpuidle_devices_uninit();
972 cpuidle_unregister_driver(&intel_idle_driver);
973
07494d54 974 cpu_notifier_register_begin();
25ac7761
DL
975
976 if (lapic_timer_reliable_states != LAPIC_TIMER_ALWAYS_RELIABLE)
39a74fde 977 on_each_cpu(__setup_broadcast_timer, (void *)false, 1);
07494d54
SB
978 __unregister_cpu_notifier(&cpu_hotplug_notifier);
979
980 cpu_notifier_register_done();
2a2d31c8 981
26717172
LB
982 return;
983}
984
985module_init(intel_idle_init);
986module_exit(intel_idle_exit);
987
26717172 988module_param(max_cstate, int, 0444);
26717172
LB
989
990MODULE_AUTHOR("Len Brown <len.brown@intel.com>");
991MODULE_DESCRIPTION("Cpuidle driver for Intel Hardware v" INTEL_IDLE_VERSION);
992MODULE_LICENSE("GPL");
This page took 0.313922 seconds and 5 git commands to generate.