IB/ipath: Flush RWQEs if access error or invalid error seen
[deliverable/linux.git] / drivers / infiniband / hw / ipath / ipath_kernel.h
CommitLineData
d41d3aeb
BS
1#ifndef _IPATH_KERNEL_H
2#define _IPATH_KERNEL_H
3/*
759d5768 4 * Copyright (c) 2006 QLogic, Inc. All rights reserved.
d41d3aeb
BS
5 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36/*
37 * This header file is the base header file for infinipath kernel code
38 * ipath_user.h serves a similar purpose for user code.
39 */
40
41#include <linux/interrupt.h>
1fd3b40f
BS
42#include <linux/pci.h>
43#include <linux/dma-mapping.h>
d41d3aeb
BS
44#include <asm/io.h>
45
46#include "ipath_common.h"
47#include "ipath_debug.h"
48#include "ipath_registers.h"
49
50/* only s/w major version of InfiniPath we can handle */
51#define IPATH_CHIP_VERS_MAJ 2U
52
53/* don't care about this except printing */
54#define IPATH_CHIP_VERS_MIN 0U
55
56/* temporary, maybe always */
57extern struct infinipath_stats ipath_stats;
58
59#define IPATH_CHIP_SWVERSION IPATH_CHIP_VERS_MAJ
60
61struct ipath_portdata {
62 void **port_rcvegrbuf;
63 dma_addr_t *port_rcvegrbuf_phys;
64 /* rcvhdrq base, needs mmap before useful */
65 void *port_rcvhdrq;
66 /* kernel virtual address where hdrqtail is updated */
1fd3b40f 67 void *port_rcvhdrtail_kvaddr;
d41d3aeb
BS
68 /*
69 * temp buffer for expected send setup, allocated at open, instead
70 * of each setup call
71 */
72 void *port_tid_pg_list;
73 /* when waiting for rcv or pioavail */
74 wait_queue_head_t port_wait;
75 /*
76 * rcvegr bufs base, physical, must fit
77 * in 44 bits so 32 bit programs mmap64 44 bit works)
78 */
79 dma_addr_t port_rcvegr_phys;
80 /* mmap of hdrq, must fit in 44 bits */
81 dma_addr_t port_rcvhdrq_phys;
f37bda92 82 dma_addr_t port_rcvhdrqtailaddr_phys;
d41d3aeb 83 /*
9929b0fb
BS
84 * number of opens (including slave subports) on this instance
85 * (ignoring forks, dup, etc. for now)
d41d3aeb
BS
86 */
87 int port_cnt;
88 /*
89 * how much space to leave at start of eager TID entries for
90 * protocol use, on each TID
91 */
92 /* instead of calculating it */
93 unsigned port_port;
9929b0fb
BS
94 /* non-zero if port is being shared. */
95 u16 port_subport_cnt;
96 /* non-zero if port is being shared. */
97 u16 port_subport_id;
d41d3aeb
BS
98 /* chip offset of PIO buffers for this port */
99 u32 port_piobufs;
100 /* how many alloc_pages() chunks in port_rcvegrbuf_pages */
101 u32 port_rcvegrbuf_chunks;
102 /* how many egrbufs per chunk */
103 u32 port_rcvegrbufs_perchunk;
104 /* order for port_rcvegrbuf_pages */
105 size_t port_rcvegrbuf_size;
106 /* rcvhdrq size (for freeing) */
107 size_t port_rcvhdrq_size;
108 /* next expected TID to check when looking for free */
109 u32 port_tidcursor;
110 /* next expected TID to check */
111 unsigned long port_flag;
112 /* WAIT_RCV that timed out, no interrupt */
113 u32 port_rcvwait_to;
114 /* WAIT_PIO that timed out, no interrupt */
115 u32 port_piowait_to;
116 /* WAIT_RCV already happened, no wait */
117 u32 port_rcvnowait;
118 /* WAIT_PIO already happened, no wait */
119 u32 port_pionowait;
120 /* total number of rcvhdrqfull errors */
121 u32 port_hdrqfull;
122 /* pid of process using this port */
123 pid_t port_pid;
124 /* same size as task_struct .comm[] */
125 char port_comm[16];
126 /* pkeys set by this use of this port */
127 u16 port_pkeys[4];
128 /* so file ops can get at unit */
129 struct ipath_devdata *port_dd;
9929b0fb
BS
130 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
131 void *subport_uregbase;
132 /* An array of pages for the eager receive buffers * N */
133 void *subport_rcvegrbuf;
134 /* An array of pages for the eager header queue entries * N */
135 void *subport_rcvhdr_base;
136 /* The version of the library which opened this port */
137 u32 userversion;
138 /* Bitmask of active slaves */
139 u32 active_slaves;
d41d3aeb
BS
140};
141
142struct sk_buff;
143
144/*
145 * control information for layered drivers
146 */
147struct _ipath_layer {
148 void *l_arg;
149};
150
1fd3b40f
BS
151struct ipath_skbinfo {
152 struct sk_buff *skb;
153 dma_addr_t phys;
154};
155
d41d3aeb
BS
156struct ipath_devdata {
157 struct list_head ipath_list;
158
159 struct ipath_kregs const *ipath_kregs;
160 struct ipath_cregs const *ipath_cregs;
161
162 /* mem-mapped pointer to base of chip regs */
163 u64 __iomem *ipath_kregbase;
164 /* end of mem-mapped chip space; range checking */
165 u64 __iomem *ipath_kregend;
166 /* physical address of chip for io_remap, etc. */
167 unsigned long ipath_physaddr;
168 /* base of memory alloced for ipath_kregbase, for free */
169 u64 *ipath_kregalloc;
d41d3aeb
BS
170 /*
171 * virtual address where port0 rcvhdrqtail updated for this unit.
172 * only written to by the chip, not the driver.
173 */
174 volatile __le64 *ipath_hdrqtailptr;
d41d3aeb
BS
175 /* ipath_cfgports pointers */
176 struct ipath_portdata **ipath_pd;
177 /* sk_buffs used by port 0 eager receive queue */
1fd3b40f 178 struct ipath_skbinfo *ipath_port0_skbinfo;
d41d3aeb
BS
179 /* kvirt address of 1st 2k pio buffer */
180 void __iomem *ipath_pio2kbase;
181 /* kvirt address of 1st 4k pio buffer */
182 void __iomem *ipath_pio4kbase;
183 /*
184 * points to area where PIOavail registers will be DMA'ed.
185 * Has to be on a page of it's own, because the page will be
186 * mapped into user program space. This copy is *ONLY* ever
187 * written by DMA, not by the driver! Need a copy per device
188 * when we get to multiple devices
189 */
190 volatile __le64 *ipath_pioavailregs_dma;
191 /* physical address where updates occur */
192 dma_addr_t ipath_pioavailregs_phys;
193 struct _ipath_layer ipath_layer;
194 /* setup intr */
195 int (*ipath_f_intrsetup)(struct ipath_devdata *);
196 /* setup on-chip bus config */
197 int (*ipath_f_bus)(struct ipath_devdata *, struct pci_dev *);
198 /* hard reset chip */
199 int (*ipath_f_reset)(struct ipath_devdata *);
200 int (*ipath_f_get_boardname)(struct ipath_devdata *, char *,
201 size_t);
202 void (*ipath_f_init_hwerrors)(struct ipath_devdata *);
203 void (*ipath_f_handle_hwerrors)(struct ipath_devdata *, char *,
204 size_t);
205 void (*ipath_f_quiet_serdes)(struct ipath_devdata *);
206 int (*ipath_f_bringup_serdes)(struct ipath_devdata *);
207 int (*ipath_f_early_init)(struct ipath_devdata *);
208 void (*ipath_f_clear_tids)(struct ipath_devdata *, unsigned);
209 void (*ipath_f_put_tid)(struct ipath_devdata *, u64 __iomem*,
210 u32, unsigned long);
211 void (*ipath_f_tidtemplate)(struct ipath_devdata *);
212 void (*ipath_f_cleanup)(struct ipath_devdata *);
213 void (*ipath_f_setextled)(struct ipath_devdata *, u64, u64);
214 /* fill out chip-specific fields */
215 int (*ipath_f_get_base_info)(struct ipath_portdata *, void *);
b1c1b6a3
BS
216 struct ipath_ibdev *verbs_dev;
217 struct timer_list verbs_timer;
d41d3aeb
BS
218 /* total dwords sent (summed from counter) */
219 u64 ipath_sword;
220 /* total dwords rcvd (summed from counter) */
221 u64 ipath_rword;
222 /* total packets sent (summed from counter) */
223 u64 ipath_spkts;
224 /* total packets rcvd (summed from counter) */
225 u64 ipath_rpkts;
226 /* ipath_statusp initially points to this. */
227 u64 _ipath_status;
228 /* GUID for this interface, in network order */
229 __be64 ipath_guid;
230 /*
231 * aggregrate of error bits reported since last cleared, for
232 * limiting of error reporting
233 */
234 ipath_err_t ipath_lasterror;
235 /*
236 * aggregrate of error bits reported since last cleared, for
237 * limiting of hwerror reporting
238 */
239 ipath_err_t ipath_lasthwerror;
240 /*
241 * errors masked because they occur too fast, also includes errors
242 * that are always ignored (ipath_ignorederrs)
243 */
244 ipath_err_t ipath_maskederrs;
245 /* time in jiffies at which to re-enable maskederrs */
246 unsigned long ipath_unmasktime;
247 /*
248 * errors always ignored (masked), at least for a given
249 * chip/device, because they are wrong or not useful
250 */
251 ipath_err_t ipath_ignorederrs;
252 /* count of egrfull errors, combined for all ports */
253 u64 ipath_last_tidfull;
254 /* for ipath_qcheck() */
255 u64 ipath_lastport0rcv_cnt;
256 /* template for writing TIDs */
257 u64 ipath_tidtemplate;
258 /* value to write to free TIDs */
259 u64 ipath_tidinvalid;
525d0ca1 260 /* IBA6120 rcv interrupt setup */
d41d3aeb
BS
261 u64 ipath_rhdrhead_intr_off;
262
263 /* size of memory at ipath_kregbase */
264 u32 ipath_kregsize;
265 /* number of registers used for pioavail */
266 u32 ipath_pioavregs;
267 /* IPATH_POLL, etc. */
268 u32 ipath_flags;
0fd41363
BS
269 /* ipath_flags driver is waiting for */
270 u32 ipath_state_wanted;
d41d3aeb
BS
271 /* last buffer for user use, first buf for kernel use is this
272 * index. */
273 u32 ipath_lastport_piobuf;
274 /* is a stats timer active */
275 u32 ipath_stats_timer_active;
276 /* dwords sent read from counter */
277 u32 ipath_lastsword;
278 /* dwords received read from counter */
279 u32 ipath_lastrword;
280 /* sent packets read from counter */
281 u32 ipath_lastspkts;
282 /* received packets read from counter */
283 u32 ipath_lastrpkts;
284 /* pio bufs allocated per port */
285 u32 ipath_pbufsport;
286 /*
287 * number of ports configured as max; zero is set to number chip
288 * supports, less gives more pio bufs/port, etc.
289 */
290 u32 ipath_cfgports;
291 /* port0 rcvhdrq head offset */
292 u32 ipath_port0head;
293 /* count of port 0 hdrqfull errors */
294 u32 ipath_p0_hdrqfull;
295
296 /*
297 * (*cfgports) used to suppress multiple instances of same
298 * port staying stuck at same point
299 */
300 u32 *ipath_lastrcvhdrqtails;
301 /*
302 * (*cfgports) used to suppress multiple instances of same
303 * port staying stuck at same point
304 */
305 u32 *ipath_lastegrheads;
306 /*
307 * index of last piobuffer we used. Speeds up searching, by
308 * starting at this point. Doesn't matter if multiple cpu's use and
309 * update, last updater is only write that matters. Whenever it
310 * wraps, we update shadow copies. Need a copy per device when we
311 * get to multiple devices
312 */
313 u32 ipath_lastpioindex;
314 /* max length of freezemsg */
315 u32 ipath_freezelen;
316 /*
317 * consecutive times we wanted a PIO buffer but were unable to
318 * get one
319 */
320 u32 ipath_consec_nopiobuf;
321 /*
322 * hint that we should update ipath_pioavailshadow before
323 * looking for a PIO buffer
324 */
325 u32 ipath_upd_pio_shadow;
326 /* so we can rewrite it after a chip reset */
327 u32 ipath_pcibar0;
328 /* so we can rewrite it after a chip reset */
329 u32 ipath_pcibar1;
d41d3aeb
BS
330
331 /* HT/PCI Vendor ID (here for NodeInfo) */
332 u16 ipath_vendorid;
333 /* HT/PCI Device ID (here for NodeInfo) */
334 u16 ipath_deviceid;
335 /* offset in HT config space of slave/primary interface block */
336 u8 ipath_ht_slave_off;
337 /* for write combining settings */
338 unsigned long ipath_wc_cookie;
339 /* ref count for each pkey */
340 atomic_t ipath_pkeyrefs[4];
341 /* shadow copy of all exptids physaddr; used only by funcsim */
342 u64 *ipath_tidsimshadow;
343 /* shadow copy of struct page *'s for exp tid pages */
344 struct page **ipath_pageshadow;
1fd3b40f
BS
345 /* shadow copy of dma handles for exp tid pages */
346 dma_addr_t *ipath_physshadow;
d41d3aeb
BS
347 /* lock to workaround chip bug 9437 */
348 spinlock_t ipath_tid_lock;
349
350 /*
351 * IPATH_STATUS_*,
352 * this address is mapped readonly into user processes so they can
353 * get status cheaply, whenever they want.
354 */
355 u64 *ipath_statusp;
356 /* freeze msg if hw error put chip in freeze */
357 char *ipath_freezemsg;
358 /* pci access data structure */
359 struct pci_dev *pcidev;
a2acb2ff
BS
360 struct cdev *user_cdev;
361 struct cdev *diag_cdev;
362 struct class_device *user_class_dev;
363 struct class_device *diag_class_dev;
d41d3aeb
BS
364 /* timer used to prevent stats overflow, error throttling, etc. */
365 struct timer_list ipath_stats_timer;
366 /* check for stale messages in rcv queue */
367 /* only allow one intr at a time. */
368 unsigned long ipath_rcv_pending;
35783ec0
BS
369 void *ipath_dummy_hdrq; /* used after port close */
370 dma_addr_t ipath_dummy_hdrq_phys;
d41d3aeb
BS
371
372 /*
373 * Shadow copies of registers; size indicates read access size.
374 * Most of them are readonly, but some are write-only register,
375 * where we manipulate the bits in the shadow copy, and then write
376 * the shadow copy to infinipath.
377 *
378 * We deliberately make most of these 32 bits, since they have
379 * restricted range. For any that we read, we won't to generate 32
380 * bit accesses, since Opteron will generate 2 separate 32 bit HT
381 * transactions for a 64 bit read, and we want to avoid unnecessary
382 * HT transactions.
383 */
384
385 /* This is the 64 bit group */
386
387 /*
388 * shadow of pioavail, check to be sure it's large enough at
389 * init time.
390 */
391 unsigned long ipath_pioavailshadow[8];
392 /* shadow of kr_gpio_out, for rmw ops */
393 u64 ipath_gpio_out;
394 /* kr_revision shadow */
395 u64 ipath_revision;
396 /*
397 * shadow of ibcctrl, for interrupt handling of link changes,
398 * etc.
399 */
400 u64 ipath_ibcctrl;
401 /*
402 * last ibcstatus, to suppress "duplicate" status change messages,
403 * mostly from 2 to 3
404 */
405 u64 ipath_lastibcstat;
406 /* hwerrmask shadow */
407 ipath_err_t ipath_hwerrmask;
408 /* interrupt config reg shadow */
409 u64 ipath_intconfig;
410 /* kr_sendpiobufbase value */
411 u64 ipath_piobufbase;
412
413 /* these are the "32 bit" regs */
414
415 /*
416 * number of GUIDs in the flash for this interface; may need some
417 * rethinking for setting on other ifaces
418 */
419 u32 ipath_nguid;
420 /*
421 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
422 * all expect bit fields to be "unsigned long"
423 */
424 /* shadow kr_rcvctrl */
425 unsigned long ipath_rcvctrl;
426 /* shadow kr_sendctrl */
427 unsigned long ipath_sendctrl;
428
429 /* value we put in kr_rcvhdrcnt */
430 u32 ipath_rcvhdrcnt;
431 /* value we put in kr_rcvhdrsize */
432 u32 ipath_rcvhdrsize;
433 /* value we put in kr_rcvhdrentsize */
434 u32 ipath_rcvhdrentsize;
435 /* offset of last entry in rcvhdrq */
436 u32 ipath_hdrqlast;
437 /* kr_portcnt value */
438 u32 ipath_portcnt;
439 /* kr_pagealign value */
440 u32 ipath_palign;
441 /* number of "2KB" PIO buffers */
442 u32 ipath_piobcnt2k;
443 /* size in bytes of "2KB" PIO buffers */
444 u32 ipath_piosize2k;
445 /* number of "4KB" PIO buffers */
446 u32 ipath_piobcnt4k;
447 /* size in bytes of "4KB" PIO buffers */
448 u32 ipath_piosize4k;
449 /* kr_rcvegrbase value */
450 u32 ipath_rcvegrbase;
451 /* kr_rcvegrcnt value */
452 u32 ipath_rcvegrcnt;
453 /* kr_rcvtidbase value */
454 u32 ipath_rcvtidbase;
455 /* kr_rcvtidcnt value */
456 u32 ipath_rcvtidcnt;
457 /* kr_sendregbase */
458 u32 ipath_sregbase;
459 /* kr_userregbase */
460 u32 ipath_uregbase;
461 /* kr_counterregbase */
462 u32 ipath_cregbase;
463 /* shadow the control register contents */
464 u32 ipath_control;
465 /* shadow the gpio output contents */
466 u32 ipath_extctrl;
467 /* PCI revision register (HTC rev on FPGA) */
468 u32 ipath_pcirev;
469
470 /* chip address space used by 4k pio buffers */
471 u32 ipath_4kalign;
472 /* The MTU programmed for this unit */
473 u32 ipath_ibmtu;
474 /*
475 * The max size IB packet, included IB headers that we can send.
476 * Starts same as ipath_piosize, but is affected when ibmtu is
477 * changed, or by size of eager buffers
478 */
479 u32 ipath_ibmaxlen;
480 /*
481 * ibmaxlen at init time, limited by chip and by receive buffer
482 * size. Not changed after init.
483 */
484 u32 ipath_init_ibmaxlen;
485 /* size of each rcvegrbuffer */
486 u32 ipath_rcvegrbufsize;
487 /* width (2,4,8,16,32) from HT config reg */
488 u32 ipath_htwidth;
489 /* HT speed (200,400,800,1000) from HT config */
490 u32 ipath_htspeed;
491 /* ports waiting for PIOavail intr */
492 unsigned long ipath_portpiowait;
493 /*
494 * number of sequential ibcstatus change for polling active/quiet
495 * (i.e., link not coming up).
496 */
497 u32 ipath_ibpollcnt;
498 /* low and high portions of MSI capability/vector */
499 u32 ipath_msi_lo;
500 /* saved after PCIe init for restore after reset */
501 u32 ipath_msi_hi;
502 /* MSI data (vector) saved for restore */
503 u16 ipath_msi_data;
504 /* MLID programmed for this instance */
505 u16 ipath_mlid;
506 /* LID programmed for this instance */
507 u16 ipath_lid;
508 /* list of pkeys programmed; 0 if not set */
509 u16 ipath_pkeys[4];
8307c28e
BS
510 /*
511 * ASCII serial number, from flash, large enough for original
512 * all digit strings, and longer QLogic serial number format
513 */
514 u8 ipath_serial[16];
d41d3aeb
BS
515 /* human readable board version */
516 u8 ipath_boardversion[80];
517 /* chip major rev, from ipath_revision */
518 u8 ipath_majrev;
519 /* chip minor rev, from ipath_revision */
520 u8 ipath_minrev;
521 /* board rev, from ipath_revision */
522 u8 ipath_boardrev;
523 /* unit # of this chip, if present */
524 int ipath_unit;
525 /* saved for restore after reset */
526 u8 ipath_pci_cacheline;
527 /* LID mask control */
528 u8 ipath_lmc;
30fc5c31
BS
529 /* Rx Polarity inversion (compensate for ~tx on partner) */
530 u8 ipath_rx_pol_inv;
fba75200
BS
531
532 /* local link integrity counter */
533 u32 ipath_lli_counter;
534 /* local link integrity errors */
535 u32 ipath_lli_errors;
2c9446a1
BS
536 /*
537 * Above counts only cases where _successive_ LocalLinkIntegrity
538 * errors were seen in the receive headers of kern-packets.
539 * Below are the three (monotonically increasing) counters
540 * maintained via GPIO interrupts on iba6120-rev2.
541 */
542 u32 ipath_rxfc_unsupvl_errs;
543 u32 ipath_overrun_thresh_errs;
544 u32 ipath_lli_errs;
f62fe77a
BS
545
546 /*
547 * Not all devices managed by a driver instance are the same
548 * type, so these fields must be per-device.
549 */
550 u64 ipath_i_bitsextant;
551 ipath_err_t ipath_e_bitsextant;
552 ipath_err_t ipath_hwe_bitsextant;
553
554 /*
555 * Below should be computable from number of ports,
556 * since they are never modified.
557 */
558 u32 ipath_i_rcvavail_mask;
559 u32 ipath_i_rcvurg_mask;
560
561 /*
562 * Register bits for selecting i2c direction and values, used for
563 * I2C serial flash.
564 */
565 u16 ipath_gpio_sda_num;
566 u16 ipath_gpio_scl_num;
567 u64 ipath_gpio_sda;
568 u64 ipath_gpio_scl;
d41d3aeb
BS
569};
570
9929b0fb
BS
571/* Private data for file operations */
572struct ipath_filedata {
573 struct ipath_portdata *pd;
574 unsigned subport;
575 unsigned tidcursor;
576};
d41d3aeb
BS
577extern struct list_head ipath_dev_list;
578extern spinlock_t ipath_devs_lock;
579extern struct ipath_devdata *ipath_lookup(int unit);
580
d41d3aeb
BS
581int ipath_init_chip(struct ipath_devdata *, int);
582int ipath_enable_wc(struct ipath_devdata *dd);
583void ipath_disable_wc(struct ipath_devdata *dd);
584int ipath_count_units(int *npresentp, int *nupp, u32 *maxportsp);
585void ipath_shutdown_device(struct ipath_devdata *);
586
587struct file_operations;
588int ipath_cdev_init(int minor, char *name, struct file_operations *fops,
589 struct cdev **cdevp, struct class_device **class_devp);
590void ipath_cdev_cleanup(struct cdev **cdevp,
591 struct class_device **class_devp);
592
a2acb2ff
BS
593int ipath_diag_add(struct ipath_devdata *);
594void ipath_diag_remove(struct ipath_devdata *);
d41d3aeb 595
0fd41363 596extern wait_queue_head_t ipath_state_wait;
d41d3aeb
BS
597
598int ipath_user_add(struct ipath_devdata *dd);
a2acb2ff 599void ipath_user_remove(struct ipath_devdata *dd);
d41d3aeb
BS
600
601struct sk_buff *ipath_alloc_skb(struct ipath_devdata *dd, gfp_t);
602
603extern int ipath_diag_inuse;
604
605irqreturn_t ipath_intr(int irq, void *devid, struct pt_regs *regs);
606void ipath_decode_err(char *buf, size_t blen, ipath_err_t err);
607#if __IPATH_INFO || __IPATH_DBG
608extern const char *ipath_ibcstatus_str[];
609#endif
610
611/* clean up any per-chip chip-specific stuff */
612void ipath_chip_cleanup(struct ipath_devdata *);
613/* clean up any chip type-specific stuff */
614void ipath_chip_done(void);
615
616/* check to see if we have to force ordering for write combining */
617int ipath_unordered_wc(void);
618
619void ipath_disarm_piobufs(struct ipath_devdata *, unsigned first,
620 unsigned cnt);
621
622int ipath_create_rcvhdrq(struct ipath_devdata *, struct ipath_portdata *);
f37bda92 623void ipath_free_pddata(struct ipath_devdata *, struct ipath_portdata *);
d41d3aeb
BS
624
625int ipath_parse_ushort(const char *str, unsigned short *valp);
626
d41d3aeb
BS
627void ipath_kreceive(struct ipath_devdata *);
628int ipath_setrcvhdrsize(struct ipath_devdata *, unsigned);
629int ipath_reset_device(int);
630void ipath_get_faststats(unsigned long);
34b2aafe
BS
631int ipath_set_linkstate(struct ipath_devdata *, u8);
632int ipath_set_mtu(struct ipath_devdata *, u16);
633int ipath_set_lid(struct ipath_devdata *, u32, u8);
30fc5c31 634int ipath_set_rx_pol_inv(struct ipath_devdata *dd, u8 new_pol_inv);
d41d3aeb
BS
635
636/* for use in system calls, where we want to know device type, etc. */
9929b0fb
BS
637#define port_fp(fp) ((struct ipath_filedata *)(fp)->private_data)->pd
638#define subport_fp(fp) \
639 ((struct ipath_filedata *)(fp)->private_data)->subport
640#define tidcursor_fp(fp) \
641 ((struct ipath_filedata *)(fp)->private_data)->tidcursor
d41d3aeb
BS
642
643/*
644 * values for ipath_flags
645 */
646/* The chip is up and initted */
647#define IPATH_INITTED 0x2
648 /* set if any user code has set kr_rcvhdrsize */
649#define IPATH_RCVHDRSZ_SET 0x4
650 /* The chip is present and valid for accesses */
651#define IPATH_PRESENT 0x8
652 /* HT link0 is only 8 bits wide, ignore upper byte crc
653 * errors, etc. */
654#define IPATH_8BIT_IN_HT0 0x10
655 /* HT link1 is only 8 bits wide, ignore upper byte crc
656 * errors, etc. */
657#define IPATH_8BIT_IN_HT1 0x20
658 /* The link is down */
659#define IPATH_LINKDOWN 0x40
660 /* The link level is up (0x11) */
661#define IPATH_LINKINIT 0x80
662 /* The link is in the armed (0x21) state */
663#define IPATH_LINKARMED 0x100
664 /* The link is in the active (0x31) state */
665#define IPATH_LINKACTIVE 0x200
666 /* link current state is unknown */
667#define IPATH_LINKUNK 0x400
668 /* no IB cable, or no device on IB cable */
669#define IPATH_NOCABLE 0x4000
670 /* Supports port zero per packet receive interrupts via
671 * GPIO */
672#define IPATH_GPIO_INTR 0x8000
673 /* uses the coded 4byte TID, not 8 byte */
674#define IPATH_4BYTE_TID 0x10000
675 /* packet/word counters are 32 bit, else those 4 counters
676 * are 64bit */
677#define IPATH_32BITCOUNTERS 0x20000
678 /* can miss port0 rx interrupts */
679#define IPATH_POLL_RX_INTR 0x40000
680#define IPATH_DISABLED 0x80000 /* administratively disabled */
2c9446a1
BS
681 /* Use GPIO interrupts for new counters */
682#define IPATH_GPIO_ERRINTRS 0x100000
683
684/* Bits in GPIO for the added interrupts */
685#define IPATH_GPIO_PORT0_BIT 2
686#define IPATH_GPIO_RXUVL_BIT 3
687#define IPATH_GPIO_OVRUN_BIT 4
688#define IPATH_GPIO_LLI_BIT 5
689#define IPATH_GPIO_ERRINTR_MASK 0x38
d41d3aeb
BS
690
691/* portdata flag bit offsets */
692 /* waiting for a packet to arrive */
693#define IPATH_PORT_WAITING_RCV 2
694 /* waiting for a PIO buffer to be available */
695#define IPATH_PORT_WAITING_PIO 3
696
697/* free up any allocated data at closes */
698void ipath_free_data(struct ipath_portdata *dd);
699int ipath_waitfor_mdio_cmdready(struct ipath_devdata *);
700int ipath_waitfor_complete(struct ipath_devdata *, ipath_kreg, u64, u64 *);
701u32 __iomem *ipath_getpiobuf(struct ipath_devdata *, u32 *);
525d0ca1
BS
702void ipath_init_iba6120_funcs(struct ipath_devdata *);
703void ipath_init_iba6110_funcs(struct ipath_devdata *);
f2080fa3 704void ipath_get_eeprom_info(struct ipath_devdata *);
d41d3aeb
BS
705u64 ipath_snap_cntr(struct ipath_devdata *, ipath_creg);
706
707/*
708 * number of words used for protocol header if not set by ipath_userinit();
709 */
710#define IPATH_DFLT_RCVHDRSIZE 9
711
712#define IPATH_MDIO_CMD_WRITE 1
713#define IPATH_MDIO_CMD_READ 2
714#define IPATH_MDIO_CLD_DIV 25 /* to get 2.5 Mhz mdio clock */
715#define IPATH_MDIO_CMDVALID 0x40000000 /* bit 30 */
716#define IPATH_MDIO_DATAVALID 0x80000000 /* bit 31 */
717#define IPATH_MDIO_CTRL_STD 0x0
718
719static inline u64 ipath_mdio_req(int cmd, int dev, int reg, int data)
720{
721 return (((u64) IPATH_MDIO_CLD_DIV) << 32) |
722 (cmd << 26) |
723 (dev << 21) |
724 (reg << 16) |
725 (data & 0xFFFF);
726}
727
728 /* signal and fifo status, in bank 31 */
729#define IPATH_MDIO_CTRL_XGXS_REG_8 0x8
730 /* controls loopback, redundancy */
731#define IPATH_MDIO_CTRL_8355_REG_1 0x10
732 /* premph, encdec, etc. */
733#define IPATH_MDIO_CTRL_8355_REG_2 0x11
734 /* Kchars, etc. */
735#define IPATH_MDIO_CTRL_8355_REG_6 0x15
736#define IPATH_MDIO_CTRL_8355_REG_9 0x18
737#define IPATH_MDIO_CTRL_8355_REG_10 0x1D
738
739int ipath_get_user_pages(unsigned long, size_t, struct page **);
740int ipath_get_user_pages_nocopy(unsigned long, struct page **);
741void ipath_release_user_pages(struct page **, size_t);
742void ipath_release_user_pages_on_close(struct page **, size_t);
743int ipath_eeprom_read(struct ipath_devdata *, u8, void *, int);
744int ipath_eeprom_write(struct ipath_devdata *, u8, const void *, int);
745
746/* these are used for the registers that vary with port */
747void ipath_write_kreg_port(const struct ipath_devdata *, ipath_kreg,
748 unsigned, u64);
749u64 ipath_read_kreg64_port(const struct ipath_devdata *, ipath_kreg,
750 unsigned);
751
752/*
753 * We could have a single register get/put routine, that takes a group type,
754 * but this is somewhat clearer and cleaner. It also gives us some error
755 * checking. 64 bit register reads should always work, but are inefficient
756 * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
757 * so we use kreg32 wherever possible. User register and counter register
758 * reads are always 32 bit reads, so only one form of those routines.
759 */
760
761/*
762 * At the moment, none of the s-registers are writable, so no
763 * ipath_write_sreg(), and none of the c-registers are writable, so no
764 * ipath_write_creg().
765 */
766
767/**
768 * ipath_read_ureg32 - read 32-bit virtualized per-port register
769 * @dd: device
770 * @regno: register number
771 * @port: port number
772 *
773 * Return the contents of a register that is virtualized to be per port.
685f97e8
BS
774 * Returns -1 on errors (not distinguishable from valid contents at
775 * runtime; we may add a separate error variable at some point).
d41d3aeb
BS
776 */
777static inline u32 ipath_read_ureg32(const struct ipath_devdata *dd,
778 ipath_ureg regno, int port)
779{
c71c30dc 780 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
d41d3aeb
BS
781 return 0;
782
783 return readl(regno + (u64 __iomem *)
784 (dd->ipath_uregbase +
785 (char __iomem *)dd->ipath_kregbase +
786 dd->ipath_palign * port));
787}
788
789/**
790 * ipath_write_ureg - write 32-bit virtualized per-port register
791 * @dd: device
792 * @regno: register number
793 * @value: value
794 * @port: port
795 *
796 * Write the contents of a register that is virtualized to be per port.
797 */
798static inline void ipath_write_ureg(const struct ipath_devdata *dd,
799 ipath_ureg regno, u64 value, int port)
800{
801 u64 __iomem *ubase = (u64 __iomem *)
802 (dd->ipath_uregbase + (char __iomem *) dd->ipath_kregbase +
803 dd->ipath_palign * port);
804 if (dd->ipath_kregbase)
805 writeq(value, &ubase[regno]);
806}
807
808static inline u32 ipath_read_kreg32(const struct ipath_devdata *dd,
809 ipath_kreg regno)
810{
c71c30dc 811 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
d41d3aeb
BS
812 return -1;
813 return readl((u32 __iomem *) & dd->ipath_kregbase[regno]);
814}
815
816static inline u64 ipath_read_kreg64(const struct ipath_devdata *dd,
817 ipath_kreg regno)
818{
c71c30dc 819 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
d41d3aeb
BS
820 return -1;
821
822 return readq(&dd->ipath_kregbase[regno]);
823}
824
825static inline void ipath_write_kreg(const struct ipath_devdata *dd,
826 ipath_kreg regno, u64 value)
827{
828 if (dd->ipath_kregbase)
829 writeq(value, &dd->ipath_kregbase[regno]);
830}
831
832static inline u64 ipath_read_creg(const struct ipath_devdata *dd,
833 ipath_sreg regno)
834{
c71c30dc 835 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
d41d3aeb
BS
836 return 0;
837
838 return readq(regno + (u64 __iomem *)
839 (dd->ipath_cregbase +
840 (char __iomem *)dd->ipath_kregbase));
841}
842
843static inline u32 ipath_read_creg32(const struct ipath_devdata *dd,
844 ipath_sreg regno)
845{
c71c30dc 846 if (!dd->ipath_kregbase || !(dd->ipath_flags & IPATH_PRESENT))
d41d3aeb
BS
847 return 0;
848 return readl(regno + (u64 __iomem *)
849 (dd->ipath_cregbase +
850 (char __iomem *)dd->ipath_kregbase));
851}
852
853/*
854 * sysfs interface.
855 */
856
857struct device_driver;
858
b55f4f06 859extern const char ib_ipath_version[];
d41d3aeb
BS
860
861int ipath_driver_create_group(struct device_driver *);
862void ipath_driver_remove_group(struct device_driver *);
863
864int ipath_device_create_group(struct device *, struct ipath_devdata *);
865void ipath_device_remove_group(struct device *, struct ipath_devdata *);
866int ipath_expose_reset(struct device *);
867
98341f26
BS
868int ipath_diagpkt_add(void);
869void ipath_diagpkt_remove(void);
870
d41d3aeb
BS
871int ipath_init_ipathfs(void);
872void ipath_exit_ipathfs(void);
873int ipathfs_add_device(struct ipath_devdata *);
874int ipathfs_remove_device(struct ipath_devdata *);
875
1fd3b40f
BS
876/*
877 * dma_addr wrappers - all 0's invalid for hw
878 */
879dma_addr_t ipath_map_page(struct pci_dev *, struct page *, unsigned long,
880 size_t, int);
881dma_addr_t ipath_map_single(struct pci_dev *, void *, size_t, int);
882
d41d3aeb
BS
883/*
884 * Flush write combining store buffers (if present) and perform a write
885 * barrier.
886 */
887#if defined(CONFIG_X86_64)
888#define ipath_flush_wc() asm volatile("sfence" ::: "memory")
889#else
890#define ipath_flush_wc() wmb()
891#endif
892
893extern unsigned ipath_debug; /* debugging bit mask */
894
895const char *ipath_get_unit_name(int unit);
896
897extern struct mutex ipath_mutex;
898
b55f4f06 899#define IPATH_DRV_NAME "ib_ipath"
d41d3aeb 900#define IPATH_MAJOR 233
a2acb2ff 901#define IPATH_USER_MINOR_BASE 0
98341f26 902#define IPATH_DIAGPKT_MINOR 127
a2acb2ff
BS
903#define IPATH_DIAG_MINOR_BASE 129
904#define IPATH_NMINORS 255
d41d3aeb
BS
905
906#define ipath_dev_err(dd,fmt,...) \
907 do { \
908 const struct ipath_devdata *__dd = (dd); \
909 if (__dd->pcidev) \
910 dev_err(&__dd->pcidev->dev, "%s: " fmt, \
911 ipath_get_unit_name(__dd->ipath_unit), \
912 ##__VA_ARGS__); \
913 else \
914 printk(KERN_ERR IPATH_DRV_NAME ": %s: " fmt, \
915 ipath_get_unit_name(__dd->ipath_unit), \
916 ##__VA_ARGS__); \
917 } while (0)
918
919#if _IPATH_DEBUGGING
920
921# define __IPATH_DBG_WHICH(which,fmt,...) \
922 do { \
923 if(unlikely(ipath_debug&(which))) \
924 printk(KERN_DEBUG IPATH_DRV_NAME ": %s: " fmt, \
925 __func__,##__VA_ARGS__); \
926 } while(0)
927
928# define ipath_dbg(fmt,...) \
929 __IPATH_DBG_WHICH(__IPATH_DBG,fmt,##__VA_ARGS__)
930# define ipath_cdbg(which,fmt,...) \
931 __IPATH_DBG_WHICH(__IPATH_##which##DBG,fmt,##__VA_ARGS__)
932
933#else /* ! _IPATH_DEBUGGING */
934
935# define ipath_dbg(fmt,...)
936# define ipath_cdbg(which,fmt,...)
937
938#endif /* _IPATH_DEBUGGING */
939
8d588f8b
BS
940/*
941 * this is used for formatting hw error messages...
942 */
943struct ipath_hwerror_msgs {
944 u64 mask;
945 const char *msg;
946};
947
948#define INFINIPATH_HWE_MSG(a, b) { .mask = INFINIPATH_HWE_##a, .msg = b }
949
950/* in ipath_intr.c... */
951void ipath_format_hwerrors(u64 hwerrs,
952 const struct ipath_hwerror_msgs *hwerrmsgs,
953 size_t nhwerrmsgs,
954 char *msg, size_t lmsg);
955
d41d3aeb 956#endif /* _IPATH_KERNEL_H */
This page took 0.145929 seconds and 5 git commands to generate.