IB/qib: Update minor version number
[deliverable/linux.git] / drivers / infiniband / hw / qib / qib.h
CommitLineData
f931551b
RC
1#ifndef _QIB_KERNEL_H
2#define _QIB_KERNEL_H
3/*
551ace12
MM
4 * Copyright (c) 2012 Intel Corporation. All rights reserved.
5 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
f931551b
RC
6 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 */
36
37/*
38 * This header file is the base header file for qlogic_ib kernel code
39 * qib_user.h serves a similar purpose for user code.
40 */
41
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/dma-mapping.h>
45#include <linux/mutex.h>
46#include <linux/list.h>
47#include <linux/scatterlist.h>
ba818afd 48#include <linux/slab.h>
f931551b
RC
49#include <linux/io.h>
50#include <linux/fs.h>
51#include <linux/completion.h>
52#include <linux/kref.h>
53#include <linux/sched.h>
54
55#include "qib_common.h"
56#include "qib_verbs.h"
57
58/* only s/w major version of QLogic_IB we can handle */
59#define QIB_CHIP_VERS_MAJ 2U
60
61/* don't care about this except printing */
62#define QIB_CHIP_VERS_MIN 0U
63
64/* The Organization Unique Identifier (Mfg code), and its position in GUID */
65#define QIB_OUI 0x001175
66#define QIB_OUI_LSB 40
67
68/*
69 * per driver stats, either not device nor port-specific, or
70 * summed over all of the devices and ports.
71 * They are described by name via ipathfs filesystem, so layout
72 * and number of elements can change without breaking compatibility.
73 * If members are added or deleted qib_statnames[] in qib_fs.c must
74 * change to match.
75 */
76struct qlogic_ib_stats {
77 __u64 sps_ints; /* number of interrupts handled */
78 __u64 sps_errints; /* number of error interrupts */
79 __u64 sps_txerrs; /* tx-related packet errors */
80 __u64 sps_rcverrs; /* non-crc rcv packet errors */
81 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
82 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
83 __u64 sps_ctxts; /* number of contexts currently open */
84 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
85 __u64 sps_buffull;
86 __u64 sps_hdrfull;
87};
88
89extern struct qlogic_ib_stats qib_stats;
1d352035 90extern const struct pci_error_handlers qib_pci_err_handler;
f931551b
RC
91extern struct pci_driver qib_driver;
92
93#define QIB_CHIP_SWVERSION QIB_CHIP_VERS_MAJ
94/*
95 * First-cut critierion for "device is active" is
96 * two thousand dwords combined Tx, Rx traffic per
97 * 5-second interval. SMA packets are 64 dwords,
98 * and occur "a few per second", presumably each way.
99 */
100#define QIB_TRAFFIC_ACTIVE_THRESHOLD (2000)
101
102/*
103 * Struct used to indicate which errors are logged in each of the
104 * error-counters that are logged to EEPROM. A counter is incremented
105 * _once_ (saturating at 255) for each event with any bits set in
106 * the error or hwerror register masks below.
107 */
108#define QIB_EEP_LOG_CNT (4)
109struct qib_eep_log_mask {
110 u64 errs_to_log;
111 u64 hwerrs_to_log;
112};
113
114/*
115 * Below contains all data related to a single context (formerly called port).
116 */
117struct qib_ctxtdata {
118 void **rcvegrbuf;
119 dma_addr_t *rcvegrbuf_phys;
120 /* rcvhdrq base, needs mmap before useful */
121 void *rcvhdrq;
122 /* kernel virtual address where hdrqtail is updated */
123 void *rcvhdrtail_kvaddr;
124 /*
125 * temp buffer for expected send setup, allocated at open, instead
126 * of each setup call
127 */
128 void *tid_pg_list;
129 /*
130 * Shared page for kernel to signal user processes that send buffers
131 * need disarming. The process should call QIB_CMD_DISARM_BUFS
132 * or QIB_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
133 */
134 unsigned long *user_event_mask;
135 /* when waiting for rcv or pioavail */
136 wait_queue_head_t wait;
137 /*
138 * rcvegr bufs base, physical, must fit
139 * in 44 bits so 32 bit programs mmap64 44 bit works)
140 */
141 dma_addr_t rcvegr_phys;
142 /* mmap of hdrq, must fit in 44 bits */
143 dma_addr_t rcvhdrq_phys;
144 dma_addr_t rcvhdrqtailaddr_phys;
145
146 /*
147 * number of opens (including slave sub-contexts) on this instance
148 * (ignoring forks, dup, etc. for now)
149 */
150 int cnt;
151 /*
152 * how much space to leave at start of eager TID entries for
153 * protocol use, on each TID
154 */
155 /* instead of calculating it */
156 unsigned ctxt;
157 /* non-zero if ctxt is being shared. */
158 u16 subctxt_cnt;
159 /* non-zero if ctxt is being shared. */
160 u16 subctxt_id;
161 /* number of eager TID entries. */
162 u16 rcvegrcnt;
163 /* index of first eager TID entry. */
164 u16 rcvegr_tid_base;
165 /* number of pio bufs for this ctxt (all procs, if shared) */
166 u32 piocnt;
167 /* first pio buffer for this ctxt */
168 u32 pio_base;
169 /* chip offset of PIO buffers for this ctxt */
170 u32 piobufs;
171 /* how many alloc_pages() chunks in rcvegrbuf_pages */
172 u32 rcvegrbuf_chunks;
173 /* how many egrbufs per chunk */
9e1c0e43
MM
174 u16 rcvegrbufs_perchunk;
175 /* ilog2 of above */
176 u16 rcvegrbufs_perchunk_shift;
f931551b
RC
177 /* order for rcvegrbuf_pages */
178 size_t rcvegrbuf_size;
179 /* rcvhdrq size (for freeing) */
180 size_t rcvhdrq_size;
181 /* per-context flags for fileops/intr communication */
182 unsigned long flag;
183 /* next expected TID to check when looking for free */
184 u32 tidcursor;
185 /* WAIT_RCV that timed out, no interrupt */
186 u32 rcvwait_to;
187 /* WAIT_PIO that timed out, no interrupt */
188 u32 piowait_to;
189 /* WAIT_RCV already happened, no wait */
190 u32 rcvnowait;
191 /* WAIT_PIO already happened, no wait */
192 u32 pionowait;
193 /* total number of polled urgent packets */
194 u32 urgent;
195 /* saved total number of polled urgent packets for poll edge trigger */
196 u32 urgent_poll;
197 /* pid of process using this ctxt */
198 pid_t pid;
199 pid_t subpid[QLOGIC_IB_MAX_SUBCTXT];
200 /* same size as task_struct .comm[], command that opened context */
201 char comm[16];
202 /* pkeys set by this use of this ctxt */
203 u16 pkeys[4];
204 /* so file ops can get at unit */
205 struct qib_devdata *dd;
206 /* so funcs that need physical port can get it easily */
207 struct qib_pportdata *ppd;
208 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
209 void *subctxt_uregbase;
210 /* An array of pages for the eager receive buffers * N */
211 void *subctxt_rcvegrbuf;
212 /* An array of pages for the eager header queue entries * N */
213 void *subctxt_rcvhdr_base;
214 /* The version of the library which opened this ctxt */
215 u32 userversion;
216 /* Bitmask of active slaves */
217 u32 active_slaves;
218 /* Type of packets or conditions we want to poll for */
219 u16 poll_type;
220 /* receive packet sequence counter */
221 u8 seq_cnt;
222 u8 redirect_seq_cnt;
223 /* ctxt rcvhdrq head offset */
224 u32 head;
225 u32 pkt_count;
af061a64
MM
226 /* lookaside fields */
227 struct qib_qp *lookaside_qp;
228 u32 lookaside_qpn;
f931551b
RC
229 /* QPs waiting for context processing */
230 struct list_head qp_wait_list;
231};
232
233struct qib_sge_state;
234
235struct qib_sdma_txreq {
236 int flags;
237 int sg_count;
238 dma_addr_t addr;
239 void (*callback)(struct qib_sdma_txreq *, int);
240 u16 start_idx; /* sdma private */
241 u16 next_descq_idx; /* sdma private */
242 struct list_head list; /* sdma private */
243};
244
245struct qib_sdma_desc {
246 __le64 qw[2];
247};
248
249struct qib_verbs_txreq {
250 struct qib_sdma_txreq txreq;
251 struct qib_qp *qp;
252 struct qib_swqe *wqe;
253 u32 dwords;
254 u16 hdr_dwords;
255 u16 hdr_inx;
256 struct qib_pio_header *align_buf;
257 struct qib_mregion *mr;
258 struct qib_sge_state *ss;
259};
260
261#define QIB_SDMA_TXREQ_F_USELARGEBUF 0x1
262#define QIB_SDMA_TXREQ_F_HEADTOHOST 0x2
263#define QIB_SDMA_TXREQ_F_INTREQ 0x4
264#define QIB_SDMA_TXREQ_F_FREEBUF 0x8
265#define QIB_SDMA_TXREQ_F_FREEDESC 0x10
266
267#define QIB_SDMA_TXREQ_S_OK 0
268#define QIB_SDMA_TXREQ_S_SENDERROR 1
269#define QIB_SDMA_TXREQ_S_ABORTED 2
270#define QIB_SDMA_TXREQ_S_SHUTDOWN 3
271
272/*
273 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
274 * Mostly for MADs that set or query link parameters, also ipath
275 * config interfaces
276 */
277#define QIB_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
278#define QIB_IB_CFG_LWID_ENB 2 /* allowed Link-width */
279#define QIB_IB_CFG_LWID 3 /* currently active Link-width */
280#define QIB_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
281#define QIB_IB_CFG_SPD 5 /* current Link spd */
282#define QIB_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
283#define QIB_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
284#define QIB_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
285#define QIB_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
286#define QIB_IB_CFG_OP_VLS 10 /* operational VLs */
287#define QIB_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
288#define QIB_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
289#define QIB_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
290#define QIB_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
291#define QIB_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
292#define QIB_IB_CFG_PKEYS 16 /* update partition keys */
293#define QIB_IB_CFG_MTU 17 /* update MTU in IBC */
294#define QIB_IB_CFG_LSTATE 18 /* update linkcmd and linkinitcmd in IBC */
295#define QIB_IB_CFG_VL_HIGH_LIMIT 19
296#define QIB_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
297#define QIB_IB_CFG_PORT 21 /* switch port we are connected to */
298
299/*
300 * for CFG_LSTATE: LINKCMD in upper 16 bits, LINKINITCMD in lower 16
301 * IB_LINKINITCMD_POLL and SLEEP are also used as set/get values for
302 * QIB_IB_CFG_LINKDEFAULT cmd
303 */
304#define IB_LINKCMD_DOWN (0 << 16)
305#define IB_LINKCMD_ARMED (1 << 16)
306#define IB_LINKCMD_ACTIVE (2 << 16)
307#define IB_LINKINITCMD_NOP 0
308#define IB_LINKINITCMD_POLL 1
309#define IB_LINKINITCMD_SLEEP 2
310#define IB_LINKINITCMD_DISABLE 3
311
312/*
313 * valid states passed to qib_set_linkstate() user call
314 */
315#define QIB_IB_LINKDOWN 0
316#define QIB_IB_LINKARM 1
317#define QIB_IB_LINKACTIVE 2
318#define QIB_IB_LINKDOWN_ONLY 3
319#define QIB_IB_LINKDOWN_SLEEP 4
320#define QIB_IB_LINKDOWN_DISABLE 5
321
322/*
323 * These 7 values (SDR, DDR, and QDR may be ORed for auto-speed
324 * negotiation) are used for the 3rd argument to path_f_set_ib_cfg
325 * with cmd QIB_IB_CFG_SPD_ENB, by direct calls or via sysfs. They
326 * are also the the possible values for qib_link_speed_enabled and active
327 * The values were chosen to match values used within the IB spec.
328 */
329#define QIB_IB_SDR 1
330#define QIB_IB_DDR 2
331#define QIB_IB_QDR 4
332
333#define QIB_DEFAULT_MTU 4096
334
cc323b2a
RC
335/* max number of IB ports supported per HCA */
336#define QIB_MAX_IB_PORTS 2
337
f931551b
RC
338/*
339 * Possible IB config parameters for f_get/set_ib_table()
340 */
341#define QIB_IB_TBL_VL_HIGH_ARB 1 /* Get/set VL high priority weights */
342#define QIB_IB_TBL_VL_LOW_ARB 2 /* Get/set VL low priority weights */
343
344/*
345 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
346 * these are bits so they can be combined, e.g.
347 * QIB_RCVCTRL_INTRAVAIL_ENB | QIB_RCVCTRL_CTXT_ENB
348 */
349#define QIB_RCVCTRL_TAILUPD_ENB 0x01
350#define QIB_RCVCTRL_TAILUPD_DIS 0x02
351#define QIB_RCVCTRL_CTXT_ENB 0x04
352#define QIB_RCVCTRL_CTXT_DIS 0x08
353#define QIB_RCVCTRL_INTRAVAIL_ENB 0x10
354#define QIB_RCVCTRL_INTRAVAIL_DIS 0x20
355#define QIB_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
356#define QIB_RCVCTRL_PKEY_DIS 0x80
357#define QIB_RCVCTRL_BP_ENB 0x0100
358#define QIB_RCVCTRL_BP_DIS 0x0200
359#define QIB_RCVCTRL_TIDFLOW_ENB 0x0400
360#define QIB_RCVCTRL_TIDFLOW_DIS 0x0800
361
362/*
363 * Possible "operations" for f_sendctrl(ppd, op, var)
364 * these are bits so they can be combined, e.g.
365 * QIB_SENDCTRL_BUFAVAIL_ENB | QIB_SENDCTRL_ENB
366 * Some operations (e.g. DISARM, ABORT) are known to
367 * be "one-shot", so do not modify shadow.
368 */
369#define QIB_SENDCTRL_DISARM (0x1000)
370#define QIB_SENDCTRL_DISARM_BUF(bufn) ((bufn) | QIB_SENDCTRL_DISARM)
371 /* available (0x2000) */
372#define QIB_SENDCTRL_AVAIL_DIS (0x4000)
373#define QIB_SENDCTRL_AVAIL_ENB (0x8000)
374#define QIB_SENDCTRL_AVAIL_BLIP (0x10000)
375#define QIB_SENDCTRL_SEND_DIS (0x20000)
376#define QIB_SENDCTRL_SEND_ENB (0x40000)
377#define QIB_SENDCTRL_FLUSH (0x80000)
378#define QIB_SENDCTRL_CLEAR (0x100000)
379#define QIB_SENDCTRL_DISARM_ALL (0x200000)
380
381/*
382 * These are the generic indices for requesting per-port
383 * counter values via the f_portcntr function. They
384 * are always returned as 64 bit values, although most
385 * are 32 bit counters.
386 */
387/* send-related counters */
388#define QIBPORTCNTR_PKTSEND 0U
389#define QIBPORTCNTR_WORDSEND 1U
390#define QIBPORTCNTR_PSXMITDATA 2U
391#define QIBPORTCNTR_PSXMITPKTS 3U
392#define QIBPORTCNTR_PSXMITWAIT 4U
393#define QIBPORTCNTR_SENDSTALL 5U
394/* receive-related counters */
395#define QIBPORTCNTR_PKTRCV 6U
396#define QIBPORTCNTR_PSRCVDATA 7U
397#define QIBPORTCNTR_PSRCVPKTS 8U
398#define QIBPORTCNTR_RCVEBP 9U
399#define QIBPORTCNTR_RCVOVFL 10U
400#define QIBPORTCNTR_WORDRCV 11U
401/* IB link related error counters */
402#define QIBPORTCNTR_RXLOCALPHYERR 12U
403#define QIBPORTCNTR_RXVLERR 13U
404#define QIBPORTCNTR_ERRICRC 14U
405#define QIBPORTCNTR_ERRVCRC 15U
406#define QIBPORTCNTR_ERRLPCRC 16U
407#define QIBPORTCNTR_BADFORMAT 17U
408#define QIBPORTCNTR_ERR_RLEN 18U
409#define QIBPORTCNTR_IBSYMBOLERR 19U
410#define QIBPORTCNTR_INVALIDRLEN 20U
411#define QIBPORTCNTR_UNSUPVL 21U
412#define QIBPORTCNTR_EXCESSBUFOVFL 22U
413#define QIBPORTCNTR_ERRLINK 23U
414#define QIBPORTCNTR_IBLINKDOWN 24U
415#define QIBPORTCNTR_IBLINKERRRECOV 25U
416#define QIBPORTCNTR_LLI 26U
417/* other error counters */
418#define QIBPORTCNTR_RXDROPPKT 27U
419#define QIBPORTCNTR_VL15PKTDROP 28U
420#define QIBPORTCNTR_ERRPKEY 29U
421#define QIBPORTCNTR_KHDROVFL 30U
422/* sampling counters (these are actually control registers) */
423#define QIBPORTCNTR_PSINTERVAL 31U
424#define QIBPORTCNTR_PSSTART 32U
425#define QIBPORTCNTR_PSSTAT 33U
426
427/* how often we check for packet activity for "power on hours (in seconds) */
428#define ACTIVITY_TIMER 5
429
a778f3fd 430#define MAX_NAME_SIZE 64
8469ba39
MM
431
432#ifdef CONFIG_INFINIBAND_QIB_DCA
433struct qib_irq_notify;
434#endif
435
a778f3fd
MM
436struct qib_msix_entry {
437 struct msix_entry msix;
438 void *arg;
8469ba39
MM
439#ifdef CONFIG_INFINIBAND_QIB_DCA
440 int dca;
441 int rcv;
442 struct qib_irq_notify *notifier;
443#endif
a778f3fd
MM
444 char name[MAX_NAME_SIZE];
445 cpumask_var_t mask;
446};
447
f931551b
RC
448/* Below is an opaque struct. Each chip (device) can maintain
449 * private data needed for its operation, but not germane to the
450 * rest of the driver. For convenience, we define another that
451 * is chip-specific, per-port
452 */
453struct qib_chip_specific;
454struct qib_chipport_specific;
455
456enum qib_sdma_states {
457 qib_sdma_state_s00_hw_down,
458 qib_sdma_state_s10_hw_start_up_wait,
459 qib_sdma_state_s20_idle,
460 qib_sdma_state_s30_sw_clean_up_wait,
461 qib_sdma_state_s40_hw_clean_up_wait,
462 qib_sdma_state_s50_hw_halt_wait,
463 qib_sdma_state_s99_running,
464};
465
466enum qib_sdma_events {
467 qib_sdma_event_e00_go_hw_down,
468 qib_sdma_event_e10_go_hw_start,
469 qib_sdma_event_e20_hw_started,
470 qib_sdma_event_e30_go_running,
471 qib_sdma_event_e40_sw_cleaned,
472 qib_sdma_event_e50_hw_cleaned,
473 qib_sdma_event_e60_hw_halted,
474 qib_sdma_event_e70_go_idle,
475 qib_sdma_event_e7220_err_halted,
476 qib_sdma_event_e7322_err_halted,
477 qib_sdma_event_e90_timer_tick,
478};
479
480extern char *qib_sdma_state_names[];
481extern char *qib_sdma_event_names[];
482
483struct sdma_set_state_action {
484 unsigned op_enable:1;
485 unsigned op_intenable:1;
486 unsigned op_halt:1;
487 unsigned op_drain:1;
488 unsigned go_s99_running_tofalse:1;
489 unsigned go_s99_running_totrue:1;
490};
491
492struct qib_sdma_state {
493 struct kref kref;
494 struct completion comp;
495 enum qib_sdma_states current_state;
496 struct sdma_set_state_action *set_state_action;
497 unsigned current_op;
498 unsigned go_s99_running;
499 unsigned first_sendbuf;
500 unsigned last_sendbuf; /* really last +1 */
501 /* debugging/devel */
502 enum qib_sdma_states previous_state;
503 unsigned previous_op;
504 enum qib_sdma_events last_event;
505};
506
507struct xmit_wait {
508 struct timer_list timer;
509 u64 counter;
510 u8 flags;
511 struct cache {
512 u64 psxmitdata;
513 u64 psrcvdata;
514 u64 psxmitpkts;
515 u64 psrcvpkts;
516 u64 psxmitwait;
517 } counter_cache;
518};
519
520/*
521 * The structure below encapsulates data relevant to a physical IB Port.
522 * Current chips support only one such port, but the separation
523 * clarifies things a bit. Note that to conform to IB conventions,
524 * port-numbers are one-based. The first or only port is port1.
525 */
526struct qib_pportdata {
527 struct qib_ibport ibport_data;
528
529 struct qib_devdata *dd;
530 struct qib_chippport_specific *cpspec; /* chip-specific per-port */
531 struct kobject pport_kobj;
36a8f01c 532 struct kobject pport_cc_kobj;
f931551b
RC
533 struct kobject sl2vl_kobj;
534 struct kobject diagc_kobj;
535
536 /* GUID for this interface, in network order */
537 __be64 guid;
538
539 /* QIB_POLL, etc. link-state specific flags, per port */
540 u32 lflags;
541 /* qib_lflags driver is waiting for */
542 u32 state_wanted;
543 spinlock_t lflags_lock;
f931551b
RC
544
545 /* ref count for each pkey */
546 atomic_t pkeyrefs[4];
547
548 /*
549 * this address is mapped readonly into user processes so they can
550 * get status cheaply, whenever they want. One qword of status per port
551 */
552 u64 *statusp;
553
554 /* SendDMA related entries */
1c94283d
MM
555
556 /* read mostly */
f931551b 557 struct qib_sdma_desc *sdma_descq;
551ace12 558 struct workqueue_struct *qib_wq;
1c94283d
MM
559 struct qib_sdma_state sdma_state;
560 dma_addr_t sdma_descq_phys;
561 volatile __le64 *sdma_head_dma; /* DMA'ed by chip */
562 dma_addr_t sdma_head_phys;
563 u16 sdma_descq_cnt;
564
565 /* read/write using lock */
566 spinlock_t sdma_lock ____cacheline_aligned_in_smp;
567 struct list_head sdma_activelist;
f931551b
RC
568 u64 sdma_descq_added;
569 u64 sdma_descq_removed;
f931551b
RC
570 u16 sdma_descq_tail;
571 u16 sdma_descq_head;
f931551b 572 u8 sdma_generation;
f931551b 573
1c94283d
MM
574 struct tasklet_struct sdma_sw_clean_up_task
575 ____cacheline_aligned_in_smp;
f931551b
RC
576
577 wait_queue_head_t state_wait; /* for state_wanted */
578
579 /* HoL blocking for SMP replies */
580 unsigned hol_state;
581 struct timer_list hol_timer;
582
583 /*
584 * Shadow copies of registers; size indicates read access size.
585 * Most of them are readonly, but some are write-only register,
586 * where we manipulate the bits in the shadow copy, and then write
587 * the shadow copy to qlogic_ib.
588 *
589 * We deliberately make most of these 32 bits, since they have
590 * restricted range. For any that we read, we won't to generate 32
591 * bit accesses, since Opteron will generate 2 separate 32 bit HT
592 * transactions for a 64 bit read, and we want to avoid unnecessary
593 * bus transactions.
594 */
595
596 /* This is the 64 bit group */
597 /* last ibcstatus. opaque outside chip-specific code */
598 u64 lastibcstat;
599
600 /* these are the "32 bit" regs */
601
602 /*
603 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
604 * all expect bit fields to be "unsigned long"
605 */
606 unsigned long p_rcvctrl; /* shadow per-port rcvctrl */
607 unsigned long p_sendctrl; /* shadow per-port sendctrl */
608
609 u32 ibmtu; /* The MTU programmed for this unit */
610 /*
611 * Current max size IB packet (in bytes) including IB headers, that
612 * we can send. Changes when ibmtu changes.
613 */
614 u32 ibmaxlen;
615 /*
616 * ibmaxlen at init time, limited by chip and by receive buffer
617 * size. Not changed after init.
618 */
619 u32 init_ibmaxlen;
620 /* LID programmed for this instance */
621 u16 lid;
622 /* list of pkeys programmed; 0 if not set */
623 u16 pkeys[4];
624 /* LID mask control */
625 u8 lmc;
626 u8 link_width_supported;
627 u8 link_speed_supported;
628 u8 link_width_enabled;
629 u8 link_speed_enabled;
630 u8 link_width_active;
631 u8 link_speed_active;
632 u8 vls_supported;
633 u8 vls_operational;
634 /* Rx Polarity inversion (compensate for ~tx on partner) */
635 u8 rx_pol_inv;
636
637 u8 hw_pidx; /* physical port index */
638 u8 port; /* IB port number and index into dd->pports - 1 */
639
640 u8 delay_mult;
641
642 /* used to override LED behavior */
643 u8 led_override; /* Substituted for normal value, if non-zero */
644 u16 led_override_timeoff; /* delta to next timer event */
645 u8 led_override_vals[2]; /* Alternates per blink-frame */
646 u8 led_override_phase; /* Just counts, LSB picks from vals[] */
647 atomic_t led_override_timer_active;
648 /* Used to flash LEDs in override mode */
649 struct timer_list led_override_timer;
650 struct xmit_wait cong_stats;
651 struct timer_list symerr_clear_timer;
36a8f01c
MM
652
653 /* Synchronize access between driver writes and sysfs reads */
654 spinlock_t cc_shadow_lock
655 ____cacheline_aligned_in_smp;
656
657 /* Shadow copy of the congestion control table */
658 struct cc_table_shadow *ccti_entries_shadow;
659
660 /* Shadow copy of the congestion control entries */
661 struct ib_cc_congestion_setting_attr_shadow *congestion_entries_shadow;
662
663 /* List of congestion control table entries */
664 struct ib_cc_table_entry_shadow *ccti_entries;
665
666 /* 16 congestion entries with each entry corresponding to a SL */
667 struct ib_cc_congestion_entry_shadow *congestion_entries;
668
5d7fe4ef
MM
669 /* Maximum number of congestion control entries that the agent expects
670 * the manager to send.
671 */
672 u16 cc_supported_table_entries;
673
36a8f01c
MM
674 /* Total number of congestion control table entries */
675 u16 total_cct_entry;
676
677 /* Bit map identifying service level */
678 u16 cc_sl_control_map;
679
680 /* maximum congestion control table index */
681 u16 ccti_limit;
682
683 /* CA's max number of 64 entry units in the congestion control table */
684 u8 cc_max_table_entries;
f931551b
RC
685};
686
687/* Observers. Not to be taken lightly, possibly not to ship. */
688/*
689 * If a diag read or write is to (bottom <= offset <= top),
690 * the "hoook" is called, allowing, e.g. shadows to be
691 * updated in sync with the driver. struct diag_observer
692 * is the "visible" part.
693 */
694struct diag_observer;
695
696typedef int (*diag_hook) (struct qib_devdata *dd,
697 const struct diag_observer *op,
698 u32 offs, u64 *data, u64 mask, int only_32);
699
700struct diag_observer {
701 diag_hook hook;
702 u32 bottom;
703 u32 top;
704};
705
706extern int qib_register_observer(struct qib_devdata *dd,
707 const struct diag_observer *op);
708
709/* Only declared here, not defined. Private to diags */
710struct diag_observer_list_elt;
711
712/* device data struct now contains only "general per-device" info.
713 * fields related to a physical IB port are in a qib_pportdata struct,
25985edc 714 * described above) while fields only used by a particular chip-type are in
f931551b
RC
715 * a qib_chipdata struct, whose contents are opaque to this file.
716 */
717struct qib_devdata {
718 struct qib_ibdev verbs_dev; /* must be first */
719 struct list_head list;
720 /* pointers to related structs for this device */
721 /* pci access data structure */
722 struct pci_dev *pcidev;
723 struct cdev *user_cdev;
724 struct cdev *diag_cdev;
725 struct device *user_device;
726 struct device *diag_device;
727
728 /* mem-mapped pointer to base of chip regs */
729 u64 __iomem *kregbase;
730 /* end of mem-mapped chip space excluding sendbuf and user regs */
731 u64 __iomem *kregend;
732 /* physical address of chip for io_remap, etc. */
733 resource_size_t physaddr;
734 /* qib_cfgctxts pointers */
735 struct qib_ctxtdata **rcd; /* Receive Context Data */
736
737 /* qib_pportdata, points to array of (physical) port-specific
738 * data structs, indexed by pidx (0..n-1)
739 */
740 struct qib_pportdata *pport;
741 struct qib_chip_specific *cspec; /* chip-specific */
742
743 /* kvirt address of 1st 2k pio buffer */
744 void __iomem *pio2kbase;
745 /* kvirt address of 1st 4k pio buffer */
746 void __iomem *pio4kbase;
747 /* mem-mapped pointer to base of PIO buffers (if using WC PAT) */
748 void __iomem *piobase;
749 /* mem-mapped pointer to base of user chip regs (if using WC PAT) */
750 u64 __iomem *userbase;
fce24a9d 751 void __iomem *piovl15base; /* base of VL15 buffers, if not WC */
f931551b
RC
752 /*
753 * points to area where PIOavail registers will be DMA'ed.
754 * Has to be on a page of it's own, because the page will be
755 * mapped into user program space. This copy is *ONLY* ever
756 * written by DMA, not by the driver! Need a copy per device
757 * when we get to multiple devices
758 */
759 volatile __le64 *pioavailregs_dma; /* DMA'ed by chip */
760 /* physical address where updates occur */
761 dma_addr_t pioavailregs_phys;
762
763 /* device-specific implementations of functions needed by
764 * common code. Contrary to previous consensus, we can't
765 * really just point to a device-specific table, because we
766 * may need to "bend", e.g. *_f_put_tid
767 */
768 /* fallback to alternate interrupt type if possible */
769 int (*f_intr_fallback)(struct qib_devdata *);
770 /* hard reset chip */
771 int (*f_reset)(struct qib_devdata *);
772 void (*f_quiet_serdes)(struct qib_pportdata *);
773 int (*f_bringup_serdes)(struct qib_pportdata *);
774 int (*f_early_init)(struct qib_devdata *);
775 void (*f_clear_tids)(struct qib_devdata *, struct qib_ctxtdata *);
776 void (*f_put_tid)(struct qib_devdata *, u64 __iomem*,
777 u32, unsigned long);
778 void (*f_cleanup)(struct qib_devdata *);
779 void (*f_setextled)(struct qib_pportdata *, u32);
780 /* fill out chip-specific fields */
781 int (*f_get_base_info)(struct qib_ctxtdata *, struct qib_base_info *);
782 /* free irq */
783 void (*f_free_irq)(struct qib_devdata *);
784 struct qib_message_header *(*f_get_msgheader)
785 (struct qib_devdata *, __le32 *);
786 void (*f_config_ctxts)(struct qib_devdata *);
787 int (*f_get_ib_cfg)(struct qib_pportdata *, int);
788 int (*f_set_ib_cfg)(struct qib_pportdata *, int, u32);
789 int (*f_set_ib_loopback)(struct qib_pportdata *, const char *);
790 int (*f_get_ib_table)(struct qib_pportdata *, int, void *);
791 int (*f_set_ib_table)(struct qib_pportdata *, int, void *);
792 u32 (*f_iblink_state)(u64);
793 u8 (*f_ibphys_portstate)(u64);
794 void (*f_xgxs_reset)(struct qib_pportdata *);
795 /* per chip actions needed for IB Link up/down changes */
796 int (*f_ib_updown)(struct qib_pportdata *, int, u64);
797 u32 __iomem *(*f_getsendbuf)(struct qib_pportdata *, u64, u32 *);
798 /* Read/modify/write of GPIO pins (potentially chip-specific */
799 int (*f_gpio_mod)(struct qib_devdata *dd, u32 out, u32 dir,
800 u32 mask);
801 /* Enable writes to config EEPROM (if supported) */
802 int (*f_eeprom_wen)(struct qib_devdata *dd, int wen);
803 /*
804 * modify rcvctrl shadow[s] and write to appropriate chip-regs.
805 * see above QIB_RCVCTRL_xxx_ENB/DIS for operations.
806 * (ctxt == -1) means "all contexts", only meaningful for
807 * clearing. Could remove if chip_spec shutdown properly done.
808 */
809 void (*f_rcvctrl)(struct qib_pportdata *, unsigned int op,
810 int ctxt);
811 /* Read/modify/write sendctrl appropriately for op and port. */
812 void (*f_sendctrl)(struct qib_pportdata *, u32 op);
813 void (*f_set_intr_state)(struct qib_devdata *, u32);
814 void (*f_set_armlaunch)(struct qib_devdata *, u32);
815 void (*f_wantpiobuf_intr)(struct qib_devdata *, u32);
816 int (*f_late_initreg)(struct qib_devdata *);
817 int (*f_init_sdma_regs)(struct qib_pportdata *);
818 u16 (*f_sdma_gethead)(struct qib_pportdata *);
819 int (*f_sdma_busy)(struct qib_pportdata *);
820 void (*f_sdma_update_tail)(struct qib_pportdata *, u16);
821 void (*f_sdma_set_desc_cnt)(struct qib_pportdata *, unsigned);
822 void (*f_sdma_sendctrl)(struct qib_pportdata *, unsigned);
823 void (*f_sdma_hw_clean_up)(struct qib_pportdata *);
824 void (*f_sdma_hw_start_up)(struct qib_pportdata *);
825 void (*f_sdma_init_early)(struct qib_pportdata *);
826 void (*f_set_cntr_sample)(struct qib_pportdata *, u32, u32);
19ede2e4 827 void (*f_update_usrhead)(struct qib_ctxtdata *, u64, u32, u32, u32);
f931551b
RC
828 u32 (*f_hdrqempty)(struct qib_ctxtdata *);
829 u64 (*f_portcntr)(struct qib_pportdata *, u32);
830 u32 (*f_read_cntrs)(struct qib_devdata *, loff_t, char **,
831 u64 **);
832 u32 (*f_read_portcntrs)(struct qib_devdata *, loff_t, u32,
833 char **, u64 **);
834 u32 (*f_setpbc_control)(struct qib_pportdata *, u32, u8, u8);
835 void (*f_initvl15_bufs)(struct qib_devdata *);
836 void (*f_init_ctxt)(struct qib_ctxtdata *);
837 void (*f_txchk_change)(struct qib_devdata *, u32, u32, u32,
838 struct qib_ctxtdata *);
839 void (*f_writescratch)(struct qib_devdata *, u32);
840 int (*f_tempsense_rd)(struct qib_devdata *, int regnum);
8469ba39
MM
841#ifdef CONFIG_INFINIBAND_QIB_DCA
842 int (*f_notify_dca)(struct qib_devdata *, unsigned long event);
843#endif
f931551b
RC
844
845 char *boardname; /* human readable board info */
846
847 /* template for writing TIDs */
848 u64 tidtemplate;
849 /* value to write to free TIDs */
850 u64 tidinvalid;
851
852 /* number of registers used for pioavail */
853 u32 pioavregs;
854 /* device (not port) flags, basically device capabilities */
855 u32 flags;
856 /* last buffer for user use */
857 u32 lastctxt_piobuf;
858
859 /* saturating counter of (non-port-specific) device interrupts */
860 u32 int_counter;
861
862 /* pio bufs allocated per ctxt */
863 u32 pbufsctxt;
864 /* if remainder on bufs/ctxt, ctxts < extrabuf get 1 extra */
865 u32 ctxts_extrabuf;
866 /*
867 * number of ctxts configured as max; zero is set to number chip
868 * supports, less gives more pio bufs/ctxt, etc.
869 */
870 u32 cfgctxts;
53ab1c64
MM
871 /*
872 * number of ctxts available for PSM open
873 */
874 u32 freectxts;
f931551b
RC
875
876 /*
877 * hint that we should update pioavailshadow before
878 * looking for a PIO buffer
879 */
880 u32 upd_pio_shadow;
881
882 /* internal debugging stats */
883 u32 maxpkts_call;
884 u32 avgpkts_call;
885 u64 nopiobufs;
886
887 /* PCI Vendor ID (here for NodeInfo) */
888 u16 vendorid;
889 /* PCI Device ID (here for NodeInfo) */
890 u16 deviceid;
891 /* for write combining settings */
892 unsigned long wc_cookie;
893 unsigned long wc_base;
894 unsigned long wc_len;
895
896 /* shadow copy of struct page *'s for exp tid pages */
897 struct page **pageshadow;
898 /* shadow copy of dma handles for exp tid pages */
899 dma_addr_t *physshadow;
900 u64 __iomem *egrtidbase;
901 spinlock_t sendctrl_lock; /* protect changes to sendctrl shadow */
902 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
903 spinlock_t uctxt_lock; /* rcd and user context changes */
904 /*
905 * per unit status, see also portdata statusp
906 * mapped readonly into user processes so they can get unit and
907 * IB link status cheaply
908 */
909 u64 *devstatusp;
910 char *freezemsg; /* freeze msg if hw error put chip in freeze */
911 u32 freezelen; /* max length of freezemsg */
912 /* timer used to prevent stats overflow, error throttling, etc. */
913 struct timer_list stats_timer;
914
915 /* timer to verify interrupts work, and fallback if possible */
916 struct timer_list intrchk_timer;
917 unsigned long ureg_align; /* user register alignment */
918
919 /*
920 * Protects pioavailshadow, pioavailkernel, pio_need_disarm, and
921 * pio_writing.
922 */
923 spinlock_t pioavail_lock;
bb77a077
MM
924 /*
925 * index of last buffer to optimize search for next
926 */
927 u32 last_pio;
928 /*
929 * min kernel pio buffer to optimize search
930 */
931 u32 min_kernel_pio;
f931551b
RC
932 /*
933 * Shadow copies of registers; size indicates read access size.
934 * Most of them are readonly, but some are write-only register,
935 * where we manipulate the bits in the shadow copy, and then write
936 * the shadow copy to qlogic_ib.
937 *
938 * We deliberately make most of these 32 bits, since they have
939 * restricted range. For any that we read, we won't to generate 32
940 * bit accesses, since Opteron will generate 2 separate 32 bit HT
941 * transactions for a 64 bit read, and we want to avoid unnecessary
942 * bus transactions.
943 */
944
945 /* This is the 64 bit group */
946
947 unsigned long pioavailshadow[6];
948 /* bitmap of send buffers available for the kernel to use with PIO. */
949 unsigned long pioavailkernel[6];
950 /* bitmap of send buffers which need to be disarmed. */
951 unsigned long pio_need_disarm[3];
952 /* bitmap of send buffers which are being written to. */
953 unsigned long pio_writing[3];
954 /* kr_revision shadow */
955 u64 revision;
956 /* Base GUID for device (from eeprom, network order) */
957 __be64 base_guid;
958
959 /*
960 * kr_sendpiobufbase value (chip offset of pio buffers), and the
961 * base of the 2KB buffer s(user processes only use 2K)
962 */
963 u64 piobufbase;
964 u32 pio2k_bufbase;
965
966 /* these are the "32 bit" regs */
967
968 /* number of GUIDs in the flash for this interface */
969 u32 nguid;
970 /*
971 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
972 * all expect bit fields to be "unsigned long"
973 */
974 unsigned long rcvctrl; /* shadow per device rcvctrl */
975 unsigned long sendctrl; /* shadow per device sendctrl */
976
977 /* value we put in kr_rcvhdrcnt */
978 u32 rcvhdrcnt;
979 /* value we put in kr_rcvhdrsize */
980 u32 rcvhdrsize;
981 /* value we put in kr_rcvhdrentsize */
982 u32 rcvhdrentsize;
983 /* kr_ctxtcnt value */
984 u32 ctxtcnt;
985 /* kr_pagealign value */
986 u32 palign;
987 /* number of "2KB" PIO buffers */
988 u32 piobcnt2k;
989 /* size in bytes of "2KB" PIO buffers */
990 u32 piosize2k;
991 /* max usable size in dwords of a "2KB" PIO buffer before going "4KB" */
992 u32 piosize2kmax_dwords;
993 /* number of "4KB" PIO buffers */
994 u32 piobcnt4k;
995 /* size in bytes of "4KB" PIO buffers */
996 u32 piosize4k;
997 /* kr_rcvegrbase value */
998 u32 rcvegrbase;
999 /* kr_rcvtidbase value */
1000 u32 rcvtidbase;
1001 /* kr_rcvtidcnt value */
1002 u32 rcvtidcnt;
1003 /* kr_userregbase */
1004 u32 uregbase;
1005 /* shadow the control register contents */
1006 u32 control;
1007
1008 /* chip address space used by 4k pio buffers */
1009 u32 align4k;
1010 /* size of each rcvegrbuffer */
9e1c0e43
MM
1011 u16 rcvegrbufsize;
1012 /* log2 of above */
1013 u16 rcvegrbufsize_shift;
f931551b
RC
1014 /* localbus width (1, 2,4,8,16,32) from config space */
1015 u32 lbus_width;
1016 /* localbus speed in MHz */
1017 u32 lbus_speed;
1018 int unit; /* unit # of this chip */
1019
1020 /* start of CHIP_SPEC move to chipspec, but need code changes */
1021 /* low and high portions of MSI capability/vector */
1022 u32 msi_lo;
1023 /* saved after PCIe init for restore after reset */
1024 u32 msi_hi;
1025 /* MSI data (vector) saved for restore */
1026 u16 msi_data;
1027 /* so we can rewrite it after a chip reset */
1028 u32 pcibar0;
1029 /* so we can rewrite it after a chip reset */
1030 u32 pcibar1;
1031 u64 rhdrhead_intr_off;
1032
1033 /*
1034 * ASCII serial number, from flash, large enough for original
1035 * all digit strings, and longer QLogic serial number format
1036 */
1037 u8 serial[16];
1038 /* human readable board version */
1039 u8 boardversion[96];
1040 u8 lbus_info[32]; /* human readable localbus info */
1041 /* chip major rev, from qib_revision */
1042 u8 majrev;
1043 /* chip minor rev, from qib_revision */
1044 u8 minrev;
1045
1046 /* Misc small ints */
1047 /* Number of physical ports available */
1048 u8 num_pports;
1049 /* Lowest context number which can be used by user processes */
1050 u8 first_user_ctxt;
1051 u8 n_krcv_queues;
1052 u8 qpn_mask;
1053 u8 skip_kctxt_mask;
1054
1055 u16 rhf_offset; /* offset of RHF within receive header entry */
1056
1057 /*
1058 * GPIO pins for twsi-connected devices, and device code for eeprom
1059 */
1060 u8 gpio_sda_num;
1061 u8 gpio_scl_num;
1062 u8 twsi_eeprom_dev;
1063 u8 board_atten;
1064
1065 /* Support (including locks) for EEPROM logging of errors and time */
1066 /* control access to actual counters, timer */
1067 spinlock_t eep_st_lock;
1068 /* control high-level access to EEPROM */
1069 struct mutex eep_lock;
1070 uint64_t traffic_wds;
1071 /* active time is kept in seconds, but logged in hours */
1072 atomic_t active_time;
1073 /* Below are nominal shadow of EEPROM, new since last EEPROM update */
1074 uint8_t eep_st_errs[QIB_EEP_LOG_CNT];
1075 uint8_t eep_st_new_errs[QIB_EEP_LOG_CNT];
1076 uint16_t eep_hrs;
1077 /*
1078 * masks for which bits of errs, hwerrs that cause
1079 * each of the counters to increment.
1080 */
1081 struct qib_eep_log_mask eep_st_masks[QIB_EEP_LOG_CNT];
1082 struct qib_diag_client *diag_client;
1083 spinlock_t qib_diag_trans_lock; /* protect diag observer ops */
1084 struct diag_observer_list_elt *diag_observer_list;
1085
1086 u8 psxmitwait_supported;
1087 /* cycle length of PS* counters in HW (in picoseconds) */
1088 u16 psxmitwait_check_rate;
e67306a3
MM
1089 /* high volume overflow errors defered to tasklet */
1090 struct tasklet_struct error_tasklet;
f931551b
RC
1091};
1092
1093/* hol_state values */
1094#define QIB_HOL_UP 0
1095#define QIB_HOL_INIT 1
1096
1097#define QIB_SDMA_SENDCTRL_OP_ENABLE (1U << 0)
1098#define QIB_SDMA_SENDCTRL_OP_INTENABLE (1U << 1)
1099#define QIB_SDMA_SENDCTRL_OP_HALT (1U << 2)
1100#define QIB_SDMA_SENDCTRL_OP_CLEANUP (1U << 3)
1101#define QIB_SDMA_SENDCTRL_OP_DRAIN (1U << 4)
1102
1103/* operation types for f_txchk_change() */
1104#define TXCHK_CHG_TYPE_DIS1 3
1105#define TXCHK_CHG_TYPE_ENAB1 2
1106#define TXCHK_CHG_TYPE_KERN 1
1107#define TXCHK_CHG_TYPE_USER 0
1108
1109#define QIB_CHASE_TIME msecs_to_jiffies(145)
1110#define QIB_CHASE_DIS_TIME msecs_to_jiffies(160)
1111
1112/* Private data for file operations */
1113struct qib_filedata {
1114 struct qib_ctxtdata *rcd;
1115 unsigned subctxt;
1116 unsigned tidcursor;
1117 struct qib_user_sdma_queue *pq;
1118 int rec_cpu_num; /* for cpu affinity; -1 if none */
1119};
1120
1121extern struct list_head qib_dev_list;
1122extern spinlock_t qib_devs_lock;
1123extern struct qib_devdata *qib_lookup(int unit);
1124extern u32 qib_cpulist_count;
1125extern unsigned long *qib_cpulist;
1126
1127extern unsigned qib_wc_pat;
36a8f01c 1128extern unsigned qib_cc_table_size;
f931551b
RC
1129int qib_init(struct qib_devdata *, int);
1130int init_chip_wc_pat(struct qib_devdata *dd, u32);
1131int qib_enable_wc(struct qib_devdata *dd);
1132void qib_disable_wc(struct qib_devdata *dd);
1133int qib_count_units(int *npresentp, int *nupp);
1134int qib_count_active_units(void);
1135
1136int qib_cdev_init(int minor, const char *name,
1137 const struct file_operations *fops,
1138 struct cdev **cdevp, struct device **devp);
1139void qib_cdev_cleanup(struct cdev **cdevp, struct device **devp);
1140int qib_dev_init(void);
1141void qib_dev_cleanup(void);
1142
1143int qib_diag_add(struct qib_devdata *);
1144void qib_diag_remove(struct qib_devdata *);
1145void qib_handle_e_ibstatuschanged(struct qib_pportdata *, u64);
1146void qib_sdma_update_tail(struct qib_pportdata *, u16); /* hold sdma_lock */
1147
1148int qib_decode_err(struct qib_devdata *dd, char *buf, size_t blen, u64 err);
1149void qib_bad_intrstatus(struct qib_devdata *);
1150void qib_handle_urcv(struct qib_devdata *, u64);
1151
1152/* clean up any per-chip chip-specific stuff */
1153void qib_chip_cleanup(struct qib_devdata *);
1154/* clean up any chip type-specific stuff */
1155void qib_chip_done(void);
1156
1157/* check to see if we have to force ordering for write combining */
1158int qib_unordered_wc(void);
1159void qib_pio_copy(void __iomem *to, const void *from, size_t count);
1160
1161void qib_disarm_piobufs(struct qib_devdata *, unsigned, unsigned);
1162int qib_disarm_piobufs_ifneeded(struct qib_ctxtdata *);
1163void qib_disarm_piobufs_set(struct qib_devdata *, unsigned long *, unsigned);
1164void qib_cancel_sends(struct qib_pportdata *);
1165
1166int qib_create_rcvhdrq(struct qib_devdata *, struct qib_ctxtdata *);
1167int qib_setup_eagerbufs(struct qib_ctxtdata *);
1168void qib_set_ctxtcnt(struct qib_devdata *);
1169int qib_create_ctxts(struct qib_devdata *dd);
1170struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *, u32);
1171void qib_init_pportdata(struct qib_pportdata *, struct qib_devdata *, u8, u8);
1172void qib_free_ctxtdata(struct qib_devdata *, struct qib_ctxtdata *);
1173
1174u32 qib_kreceive(struct qib_ctxtdata *, u32 *, u32 *);
1175int qib_reset_device(int);
1176int qib_wait_linkstate(struct qib_pportdata *, u32, int);
1177int qib_set_linkstate(struct qib_pportdata *, u8);
1178int qib_set_mtu(struct qib_pportdata *, u16);
1179int qib_set_lid(struct qib_pportdata *, u32, u8);
1180void qib_hol_down(struct qib_pportdata *);
1181void qib_hol_init(struct qib_pportdata *);
1182void qib_hol_up(struct qib_pportdata *);
1183void qib_hol_event(unsigned long);
1184void qib_disable_after_error(struct qib_devdata *);
1185int qib_set_uevent_bits(struct qib_pportdata *, const int);
1186
1187/* for use in system calls, where we want to know device type, etc. */
1188#define ctxt_fp(fp) \
1189 (((struct qib_filedata *)(fp)->private_data)->rcd)
1190#define subctxt_fp(fp) \
1191 (((struct qib_filedata *)(fp)->private_data)->subctxt)
1192#define tidcursor_fp(fp) \
1193 (((struct qib_filedata *)(fp)->private_data)->tidcursor)
1194#define user_sdma_queue_fp(fp) \
1195 (((struct qib_filedata *)(fp)->private_data)->pq)
1196
1197static inline struct qib_devdata *dd_from_ppd(struct qib_pportdata *ppd)
1198{
1199 return ppd->dd;
1200}
1201
1202static inline struct qib_devdata *dd_from_dev(struct qib_ibdev *dev)
1203{
1204 return container_of(dev, struct qib_devdata, verbs_dev);
1205}
1206
1207static inline struct qib_devdata *dd_from_ibdev(struct ib_device *ibdev)
1208{
1209 return dd_from_dev(to_idev(ibdev));
1210}
1211
1212static inline struct qib_pportdata *ppd_from_ibp(struct qib_ibport *ibp)
1213{
1214 return container_of(ibp, struct qib_pportdata, ibport_data);
1215}
1216
1217static inline struct qib_ibport *to_iport(struct ib_device *ibdev, u8 port)
1218{
1219 struct qib_devdata *dd = dd_from_ibdev(ibdev);
1220 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1221
1222 WARN_ON(pidx >= dd->num_pports);
1223 return &dd->pport[pidx].ibport_data;
1224}
1225
1226/*
1227 * values for dd->flags (_device_ related flags) and
1228 */
1229#define QIB_HAS_LINK_LATENCY 0x1 /* supports link latency (IB 1.2) */
1230#define QIB_INITTED 0x2 /* chip and driver up and initted */
1231#define QIB_DOING_RESET 0x4 /* in the middle of doing chip reset */
1232#define QIB_PRESENT 0x8 /* chip accesses can be done */
1233#define QIB_PIO_FLUSH_WC 0x10 /* Needs Write combining flush for PIO */
1234#define QIB_HAS_THRESH_UPDATE 0x40
1235#define QIB_HAS_SDMA_TIMEOUT 0x80
1236#define QIB_USE_SPCL_TRIG 0x100 /* SpecialTrigger launch enabled */
1237#define QIB_NODMA_RTAIL 0x200 /* rcvhdrtail register DMA enabled */
1238#define QIB_HAS_INTX 0x800 /* Supports INTx interrupts */
1239#define QIB_HAS_SEND_DMA 0x1000 /* Supports Send DMA */
1240#define QIB_HAS_VLSUPP 0x2000 /* Supports multiple VLs; PBC different */
1241#define QIB_HAS_HDRSUPP 0x4000 /* Supports header suppression */
1242#define QIB_BADINTR 0x8000 /* severe interrupt problems */
1243#define QIB_DCA_ENABLED 0x10000 /* Direct Cache Access enabled */
1244#define QIB_HAS_QSFP 0x20000 /* device (card instance) has QSFP */
1245
1246/*
1247 * values for ppd->lflags (_ib_port_ related flags)
1248 */
1249#define QIBL_LINKV 0x1 /* IB link state valid */
1250#define QIBL_LINKDOWN 0x8 /* IB link is down */
1251#define QIBL_LINKINIT 0x10 /* IB link level is up */
1252#define QIBL_LINKARMED 0x20 /* IB link is ARMED */
1253#define QIBL_LINKACTIVE 0x40 /* IB link is ACTIVE */
1254/* leave a gap for more IB-link state */
1255#define QIBL_IB_AUTONEG_INPROG 0x1000 /* non-IBTA DDR/QDR neg active */
1256#define QIBL_IB_AUTONEG_FAILED 0x2000 /* non-IBTA DDR/QDR neg failed */
1257#define QIBL_IB_LINK_DISABLED 0x4000 /* Linkdown-disable forced,
1258 * Do not try to bring up */
1259#define QIBL_IB_FORCE_NOTIFY 0x8000 /* force notify on next ib change */
1260
1261/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1262#define QIB_PBC_LENGTH_MASK ((1 << 11) - 1)
1263
1264
1265/* ctxt_flag bit offsets */
1266 /* waiting for a packet to arrive */
1267#define QIB_CTXT_WAITING_RCV 2
1268 /* master has not finished initializing */
1269#define QIB_CTXT_MASTER_UNINIT 4
1270 /* waiting for an urgent packet to arrive */
1271#define QIB_CTXT_WAITING_URG 5
1272
1273/* free up any allocated data at closes */
1274void qib_free_data(struct qib_ctxtdata *dd);
1275void qib_chg_pioavailkernel(struct qib_devdata *, unsigned, unsigned,
1276 u32, struct qib_ctxtdata *);
1277struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *,
1278 const struct pci_device_id *);
1279struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *,
1280 const struct pci_device_id *);
1281struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *,
1282 const struct pci_device_id *);
1283void qib_free_devdata(struct qib_devdata *);
1284struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra);
1285
1286#define QIB_TWSI_NO_DEV 0xFF
1287/* Below qib_twsi_ functions must be called with eep_lock held */
1288int qib_twsi_reset(struct qib_devdata *dd);
1289int qib_twsi_blk_rd(struct qib_devdata *dd, int dev, int addr, void *buffer,
1290 int len);
1291int qib_twsi_blk_wr(struct qib_devdata *dd, int dev, int addr,
1292 const void *buffer, int len);
1293void qib_get_eeprom_info(struct qib_devdata *);
1294int qib_update_eeprom_log(struct qib_devdata *dd);
1295void qib_inc_eeprom_err(struct qib_devdata *dd, u32 eidx, u32 incr);
1296void qib_dump_lookup_output_queue(struct qib_devdata *);
1297void qib_force_pio_avail_update(struct qib_devdata *);
1298void qib_clear_symerror_on_linkup(unsigned long opaque);
1299
1300/*
1301 * Set LED override, only the two LSBs have "public" meaning, but
1302 * any non-zero value substitutes them for the Link and LinkTrain
1303 * LED states.
1304 */
1305#define QIB_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
1306#define QIB_LED_LOG 2 /* Logical (link) YELLOW LED */
1307void qib_set_led_override(struct qib_pportdata *ppd, unsigned int val);
1308
1309/* send dma routines */
1310int qib_setup_sdma(struct qib_pportdata *);
1311void qib_teardown_sdma(struct qib_pportdata *);
1312void __qib_sdma_intr(struct qib_pportdata *);
1313void qib_sdma_intr(struct qib_pportdata *);
1314int qib_sdma_verbs_send(struct qib_pportdata *, struct qib_sge_state *,
1315 u32, struct qib_verbs_txreq *);
1316/* ppd->sdma_lock should be locked before calling this. */
1317int qib_sdma_make_progress(struct qib_pportdata *dd);
1318
551ace12
MM
1319static inline int qib_sdma_empty(const struct qib_pportdata *ppd)
1320{
1321 return ppd->sdma_descq_added == ppd->sdma_descq_removed;
1322}
1323
f931551b
RC
1324/* must be called under qib_sdma_lock */
1325static inline u16 qib_sdma_descq_freecnt(const struct qib_pportdata *ppd)
1326{
1327 return ppd->sdma_descq_cnt -
1328 (ppd->sdma_descq_added - ppd->sdma_descq_removed) - 1;
1329}
1330
1331static inline int __qib_sdma_running(struct qib_pportdata *ppd)
1332{
1333 return ppd->sdma_state.current_state == qib_sdma_state_s99_running;
1334}
1335int qib_sdma_running(struct qib_pportdata *);
1336
1337void __qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1338void qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1339
1340/*
1341 * number of words used for protocol header if not set by qib_userinit();
1342 */
1343#define QIB_DFLT_RCVHDRSIZE 9
1344
1345/*
1346 * We need to be able to handle an IB header of at least 24 dwords.
1347 * We need the rcvhdrq large enough to handle largest IB header, but
1348 * still have room for a 2KB MTU standard IB packet.
1349 * Additionally, some processor/memory controller combinations
1350 * benefit quite strongly from having the DMA'ed data be cacheline
1351 * aligned and a cacheline multiple, so we set the size to 32 dwords
1352 * (2 64-byte primary cachelines for pretty much all processors of
1353 * interest). The alignment hurts nothing, other than using somewhat
1354 * more memory.
1355 */
1356#define QIB_RCVHDR_ENTSIZE 32
1357
1358int qib_get_user_pages(unsigned long, size_t, struct page **);
1359void qib_release_user_pages(struct page **, size_t);
1360int qib_eeprom_read(struct qib_devdata *, u8, void *, int);
1361int qib_eeprom_write(struct qib_devdata *, u8, const void *, int);
1362u32 __iomem *qib_getsendbuf_range(struct qib_devdata *, u32 *, u32, u32);
1363void qib_sendbuf_done(struct qib_devdata *, unsigned);
1364
1365static inline void qib_clear_rcvhdrtail(const struct qib_ctxtdata *rcd)
1366{
1367 *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
1368}
1369
1370static inline u32 qib_get_rcvhdrtail(const struct qib_ctxtdata *rcd)
1371{
1372 /*
1373 * volatile because it's a DMA target from the chip, routine is
1374 * inlined, and don't want register caching or reordering.
1375 */
1376 return (u32) le64_to_cpu(
1377 *((volatile __le64 *)rcd->rcvhdrtail_kvaddr)); /* DMA'ed */
1378}
1379
1380static inline u32 qib_get_hdrqtail(const struct qib_ctxtdata *rcd)
1381{
1382 const struct qib_devdata *dd = rcd->dd;
1383 u32 hdrqtail;
1384
1385 if (dd->flags & QIB_NODMA_RTAIL) {
1386 __le32 *rhf_addr;
1387 u32 seq;
1388
1389 rhf_addr = (__le32 *) rcd->rcvhdrq +
1390 rcd->head + dd->rhf_offset;
1391 seq = qib_hdrget_seq(rhf_addr);
1392 hdrqtail = rcd->head;
1393 if (seq == rcd->seq_cnt)
1394 hdrqtail++;
1395 } else
1396 hdrqtail = qib_get_rcvhdrtail(rcd);
1397
1398 return hdrqtail;
1399}
1400
1401/*
1402 * sysfs interface.
1403 */
1404
1405extern const char ib_qib_version[];
1406
1407int qib_device_create(struct qib_devdata *);
1408void qib_device_remove(struct qib_devdata *);
1409
1410int qib_create_port_files(struct ib_device *ibdev, u8 port_num,
1411 struct kobject *kobj);
1412int qib_verbs_register_sysfs(struct qib_devdata *);
1413void qib_verbs_unregister_sysfs(struct qib_devdata *);
1414/* Hook for sysfs read of QSFP */
1415extern int qib_qsfp_dump(struct qib_pportdata *ppd, char *buf, int len);
1416
1417int __init qib_init_qibfs(void);
1418int __exit qib_exit_qibfs(void);
1419
1420int qibfs_add(struct qib_devdata *);
1421int qibfs_remove(struct qib_devdata *);
1422
1423int qib_pcie_init(struct pci_dev *, const struct pci_device_id *);
1424int qib_pcie_ddinit(struct qib_devdata *, struct pci_dev *,
1425 const struct pci_device_id *);
1426void qib_pcie_ddcleanup(struct qib_devdata *);
a778f3fd 1427int qib_pcie_params(struct qib_devdata *, u32, u32 *, struct qib_msix_entry *);
f931551b
RC
1428int qib_reinit_intr(struct qib_devdata *);
1429void qib_enable_intx(struct pci_dev *);
1430void qib_nomsi(struct qib_devdata *);
1431void qib_nomsix(struct qib_devdata *);
1432void qib_pcie_getcmd(struct qib_devdata *, u16 *, u8 *, u8 *);
1433void qib_pcie_reenable(struct qib_devdata *, u16, u8, u8);
1434
1435/*
1436 * dma_addr wrappers - all 0's invalid for hw
1437 */
1438dma_addr_t qib_map_page(struct pci_dev *, struct page *, unsigned long,
1439 size_t, int);
1440const char *qib_get_unit_name(int unit);
1441
1442/*
1443 * Flush write combining store buffers (if present) and perform a write
1444 * barrier.
1445 */
1446#if defined(CONFIG_X86_64)
1447#define qib_flush_wc() asm volatile("sfence" : : : "memory")
1448#else
1449#define qib_flush_wc() wmb() /* no reorder around wc flush */
1450#endif
1451
1452/* global module parameter variables */
1453extern unsigned qib_ibmtu;
1454extern ushort qib_cfgctxts;
1455extern ushort qib_num_cfg_vls;
1456extern ushort qib_mini_init; /* If set, do few (ideally 0) writes to chip */
1457extern unsigned qib_n_krcv_queues;
1458extern unsigned qib_sdma_fetch_arb;
1459extern unsigned qib_compat_ddr_negotiate;
1460extern int qib_special_trigger;
1461
1462extern struct mutex qib_mutex;
1463
1464/* Number of seconds before our card status check... */
1465#define STATUS_TIMEOUT 60
1466
1467#define QIB_DRV_NAME "ib_qib"
1468#define QIB_USER_MINOR_BASE 0
1469#define QIB_TRACE_MINOR 127
1470#define QIB_DIAGPKT_MINOR 128
1471#define QIB_DIAG_MINOR_BASE 129
1472#define QIB_NMINORS 255
1473
1474#define PCI_VENDOR_ID_PATHSCALE 0x1fc1
1475#define PCI_VENDOR_ID_QLOGIC 0x1077
1476#define PCI_DEVICE_ID_QLOGIC_IB_6120 0x10
1477#define PCI_DEVICE_ID_QLOGIC_IB_7220 0x7220
1478#define PCI_DEVICE_ID_QLOGIC_IB_7322 0x7322
1479
1480/*
1481 * qib_early_err is used (only!) to print early errors before devdata is
1482 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1483 * cleanup when devdata may have been freed, etc. qib_dev_porterr is
1484 * the same as qib_dev_err, but is used when the message really needs
1485 * the IB port# to be definitive as to what's happening..
1486 * All of these go to the trace log, and the trace log entry is done
1487 * first to avoid possible serial port delays from printk.
1488 */
1489#define qib_early_err(dev, fmt, ...) \
1490 do { \
82fdb0ab 1491 dev_err(dev, fmt, ##__VA_ARGS__); \
f931551b
RC
1492 } while (0)
1493
1494#define qib_dev_err(dd, fmt, ...) \
1495 do { \
1496 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1497 qib_get_unit_name((dd)->unit), ##__VA_ARGS__); \
1498 } while (0)
1499
1500#define qib_dev_porterr(dd, port, fmt, ...) \
1501 do { \
1502 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1503 qib_get_unit_name((dd)->unit), (dd)->unit, (port), \
1504 ##__VA_ARGS__); \
1505 } while (0)
1506
1507#define qib_devinfo(pcidev, fmt, ...) \
1508 do { \
1509 dev_info(&(pcidev)->dev, fmt, ##__VA_ARGS__); \
1510 } while (0)
1511
1512/*
1513 * this is used for formatting hw error messages...
1514 */
1515struct qib_hwerror_msgs {
1516 u64 mask;
1517 const char *msg;
e67306a3 1518 size_t sz;
f931551b
RC
1519};
1520
1521#define QLOGIC_IB_HWE_MSG(a, b) { .mask = a, .msg = b }
1522
1523/* in qib_intr.c... */
1524void qib_format_hwerrors(u64 hwerrs,
1525 const struct qib_hwerror_msgs *hwerrmsgs,
1526 size_t nhwerrmsgs, char *msg, size_t lmsg);
1527#endif /* _QIB_KERNEL_H */
This page took 0.267014 seconds and 5 git commands to generate.