IB/qib: Add optional NUMA affinity
[deliverable/linux.git] / drivers / infiniband / hw / qib / qib.h
CommitLineData
f931551b
RC
1#ifndef _QIB_KERNEL_H
2#define _QIB_KERNEL_H
3/*
551ace12
MM
4 * Copyright (c) 2012 Intel Corporation. All rights reserved.
5 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
f931551b
RC
6 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
7 *
8 * This software is available to you under a choice of one of two
9 * licenses. You may choose to be licensed under the terms of the GNU
10 * General Public License (GPL) Version 2, available from the file
11 * COPYING in the main directory of this source tree, or the
12 * OpenIB.org BSD license below:
13 *
14 * Redistribution and use in source and binary forms, with or
15 * without modification, are permitted provided that the following
16 * conditions are met:
17 *
18 * - Redistributions of source code must retain the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer.
21 *
22 * - Redistributions in binary form must reproduce the above
23 * copyright notice, this list of conditions and the following
24 * disclaimer in the documentation and/or other materials
25 * provided with the distribution.
26 *
27 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
28 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
29 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
30 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
31 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
32 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
33 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
34 * SOFTWARE.
35 */
36
37/*
38 * This header file is the base header file for qlogic_ib kernel code
39 * qib_user.h serves a similar purpose for user code.
40 */
41
42#include <linux/interrupt.h>
43#include <linux/pci.h>
44#include <linux/dma-mapping.h>
45#include <linux/mutex.h>
46#include <linux/list.h>
47#include <linux/scatterlist.h>
ba818afd 48#include <linux/slab.h>
f931551b
RC
49#include <linux/io.h>
50#include <linux/fs.h>
51#include <linux/completion.h>
52#include <linux/kref.h>
53#include <linux/sched.h>
54
55#include "qib_common.h"
56#include "qib_verbs.h"
57
58/* only s/w major version of QLogic_IB we can handle */
59#define QIB_CHIP_VERS_MAJ 2U
60
61/* don't care about this except printing */
62#define QIB_CHIP_VERS_MIN 0U
63
64/* The Organization Unique Identifier (Mfg code), and its position in GUID */
65#define QIB_OUI 0x001175
66#define QIB_OUI_LSB 40
67
68/*
69 * per driver stats, either not device nor port-specific, or
70 * summed over all of the devices and ports.
71 * They are described by name via ipathfs filesystem, so layout
72 * and number of elements can change without breaking compatibility.
73 * If members are added or deleted qib_statnames[] in qib_fs.c must
74 * change to match.
75 */
76struct qlogic_ib_stats {
77 __u64 sps_ints; /* number of interrupts handled */
78 __u64 sps_errints; /* number of error interrupts */
79 __u64 sps_txerrs; /* tx-related packet errors */
80 __u64 sps_rcverrs; /* non-crc rcv packet errors */
81 __u64 sps_hwerrs; /* hardware errors reported (parity, etc.) */
82 __u64 sps_nopiobufs; /* no pio bufs avail from kernel */
83 __u64 sps_ctxts; /* number of contexts currently open */
84 __u64 sps_lenerrs; /* number of kernel packets where RHF != LRH len */
85 __u64 sps_buffull;
86 __u64 sps_hdrfull;
87};
88
89extern struct qlogic_ib_stats qib_stats;
1d352035 90extern const struct pci_error_handlers qib_pci_err_handler;
f931551b
RC
91extern struct pci_driver qib_driver;
92
93#define QIB_CHIP_SWVERSION QIB_CHIP_VERS_MAJ
94/*
95 * First-cut critierion for "device is active" is
96 * two thousand dwords combined Tx, Rx traffic per
97 * 5-second interval. SMA packets are 64 dwords,
98 * and occur "a few per second", presumably each way.
99 */
100#define QIB_TRAFFIC_ACTIVE_THRESHOLD (2000)
101
102/*
103 * Struct used to indicate which errors are logged in each of the
104 * error-counters that are logged to EEPROM. A counter is incremented
105 * _once_ (saturating at 255) for each event with any bits set in
106 * the error or hwerror register masks below.
107 */
108#define QIB_EEP_LOG_CNT (4)
109struct qib_eep_log_mask {
110 u64 errs_to_log;
111 u64 hwerrs_to_log;
112};
113
114/*
115 * Below contains all data related to a single context (formerly called port).
116 */
117struct qib_ctxtdata {
118 void **rcvegrbuf;
119 dma_addr_t *rcvegrbuf_phys;
120 /* rcvhdrq base, needs mmap before useful */
121 void *rcvhdrq;
122 /* kernel virtual address where hdrqtail is updated */
123 void *rcvhdrtail_kvaddr;
124 /*
125 * temp buffer for expected send setup, allocated at open, instead
126 * of each setup call
127 */
128 void *tid_pg_list;
129 /*
130 * Shared page for kernel to signal user processes that send buffers
131 * need disarming. The process should call QIB_CMD_DISARM_BUFS
132 * or QIB_CMD_ACK_EVENT with IPATH_EVENT_DISARM_BUFS set.
133 */
134 unsigned long *user_event_mask;
135 /* when waiting for rcv or pioavail */
136 wait_queue_head_t wait;
137 /*
138 * rcvegr bufs base, physical, must fit
139 * in 44 bits so 32 bit programs mmap64 44 bit works)
140 */
141 dma_addr_t rcvegr_phys;
142 /* mmap of hdrq, must fit in 44 bits */
143 dma_addr_t rcvhdrq_phys;
144 dma_addr_t rcvhdrqtailaddr_phys;
145
146 /*
147 * number of opens (including slave sub-contexts) on this instance
148 * (ignoring forks, dup, etc. for now)
149 */
150 int cnt;
151 /*
152 * how much space to leave at start of eager TID entries for
153 * protocol use, on each TID
154 */
155 /* instead of calculating it */
156 unsigned ctxt;
e0f30bac
RV
157 /* local node of context */
158 int node_id;
f931551b
RC
159 /* non-zero if ctxt is being shared. */
160 u16 subctxt_cnt;
161 /* non-zero if ctxt is being shared. */
162 u16 subctxt_id;
163 /* number of eager TID entries. */
164 u16 rcvegrcnt;
165 /* index of first eager TID entry. */
166 u16 rcvegr_tid_base;
167 /* number of pio bufs for this ctxt (all procs, if shared) */
168 u32 piocnt;
169 /* first pio buffer for this ctxt */
170 u32 pio_base;
171 /* chip offset of PIO buffers for this ctxt */
172 u32 piobufs;
173 /* how many alloc_pages() chunks in rcvegrbuf_pages */
174 u32 rcvegrbuf_chunks;
175 /* how many egrbufs per chunk */
9e1c0e43
MM
176 u16 rcvegrbufs_perchunk;
177 /* ilog2 of above */
178 u16 rcvegrbufs_perchunk_shift;
f931551b
RC
179 /* order for rcvegrbuf_pages */
180 size_t rcvegrbuf_size;
181 /* rcvhdrq size (for freeing) */
182 size_t rcvhdrq_size;
183 /* per-context flags for fileops/intr communication */
184 unsigned long flag;
185 /* next expected TID to check when looking for free */
186 u32 tidcursor;
187 /* WAIT_RCV that timed out, no interrupt */
188 u32 rcvwait_to;
189 /* WAIT_PIO that timed out, no interrupt */
190 u32 piowait_to;
191 /* WAIT_RCV already happened, no wait */
192 u32 rcvnowait;
193 /* WAIT_PIO already happened, no wait */
194 u32 pionowait;
195 /* total number of polled urgent packets */
196 u32 urgent;
197 /* saved total number of polled urgent packets for poll edge trigger */
198 u32 urgent_poll;
199 /* pid of process using this ctxt */
200 pid_t pid;
201 pid_t subpid[QLOGIC_IB_MAX_SUBCTXT];
202 /* same size as task_struct .comm[], command that opened context */
203 char comm[16];
204 /* pkeys set by this use of this ctxt */
205 u16 pkeys[4];
206 /* so file ops can get at unit */
207 struct qib_devdata *dd;
208 /* so funcs that need physical port can get it easily */
209 struct qib_pportdata *ppd;
210 /* A page of memory for rcvhdrhead, rcvegrhead, rcvegrtail * N */
211 void *subctxt_uregbase;
212 /* An array of pages for the eager receive buffers * N */
213 void *subctxt_rcvegrbuf;
214 /* An array of pages for the eager header queue entries * N */
215 void *subctxt_rcvhdr_base;
216 /* The version of the library which opened this ctxt */
217 u32 userversion;
218 /* Bitmask of active slaves */
219 u32 active_slaves;
220 /* Type of packets or conditions we want to poll for */
221 u16 poll_type;
222 /* receive packet sequence counter */
223 u8 seq_cnt;
224 u8 redirect_seq_cnt;
225 /* ctxt rcvhdrq head offset */
226 u32 head;
227 u32 pkt_count;
af061a64
MM
228 /* lookaside fields */
229 struct qib_qp *lookaside_qp;
230 u32 lookaside_qpn;
f931551b
RC
231 /* QPs waiting for context processing */
232 struct list_head qp_wait_list;
233};
234
235struct qib_sge_state;
236
237struct qib_sdma_txreq {
238 int flags;
239 int sg_count;
240 dma_addr_t addr;
241 void (*callback)(struct qib_sdma_txreq *, int);
242 u16 start_idx; /* sdma private */
243 u16 next_descq_idx; /* sdma private */
244 struct list_head list; /* sdma private */
245};
246
247struct qib_sdma_desc {
248 __le64 qw[2];
249};
250
251struct qib_verbs_txreq {
252 struct qib_sdma_txreq txreq;
253 struct qib_qp *qp;
254 struct qib_swqe *wqe;
255 u32 dwords;
256 u16 hdr_dwords;
257 u16 hdr_inx;
258 struct qib_pio_header *align_buf;
259 struct qib_mregion *mr;
260 struct qib_sge_state *ss;
261};
262
263#define QIB_SDMA_TXREQ_F_USELARGEBUF 0x1
264#define QIB_SDMA_TXREQ_F_HEADTOHOST 0x2
265#define QIB_SDMA_TXREQ_F_INTREQ 0x4
266#define QIB_SDMA_TXREQ_F_FREEBUF 0x8
267#define QIB_SDMA_TXREQ_F_FREEDESC 0x10
268
269#define QIB_SDMA_TXREQ_S_OK 0
270#define QIB_SDMA_TXREQ_S_SENDERROR 1
271#define QIB_SDMA_TXREQ_S_ABORTED 2
272#define QIB_SDMA_TXREQ_S_SHUTDOWN 3
273
274/*
275 * Get/Set IB link-level config parameters for f_get/set_ib_cfg()
276 * Mostly for MADs that set or query link parameters, also ipath
277 * config interfaces
278 */
279#define QIB_IB_CFG_LIDLMC 0 /* LID (LS16b) and Mask (MS16b) */
280#define QIB_IB_CFG_LWID_ENB 2 /* allowed Link-width */
281#define QIB_IB_CFG_LWID 3 /* currently active Link-width */
282#define QIB_IB_CFG_SPD_ENB 4 /* allowed Link speeds */
283#define QIB_IB_CFG_SPD 5 /* current Link spd */
284#define QIB_IB_CFG_RXPOL_ENB 6 /* Auto-RX-polarity enable */
285#define QIB_IB_CFG_LREV_ENB 7 /* Auto-Lane-reversal enable */
286#define QIB_IB_CFG_LINKLATENCY 8 /* Link Latency (IB1.2 only) */
287#define QIB_IB_CFG_HRTBT 9 /* IB heartbeat off/enable/auto; DDR/QDR only */
288#define QIB_IB_CFG_OP_VLS 10 /* operational VLs */
289#define QIB_IB_CFG_VL_HIGH_CAP 11 /* num of VL high priority weights */
290#define QIB_IB_CFG_VL_LOW_CAP 12 /* num of VL low priority weights */
291#define QIB_IB_CFG_OVERRUN_THRESH 13 /* IB overrun threshold */
292#define QIB_IB_CFG_PHYERR_THRESH 14 /* IB PHY error threshold */
293#define QIB_IB_CFG_LINKDEFAULT 15 /* IB link default (sleep/poll) */
294#define QIB_IB_CFG_PKEYS 16 /* update partition keys */
295#define QIB_IB_CFG_MTU 17 /* update MTU in IBC */
296#define QIB_IB_CFG_LSTATE 18 /* update linkcmd and linkinitcmd in IBC */
297#define QIB_IB_CFG_VL_HIGH_LIMIT 19
298#define QIB_IB_CFG_PMA_TICKS 20 /* PMA sample tick resolution */
299#define QIB_IB_CFG_PORT 21 /* switch port we are connected to */
300
301/*
302 * for CFG_LSTATE: LINKCMD in upper 16 bits, LINKINITCMD in lower 16
303 * IB_LINKINITCMD_POLL and SLEEP are also used as set/get values for
304 * QIB_IB_CFG_LINKDEFAULT cmd
305 */
306#define IB_LINKCMD_DOWN (0 << 16)
307#define IB_LINKCMD_ARMED (1 << 16)
308#define IB_LINKCMD_ACTIVE (2 << 16)
309#define IB_LINKINITCMD_NOP 0
310#define IB_LINKINITCMD_POLL 1
311#define IB_LINKINITCMD_SLEEP 2
312#define IB_LINKINITCMD_DISABLE 3
313
314/*
315 * valid states passed to qib_set_linkstate() user call
316 */
317#define QIB_IB_LINKDOWN 0
318#define QIB_IB_LINKARM 1
319#define QIB_IB_LINKACTIVE 2
320#define QIB_IB_LINKDOWN_ONLY 3
321#define QIB_IB_LINKDOWN_SLEEP 4
322#define QIB_IB_LINKDOWN_DISABLE 5
323
324/*
325 * These 7 values (SDR, DDR, and QDR may be ORed for auto-speed
326 * negotiation) are used for the 3rd argument to path_f_set_ib_cfg
327 * with cmd QIB_IB_CFG_SPD_ENB, by direct calls or via sysfs. They
328 * are also the the possible values for qib_link_speed_enabled and active
329 * The values were chosen to match values used within the IB spec.
330 */
331#define QIB_IB_SDR 1
332#define QIB_IB_DDR 2
333#define QIB_IB_QDR 4
334
335#define QIB_DEFAULT_MTU 4096
336
cc323b2a
RC
337/* max number of IB ports supported per HCA */
338#define QIB_MAX_IB_PORTS 2
339
f931551b
RC
340/*
341 * Possible IB config parameters for f_get/set_ib_table()
342 */
343#define QIB_IB_TBL_VL_HIGH_ARB 1 /* Get/set VL high priority weights */
344#define QIB_IB_TBL_VL_LOW_ARB 2 /* Get/set VL low priority weights */
345
346/*
347 * Possible "operations" for f_rcvctrl(ppd, op, ctxt)
348 * these are bits so they can be combined, e.g.
349 * QIB_RCVCTRL_INTRAVAIL_ENB | QIB_RCVCTRL_CTXT_ENB
350 */
351#define QIB_RCVCTRL_TAILUPD_ENB 0x01
352#define QIB_RCVCTRL_TAILUPD_DIS 0x02
353#define QIB_RCVCTRL_CTXT_ENB 0x04
354#define QIB_RCVCTRL_CTXT_DIS 0x08
355#define QIB_RCVCTRL_INTRAVAIL_ENB 0x10
356#define QIB_RCVCTRL_INTRAVAIL_DIS 0x20
357#define QIB_RCVCTRL_PKEY_ENB 0x40 /* Note, default is enabled */
358#define QIB_RCVCTRL_PKEY_DIS 0x80
359#define QIB_RCVCTRL_BP_ENB 0x0100
360#define QIB_RCVCTRL_BP_DIS 0x0200
361#define QIB_RCVCTRL_TIDFLOW_ENB 0x0400
362#define QIB_RCVCTRL_TIDFLOW_DIS 0x0800
363
364/*
365 * Possible "operations" for f_sendctrl(ppd, op, var)
366 * these are bits so they can be combined, e.g.
367 * QIB_SENDCTRL_BUFAVAIL_ENB | QIB_SENDCTRL_ENB
368 * Some operations (e.g. DISARM, ABORT) are known to
369 * be "one-shot", so do not modify shadow.
370 */
371#define QIB_SENDCTRL_DISARM (0x1000)
372#define QIB_SENDCTRL_DISARM_BUF(bufn) ((bufn) | QIB_SENDCTRL_DISARM)
373 /* available (0x2000) */
374#define QIB_SENDCTRL_AVAIL_DIS (0x4000)
375#define QIB_SENDCTRL_AVAIL_ENB (0x8000)
376#define QIB_SENDCTRL_AVAIL_BLIP (0x10000)
377#define QIB_SENDCTRL_SEND_DIS (0x20000)
378#define QIB_SENDCTRL_SEND_ENB (0x40000)
379#define QIB_SENDCTRL_FLUSH (0x80000)
380#define QIB_SENDCTRL_CLEAR (0x100000)
381#define QIB_SENDCTRL_DISARM_ALL (0x200000)
382
383/*
384 * These are the generic indices for requesting per-port
385 * counter values via the f_portcntr function. They
386 * are always returned as 64 bit values, although most
387 * are 32 bit counters.
388 */
389/* send-related counters */
390#define QIBPORTCNTR_PKTSEND 0U
391#define QIBPORTCNTR_WORDSEND 1U
392#define QIBPORTCNTR_PSXMITDATA 2U
393#define QIBPORTCNTR_PSXMITPKTS 3U
394#define QIBPORTCNTR_PSXMITWAIT 4U
395#define QIBPORTCNTR_SENDSTALL 5U
396/* receive-related counters */
397#define QIBPORTCNTR_PKTRCV 6U
398#define QIBPORTCNTR_PSRCVDATA 7U
399#define QIBPORTCNTR_PSRCVPKTS 8U
400#define QIBPORTCNTR_RCVEBP 9U
401#define QIBPORTCNTR_RCVOVFL 10U
402#define QIBPORTCNTR_WORDRCV 11U
403/* IB link related error counters */
404#define QIBPORTCNTR_RXLOCALPHYERR 12U
405#define QIBPORTCNTR_RXVLERR 13U
406#define QIBPORTCNTR_ERRICRC 14U
407#define QIBPORTCNTR_ERRVCRC 15U
408#define QIBPORTCNTR_ERRLPCRC 16U
409#define QIBPORTCNTR_BADFORMAT 17U
410#define QIBPORTCNTR_ERR_RLEN 18U
411#define QIBPORTCNTR_IBSYMBOLERR 19U
412#define QIBPORTCNTR_INVALIDRLEN 20U
413#define QIBPORTCNTR_UNSUPVL 21U
414#define QIBPORTCNTR_EXCESSBUFOVFL 22U
415#define QIBPORTCNTR_ERRLINK 23U
416#define QIBPORTCNTR_IBLINKDOWN 24U
417#define QIBPORTCNTR_IBLINKERRRECOV 25U
418#define QIBPORTCNTR_LLI 26U
419/* other error counters */
420#define QIBPORTCNTR_RXDROPPKT 27U
421#define QIBPORTCNTR_VL15PKTDROP 28U
422#define QIBPORTCNTR_ERRPKEY 29U
423#define QIBPORTCNTR_KHDROVFL 30U
424/* sampling counters (these are actually control registers) */
425#define QIBPORTCNTR_PSINTERVAL 31U
426#define QIBPORTCNTR_PSSTART 32U
427#define QIBPORTCNTR_PSSTAT 33U
428
429/* how often we check for packet activity for "power on hours (in seconds) */
430#define ACTIVITY_TIMER 5
431
a778f3fd 432#define MAX_NAME_SIZE 64
8469ba39
MM
433
434#ifdef CONFIG_INFINIBAND_QIB_DCA
435struct qib_irq_notify;
436#endif
437
a778f3fd
MM
438struct qib_msix_entry {
439 struct msix_entry msix;
440 void *arg;
8469ba39
MM
441#ifdef CONFIG_INFINIBAND_QIB_DCA
442 int dca;
443 int rcv;
444 struct qib_irq_notify *notifier;
445#endif
a778f3fd
MM
446 char name[MAX_NAME_SIZE];
447 cpumask_var_t mask;
448};
449
f931551b
RC
450/* Below is an opaque struct. Each chip (device) can maintain
451 * private data needed for its operation, but not germane to the
452 * rest of the driver. For convenience, we define another that
453 * is chip-specific, per-port
454 */
455struct qib_chip_specific;
456struct qib_chipport_specific;
457
458enum qib_sdma_states {
459 qib_sdma_state_s00_hw_down,
460 qib_sdma_state_s10_hw_start_up_wait,
461 qib_sdma_state_s20_idle,
462 qib_sdma_state_s30_sw_clean_up_wait,
463 qib_sdma_state_s40_hw_clean_up_wait,
464 qib_sdma_state_s50_hw_halt_wait,
465 qib_sdma_state_s99_running,
466};
467
468enum qib_sdma_events {
469 qib_sdma_event_e00_go_hw_down,
470 qib_sdma_event_e10_go_hw_start,
471 qib_sdma_event_e20_hw_started,
472 qib_sdma_event_e30_go_running,
473 qib_sdma_event_e40_sw_cleaned,
474 qib_sdma_event_e50_hw_cleaned,
475 qib_sdma_event_e60_hw_halted,
476 qib_sdma_event_e70_go_idle,
477 qib_sdma_event_e7220_err_halted,
478 qib_sdma_event_e7322_err_halted,
479 qib_sdma_event_e90_timer_tick,
480};
481
482extern char *qib_sdma_state_names[];
483extern char *qib_sdma_event_names[];
484
485struct sdma_set_state_action {
486 unsigned op_enable:1;
487 unsigned op_intenable:1;
488 unsigned op_halt:1;
489 unsigned op_drain:1;
490 unsigned go_s99_running_tofalse:1;
491 unsigned go_s99_running_totrue:1;
492};
493
494struct qib_sdma_state {
495 struct kref kref;
496 struct completion comp;
497 enum qib_sdma_states current_state;
498 struct sdma_set_state_action *set_state_action;
499 unsigned current_op;
500 unsigned go_s99_running;
501 unsigned first_sendbuf;
502 unsigned last_sendbuf; /* really last +1 */
503 /* debugging/devel */
504 enum qib_sdma_states previous_state;
505 unsigned previous_op;
506 enum qib_sdma_events last_event;
507};
508
509struct xmit_wait {
510 struct timer_list timer;
511 u64 counter;
512 u8 flags;
513 struct cache {
514 u64 psxmitdata;
515 u64 psrcvdata;
516 u64 psxmitpkts;
517 u64 psrcvpkts;
518 u64 psxmitwait;
519 } counter_cache;
520};
521
522/*
523 * The structure below encapsulates data relevant to a physical IB Port.
524 * Current chips support only one such port, but the separation
525 * clarifies things a bit. Note that to conform to IB conventions,
526 * port-numbers are one-based. The first or only port is port1.
527 */
528struct qib_pportdata {
529 struct qib_ibport ibport_data;
530
531 struct qib_devdata *dd;
532 struct qib_chippport_specific *cpspec; /* chip-specific per-port */
533 struct kobject pport_kobj;
36a8f01c 534 struct kobject pport_cc_kobj;
f931551b
RC
535 struct kobject sl2vl_kobj;
536 struct kobject diagc_kobj;
537
538 /* GUID for this interface, in network order */
539 __be64 guid;
540
541 /* QIB_POLL, etc. link-state specific flags, per port */
542 u32 lflags;
543 /* qib_lflags driver is waiting for */
544 u32 state_wanted;
545 spinlock_t lflags_lock;
f931551b
RC
546
547 /* ref count for each pkey */
548 atomic_t pkeyrefs[4];
549
550 /*
551 * this address is mapped readonly into user processes so they can
552 * get status cheaply, whenever they want. One qword of status per port
553 */
554 u64 *statusp;
555
556 /* SendDMA related entries */
1c94283d
MM
557
558 /* read mostly */
f931551b 559 struct qib_sdma_desc *sdma_descq;
551ace12 560 struct workqueue_struct *qib_wq;
1c94283d
MM
561 struct qib_sdma_state sdma_state;
562 dma_addr_t sdma_descq_phys;
563 volatile __le64 *sdma_head_dma; /* DMA'ed by chip */
564 dma_addr_t sdma_head_phys;
565 u16 sdma_descq_cnt;
566
567 /* read/write using lock */
568 spinlock_t sdma_lock ____cacheline_aligned_in_smp;
569 struct list_head sdma_activelist;
f931551b
RC
570 u64 sdma_descq_added;
571 u64 sdma_descq_removed;
f931551b
RC
572 u16 sdma_descq_tail;
573 u16 sdma_descq_head;
f931551b 574 u8 sdma_generation;
f931551b 575
1c94283d
MM
576 struct tasklet_struct sdma_sw_clean_up_task
577 ____cacheline_aligned_in_smp;
f931551b
RC
578
579 wait_queue_head_t state_wait; /* for state_wanted */
580
581 /* HoL blocking for SMP replies */
582 unsigned hol_state;
583 struct timer_list hol_timer;
584
585 /*
586 * Shadow copies of registers; size indicates read access size.
587 * Most of them are readonly, but some are write-only register,
588 * where we manipulate the bits in the shadow copy, and then write
589 * the shadow copy to qlogic_ib.
590 *
591 * We deliberately make most of these 32 bits, since they have
592 * restricted range. For any that we read, we won't to generate 32
593 * bit accesses, since Opteron will generate 2 separate 32 bit HT
594 * transactions for a 64 bit read, and we want to avoid unnecessary
595 * bus transactions.
596 */
597
598 /* This is the 64 bit group */
599 /* last ibcstatus. opaque outside chip-specific code */
600 u64 lastibcstat;
601
602 /* these are the "32 bit" regs */
603
604 /*
605 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
606 * all expect bit fields to be "unsigned long"
607 */
608 unsigned long p_rcvctrl; /* shadow per-port rcvctrl */
609 unsigned long p_sendctrl; /* shadow per-port sendctrl */
610
611 u32 ibmtu; /* The MTU programmed for this unit */
612 /*
613 * Current max size IB packet (in bytes) including IB headers, that
614 * we can send. Changes when ibmtu changes.
615 */
616 u32 ibmaxlen;
617 /*
618 * ibmaxlen at init time, limited by chip and by receive buffer
619 * size. Not changed after init.
620 */
621 u32 init_ibmaxlen;
622 /* LID programmed for this instance */
623 u16 lid;
624 /* list of pkeys programmed; 0 if not set */
625 u16 pkeys[4];
626 /* LID mask control */
627 u8 lmc;
628 u8 link_width_supported;
629 u8 link_speed_supported;
630 u8 link_width_enabled;
631 u8 link_speed_enabled;
632 u8 link_width_active;
633 u8 link_speed_active;
634 u8 vls_supported;
635 u8 vls_operational;
636 /* Rx Polarity inversion (compensate for ~tx on partner) */
637 u8 rx_pol_inv;
638
639 u8 hw_pidx; /* physical port index */
640 u8 port; /* IB port number and index into dd->pports - 1 */
641
642 u8 delay_mult;
643
644 /* used to override LED behavior */
645 u8 led_override; /* Substituted for normal value, if non-zero */
646 u16 led_override_timeoff; /* delta to next timer event */
647 u8 led_override_vals[2]; /* Alternates per blink-frame */
648 u8 led_override_phase; /* Just counts, LSB picks from vals[] */
649 atomic_t led_override_timer_active;
650 /* Used to flash LEDs in override mode */
651 struct timer_list led_override_timer;
652 struct xmit_wait cong_stats;
653 struct timer_list symerr_clear_timer;
36a8f01c
MM
654
655 /* Synchronize access between driver writes and sysfs reads */
656 spinlock_t cc_shadow_lock
657 ____cacheline_aligned_in_smp;
658
659 /* Shadow copy of the congestion control table */
660 struct cc_table_shadow *ccti_entries_shadow;
661
662 /* Shadow copy of the congestion control entries */
663 struct ib_cc_congestion_setting_attr_shadow *congestion_entries_shadow;
664
665 /* List of congestion control table entries */
666 struct ib_cc_table_entry_shadow *ccti_entries;
667
668 /* 16 congestion entries with each entry corresponding to a SL */
669 struct ib_cc_congestion_entry_shadow *congestion_entries;
670
5d7fe4ef
MM
671 /* Maximum number of congestion control entries that the agent expects
672 * the manager to send.
673 */
674 u16 cc_supported_table_entries;
675
36a8f01c
MM
676 /* Total number of congestion control table entries */
677 u16 total_cct_entry;
678
679 /* Bit map identifying service level */
680 u16 cc_sl_control_map;
681
682 /* maximum congestion control table index */
683 u16 ccti_limit;
684
685 /* CA's max number of 64 entry units in the congestion control table */
686 u8 cc_max_table_entries;
f931551b
RC
687};
688
689/* Observers. Not to be taken lightly, possibly not to ship. */
690/*
691 * If a diag read or write is to (bottom <= offset <= top),
692 * the "hoook" is called, allowing, e.g. shadows to be
693 * updated in sync with the driver. struct diag_observer
694 * is the "visible" part.
695 */
696struct diag_observer;
697
698typedef int (*diag_hook) (struct qib_devdata *dd,
699 const struct diag_observer *op,
700 u32 offs, u64 *data, u64 mask, int only_32);
701
702struct diag_observer {
703 diag_hook hook;
704 u32 bottom;
705 u32 top;
706};
707
708extern int qib_register_observer(struct qib_devdata *dd,
709 const struct diag_observer *op);
710
711/* Only declared here, not defined. Private to diags */
712struct diag_observer_list_elt;
713
714/* device data struct now contains only "general per-device" info.
715 * fields related to a physical IB port are in a qib_pportdata struct,
25985edc 716 * described above) while fields only used by a particular chip-type are in
f931551b
RC
717 * a qib_chipdata struct, whose contents are opaque to this file.
718 */
719struct qib_devdata {
720 struct qib_ibdev verbs_dev; /* must be first */
721 struct list_head list;
722 /* pointers to related structs for this device */
723 /* pci access data structure */
724 struct pci_dev *pcidev;
725 struct cdev *user_cdev;
726 struct cdev *diag_cdev;
727 struct device *user_device;
728 struct device *diag_device;
729
730 /* mem-mapped pointer to base of chip regs */
731 u64 __iomem *kregbase;
732 /* end of mem-mapped chip space excluding sendbuf and user regs */
733 u64 __iomem *kregend;
734 /* physical address of chip for io_remap, etc. */
735 resource_size_t physaddr;
736 /* qib_cfgctxts pointers */
737 struct qib_ctxtdata **rcd; /* Receive Context Data */
738
739 /* qib_pportdata, points to array of (physical) port-specific
740 * data structs, indexed by pidx (0..n-1)
741 */
742 struct qib_pportdata *pport;
743 struct qib_chip_specific *cspec; /* chip-specific */
744
745 /* kvirt address of 1st 2k pio buffer */
746 void __iomem *pio2kbase;
747 /* kvirt address of 1st 4k pio buffer */
748 void __iomem *pio4kbase;
749 /* mem-mapped pointer to base of PIO buffers (if using WC PAT) */
750 void __iomem *piobase;
751 /* mem-mapped pointer to base of user chip regs (if using WC PAT) */
752 u64 __iomem *userbase;
fce24a9d 753 void __iomem *piovl15base; /* base of VL15 buffers, if not WC */
f931551b
RC
754 /*
755 * points to area where PIOavail registers will be DMA'ed.
756 * Has to be on a page of it's own, because the page will be
757 * mapped into user program space. This copy is *ONLY* ever
758 * written by DMA, not by the driver! Need a copy per device
759 * when we get to multiple devices
760 */
761 volatile __le64 *pioavailregs_dma; /* DMA'ed by chip */
762 /* physical address where updates occur */
763 dma_addr_t pioavailregs_phys;
764
765 /* device-specific implementations of functions needed by
766 * common code. Contrary to previous consensus, we can't
767 * really just point to a device-specific table, because we
768 * may need to "bend", e.g. *_f_put_tid
769 */
770 /* fallback to alternate interrupt type if possible */
771 int (*f_intr_fallback)(struct qib_devdata *);
772 /* hard reset chip */
773 int (*f_reset)(struct qib_devdata *);
774 void (*f_quiet_serdes)(struct qib_pportdata *);
775 int (*f_bringup_serdes)(struct qib_pportdata *);
776 int (*f_early_init)(struct qib_devdata *);
777 void (*f_clear_tids)(struct qib_devdata *, struct qib_ctxtdata *);
778 void (*f_put_tid)(struct qib_devdata *, u64 __iomem*,
779 u32, unsigned long);
780 void (*f_cleanup)(struct qib_devdata *);
781 void (*f_setextled)(struct qib_pportdata *, u32);
782 /* fill out chip-specific fields */
783 int (*f_get_base_info)(struct qib_ctxtdata *, struct qib_base_info *);
784 /* free irq */
785 void (*f_free_irq)(struct qib_devdata *);
786 struct qib_message_header *(*f_get_msgheader)
787 (struct qib_devdata *, __le32 *);
788 void (*f_config_ctxts)(struct qib_devdata *);
789 int (*f_get_ib_cfg)(struct qib_pportdata *, int);
790 int (*f_set_ib_cfg)(struct qib_pportdata *, int, u32);
791 int (*f_set_ib_loopback)(struct qib_pportdata *, const char *);
792 int (*f_get_ib_table)(struct qib_pportdata *, int, void *);
793 int (*f_set_ib_table)(struct qib_pportdata *, int, void *);
794 u32 (*f_iblink_state)(u64);
795 u8 (*f_ibphys_portstate)(u64);
796 void (*f_xgxs_reset)(struct qib_pportdata *);
797 /* per chip actions needed for IB Link up/down changes */
798 int (*f_ib_updown)(struct qib_pportdata *, int, u64);
799 u32 __iomem *(*f_getsendbuf)(struct qib_pportdata *, u64, u32 *);
800 /* Read/modify/write of GPIO pins (potentially chip-specific */
801 int (*f_gpio_mod)(struct qib_devdata *dd, u32 out, u32 dir,
802 u32 mask);
803 /* Enable writes to config EEPROM (if supported) */
804 int (*f_eeprom_wen)(struct qib_devdata *dd, int wen);
805 /*
806 * modify rcvctrl shadow[s] and write to appropriate chip-regs.
807 * see above QIB_RCVCTRL_xxx_ENB/DIS for operations.
808 * (ctxt == -1) means "all contexts", only meaningful for
809 * clearing. Could remove if chip_spec shutdown properly done.
810 */
811 void (*f_rcvctrl)(struct qib_pportdata *, unsigned int op,
812 int ctxt);
813 /* Read/modify/write sendctrl appropriately for op and port. */
814 void (*f_sendctrl)(struct qib_pportdata *, u32 op);
815 void (*f_set_intr_state)(struct qib_devdata *, u32);
816 void (*f_set_armlaunch)(struct qib_devdata *, u32);
817 void (*f_wantpiobuf_intr)(struct qib_devdata *, u32);
818 int (*f_late_initreg)(struct qib_devdata *);
819 int (*f_init_sdma_regs)(struct qib_pportdata *);
820 u16 (*f_sdma_gethead)(struct qib_pportdata *);
821 int (*f_sdma_busy)(struct qib_pportdata *);
822 void (*f_sdma_update_tail)(struct qib_pportdata *, u16);
823 void (*f_sdma_set_desc_cnt)(struct qib_pportdata *, unsigned);
824 void (*f_sdma_sendctrl)(struct qib_pportdata *, unsigned);
825 void (*f_sdma_hw_clean_up)(struct qib_pportdata *);
826 void (*f_sdma_hw_start_up)(struct qib_pportdata *);
827 void (*f_sdma_init_early)(struct qib_pportdata *);
828 void (*f_set_cntr_sample)(struct qib_pportdata *, u32, u32);
19ede2e4 829 void (*f_update_usrhead)(struct qib_ctxtdata *, u64, u32, u32, u32);
f931551b
RC
830 u32 (*f_hdrqempty)(struct qib_ctxtdata *);
831 u64 (*f_portcntr)(struct qib_pportdata *, u32);
832 u32 (*f_read_cntrs)(struct qib_devdata *, loff_t, char **,
833 u64 **);
834 u32 (*f_read_portcntrs)(struct qib_devdata *, loff_t, u32,
835 char **, u64 **);
836 u32 (*f_setpbc_control)(struct qib_pportdata *, u32, u8, u8);
837 void (*f_initvl15_bufs)(struct qib_devdata *);
838 void (*f_init_ctxt)(struct qib_ctxtdata *);
839 void (*f_txchk_change)(struct qib_devdata *, u32, u32, u32,
840 struct qib_ctxtdata *);
841 void (*f_writescratch)(struct qib_devdata *, u32);
842 int (*f_tempsense_rd)(struct qib_devdata *, int regnum);
8469ba39
MM
843#ifdef CONFIG_INFINIBAND_QIB_DCA
844 int (*f_notify_dca)(struct qib_devdata *, unsigned long event);
845#endif
f931551b
RC
846
847 char *boardname; /* human readable board info */
848
849 /* template for writing TIDs */
850 u64 tidtemplate;
851 /* value to write to free TIDs */
852 u64 tidinvalid;
853
854 /* number of registers used for pioavail */
855 u32 pioavregs;
856 /* device (not port) flags, basically device capabilities */
857 u32 flags;
858 /* last buffer for user use */
859 u32 lastctxt_piobuf;
860
861 /* saturating counter of (non-port-specific) device interrupts */
862 u32 int_counter;
863
864 /* pio bufs allocated per ctxt */
865 u32 pbufsctxt;
866 /* if remainder on bufs/ctxt, ctxts < extrabuf get 1 extra */
867 u32 ctxts_extrabuf;
868 /*
869 * number of ctxts configured as max; zero is set to number chip
870 * supports, less gives more pio bufs/ctxt, etc.
871 */
872 u32 cfgctxts;
53ab1c64
MM
873 /*
874 * number of ctxts available for PSM open
875 */
876 u32 freectxts;
f931551b
RC
877
878 /*
879 * hint that we should update pioavailshadow before
880 * looking for a PIO buffer
881 */
882 u32 upd_pio_shadow;
883
884 /* internal debugging stats */
885 u32 maxpkts_call;
886 u32 avgpkts_call;
887 u64 nopiobufs;
888
889 /* PCI Vendor ID (here for NodeInfo) */
890 u16 vendorid;
891 /* PCI Device ID (here for NodeInfo) */
892 u16 deviceid;
893 /* for write combining settings */
894 unsigned long wc_cookie;
895 unsigned long wc_base;
896 unsigned long wc_len;
897
898 /* shadow copy of struct page *'s for exp tid pages */
899 struct page **pageshadow;
900 /* shadow copy of dma handles for exp tid pages */
901 dma_addr_t *physshadow;
902 u64 __iomem *egrtidbase;
903 spinlock_t sendctrl_lock; /* protect changes to sendctrl shadow */
904 /* around rcd and (user ctxts) ctxt_cnt use (intr vs free) */
905 spinlock_t uctxt_lock; /* rcd and user context changes */
906 /*
907 * per unit status, see also portdata statusp
908 * mapped readonly into user processes so they can get unit and
909 * IB link status cheaply
910 */
911 u64 *devstatusp;
912 char *freezemsg; /* freeze msg if hw error put chip in freeze */
913 u32 freezelen; /* max length of freezemsg */
914 /* timer used to prevent stats overflow, error throttling, etc. */
915 struct timer_list stats_timer;
916
917 /* timer to verify interrupts work, and fallback if possible */
918 struct timer_list intrchk_timer;
919 unsigned long ureg_align; /* user register alignment */
920
921 /*
922 * Protects pioavailshadow, pioavailkernel, pio_need_disarm, and
923 * pio_writing.
924 */
925 spinlock_t pioavail_lock;
bb77a077
MM
926 /*
927 * index of last buffer to optimize search for next
928 */
929 u32 last_pio;
930 /*
931 * min kernel pio buffer to optimize search
932 */
933 u32 min_kernel_pio;
f931551b
RC
934 /*
935 * Shadow copies of registers; size indicates read access size.
936 * Most of them are readonly, but some are write-only register,
937 * where we manipulate the bits in the shadow copy, and then write
938 * the shadow copy to qlogic_ib.
939 *
940 * We deliberately make most of these 32 bits, since they have
941 * restricted range. For any that we read, we won't to generate 32
942 * bit accesses, since Opteron will generate 2 separate 32 bit HT
943 * transactions for a 64 bit read, and we want to avoid unnecessary
944 * bus transactions.
945 */
946
947 /* This is the 64 bit group */
948
949 unsigned long pioavailshadow[6];
950 /* bitmap of send buffers available for the kernel to use with PIO. */
951 unsigned long pioavailkernel[6];
952 /* bitmap of send buffers which need to be disarmed. */
953 unsigned long pio_need_disarm[3];
954 /* bitmap of send buffers which are being written to. */
955 unsigned long pio_writing[3];
956 /* kr_revision shadow */
957 u64 revision;
958 /* Base GUID for device (from eeprom, network order) */
959 __be64 base_guid;
960
961 /*
962 * kr_sendpiobufbase value (chip offset of pio buffers), and the
963 * base of the 2KB buffer s(user processes only use 2K)
964 */
965 u64 piobufbase;
966 u32 pio2k_bufbase;
967
968 /* these are the "32 bit" regs */
969
970 /* number of GUIDs in the flash for this interface */
971 u32 nguid;
972 /*
973 * the following two are 32-bit bitmasks, but {test,clear,set}_bit
974 * all expect bit fields to be "unsigned long"
975 */
976 unsigned long rcvctrl; /* shadow per device rcvctrl */
977 unsigned long sendctrl; /* shadow per device sendctrl */
978
979 /* value we put in kr_rcvhdrcnt */
980 u32 rcvhdrcnt;
981 /* value we put in kr_rcvhdrsize */
982 u32 rcvhdrsize;
983 /* value we put in kr_rcvhdrentsize */
984 u32 rcvhdrentsize;
985 /* kr_ctxtcnt value */
986 u32 ctxtcnt;
987 /* kr_pagealign value */
988 u32 palign;
989 /* number of "2KB" PIO buffers */
990 u32 piobcnt2k;
991 /* size in bytes of "2KB" PIO buffers */
992 u32 piosize2k;
993 /* max usable size in dwords of a "2KB" PIO buffer before going "4KB" */
994 u32 piosize2kmax_dwords;
995 /* number of "4KB" PIO buffers */
996 u32 piobcnt4k;
997 /* size in bytes of "4KB" PIO buffers */
998 u32 piosize4k;
999 /* kr_rcvegrbase value */
1000 u32 rcvegrbase;
1001 /* kr_rcvtidbase value */
1002 u32 rcvtidbase;
1003 /* kr_rcvtidcnt value */
1004 u32 rcvtidcnt;
1005 /* kr_userregbase */
1006 u32 uregbase;
1007 /* shadow the control register contents */
1008 u32 control;
1009
1010 /* chip address space used by 4k pio buffers */
1011 u32 align4k;
1012 /* size of each rcvegrbuffer */
9e1c0e43
MM
1013 u16 rcvegrbufsize;
1014 /* log2 of above */
1015 u16 rcvegrbufsize_shift;
f931551b
RC
1016 /* localbus width (1, 2,4,8,16,32) from config space */
1017 u32 lbus_width;
1018 /* localbus speed in MHz */
1019 u32 lbus_speed;
1020 int unit; /* unit # of this chip */
1021
1022 /* start of CHIP_SPEC move to chipspec, but need code changes */
1023 /* low and high portions of MSI capability/vector */
1024 u32 msi_lo;
1025 /* saved after PCIe init for restore after reset */
1026 u32 msi_hi;
1027 /* MSI data (vector) saved for restore */
1028 u16 msi_data;
1029 /* so we can rewrite it after a chip reset */
1030 u32 pcibar0;
1031 /* so we can rewrite it after a chip reset */
1032 u32 pcibar1;
1033 u64 rhdrhead_intr_off;
1034
1035 /*
1036 * ASCII serial number, from flash, large enough for original
1037 * all digit strings, and longer QLogic serial number format
1038 */
1039 u8 serial[16];
1040 /* human readable board version */
1041 u8 boardversion[96];
1042 u8 lbus_info[32]; /* human readable localbus info */
1043 /* chip major rev, from qib_revision */
1044 u8 majrev;
1045 /* chip minor rev, from qib_revision */
1046 u8 minrev;
1047
1048 /* Misc small ints */
1049 /* Number of physical ports available */
1050 u8 num_pports;
1051 /* Lowest context number which can be used by user processes */
1052 u8 first_user_ctxt;
1053 u8 n_krcv_queues;
1054 u8 qpn_mask;
1055 u8 skip_kctxt_mask;
1056
1057 u16 rhf_offset; /* offset of RHF within receive header entry */
1058
1059 /*
1060 * GPIO pins for twsi-connected devices, and device code for eeprom
1061 */
1062 u8 gpio_sda_num;
1063 u8 gpio_scl_num;
1064 u8 twsi_eeprom_dev;
1065 u8 board_atten;
1066
1067 /* Support (including locks) for EEPROM logging of errors and time */
1068 /* control access to actual counters, timer */
1069 spinlock_t eep_st_lock;
1070 /* control high-level access to EEPROM */
1071 struct mutex eep_lock;
1072 uint64_t traffic_wds;
1073 /* active time is kept in seconds, but logged in hours */
1074 atomic_t active_time;
1075 /* Below are nominal shadow of EEPROM, new since last EEPROM update */
1076 uint8_t eep_st_errs[QIB_EEP_LOG_CNT];
1077 uint8_t eep_st_new_errs[QIB_EEP_LOG_CNT];
1078 uint16_t eep_hrs;
1079 /*
1080 * masks for which bits of errs, hwerrs that cause
1081 * each of the counters to increment.
1082 */
1083 struct qib_eep_log_mask eep_st_masks[QIB_EEP_LOG_CNT];
1084 struct qib_diag_client *diag_client;
1085 spinlock_t qib_diag_trans_lock; /* protect diag observer ops */
1086 struct diag_observer_list_elt *diag_observer_list;
1087
1088 u8 psxmitwait_supported;
1089 /* cycle length of PS* counters in HW (in picoseconds) */
1090 u16 psxmitwait_check_rate;
e67306a3
MM
1091 /* high volume overflow errors defered to tasklet */
1092 struct tasklet_struct error_tasklet;
e0f30bac
RV
1093
1094 int assigned_node_id; /* NUMA node closest to HCA */
f931551b
RC
1095};
1096
1097/* hol_state values */
1098#define QIB_HOL_UP 0
1099#define QIB_HOL_INIT 1
1100
1101#define QIB_SDMA_SENDCTRL_OP_ENABLE (1U << 0)
1102#define QIB_SDMA_SENDCTRL_OP_INTENABLE (1U << 1)
1103#define QIB_SDMA_SENDCTRL_OP_HALT (1U << 2)
1104#define QIB_SDMA_SENDCTRL_OP_CLEANUP (1U << 3)
1105#define QIB_SDMA_SENDCTRL_OP_DRAIN (1U << 4)
1106
1107/* operation types for f_txchk_change() */
1108#define TXCHK_CHG_TYPE_DIS1 3
1109#define TXCHK_CHG_TYPE_ENAB1 2
1110#define TXCHK_CHG_TYPE_KERN 1
1111#define TXCHK_CHG_TYPE_USER 0
1112
1113#define QIB_CHASE_TIME msecs_to_jiffies(145)
1114#define QIB_CHASE_DIS_TIME msecs_to_jiffies(160)
1115
1116/* Private data for file operations */
1117struct qib_filedata {
1118 struct qib_ctxtdata *rcd;
1119 unsigned subctxt;
1120 unsigned tidcursor;
1121 struct qib_user_sdma_queue *pq;
1122 int rec_cpu_num; /* for cpu affinity; -1 if none */
1123};
1124
1125extern struct list_head qib_dev_list;
1126extern spinlock_t qib_devs_lock;
1127extern struct qib_devdata *qib_lookup(int unit);
1128extern u32 qib_cpulist_count;
1129extern unsigned long *qib_cpulist;
1130
1131extern unsigned qib_wc_pat;
36a8f01c 1132extern unsigned qib_cc_table_size;
f931551b
RC
1133int qib_init(struct qib_devdata *, int);
1134int init_chip_wc_pat(struct qib_devdata *dd, u32);
1135int qib_enable_wc(struct qib_devdata *dd);
1136void qib_disable_wc(struct qib_devdata *dd);
1137int qib_count_units(int *npresentp, int *nupp);
1138int qib_count_active_units(void);
1139
1140int qib_cdev_init(int minor, const char *name,
1141 const struct file_operations *fops,
1142 struct cdev **cdevp, struct device **devp);
1143void qib_cdev_cleanup(struct cdev **cdevp, struct device **devp);
1144int qib_dev_init(void);
1145void qib_dev_cleanup(void);
1146
1147int qib_diag_add(struct qib_devdata *);
1148void qib_diag_remove(struct qib_devdata *);
1149void qib_handle_e_ibstatuschanged(struct qib_pportdata *, u64);
1150void qib_sdma_update_tail(struct qib_pportdata *, u16); /* hold sdma_lock */
1151
1152int qib_decode_err(struct qib_devdata *dd, char *buf, size_t blen, u64 err);
1153void qib_bad_intrstatus(struct qib_devdata *);
1154void qib_handle_urcv(struct qib_devdata *, u64);
1155
1156/* clean up any per-chip chip-specific stuff */
1157void qib_chip_cleanup(struct qib_devdata *);
1158/* clean up any chip type-specific stuff */
1159void qib_chip_done(void);
1160
1161/* check to see if we have to force ordering for write combining */
1162int qib_unordered_wc(void);
1163void qib_pio_copy(void __iomem *to, const void *from, size_t count);
1164
1165void qib_disarm_piobufs(struct qib_devdata *, unsigned, unsigned);
1166int qib_disarm_piobufs_ifneeded(struct qib_ctxtdata *);
1167void qib_disarm_piobufs_set(struct qib_devdata *, unsigned long *, unsigned);
1168void qib_cancel_sends(struct qib_pportdata *);
1169
1170int qib_create_rcvhdrq(struct qib_devdata *, struct qib_ctxtdata *);
1171int qib_setup_eagerbufs(struct qib_ctxtdata *);
1172void qib_set_ctxtcnt(struct qib_devdata *);
1173int qib_create_ctxts(struct qib_devdata *dd);
e0f30bac 1174struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *, u32, int);
f931551b
RC
1175void qib_init_pportdata(struct qib_pportdata *, struct qib_devdata *, u8, u8);
1176void qib_free_ctxtdata(struct qib_devdata *, struct qib_ctxtdata *);
1177
1178u32 qib_kreceive(struct qib_ctxtdata *, u32 *, u32 *);
1179int qib_reset_device(int);
1180int qib_wait_linkstate(struct qib_pportdata *, u32, int);
1181int qib_set_linkstate(struct qib_pportdata *, u8);
1182int qib_set_mtu(struct qib_pportdata *, u16);
1183int qib_set_lid(struct qib_pportdata *, u32, u8);
1184void qib_hol_down(struct qib_pportdata *);
1185void qib_hol_init(struct qib_pportdata *);
1186void qib_hol_up(struct qib_pportdata *);
1187void qib_hol_event(unsigned long);
1188void qib_disable_after_error(struct qib_devdata *);
1189int qib_set_uevent_bits(struct qib_pportdata *, const int);
1190
1191/* for use in system calls, where we want to know device type, etc. */
1192#define ctxt_fp(fp) \
1193 (((struct qib_filedata *)(fp)->private_data)->rcd)
1194#define subctxt_fp(fp) \
1195 (((struct qib_filedata *)(fp)->private_data)->subctxt)
1196#define tidcursor_fp(fp) \
1197 (((struct qib_filedata *)(fp)->private_data)->tidcursor)
1198#define user_sdma_queue_fp(fp) \
1199 (((struct qib_filedata *)(fp)->private_data)->pq)
1200
1201static inline struct qib_devdata *dd_from_ppd(struct qib_pportdata *ppd)
1202{
1203 return ppd->dd;
1204}
1205
1206static inline struct qib_devdata *dd_from_dev(struct qib_ibdev *dev)
1207{
1208 return container_of(dev, struct qib_devdata, verbs_dev);
1209}
1210
1211static inline struct qib_devdata *dd_from_ibdev(struct ib_device *ibdev)
1212{
1213 return dd_from_dev(to_idev(ibdev));
1214}
1215
1216static inline struct qib_pportdata *ppd_from_ibp(struct qib_ibport *ibp)
1217{
1218 return container_of(ibp, struct qib_pportdata, ibport_data);
1219}
1220
1221static inline struct qib_ibport *to_iport(struct ib_device *ibdev, u8 port)
1222{
1223 struct qib_devdata *dd = dd_from_ibdev(ibdev);
1224 unsigned pidx = port - 1; /* IB number port from 1, hdw from 0 */
1225
1226 WARN_ON(pidx >= dd->num_pports);
1227 return &dd->pport[pidx].ibport_data;
1228}
1229
1230/*
1231 * values for dd->flags (_device_ related flags) and
1232 */
1233#define QIB_HAS_LINK_LATENCY 0x1 /* supports link latency (IB 1.2) */
1234#define QIB_INITTED 0x2 /* chip and driver up and initted */
1235#define QIB_DOING_RESET 0x4 /* in the middle of doing chip reset */
1236#define QIB_PRESENT 0x8 /* chip accesses can be done */
1237#define QIB_PIO_FLUSH_WC 0x10 /* Needs Write combining flush for PIO */
1238#define QIB_HAS_THRESH_UPDATE 0x40
1239#define QIB_HAS_SDMA_TIMEOUT 0x80
1240#define QIB_USE_SPCL_TRIG 0x100 /* SpecialTrigger launch enabled */
1241#define QIB_NODMA_RTAIL 0x200 /* rcvhdrtail register DMA enabled */
1242#define QIB_HAS_INTX 0x800 /* Supports INTx interrupts */
1243#define QIB_HAS_SEND_DMA 0x1000 /* Supports Send DMA */
1244#define QIB_HAS_VLSUPP 0x2000 /* Supports multiple VLs; PBC different */
1245#define QIB_HAS_HDRSUPP 0x4000 /* Supports header suppression */
1246#define QIB_BADINTR 0x8000 /* severe interrupt problems */
1247#define QIB_DCA_ENABLED 0x10000 /* Direct Cache Access enabled */
1248#define QIB_HAS_QSFP 0x20000 /* device (card instance) has QSFP */
1249
1250/*
1251 * values for ppd->lflags (_ib_port_ related flags)
1252 */
1253#define QIBL_LINKV 0x1 /* IB link state valid */
1254#define QIBL_LINKDOWN 0x8 /* IB link is down */
1255#define QIBL_LINKINIT 0x10 /* IB link level is up */
1256#define QIBL_LINKARMED 0x20 /* IB link is ARMED */
1257#define QIBL_LINKACTIVE 0x40 /* IB link is ACTIVE */
1258/* leave a gap for more IB-link state */
1259#define QIBL_IB_AUTONEG_INPROG 0x1000 /* non-IBTA DDR/QDR neg active */
1260#define QIBL_IB_AUTONEG_FAILED 0x2000 /* non-IBTA DDR/QDR neg failed */
1261#define QIBL_IB_LINK_DISABLED 0x4000 /* Linkdown-disable forced,
1262 * Do not try to bring up */
1263#define QIBL_IB_FORCE_NOTIFY 0x8000 /* force notify on next ib change */
1264
1265/* IB dword length mask in PBC (lower 11 bits); same for all chips */
1266#define QIB_PBC_LENGTH_MASK ((1 << 11) - 1)
1267
1268
1269/* ctxt_flag bit offsets */
1270 /* waiting for a packet to arrive */
1271#define QIB_CTXT_WAITING_RCV 2
1272 /* master has not finished initializing */
1273#define QIB_CTXT_MASTER_UNINIT 4
1274 /* waiting for an urgent packet to arrive */
1275#define QIB_CTXT_WAITING_URG 5
1276
1277/* free up any allocated data at closes */
1278void qib_free_data(struct qib_ctxtdata *dd);
1279void qib_chg_pioavailkernel(struct qib_devdata *, unsigned, unsigned,
1280 u32, struct qib_ctxtdata *);
1281struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *,
1282 const struct pci_device_id *);
1283struct qib_devdata *qib_init_iba7220_funcs(struct pci_dev *,
1284 const struct pci_device_id *);
1285struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *,
1286 const struct pci_device_id *);
1287void qib_free_devdata(struct qib_devdata *);
1288struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra);
1289
1290#define QIB_TWSI_NO_DEV 0xFF
1291/* Below qib_twsi_ functions must be called with eep_lock held */
1292int qib_twsi_reset(struct qib_devdata *dd);
1293int qib_twsi_blk_rd(struct qib_devdata *dd, int dev, int addr, void *buffer,
1294 int len);
1295int qib_twsi_blk_wr(struct qib_devdata *dd, int dev, int addr,
1296 const void *buffer, int len);
1297void qib_get_eeprom_info(struct qib_devdata *);
1298int qib_update_eeprom_log(struct qib_devdata *dd);
1299void qib_inc_eeprom_err(struct qib_devdata *dd, u32 eidx, u32 incr);
1300void qib_dump_lookup_output_queue(struct qib_devdata *);
1301void qib_force_pio_avail_update(struct qib_devdata *);
1302void qib_clear_symerror_on_linkup(unsigned long opaque);
1303
1304/*
1305 * Set LED override, only the two LSBs have "public" meaning, but
1306 * any non-zero value substitutes them for the Link and LinkTrain
1307 * LED states.
1308 */
1309#define QIB_LED_PHYS 1 /* Physical (linktraining) GREEN LED */
1310#define QIB_LED_LOG 2 /* Logical (link) YELLOW LED */
1311void qib_set_led_override(struct qib_pportdata *ppd, unsigned int val);
1312
1313/* send dma routines */
1314int qib_setup_sdma(struct qib_pportdata *);
1315void qib_teardown_sdma(struct qib_pportdata *);
1316void __qib_sdma_intr(struct qib_pportdata *);
1317void qib_sdma_intr(struct qib_pportdata *);
1318int qib_sdma_verbs_send(struct qib_pportdata *, struct qib_sge_state *,
1319 u32, struct qib_verbs_txreq *);
1320/* ppd->sdma_lock should be locked before calling this. */
1321int qib_sdma_make_progress(struct qib_pportdata *dd);
1322
551ace12
MM
1323static inline int qib_sdma_empty(const struct qib_pportdata *ppd)
1324{
1325 return ppd->sdma_descq_added == ppd->sdma_descq_removed;
1326}
1327
f931551b
RC
1328/* must be called under qib_sdma_lock */
1329static inline u16 qib_sdma_descq_freecnt(const struct qib_pportdata *ppd)
1330{
1331 return ppd->sdma_descq_cnt -
1332 (ppd->sdma_descq_added - ppd->sdma_descq_removed) - 1;
1333}
1334
1335static inline int __qib_sdma_running(struct qib_pportdata *ppd)
1336{
1337 return ppd->sdma_state.current_state == qib_sdma_state_s99_running;
1338}
1339int qib_sdma_running(struct qib_pportdata *);
1340
1341void __qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1342void qib_sdma_process_event(struct qib_pportdata *, enum qib_sdma_events);
1343
1344/*
1345 * number of words used for protocol header if not set by qib_userinit();
1346 */
1347#define QIB_DFLT_RCVHDRSIZE 9
1348
1349/*
1350 * We need to be able to handle an IB header of at least 24 dwords.
1351 * We need the rcvhdrq large enough to handle largest IB header, but
1352 * still have room for a 2KB MTU standard IB packet.
1353 * Additionally, some processor/memory controller combinations
1354 * benefit quite strongly from having the DMA'ed data be cacheline
1355 * aligned and a cacheline multiple, so we set the size to 32 dwords
1356 * (2 64-byte primary cachelines for pretty much all processors of
1357 * interest). The alignment hurts nothing, other than using somewhat
1358 * more memory.
1359 */
1360#define QIB_RCVHDR_ENTSIZE 32
1361
1362int qib_get_user_pages(unsigned long, size_t, struct page **);
1363void qib_release_user_pages(struct page **, size_t);
1364int qib_eeprom_read(struct qib_devdata *, u8, void *, int);
1365int qib_eeprom_write(struct qib_devdata *, u8, const void *, int);
1366u32 __iomem *qib_getsendbuf_range(struct qib_devdata *, u32 *, u32, u32);
1367void qib_sendbuf_done(struct qib_devdata *, unsigned);
1368
1369static inline void qib_clear_rcvhdrtail(const struct qib_ctxtdata *rcd)
1370{
1371 *((u64 *) rcd->rcvhdrtail_kvaddr) = 0ULL;
1372}
1373
1374static inline u32 qib_get_rcvhdrtail(const struct qib_ctxtdata *rcd)
1375{
1376 /*
1377 * volatile because it's a DMA target from the chip, routine is
1378 * inlined, and don't want register caching or reordering.
1379 */
1380 return (u32) le64_to_cpu(
1381 *((volatile __le64 *)rcd->rcvhdrtail_kvaddr)); /* DMA'ed */
1382}
1383
1384static inline u32 qib_get_hdrqtail(const struct qib_ctxtdata *rcd)
1385{
1386 const struct qib_devdata *dd = rcd->dd;
1387 u32 hdrqtail;
1388
1389 if (dd->flags & QIB_NODMA_RTAIL) {
1390 __le32 *rhf_addr;
1391 u32 seq;
1392
1393 rhf_addr = (__le32 *) rcd->rcvhdrq +
1394 rcd->head + dd->rhf_offset;
1395 seq = qib_hdrget_seq(rhf_addr);
1396 hdrqtail = rcd->head;
1397 if (seq == rcd->seq_cnt)
1398 hdrqtail++;
1399 } else
1400 hdrqtail = qib_get_rcvhdrtail(rcd);
1401
1402 return hdrqtail;
1403}
1404
1405/*
1406 * sysfs interface.
1407 */
1408
1409extern const char ib_qib_version[];
1410
1411int qib_device_create(struct qib_devdata *);
1412void qib_device_remove(struct qib_devdata *);
1413
1414int qib_create_port_files(struct ib_device *ibdev, u8 port_num,
1415 struct kobject *kobj);
1416int qib_verbs_register_sysfs(struct qib_devdata *);
1417void qib_verbs_unregister_sysfs(struct qib_devdata *);
1418/* Hook for sysfs read of QSFP */
1419extern int qib_qsfp_dump(struct qib_pportdata *ppd, char *buf, int len);
1420
1421int __init qib_init_qibfs(void);
1422int __exit qib_exit_qibfs(void);
1423
1424int qibfs_add(struct qib_devdata *);
1425int qibfs_remove(struct qib_devdata *);
1426
1427int qib_pcie_init(struct pci_dev *, const struct pci_device_id *);
1428int qib_pcie_ddinit(struct qib_devdata *, struct pci_dev *,
1429 const struct pci_device_id *);
1430void qib_pcie_ddcleanup(struct qib_devdata *);
a778f3fd 1431int qib_pcie_params(struct qib_devdata *, u32, u32 *, struct qib_msix_entry *);
f931551b
RC
1432int qib_reinit_intr(struct qib_devdata *);
1433void qib_enable_intx(struct pci_dev *);
1434void qib_nomsi(struct qib_devdata *);
1435void qib_nomsix(struct qib_devdata *);
1436void qib_pcie_getcmd(struct qib_devdata *, u16 *, u8 *, u8 *);
1437void qib_pcie_reenable(struct qib_devdata *, u16, u8, u8);
1438
1439/*
1440 * dma_addr wrappers - all 0's invalid for hw
1441 */
1442dma_addr_t qib_map_page(struct pci_dev *, struct page *, unsigned long,
1443 size_t, int);
1444const char *qib_get_unit_name(int unit);
1445
1446/*
1447 * Flush write combining store buffers (if present) and perform a write
1448 * barrier.
1449 */
1450#if defined(CONFIG_X86_64)
1451#define qib_flush_wc() asm volatile("sfence" : : : "memory")
1452#else
1453#define qib_flush_wc() wmb() /* no reorder around wc flush */
1454#endif
1455
1456/* global module parameter variables */
1457extern unsigned qib_ibmtu;
1458extern ushort qib_cfgctxts;
1459extern ushort qib_num_cfg_vls;
1460extern ushort qib_mini_init; /* If set, do few (ideally 0) writes to chip */
1461extern unsigned qib_n_krcv_queues;
1462extern unsigned qib_sdma_fetch_arb;
1463extern unsigned qib_compat_ddr_negotiate;
1464extern int qib_special_trigger;
e0f30bac 1465extern unsigned qib_numa_aware;
f931551b
RC
1466
1467extern struct mutex qib_mutex;
1468
1469/* Number of seconds before our card status check... */
1470#define STATUS_TIMEOUT 60
1471
1472#define QIB_DRV_NAME "ib_qib"
1473#define QIB_USER_MINOR_BASE 0
1474#define QIB_TRACE_MINOR 127
1475#define QIB_DIAGPKT_MINOR 128
1476#define QIB_DIAG_MINOR_BASE 129
1477#define QIB_NMINORS 255
1478
1479#define PCI_VENDOR_ID_PATHSCALE 0x1fc1
1480#define PCI_VENDOR_ID_QLOGIC 0x1077
1481#define PCI_DEVICE_ID_QLOGIC_IB_6120 0x10
1482#define PCI_DEVICE_ID_QLOGIC_IB_7220 0x7220
1483#define PCI_DEVICE_ID_QLOGIC_IB_7322 0x7322
1484
1485/*
1486 * qib_early_err is used (only!) to print early errors before devdata is
1487 * allocated, or when dd->pcidev may not be valid, and at the tail end of
1488 * cleanup when devdata may have been freed, etc. qib_dev_porterr is
1489 * the same as qib_dev_err, but is used when the message really needs
1490 * the IB port# to be definitive as to what's happening..
1491 * All of these go to the trace log, and the trace log entry is done
1492 * first to avoid possible serial port delays from printk.
1493 */
1494#define qib_early_err(dev, fmt, ...) \
1495 do { \
82fdb0ab 1496 dev_err(dev, fmt, ##__VA_ARGS__); \
f931551b
RC
1497 } while (0)
1498
1499#define qib_dev_err(dd, fmt, ...) \
1500 do { \
1501 dev_err(&(dd)->pcidev->dev, "%s: " fmt, \
1502 qib_get_unit_name((dd)->unit), ##__VA_ARGS__); \
1503 } while (0)
1504
1505#define qib_dev_porterr(dd, port, fmt, ...) \
1506 do { \
1507 dev_err(&(dd)->pcidev->dev, "%s: IB%u:%u " fmt, \
1508 qib_get_unit_name((dd)->unit), (dd)->unit, (port), \
1509 ##__VA_ARGS__); \
1510 } while (0)
1511
1512#define qib_devinfo(pcidev, fmt, ...) \
1513 do { \
1514 dev_info(&(pcidev)->dev, fmt, ##__VA_ARGS__); \
1515 } while (0)
1516
1517/*
1518 * this is used for formatting hw error messages...
1519 */
1520struct qib_hwerror_msgs {
1521 u64 mask;
1522 const char *msg;
e67306a3 1523 size_t sz;
f931551b
RC
1524};
1525
1526#define QLOGIC_IB_HWE_MSG(a, b) { .mask = a, .msg = b }
1527
1528/* in qib_intr.c... */
1529void qib_format_hwerrors(u64 hwerrs,
1530 const struct qib_hwerror_msgs *hwerrmsgs,
1531 size_t nhwerrmsgs, char *msg, size_t lmsg);
1532#endif /* _QIB_KERNEL_H */
This page took 0.248795 seconds and 5 git commands to generate.