IB/qib: Clean up checkpatch issue
[deliverable/linux.git] / drivers / infiniband / hw / qib / qib_iba7322.c
CommitLineData
f931551b
RC
1/*
2 * Copyright (c) 2008, 2009, 2010 QLogic Corporation. All rights reserved.
3 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
33/*
34 * This file contains all of the code that is specific to the
35 * InfiniPath 7322 chip
36 */
37
38#include <linux/interrupt.h>
39#include <linux/pci.h>
40#include <linux/delay.h>
41#include <linux/io.h>
42#include <linux/jiffies.h>
43#include <rdma/ib_verbs.h>
44#include <rdma/ib_smi.h>
f931551b
RC
45
46#include "qib.h"
47#include "qib_7322_regs.h"
48#include "qib_qsfp.h"
49
50#include "qib_mad.h"
51
52static void qib_setup_7322_setextled(struct qib_pportdata *, u32);
53static void qib_7322_handle_hwerrors(struct qib_devdata *, char *, size_t);
54static void sendctrl_7322_mod(struct qib_pportdata *ppd, u32 op);
55static irqreturn_t qib_7322intr(int irq, void *data);
56static irqreturn_t qib_7322bufavail(int irq, void *data);
57static irqreturn_t sdma_intr(int irq, void *data);
58static irqreturn_t sdma_idle_intr(int irq, void *data);
59static irqreturn_t sdma_progress_intr(int irq, void *data);
60static irqreturn_t sdma_cleanup_intr(int irq, void *data);
61static void qib_7322_txchk_change(struct qib_devdata *, u32, u32, u32,
62 struct qib_ctxtdata *rcd);
63static u8 qib_7322_phys_portstate(u64);
64static u32 qib_7322_iblink_state(u64);
65static void qib_set_ib_7322_lstate(struct qib_pportdata *ppd, u16 linkcmd,
66 u16 linitcmd);
67static void force_h1(struct qib_pportdata *);
68static void adj_tx_serdes(struct qib_pportdata *);
69static u32 qib_7322_setpbc_control(struct qib_pportdata *, u32, u8, u8);
70static void qib_7322_mini_pcs_reset(struct qib_pportdata *);
71
72static u32 ahb_mod(struct qib_devdata *, int, int, int, u32, u32);
73static void ibsd_wr_allchans(struct qib_pportdata *, int, unsigned, unsigned);
a0a234d4
MM
74static void serdes_7322_los_enable(struct qib_pportdata *, int);
75static int serdes_7322_init_old(struct qib_pportdata *);
76static int serdes_7322_init_new(struct qib_pportdata *);
f931551b
RC
77
78#define BMASK(msb, lsb) (((1 << ((msb) + 1 - (lsb))) - 1) << (lsb))
79
80/* LE2 serdes values for different cases */
81#define LE2_DEFAULT 5
82#define LE2_5m 4
83#define LE2_QME 0
84
85/* Below is special-purpose, so only really works for the IB SerDes blocks. */
86#define IBSD(hw_pidx) (hw_pidx + 2)
87
88/* these are variables for documentation and experimentation purposes */
89static const unsigned rcv_int_timeout = 375;
90static const unsigned rcv_int_count = 16;
91static const unsigned sdma_idle_cnt = 64;
92
93/* Time to stop altering Rx Equalization parameters, after link up. */
94#define RXEQ_DISABLE_MSECS 2500
95
96/*
97 * Number of VLs we are configured to use (to allow for more
98 * credits per vl, etc.)
99 */
100ushort qib_num_cfg_vls = 2;
101module_param_named(num_vls, qib_num_cfg_vls, ushort, S_IRUGO);
102MODULE_PARM_DESC(num_vls, "Set number of Virtual Lanes to use (1-8)");
103
104static ushort qib_chase = 1;
105module_param_named(chase, qib_chase, ushort, S_IRUGO);
106MODULE_PARM_DESC(chase, "Enable state chase handling");
107
108static ushort qib_long_atten = 10; /* 10 dB ~= 5m length */
109module_param_named(long_attenuation, qib_long_atten, ushort, S_IRUGO);
110MODULE_PARM_DESC(long_attenuation, \
111 "attenuation cutoff (dB) for long copper cable setup");
112
113static ushort qib_singleport;
114module_param_named(singleport, qib_singleport, ushort, S_IRUGO);
115MODULE_PARM_DESC(singleport, "Use only IB port 1; more per-port buffer space");
116
e67306a3
MM
117static ushort qib_krcvq01_no_msi;
118module_param_named(krcvq01_no_msi, qib_krcvq01_no_msi, ushort, S_IRUGO);
119MODULE_PARM_DESC(krcvq01_no_msi, "No MSI for kctx < 2");
120
0a43e117
MM
121/*
122 * Receive header queue sizes
123 */
124static unsigned qib_rcvhdrcnt;
125module_param_named(rcvhdrcnt, qib_rcvhdrcnt, uint, S_IRUGO);
126MODULE_PARM_DESC(rcvhdrcnt, "receive header count");
127
128static unsigned qib_rcvhdrsize;
129module_param_named(rcvhdrsize, qib_rcvhdrsize, uint, S_IRUGO);
130MODULE_PARM_DESC(rcvhdrsize, "receive header size in 32-bit words");
131
132static unsigned qib_rcvhdrentsize;
133module_param_named(rcvhdrentsize, qib_rcvhdrentsize, uint, S_IRUGO);
134MODULE_PARM_DESC(rcvhdrentsize, "receive header entry size in 32-bit words");
135
f931551b
RC
136#define MAX_ATTEN_LEN 64 /* plenty for any real system */
137/* for read back, default index is ~5m copper cable */
a77fcf89
RC
138static char txselect_list[MAX_ATTEN_LEN] = "10";
139static struct kparam_string kp_txselect = {
140 .string = txselect_list,
f931551b
RC
141 .maxlen = MAX_ATTEN_LEN
142};
a77fcf89
RC
143static int setup_txselect(const char *, struct kernel_param *);
144module_param_call(txselect, setup_txselect, param_get_string,
145 &kp_txselect, S_IWUSR | S_IRUGO);
146MODULE_PARM_DESC(txselect, \
147 "Tx serdes indices (for no QSFP or invalid QSFP data)");
f931551b
RC
148
149#define BOARD_QME7342 5
150#define BOARD_QMH7342 6
151#define IS_QMH(dd) (SYM_FIELD((dd)->revision, Revision, BoardID) == \
152 BOARD_QMH7342)
153#define IS_QME(dd) (SYM_FIELD((dd)->revision, Revision, BoardID) == \
154 BOARD_QME7342)
155
156#define KREG_IDX(regname) (QIB_7322_##regname##_OFFS / sizeof(u64))
157
158#define KREG_IBPORT_IDX(regname) ((QIB_7322_##regname##_0_OFFS / sizeof(u64)))
159
160#define MASK_ACROSS(lsb, msb) \
161 (((1ULL << ((msb) + 1 - (lsb))) - 1) << (lsb))
162
163#define SYM_RMASK(regname, fldname) ((u64) \
164 QIB_7322_##regname##_##fldname##_RMASK)
165
166#define SYM_MASK(regname, fldname) ((u64) \
167 QIB_7322_##regname##_##fldname##_RMASK << \
168 QIB_7322_##regname##_##fldname##_LSB)
169
170#define SYM_FIELD(value, regname, fldname) ((u64) \
171 (((value) >> SYM_LSB(regname, fldname)) & \
172 SYM_RMASK(regname, fldname)))
173
174/* useful for things like LaFifoEmpty_0...7, TxCreditOK_0...7, etc. */
175#define SYM_FIELD_ACROSS(value, regname, fldname, nbits) \
176 (((value) >> SYM_LSB(regname, fldname)) & MASK_ACROSS(0, nbits))
177
178#define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
179#define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
180#define ERR_MASK_N(fldname) SYM_MASK(ErrMask_0, fldname##Mask)
181#define INT_MASK(fldname) SYM_MASK(IntMask, fldname##IntMask)
182#define INT_MASK_P(fldname, port) SYM_MASK(IntMask, fldname##IntMask##_##port)
183/* Below because most, but not all, fields of IntMask have that full suffix */
184#define INT_MASK_PM(fldname, port) SYM_MASK(IntMask, fldname##Mask##_##port)
185
186
187#define SYM_LSB(regname, fldname) (QIB_7322_##regname##_##fldname##_LSB)
188
189/*
190 * the size bits give us 2^N, in KB units. 0 marks as invalid,
191 * and 7 is reserved. We currently use only 2KB and 4KB
192 */
193#define IBA7322_TID_SZ_SHIFT QIB_7322_RcvTIDArray0_RT_BufSize_LSB
194#define IBA7322_TID_SZ_2K (1UL<<IBA7322_TID_SZ_SHIFT) /* 2KB */
195#define IBA7322_TID_SZ_4K (2UL<<IBA7322_TID_SZ_SHIFT) /* 4KB */
196#define IBA7322_TID_PA_SHIFT 11U /* TID addr in chip stored w/o low bits */
197
198#define SendIBSLIDAssignMask \
199 QIB_7322_SendIBSLIDAssign_0_SendIBSLIDAssign_15_0_RMASK
200#define SendIBSLMCMask \
201 QIB_7322_SendIBSLIDMask_0_SendIBSLIDMask_15_0_RMASK
202
203#define ExtLED_IB1_YEL SYM_MASK(EXTCtrl, LEDPort0YellowOn)
204#define ExtLED_IB1_GRN SYM_MASK(EXTCtrl, LEDPort0GreenOn)
205#define ExtLED_IB2_YEL SYM_MASK(EXTCtrl, LEDPort1YellowOn)
206#define ExtLED_IB2_GRN SYM_MASK(EXTCtrl, LEDPort1GreenOn)
207#define ExtLED_IB1_MASK (ExtLED_IB1_YEL | ExtLED_IB1_GRN)
208#define ExtLED_IB2_MASK (ExtLED_IB2_YEL | ExtLED_IB2_GRN)
209
210#define _QIB_GPIO_SDA_NUM 1
211#define _QIB_GPIO_SCL_NUM 0
212#define QIB_EEPROM_WEN_NUM 14
213#define QIB_TWSI_EEPROM_DEV 0xA2 /* All Production 7322 cards. */
214
215/* HW counter clock is at 4nsec */
216#define QIB_7322_PSXMITWAIT_CHECK_RATE 4000
217
218/* full speed IB port 1 only */
219#define PORT_SPD_CAP (QIB_IB_SDR | QIB_IB_DDR | QIB_IB_QDR)
220#define PORT_SPD_CAP_SHIFT 3
221
222/* full speed featuremask, both ports */
223#define DUAL_PORT_CAP (PORT_SPD_CAP | (PORT_SPD_CAP << PORT_SPD_CAP_SHIFT))
224
225/*
226 * This file contains almost all the chip-specific register information and
227 * access functions for the FAKED QLogic InfiniPath 7322 PCI-Express chip.
228 */
229
230/* Use defines to tie machine-generated names to lower-case names */
231#define kr_contextcnt KREG_IDX(ContextCnt)
232#define kr_control KREG_IDX(Control)
233#define kr_counterregbase KREG_IDX(CntrRegBase)
234#define kr_errclear KREG_IDX(ErrClear)
235#define kr_errmask KREG_IDX(ErrMask)
236#define kr_errstatus KREG_IDX(ErrStatus)
237#define kr_extctrl KREG_IDX(EXTCtrl)
238#define kr_extstatus KREG_IDX(EXTStatus)
239#define kr_gpio_clear KREG_IDX(GPIOClear)
240#define kr_gpio_mask KREG_IDX(GPIOMask)
241#define kr_gpio_out KREG_IDX(GPIOOut)
242#define kr_gpio_status KREG_IDX(GPIOStatus)
243#define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
244#define kr_debugportval KREG_IDX(DebugPortValueReg)
245#define kr_fmask KREG_IDX(feature_mask)
246#define kr_act_fmask KREG_IDX(active_feature_mask)
247#define kr_hwerrclear KREG_IDX(HwErrClear)
248#define kr_hwerrmask KREG_IDX(HwErrMask)
249#define kr_hwerrstatus KREG_IDX(HwErrStatus)
250#define kr_intclear KREG_IDX(IntClear)
251#define kr_intmask KREG_IDX(IntMask)
252#define kr_intredirect KREG_IDX(IntRedirect0)
253#define kr_intstatus KREG_IDX(IntStatus)
254#define kr_pagealign KREG_IDX(PageAlign)
255#define kr_rcvavailtimeout KREG_IDX(RcvAvailTimeOut0)
256#define kr_rcvctrl KREG_IDX(RcvCtrl) /* Common, but chip also has per-port */
257#define kr_rcvegrbase KREG_IDX(RcvEgrBase)
258#define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
259#define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
260#define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
261#define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
262#define kr_rcvtidbase KREG_IDX(RcvTIDBase)
263#define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
264#define kr_revision KREG_IDX(Revision)
265#define kr_scratch KREG_IDX(Scratch)
266#define kr_sendbuffererror KREG_IDX(SendBufErr0) /* and base for 1 and 2 */
267#define kr_sendcheckmask KREG_IDX(SendCheckMask0) /* and 1, 2 */
268#define kr_sendctrl KREG_IDX(SendCtrl)
269#define kr_sendgrhcheckmask KREG_IDX(SendGRHCheckMask0) /* and 1, 2 */
270#define kr_sendibpktmask KREG_IDX(SendIBPacketMask0) /* and 1, 2 */
271#define kr_sendpioavailaddr KREG_IDX(SendBufAvailAddr)
272#define kr_sendpiobufbase KREG_IDX(SendBufBase)
273#define kr_sendpiobufcnt KREG_IDX(SendBufCnt)
274#define kr_sendpiosize KREG_IDX(SendBufSize)
275#define kr_sendregbase KREG_IDX(SendRegBase)
276#define kr_sendbufavail0 KREG_IDX(SendBufAvail0)
277#define kr_userregbase KREG_IDX(UserRegBase)
278#define kr_intgranted KREG_IDX(Int_Granted)
279#define kr_vecclr_wo_int KREG_IDX(vec_clr_without_int)
280#define kr_intblocked KREG_IDX(IntBlocked)
281#define kr_r_access KREG_IDX(SPC_JTAG_ACCESS_REG)
282
283/*
284 * per-port kernel registers. Access only with qib_read_kreg_port()
285 * or qib_write_kreg_port()
286 */
287#define krp_errclear KREG_IBPORT_IDX(ErrClear)
288#define krp_errmask KREG_IBPORT_IDX(ErrMask)
289#define krp_errstatus KREG_IBPORT_IDX(ErrStatus)
290#define krp_highprio_0 KREG_IBPORT_IDX(HighPriority0)
291#define krp_highprio_limit KREG_IBPORT_IDX(HighPriorityLimit)
292#define krp_hrtbt_guid KREG_IBPORT_IDX(HRTBT_GUID)
293#define krp_ib_pcsconfig KREG_IBPORT_IDX(IBPCSConfig)
294#define krp_ibcctrl_a KREG_IBPORT_IDX(IBCCtrlA)
295#define krp_ibcctrl_b KREG_IBPORT_IDX(IBCCtrlB)
296#define krp_ibcctrl_c KREG_IBPORT_IDX(IBCCtrlC)
297#define krp_ibcstatus_a KREG_IBPORT_IDX(IBCStatusA)
298#define krp_ibcstatus_b KREG_IBPORT_IDX(IBCStatusB)
299#define krp_txestatus KREG_IBPORT_IDX(TXEStatus)
300#define krp_lowprio_0 KREG_IBPORT_IDX(LowPriority0)
301#define krp_ncmodectrl KREG_IBPORT_IDX(IBNCModeCtrl)
302#define krp_partitionkey KREG_IBPORT_IDX(RcvPartitionKey)
303#define krp_psinterval KREG_IBPORT_IDX(PSInterval)
304#define krp_psstart KREG_IBPORT_IDX(PSStart)
305#define krp_psstat KREG_IBPORT_IDX(PSStat)
306#define krp_rcvbthqp KREG_IBPORT_IDX(RcvBTHQP)
307#define krp_rcvctrl KREG_IBPORT_IDX(RcvCtrl)
308#define krp_rcvpktledcnt KREG_IBPORT_IDX(RcvPktLEDCnt)
309#define krp_rcvqpmaptable KREG_IBPORT_IDX(RcvQPMapTableA)
310#define krp_rxcreditvl0 KREG_IBPORT_IDX(RxCreditVL0)
311#define krp_rxcreditvl15 (KREG_IBPORT_IDX(RxCreditVL0)+15)
312#define krp_sendcheckcontrol KREG_IBPORT_IDX(SendCheckControl)
313#define krp_sendctrl KREG_IBPORT_IDX(SendCtrl)
314#define krp_senddmabase KREG_IBPORT_IDX(SendDmaBase)
315#define krp_senddmabufmask0 KREG_IBPORT_IDX(SendDmaBufMask0)
316#define krp_senddmabufmask1 (KREG_IBPORT_IDX(SendDmaBufMask0) + 1)
317#define krp_senddmabufmask2 (KREG_IBPORT_IDX(SendDmaBufMask0) + 2)
318#define krp_senddmabuf_use0 KREG_IBPORT_IDX(SendDmaBufUsed0)
319#define krp_senddmabuf_use1 (KREG_IBPORT_IDX(SendDmaBufUsed0) + 1)
320#define krp_senddmabuf_use2 (KREG_IBPORT_IDX(SendDmaBufUsed0) + 2)
321#define krp_senddmadesccnt KREG_IBPORT_IDX(SendDmaDescCnt)
322#define krp_senddmahead KREG_IBPORT_IDX(SendDmaHead)
323#define krp_senddmaheadaddr KREG_IBPORT_IDX(SendDmaHeadAddr)
324#define krp_senddmaidlecnt KREG_IBPORT_IDX(SendDmaIdleCnt)
325#define krp_senddmalengen KREG_IBPORT_IDX(SendDmaLenGen)
326#define krp_senddmaprioritythld KREG_IBPORT_IDX(SendDmaPriorityThld)
327#define krp_senddmareloadcnt KREG_IBPORT_IDX(SendDmaReloadCnt)
328#define krp_senddmastatus KREG_IBPORT_IDX(SendDmaStatus)
329#define krp_senddmatail KREG_IBPORT_IDX(SendDmaTail)
330#define krp_sendhdrsymptom KREG_IBPORT_IDX(SendHdrErrSymptom)
331#define krp_sendslid KREG_IBPORT_IDX(SendIBSLIDAssign)
332#define krp_sendslidmask KREG_IBPORT_IDX(SendIBSLIDMask)
333#define krp_ibsdtestiftx KREG_IBPORT_IDX(IB_SDTEST_IF_TX)
334#define krp_adapt_dis_timer KREG_IBPORT_IDX(ADAPT_DISABLE_TIMER_THRESHOLD)
335#define krp_tx_deemph_override KREG_IBPORT_IDX(IBSD_TX_DEEMPHASIS_OVERRIDE)
336#define krp_serdesctrl KREG_IBPORT_IDX(IBSerdesCtrl)
337
338/*
b595076a 339 * Per-context kernel registers. Access only with qib_read_kreg_ctxt()
f931551b
RC
340 * or qib_write_kreg_ctxt()
341 */
342#define krc_rcvhdraddr KREG_IDX(RcvHdrAddr0)
343#define krc_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
344
345/*
346 * TID Flow table, per context. Reduces
347 * number of hdrq updates to one per flow (or on errors).
348 * context 0 and 1 share same memory, but have distinct
349 * addresses. Since for now, we never use expected sends
350 * on kernel contexts, we don't worry about that (we initialize
351 * those entries for ctxt 0/1 on driver load twice, for example).
352 */
353#define NUM_TIDFLOWS_CTXT 0x20 /* 0x20 per context; have to hardcode */
354#define ur_rcvflowtable (KREG_IDX(RcvTIDFlowTable0) - KREG_IDX(RcvHdrTail0))
355
356/* these are the error bits in the tid flows, and are W1C */
357#define TIDFLOW_ERRBITS ( \
358 (SYM_MASK(RcvTIDFlowTable0, GenMismatch) << \
359 SYM_LSB(RcvTIDFlowTable0, GenMismatch)) | \
360 (SYM_MASK(RcvTIDFlowTable0, SeqMismatch) << \
361 SYM_LSB(RcvTIDFlowTable0, SeqMismatch)))
362
363/* Most (not all) Counters are per-IBport.
364 * Requires LBIntCnt is at offset 0 in the group
365 */
366#define CREG_IDX(regname) \
367((QIB_7322_##regname##_0_OFFS - QIB_7322_LBIntCnt_OFFS) / sizeof(u64))
368
369#define crp_badformat CREG_IDX(RxVersionErrCnt)
370#define crp_err_rlen CREG_IDX(RxLenErrCnt)
371#define crp_erricrc CREG_IDX(RxICRCErrCnt)
372#define crp_errlink CREG_IDX(RxLinkMalformCnt)
373#define crp_errlpcrc CREG_IDX(RxLPCRCErrCnt)
374#define crp_errpkey CREG_IDX(RxPKeyMismatchCnt)
375#define crp_errvcrc CREG_IDX(RxVCRCErrCnt)
376#define crp_excessbufferovfl CREG_IDX(ExcessBufferOvflCnt)
377#define crp_iblinkdown CREG_IDX(IBLinkDownedCnt)
378#define crp_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
379#define crp_ibstatuschange CREG_IDX(IBStatusChangeCnt)
380#define crp_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
381#define crp_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
382#define crp_locallinkintegrityerr CREG_IDX(LocalLinkIntegrityErrCnt)
383#define crp_pktrcv CREG_IDX(RxDataPktCnt)
384#define crp_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
385#define crp_pktsend CREG_IDX(TxDataPktCnt)
386#define crp_pktsendflow CREG_IDX(TxFlowPktCnt)
387#define crp_psrcvdatacount CREG_IDX(PSRcvDataCount)
388#define crp_psrcvpktscount CREG_IDX(PSRcvPktsCount)
389#define crp_psxmitdatacount CREG_IDX(PSXmitDataCount)
390#define crp_psxmitpktscount CREG_IDX(PSXmitPktsCount)
391#define crp_psxmitwaitcount CREG_IDX(PSXmitWaitCount)
392#define crp_rcvebp CREG_IDX(RxEBPCnt)
393#define crp_rcvflowctrlviol CREG_IDX(RxFlowCtrlViolCnt)
394#define crp_rcvovfl CREG_IDX(RxBufOvflCnt)
395#define crp_rxdlidfltr CREG_IDX(RxDlidFltrCnt)
396#define crp_rxdroppkt CREG_IDX(RxDroppedPktCnt)
397#define crp_rxotherlocalphyerr CREG_IDX(RxOtherLocalPhyErrCnt)
398#define crp_rxqpinvalidctxt CREG_IDX(RxQPInvalidContextCnt)
399#define crp_rxvlerr CREG_IDX(RxVlErrCnt)
400#define crp_sendstall CREG_IDX(TxFlowStallCnt)
401#define crp_txdroppedpkt CREG_IDX(TxDroppedPktCnt)
402#define crp_txhdrerr CREG_IDX(TxHeadersErrCnt)
403#define crp_txlenerr CREG_IDX(TxLenErrCnt)
f931551b
RC
404#define crp_txminmaxlenerr CREG_IDX(TxMaxMinLenErrCnt)
405#define crp_txsdmadesc CREG_IDX(TxSDmaDescCnt)
406#define crp_txunderrun CREG_IDX(TxUnderrunCnt)
407#define crp_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
408#define crp_vl15droppedpkt CREG_IDX(RxVL15DroppedPktCnt)
409#define crp_wordrcv CREG_IDX(RxDwordCnt)
410#define crp_wordsend CREG_IDX(TxDwordCnt)
411#define crp_tx_creditstalls CREG_IDX(TxCreditUpToDateTimeOut)
412
413/* these are the (few) counters that are not port-specific */
414#define CREG_DEVIDX(regname) ((QIB_7322_##regname##_OFFS - \
415 QIB_7322_LBIntCnt_OFFS) / sizeof(u64))
416#define cr_base_egrovfl CREG_DEVIDX(RxP0HdrEgrOvflCnt)
417#define cr_lbint CREG_DEVIDX(LBIntCnt)
418#define cr_lbstall CREG_DEVIDX(LBFlowStallCnt)
419#define cr_pcieretrydiag CREG_DEVIDX(PcieRetryBufDiagQwordCnt)
420#define cr_rxtidflowdrop CREG_DEVIDX(RxTidFlowDropCnt)
421#define cr_tidfull CREG_DEVIDX(RxTIDFullErrCnt)
422#define cr_tidinvalid CREG_DEVIDX(RxTIDValidErrCnt)
423
424/* no chip register for # of IB ports supported, so define */
425#define NUM_IB_PORTS 2
426
427/* 1 VL15 buffer per hardware IB port, no register for this, so define */
428#define NUM_VL15_BUFS NUM_IB_PORTS
429
430/*
431 * context 0 and 1 are special, and there is no chip register that
432 * defines this value, so we have to define it here.
433 * These are all allocated to either 0 or 1 for single port
434 * hardware configuration, otherwise each gets half
435 */
436#define KCTXT0_EGRCNT 2048
437
438/* values for vl and port fields in PBC, 7322-specific */
439#define PBC_PORT_SEL_LSB 26
440#define PBC_PORT_SEL_RMASK 1
441#define PBC_VL_NUM_LSB 27
442#define PBC_VL_NUM_RMASK 7
443#define PBC_7322_VL15_SEND (1ULL << 63) /* pbc; VL15, no credit check */
444#define PBC_7322_VL15_SEND_CTRL (1ULL << 31) /* control version of same */
445
446static u8 ib_rate_to_delay[IB_RATE_120_GBPS + 1] = {
447 [IB_RATE_2_5_GBPS] = 16,
448 [IB_RATE_5_GBPS] = 8,
449 [IB_RATE_10_GBPS] = 4,
450 [IB_RATE_20_GBPS] = 2,
451 [IB_RATE_30_GBPS] = 2,
452 [IB_RATE_40_GBPS] = 1
453};
454
455#define IBA7322_LINKSPEED_SHIFT SYM_LSB(IBCStatusA_0, LinkSpeedActive)
456#define IBA7322_LINKWIDTH_SHIFT SYM_LSB(IBCStatusA_0, LinkWidthActive)
457
458/* link training states, from IBC */
459#define IB_7322_LT_STATE_DISABLED 0x00
460#define IB_7322_LT_STATE_LINKUP 0x01
461#define IB_7322_LT_STATE_POLLACTIVE 0x02
462#define IB_7322_LT_STATE_POLLQUIET 0x03
463#define IB_7322_LT_STATE_SLEEPDELAY 0x04
464#define IB_7322_LT_STATE_SLEEPQUIET 0x05
465#define IB_7322_LT_STATE_CFGDEBOUNCE 0x08
466#define IB_7322_LT_STATE_CFGRCVFCFG 0x09
467#define IB_7322_LT_STATE_CFGWAITRMT 0x0a
468#define IB_7322_LT_STATE_CFGIDLE 0x0b
469#define IB_7322_LT_STATE_RECOVERRETRAIN 0x0c
470#define IB_7322_LT_STATE_TXREVLANES 0x0d
471#define IB_7322_LT_STATE_RECOVERWAITRMT 0x0e
472#define IB_7322_LT_STATE_RECOVERIDLE 0x0f
473#define IB_7322_LT_STATE_CFGENH 0x10
474#define IB_7322_LT_STATE_CFGTEST 0x11
31264484
MH
475#define IB_7322_LT_STATE_CFGWAITRMTTEST 0x12
476#define IB_7322_LT_STATE_CFGWAITENH 0x13
f931551b
RC
477
478/* link state machine states from IBC */
479#define IB_7322_L_STATE_DOWN 0x0
480#define IB_7322_L_STATE_INIT 0x1
481#define IB_7322_L_STATE_ARM 0x2
482#define IB_7322_L_STATE_ACTIVE 0x3
483#define IB_7322_L_STATE_ACT_DEFER 0x4
484
485static const u8 qib_7322_physportstate[0x20] = {
486 [IB_7322_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
487 [IB_7322_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
488 [IB_7322_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
489 [IB_7322_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
490 [IB_7322_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
491 [IB_7322_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
492 [IB_7322_LT_STATE_CFGDEBOUNCE] = IB_PHYSPORTSTATE_CFG_TRAIN,
493 [IB_7322_LT_STATE_CFGRCVFCFG] =
494 IB_PHYSPORTSTATE_CFG_TRAIN,
495 [IB_7322_LT_STATE_CFGWAITRMT] =
496 IB_PHYSPORTSTATE_CFG_TRAIN,
497 [IB_7322_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_IDLE,
498 [IB_7322_LT_STATE_RECOVERRETRAIN] =
499 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
500 [IB_7322_LT_STATE_RECOVERWAITRMT] =
501 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
502 [IB_7322_LT_STATE_RECOVERIDLE] =
503 IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
504 [IB_7322_LT_STATE_CFGENH] = IB_PHYSPORTSTATE_CFG_ENH,
505 [IB_7322_LT_STATE_CFGTEST] = IB_PHYSPORTSTATE_CFG_TRAIN,
31264484
MH
506 [IB_7322_LT_STATE_CFGWAITRMTTEST] =
507 IB_PHYSPORTSTATE_CFG_TRAIN,
508 [IB_7322_LT_STATE_CFGWAITENH] =
509 IB_PHYSPORTSTATE_CFG_WAIT_ENH,
f931551b
RC
510 [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
511 [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
512 [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
513 [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
514};
515
516struct qib_chip_specific {
517 u64 __iomem *cregbase;
518 u64 *cntrs;
519 spinlock_t rcvmod_lock; /* protect rcvctrl shadow changes */
520 spinlock_t gpio_lock; /* RMW of shadows/regs for ExtCtrl and GPIO */
521 u64 main_int_mask; /* clear bits which have dedicated handlers */
522 u64 int_enable_mask; /* for per port interrupts in single port mode */
523 u64 errormask;
524 u64 hwerrmask;
525 u64 gpio_out; /* shadow of kr_gpio_out, for rmw ops */
526 u64 gpio_mask; /* shadow the gpio mask register */
527 u64 extctrl; /* shadow the gpio output enable, etc... */
528 u32 ncntrs;
529 u32 nportcntrs;
530 u32 cntrnamelen;
531 u32 portcntrnamelen;
532 u32 numctxts;
533 u32 rcvegrcnt;
534 u32 updthresh; /* current AvailUpdThld */
535 u32 updthresh_dflt; /* default AvailUpdThld */
536 u32 r1;
537 int irq;
538 u32 num_msix_entries;
539 u32 sdmabufcnt;
540 u32 lastbuf_for_pio;
541 u32 stay_in_freeze;
542 u32 recovery_ports_initted;
f931551b
RC
543 struct msix_entry *msix_entries;
544 void **msix_arg;
545 unsigned long *sendchkenable;
546 unsigned long *sendgrhchk;
547 unsigned long *sendibchk;
548 u32 rcvavail_timeout[18];
549 char emsgbuf[128]; /* for device error interrupt msg buffer */
550};
551
552/* Table of entries in "human readable" form Tx Emphasis. */
553struct txdds_ent {
554 u8 amp;
555 u8 pre;
556 u8 main;
557 u8 post;
558};
559
560struct vendor_txdds_ent {
561 u8 oui[QSFP_VOUI_LEN];
562 u8 *partnum;
563 struct txdds_ent sdr;
564 struct txdds_ent ddr;
565 struct txdds_ent qdr;
566};
567
568static void write_tx_serdes_param(struct qib_pportdata *, struct txdds_ent *);
569
570#define TXDDS_TABLE_SZ 16 /* number of entries per speed in onchip table */
7c7a416e 571#define TXDDS_EXTRA_SZ 13 /* number of extra tx settings entries */
e706203c 572#define TXDDS_MFG_SZ 2 /* number of mfg tx settings entries */
f931551b
RC
573#define SERDES_CHANS 4 /* yes, it's obvious, but one less magic number */
574
575#define H1_FORCE_VAL 8
a77fcf89
RC
576#define H1_FORCE_QME 1 /* may be overridden via setup_txselect() */
577#define H1_FORCE_QMH 7 /* may be overridden via setup_txselect() */
f931551b
RC
578
579/* The static and dynamic registers are paired, and the pairs indexed by spd */
580#define krp_static_adapt_dis(spd) (KREG_IBPORT_IDX(ADAPT_DISABLE_STATIC_SDR) \
581 + ((spd) * 2))
582
583#define QDR_DFE_DISABLE_DELAY 4000 /* msec after LINKUP */
584#define QDR_STATIC_ADAPT_DOWN 0xf0f0f0f0ULL /* link down, H1-H4 QDR adapts */
585#define QDR_STATIC_ADAPT_DOWN_R1 0ULL /* r1 link down, H1-H4 QDR adapts */
586#define QDR_STATIC_ADAPT_INIT 0xffffffffffULL /* up, disable H0,H1-8, LE */
587#define QDR_STATIC_ADAPT_INIT_R1 0xf0ffffffffULL /* r1 up, disable H0,H1-8 */
588
f931551b
RC
589struct qib_chippport_specific {
590 u64 __iomem *kpregbase;
591 u64 __iomem *cpregbase;
592 u64 *portcntrs;
593 struct qib_pportdata *ppd;
594 wait_queue_head_t autoneg_wait;
595 struct delayed_work autoneg_work;
596 struct delayed_work ipg_work;
597 struct timer_list chase_timer;
598 /*
599 * these 5 fields are used to establish deltas for IB symbol
600 * errors and linkrecovery errors. They can be reported on
601 * some chips during link negotiation prior to INIT, and with
602 * DDR when faking DDR negotiations with non-IBTA switches.
603 * The chip counters are adjusted at driver unload if there is
604 * a non-zero delta.
605 */
606 u64 ibdeltainprog;
607 u64 ibsymdelta;
608 u64 ibsymsnap;
609 u64 iblnkerrdelta;
610 u64 iblnkerrsnap;
611 u64 iblnkdownsnap;
612 u64 iblnkdowndelta;
613 u64 ibmalfdelta;
614 u64 ibmalfsnap;
615 u64 ibcctrl_a; /* krp_ibcctrl_a shadow */
616 u64 ibcctrl_b; /* krp_ibcctrl_b shadow */
617 u64 qdr_dfe_time;
618 u64 chase_end;
619 u32 autoneg_tries;
620 u32 recovery_init;
621 u32 qdr_dfe_on;
622 u32 qdr_reforce;
623 /*
624 * Per-bay per-channel rcv QMH H1 values and Tx values for QDR.
625 * entry zero is unused, to simplify indexing
626 */
a77fcf89
RC
627 u8 h1_val;
628 u8 no_eep; /* txselect table index to use if no qsfp info */
f931551b
RC
629 u8 ipg_tries;
630 u8 ibmalfusesnap;
631 struct qib_qsfp_data qsfp_data;
632 char epmsgbuf[192]; /* for port error interrupt msg buffer */
633};
634
635static struct {
636 const char *name;
637 irq_handler_t handler;
638 int lsb;
639 int port; /* 0 if not port-specific, else port # */
640} irq_table[] = {
641 { QIB_DRV_NAME, qib_7322intr, -1, 0 },
642 { QIB_DRV_NAME " (buf avail)", qib_7322bufavail,
643 SYM_LSB(IntStatus, SendBufAvail), 0 },
644 { QIB_DRV_NAME " (sdma 0)", sdma_intr,
645 SYM_LSB(IntStatus, SDmaInt_0), 1 },
646 { QIB_DRV_NAME " (sdma 1)", sdma_intr,
647 SYM_LSB(IntStatus, SDmaInt_1), 2 },
648 { QIB_DRV_NAME " (sdmaI 0)", sdma_idle_intr,
649 SYM_LSB(IntStatus, SDmaIdleInt_0), 1 },
650 { QIB_DRV_NAME " (sdmaI 1)", sdma_idle_intr,
651 SYM_LSB(IntStatus, SDmaIdleInt_1), 2 },
652 { QIB_DRV_NAME " (sdmaP 0)", sdma_progress_intr,
653 SYM_LSB(IntStatus, SDmaProgressInt_0), 1 },
654 { QIB_DRV_NAME " (sdmaP 1)", sdma_progress_intr,
655 SYM_LSB(IntStatus, SDmaProgressInt_1), 2 },
656 { QIB_DRV_NAME " (sdmaC 0)", sdma_cleanup_intr,
657 SYM_LSB(IntStatus, SDmaCleanupDone_0), 1 },
658 { QIB_DRV_NAME " (sdmaC 1)", sdma_cleanup_intr,
659 SYM_LSB(IntStatus, SDmaCleanupDone_1), 2 },
660};
661
f931551b
RC
662/* ibcctrl bits */
663#define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
664/* cycle through TS1/TS2 till OK */
665#define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
666/* wait for TS1, then go on */
667#define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
668#define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
669
670#define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
671#define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
672#define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
673
674#define BLOB_7322_IBCHG 0x101
675
676static inline void qib_write_kreg(const struct qib_devdata *dd,
677 const u32 regno, u64 value);
678static inline u32 qib_read_kreg32(const struct qib_devdata *, const u32);
679static void write_7322_initregs(struct qib_devdata *);
680static void write_7322_init_portregs(struct qib_pportdata *);
681static void setup_7322_link_recovery(struct qib_pportdata *, u32);
682static void check_7322_rxe_status(struct qib_pportdata *);
683static u32 __iomem *qib_7322_getsendbuf(struct qib_pportdata *, u64, u32 *);
684
685/**
686 * qib_read_ureg32 - read 32-bit virtualized per-context register
687 * @dd: device
688 * @regno: register number
689 * @ctxt: context number
690 *
691 * Return the contents of a register that is virtualized to be per context.
692 * Returns -1 on errors (not distinguishable from valid contents at
693 * runtime; we may add a separate error variable at some point).
694 */
695static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
696 enum qib_ureg regno, int ctxt)
697{
698 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
699 return 0;
700 return readl(regno + (u64 __iomem *)(
701 (dd->ureg_align * ctxt) + (dd->userbase ?
702 (char __iomem *)dd->userbase :
703 (char __iomem *)dd->kregbase + dd->uregbase)));
704}
705
706/**
707 * qib_read_ureg - read virtualized per-context register
708 * @dd: device
709 * @regno: register number
710 * @ctxt: context number
711 *
712 * Return the contents of a register that is virtualized to be per context.
713 * Returns -1 on errors (not distinguishable from valid contents at
714 * runtime; we may add a separate error variable at some point).
715 */
716static inline u64 qib_read_ureg(const struct qib_devdata *dd,
717 enum qib_ureg regno, int ctxt)
718{
719
720 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
721 return 0;
722 return readq(regno + (u64 __iomem *)(
723 (dd->ureg_align * ctxt) + (dd->userbase ?
724 (char __iomem *)dd->userbase :
725 (char __iomem *)dd->kregbase + dd->uregbase)));
726}
727
728/**
729 * qib_write_ureg - write virtualized per-context register
730 * @dd: device
731 * @regno: register number
732 * @value: value
733 * @ctxt: context
734 *
735 * Write the contents of a register that is virtualized to be per context.
736 */
737static inline void qib_write_ureg(const struct qib_devdata *dd,
738 enum qib_ureg regno, u64 value, int ctxt)
739{
740 u64 __iomem *ubase;
741 if (dd->userbase)
742 ubase = (u64 __iomem *)
743 ((char __iomem *) dd->userbase +
744 dd->ureg_align * ctxt);
745 else
746 ubase = (u64 __iomem *)
747 (dd->uregbase +
748 (char __iomem *) dd->kregbase +
749 dd->ureg_align * ctxt);
750
751 if (dd->kregbase && (dd->flags & QIB_PRESENT))
752 writeq(value, &ubase[regno]);
753}
754
755static inline u32 qib_read_kreg32(const struct qib_devdata *dd,
756 const u32 regno)
757{
758 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
759 return -1;
760 return readl((u32 __iomem *) &dd->kregbase[regno]);
761}
762
763static inline u64 qib_read_kreg64(const struct qib_devdata *dd,
764 const u32 regno)
765{
766 if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
767 return -1;
768 return readq(&dd->kregbase[regno]);
769}
770
771static inline void qib_write_kreg(const struct qib_devdata *dd,
772 const u32 regno, u64 value)
773{
774 if (dd->kregbase && (dd->flags & QIB_PRESENT))
775 writeq(value, &dd->kregbase[regno]);
776}
777
778/*
779 * not many sanity checks for the port-specific kernel register routines,
780 * since they are only used when it's known to be safe.
781*/
782static inline u64 qib_read_kreg_port(const struct qib_pportdata *ppd,
783 const u16 regno)
784{
785 if (!ppd->cpspec->kpregbase || !(ppd->dd->flags & QIB_PRESENT))
786 return 0ULL;
787 return readq(&ppd->cpspec->kpregbase[regno]);
788}
789
790static inline void qib_write_kreg_port(const struct qib_pportdata *ppd,
791 const u16 regno, u64 value)
792{
793 if (ppd->cpspec && ppd->dd && ppd->cpspec->kpregbase &&
794 (ppd->dd->flags & QIB_PRESENT))
795 writeq(value, &ppd->cpspec->kpregbase[regno]);
796}
797
798/**
799 * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
800 * @dd: the qlogic_ib device
801 * @regno: the register number to write
802 * @ctxt: the context containing the register
803 * @value: the value to write
804 */
805static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
806 const u16 regno, unsigned ctxt,
807 u64 value)
808{
809 qib_write_kreg(dd, regno + ctxt, value);
810}
811
812static inline u64 read_7322_creg(const struct qib_devdata *dd, u16 regno)
813{
814 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
815 return 0;
816 return readq(&dd->cspec->cregbase[regno]);
817
818
819}
820
821static inline u32 read_7322_creg32(const struct qib_devdata *dd, u16 regno)
822{
823 if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
824 return 0;
825 return readl(&dd->cspec->cregbase[regno]);
826
827
828}
829
830static inline void write_7322_creg_port(const struct qib_pportdata *ppd,
831 u16 regno, u64 value)
832{
833 if (ppd->cpspec && ppd->cpspec->cpregbase &&
834 (ppd->dd->flags & QIB_PRESENT))
835 writeq(value, &ppd->cpspec->cpregbase[regno]);
836}
837
838static inline u64 read_7322_creg_port(const struct qib_pportdata *ppd,
839 u16 regno)
840{
841 if (!ppd->cpspec || !ppd->cpspec->cpregbase ||
842 !(ppd->dd->flags & QIB_PRESENT))
843 return 0;
844 return readq(&ppd->cpspec->cpregbase[regno]);
845}
846
847static inline u32 read_7322_creg32_port(const struct qib_pportdata *ppd,
848 u16 regno)
849{
850 if (!ppd->cpspec || !ppd->cpspec->cpregbase ||
851 !(ppd->dd->flags & QIB_PRESENT))
852 return 0;
853 return readl(&ppd->cpspec->cpregbase[regno]);
854}
855
856/* bits in Control register */
857#define QLOGIC_IB_C_RESET SYM_MASK(Control, SyncReset)
858#define QLOGIC_IB_C_SDMAFETCHPRIOEN SYM_MASK(Control, SDmaDescFetchPriorityEn)
859
860/* bits in general interrupt regs */
861#define QIB_I_RCVURG_LSB SYM_LSB(IntMask, RcvUrg0IntMask)
862#define QIB_I_RCVURG_RMASK MASK_ACROSS(0, 17)
863#define QIB_I_RCVURG_MASK (QIB_I_RCVURG_RMASK << QIB_I_RCVURG_LSB)
864#define QIB_I_RCVAVAIL_LSB SYM_LSB(IntMask, RcvAvail0IntMask)
865#define QIB_I_RCVAVAIL_RMASK MASK_ACROSS(0, 17)
866#define QIB_I_RCVAVAIL_MASK (QIB_I_RCVAVAIL_RMASK << QIB_I_RCVAVAIL_LSB)
867#define QIB_I_C_ERROR INT_MASK(Err)
868
869#define QIB_I_SPIOSENT (INT_MASK_P(SendDone, 0) | INT_MASK_P(SendDone, 1))
870#define QIB_I_SPIOBUFAVAIL INT_MASK(SendBufAvail)
871#define QIB_I_GPIO INT_MASK(AssertGPIO)
872#define QIB_I_P_SDMAINT(pidx) \
873 (INT_MASK_P(SDma, pidx) | INT_MASK_P(SDmaIdle, pidx) | \
874 INT_MASK_P(SDmaProgress, pidx) | \
875 INT_MASK_PM(SDmaCleanupDone, pidx))
876
877/* Interrupt bits that are "per port" */
878#define QIB_I_P_BITSEXTANT(pidx) \
879 (INT_MASK_P(Err, pidx) | INT_MASK_P(SendDone, pidx) | \
880 INT_MASK_P(SDma, pidx) | INT_MASK_P(SDmaIdle, pidx) | \
881 INT_MASK_P(SDmaProgress, pidx) | \
882 INT_MASK_PM(SDmaCleanupDone, pidx))
883
884/* Interrupt bits that are common to a device */
885/* currently unused: QIB_I_SPIOSENT */
886#define QIB_I_C_BITSEXTANT \
887 (QIB_I_RCVURG_MASK | QIB_I_RCVAVAIL_MASK | \
888 QIB_I_SPIOSENT | \
889 QIB_I_C_ERROR | QIB_I_SPIOBUFAVAIL | QIB_I_GPIO)
890
891#define QIB_I_BITSEXTANT (QIB_I_C_BITSEXTANT | \
892 QIB_I_P_BITSEXTANT(0) | QIB_I_P_BITSEXTANT(1))
893
894/*
895 * Error bits that are "per port".
896 */
897#define QIB_E_P_IBSTATUSCHANGED ERR_MASK_N(IBStatusChanged)
898#define QIB_E_P_SHDR ERR_MASK_N(SHeadersErr)
899#define QIB_E_P_VL15_BUF_MISUSE ERR_MASK_N(VL15BufMisuseErr)
900#define QIB_E_P_SND_BUF_MISUSE ERR_MASK_N(SendBufMisuseErr)
901#define QIB_E_P_SUNSUPVL ERR_MASK_N(SendUnsupportedVLErr)
902#define QIB_E_P_SUNEXP_PKTNUM ERR_MASK_N(SendUnexpectedPktNumErr)
903#define QIB_E_P_SDROP_DATA ERR_MASK_N(SendDroppedDataPktErr)
904#define QIB_E_P_SDROP_SMP ERR_MASK_N(SendDroppedSmpPktErr)
905#define QIB_E_P_SPKTLEN ERR_MASK_N(SendPktLenErr)
906#define QIB_E_P_SUNDERRUN ERR_MASK_N(SendUnderRunErr)
907#define QIB_E_P_SMAXPKTLEN ERR_MASK_N(SendMaxPktLenErr)
908#define QIB_E_P_SMINPKTLEN ERR_MASK_N(SendMinPktLenErr)
909#define QIB_E_P_RIBLOSTLINK ERR_MASK_N(RcvIBLostLinkErr)
910#define QIB_E_P_RHDR ERR_MASK_N(RcvHdrErr)
911#define QIB_E_P_RHDRLEN ERR_MASK_N(RcvHdrLenErr)
912#define QIB_E_P_RBADTID ERR_MASK_N(RcvBadTidErr)
913#define QIB_E_P_RBADVERSION ERR_MASK_N(RcvBadVersionErr)
914#define QIB_E_P_RIBFLOW ERR_MASK_N(RcvIBFlowErr)
915#define QIB_E_P_REBP ERR_MASK_N(RcvEBPErr)
916#define QIB_E_P_RUNSUPVL ERR_MASK_N(RcvUnsupportedVLErr)
917#define QIB_E_P_RUNEXPCHAR ERR_MASK_N(RcvUnexpectedCharErr)
918#define QIB_E_P_RSHORTPKTLEN ERR_MASK_N(RcvShortPktLenErr)
919#define QIB_E_P_RLONGPKTLEN ERR_MASK_N(RcvLongPktLenErr)
920#define QIB_E_P_RMAXPKTLEN ERR_MASK_N(RcvMaxPktLenErr)
921#define QIB_E_P_RMINPKTLEN ERR_MASK_N(RcvMinPktLenErr)
922#define QIB_E_P_RICRC ERR_MASK_N(RcvICRCErr)
923#define QIB_E_P_RVCRC ERR_MASK_N(RcvVCRCErr)
924#define QIB_E_P_RFORMATERR ERR_MASK_N(RcvFormatErr)
925
926#define QIB_E_P_SDMA1STDESC ERR_MASK_N(SDma1stDescErr)
927#define QIB_E_P_SDMABASE ERR_MASK_N(SDmaBaseErr)
928#define QIB_E_P_SDMADESCADDRMISALIGN ERR_MASK_N(SDmaDescAddrMisalignErr)
929#define QIB_E_P_SDMADWEN ERR_MASK_N(SDmaDwEnErr)
930#define QIB_E_P_SDMAGENMISMATCH ERR_MASK_N(SDmaGenMismatchErr)
931#define QIB_E_P_SDMAHALT ERR_MASK_N(SDmaHaltErr)
932#define QIB_E_P_SDMAMISSINGDW ERR_MASK_N(SDmaMissingDwErr)
933#define QIB_E_P_SDMAOUTOFBOUND ERR_MASK_N(SDmaOutOfBoundErr)
934#define QIB_E_P_SDMARPYTAG ERR_MASK_N(SDmaRpyTagErr)
935#define QIB_E_P_SDMATAILOUTOFBOUND ERR_MASK_N(SDmaTailOutOfBoundErr)
936#define QIB_E_P_SDMAUNEXPDATA ERR_MASK_N(SDmaUnexpDataErr)
937
938/* Error bits that are common to a device */
939#define QIB_E_RESET ERR_MASK(ResetNegated)
940#define QIB_E_HARDWARE ERR_MASK(HardwareErr)
941#define QIB_E_INVALIDADDR ERR_MASK(InvalidAddrErr)
942
943
944/*
945 * Per chip (rather than per-port) errors. Most either do
946 * nothing but trigger a print (because they self-recover, or
947 * always occur in tandem with other errors that handle the
948 * issue), or because they indicate errors with no recovery,
949 * but we want to know that they happened.
950 */
951#define QIB_E_SBUF_VL15_MISUSE ERR_MASK(SBufVL15MisUseErr)
952#define QIB_E_BADEEP ERR_MASK(InvalidEEPCmd)
953#define QIB_E_VLMISMATCH ERR_MASK(SendVLMismatchErr)
954#define QIB_E_ARMLAUNCH ERR_MASK(SendArmLaunchErr)
955#define QIB_E_SPCLTRIG ERR_MASK(SendSpecialTriggerErr)
956#define QIB_E_RRCVHDRFULL ERR_MASK(RcvHdrFullErr)
957#define QIB_E_RRCVEGRFULL ERR_MASK(RcvEgrFullErr)
958#define QIB_E_RCVCTXTSHARE ERR_MASK(RcvContextShareErr)
959
960/* SDMA chip errors (not per port)
961 * QIB_E_SDMA_BUF_DUP needs no special handling, because we will also get
962 * the SDMAHALT error immediately, so we just print the dup error via the
963 * E_AUTO mechanism. This is true of most of the per-port fatal errors
964 * as well, but since this is port-independent, by definition, it's
965 * handled a bit differently. SDMA_VL15 and SDMA_WRONG_PORT are per
966 * packet send errors, and so are handled in the same manner as other
967 * per-packet errors.
968 */
969#define QIB_E_SDMA_VL15 ERR_MASK(SDmaVL15Err)
970#define QIB_E_SDMA_WRONG_PORT ERR_MASK(SDmaWrongPortErr)
971#define QIB_E_SDMA_BUF_DUP ERR_MASK(SDmaBufMaskDuplicateErr)
972
973/*
974 * Below functionally equivalent to legacy QLOGIC_IB_E_PKTERRS
975 * it is used to print "common" packet errors.
976 */
977#define QIB_E_P_PKTERRS (QIB_E_P_SPKTLEN |\
978 QIB_E_P_SDROP_DATA | QIB_E_P_RVCRC |\
979 QIB_E_P_RICRC | QIB_E_P_RSHORTPKTLEN |\
980 QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SHDR | \
981 QIB_E_P_REBP)
982
983/* Error Bits that Packet-related (Receive, per-port) */
984#define QIB_E_P_RPKTERRS (\
985 QIB_E_P_RHDRLEN | QIB_E_P_RBADTID | \
986 QIB_E_P_RBADVERSION | QIB_E_P_RHDR | \
987 QIB_E_P_RLONGPKTLEN | QIB_E_P_RSHORTPKTLEN |\
988 QIB_E_P_RMAXPKTLEN | QIB_E_P_RMINPKTLEN | \
989 QIB_E_P_RFORMATERR | QIB_E_P_RUNSUPVL | \
990 QIB_E_P_RUNEXPCHAR | QIB_E_P_RIBFLOW | QIB_E_P_REBP)
991
992/*
993 * Error bits that are Send-related (per port)
994 * (ARMLAUNCH excluded from E_SPKTERRS because it gets special handling).
995 * All of these potentially need to have a buffer disarmed
996 */
997#define QIB_E_P_SPKTERRS (\
998 QIB_E_P_SUNEXP_PKTNUM |\
999 QIB_E_P_SDROP_DATA | QIB_E_P_SDROP_SMP |\
1000 QIB_E_P_SMAXPKTLEN |\
1001 QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SHDR | \
1002 QIB_E_P_SMINPKTLEN | QIB_E_P_SPKTLEN | \
1003 QIB_E_P_SND_BUF_MISUSE | QIB_E_P_SUNSUPVL)
1004
1005#define QIB_E_SPKTERRS ( \
1006 QIB_E_SBUF_VL15_MISUSE | QIB_E_VLMISMATCH | \
1007 ERR_MASK_N(SendUnsupportedVLErr) | \
1008 QIB_E_SPCLTRIG | QIB_E_SDMA_VL15 | QIB_E_SDMA_WRONG_PORT)
1009
1010#define QIB_E_P_SDMAERRS ( \
1011 QIB_E_P_SDMAHALT | \
1012 QIB_E_P_SDMADESCADDRMISALIGN | \
1013 QIB_E_P_SDMAUNEXPDATA | \
1014 QIB_E_P_SDMAMISSINGDW | \
1015 QIB_E_P_SDMADWEN | \
1016 QIB_E_P_SDMARPYTAG | \
1017 QIB_E_P_SDMA1STDESC | \
1018 QIB_E_P_SDMABASE | \
1019 QIB_E_P_SDMATAILOUTOFBOUND | \
1020 QIB_E_P_SDMAOUTOFBOUND | \
1021 QIB_E_P_SDMAGENMISMATCH)
1022
1023/*
1024 * This sets some bits more than once, but makes it more obvious which
1025 * bits are not handled under other categories, and the repeat definition
1026 * is not a problem.
1027 */
1028#define QIB_E_P_BITSEXTANT ( \
1029 QIB_E_P_SPKTERRS | QIB_E_P_PKTERRS | QIB_E_P_RPKTERRS | \
1030 QIB_E_P_RIBLOSTLINK | QIB_E_P_IBSTATUSCHANGED | \
1031 QIB_E_P_SND_BUF_MISUSE | QIB_E_P_SUNDERRUN | \
1032 QIB_E_P_SHDR | QIB_E_P_VL15_BUF_MISUSE | QIB_E_P_SDMAERRS \
1033 )
1034
1035/*
1036 * These are errors that can occur when the link
1037 * changes state while a packet is being sent or received. This doesn't
1038 * cover things like EBP or VCRC that can be the result of a sending
1039 * having the link change state, so we receive a "known bad" packet.
1040 * All of these are "per port", so renamed:
1041 */
1042#define QIB_E_P_LINK_PKTERRS (\
1043 QIB_E_P_SDROP_DATA | QIB_E_P_SDROP_SMP |\
1044 QIB_E_P_SMINPKTLEN | QIB_E_P_SPKTLEN |\
1045 QIB_E_P_RSHORTPKTLEN | QIB_E_P_RMINPKTLEN |\
1046 QIB_E_P_RUNEXPCHAR)
1047
1048/*
1049 * This sets some bits more than once, but makes it more obvious which
1050 * bits are not handled under other categories (such as QIB_E_SPKTERRS),
1051 * and the repeat definition is not a problem.
1052 */
1053#define QIB_E_C_BITSEXTANT (\
1054 QIB_E_HARDWARE | QIB_E_INVALIDADDR | QIB_E_BADEEP |\
1055 QIB_E_ARMLAUNCH | QIB_E_VLMISMATCH | QIB_E_RRCVHDRFULL |\
1056 QIB_E_RRCVEGRFULL | QIB_E_RESET | QIB_E_SBUF_VL15_MISUSE)
1057
1058/* Likewise Neuter E_SPKT_ERRS_IGNORE */
1059#define E_SPKT_ERRS_IGNORE 0
1060
1061#define QIB_EXTS_MEMBIST_DISABLED \
1062 SYM_MASK(EXTStatus, MemBISTDisabled)
1063#define QIB_EXTS_MEMBIST_ENDTEST \
1064 SYM_MASK(EXTStatus, MemBISTEndTest)
1065
1066#define QIB_E_SPIOARMLAUNCH \
1067 ERR_MASK(SendArmLaunchErr)
1068
1069#define IBA7322_IBCC_LINKINITCMD_MASK SYM_RMASK(IBCCtrlA_0, LinkInitCmd)
1070#define IBA7322_IBCC_LINKCMD_SHIFT SYM_LSB(IBCCtrlA_0, LinkCmd)
1071
1072/*
1073 * IBTA_1_2 is set when multiple speeds are enabled (normal),
1074 * and also if forced QDR (only QDR enabled). It's enabled for the
1075 * forced QDR case so that scrambling will be enabled by the TS3
1076 * exchange, when supported by both sides of the link.
1077 */
1078#define IBA7322_IBC_IBTA_1_2_MASK SYM_MASK(IBCCtrlB_0, IB_ENHANCED_MODE)
1079#define IBA7322_IBC_MAX_SPEED_MASK SYM_MASK(IBCCtrlB_0, SD_SPEED)
1080#define IBA7322_IBC_SPEED_QDR SYM_MASK(IBCCtrlB_0, SD_SPEED_QDR)
1081#define IBA7322_IBC_SPEED_DDR SYM_MASK(IBCCtrlB_0, SD_SPEED_DDR)
1082#define IBA7322_IBC_SPEED_SDR SYM_MASK(IBCCtrlB_0, SD_SPEED_SDR)
1083#define IBA7322_IBC_SPEED_MASK (SYM_MASK(IBCCtrlB_0, SD_SPEED_SDR) | \
1084 SYM_MASK(IBCCtrlB_0, SD_SPEED_DDR) | SYM_MASK(IBCCtrlB_0, SD_SPEED_QDR))
1085#define IBA7322_IBC_SPEED_LSB SYM_LSB(IBCCtrlB_0, SD_SPEED_SDR)
1086
1087#define IBA7322_LEDBLINK_OFF_SHIFT SYM_LSB(RcvPktLEDCnt_0, OFFperiod)
1088#define IBA7322_LEDBLINK_ON_SHIFT SYM_LSB(RcvPktLEDCnt_0, ONperiod)
1089
1090#define IBA7322_IBC_WIDTH_AUTONEG SYM_MASK(IBCCtrlB_0, IB_NUM_CHANNELS)
1091#define IBA7322_IBC_WIDTH_4X_ONLY (1<<SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS))
1092#define IBA7322_IBC_WIDTH_1X_ONLY (0<<SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS))
1093
1094#define IBA7322_IBC_RXPOL_MASK SYM_MASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP)
1095#define IBA7322_IBC_RXPOL_LSB SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP)
1096#define IBA7322_IBC_HRTBT_MASK (SYM_MASK(IBCCtrlB_0, HRTBT_AUTO) | \
1097 SYM_MASK(IBCCtrlB_0, HRTBT_ENB))
1098#define IBA7322_IBC_HRTBT_RMASK (IBA7322_IBC_HRTBT_MASK >> \
1099 SYM_LSB(IBCCtrlB_0, HRTBT_ENB))
1100#define IBA7322_IBC_HRTBT_LSB SYM_LSB(IBCCtrlB_0, HRTBT_ENB)
1101
1102#define IBA7322_REDIRECT_VEC_PER_REG 12
1103
1104#define IBA7322_SENDCHK_PKEY SYM_MASK(SendCheckControl_0, PKey_En)
1105#define IBA7322_SENDCHK_BTHQP SYM_MASK(SendCheckControl_0, BTHQP_En)
1106#define IBA7322_SENDCHK_SLID SYM_MASK(SendCheckControl_0, SLID_En)
1107#define IBA7322_SENDCHK_RAW_IPV6 SYM_MASK(SendCheckControl_0, RawIPV6_En)
1108#define IBA7322_SENDCHK_MINSZ SYM_MASK(SendCheckControl_0, PacketTooSmall_En)
1109
1110#define AUTONEG_TRIES 3 /* sequential retries to negotiate DDR */
1111
1112#define HWE_AUTO(fldname) { .mask = SYM_MASK(HwErrMask, fldname##Mask), \
e67306a3 1113 .msg = #fldname , .sz = sizeof(#fldname) }
f931551b 1114#define HWE_AUTO_P(fldname, port) { .mask = SYM_MASK(HwErrMask, \
e67306a3 1115 fldname##Mask##_##port), .msg = #fldname , .sz = sizeof(#fldname) }
f931551b
RC
1116static const struct qib_hwerror_msgs qib_7322_hwerror_msgs[] = {
1117 HWE_AUTO_P(IBSerdesPClkNotDetect, 1),
1118 HWE_AUTO_P(IBSerdesPClkNotDetect, 0),
1119 HWE_AUTO(PCIESerdesPClkNotDetect),
1120 HWE_AUTO(PowerOnBISTFailed),
1121 HWE_AUTO(TempsenseTholdReached),
1122 HWE_AUTO(MemoryErr),
1123 HWE_AUTO(PCIeBusParityErr),
1124 HWE_AUTO(PcieCplTimeout),
1125 HWE_AUTO(PciePoisonedTLP),
1126 HWE_AUTO_P(SDmaMemReadErr, 1),
1127 HWE_AUTO_P(SDmaMemReadErr, 0),
1128 HWE_AUTO_P(IBCBusFromSPCParityErr, 1),
b9e03e04 1129 HWE_AUTO_P(IBCBusToSPCParityErr, 1),
f931551b 1130 HWE_AUTO_P(IBCBusFromSPCParityErr, 0),
b9e03e04 1131 HWE_AUTO(statusValidNoEop),
f931551b 1132 HWE_AUTO(LATriggered),
e67306a3 1133 { .mask = 0, .sz = 0 }
f931551b
RC
1134};
1135
1136#define E_AUTO(fldname) { .mask = SYM_MASK(ErrMask, fldname##Mask), \
e67306a3 1137 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b 1138#define E_P_AUTO(fldname) { .mask = SYM_MASK(ErrMask_0, fldname##Mask), \
e67306a3 1139 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b 1140static const struct qib_hwerror_msgs qib_7322error_msgs[] = {
e67306a3
MM
1141 E_AUTO(RcvEgrFullErr),
1142 E_AUTO(RcvHdrFullErr),
f931551b
RC
1143 E_AUTO(ResetNegated),
1144 E_AUTO(HardwareErr),
1145 E_AUTO(InvalidAddrErr),
1146 E_AUTO(SDmaVL15Err),
1147 E_AUTO(SBufVL15MisUseErr),
1148 E_AUTO(InvalidEEPCmd),
1149 E_AUTO(RcvContextShareErr),
1150 E_AUTO(SendVLMismatchErr),
1151 E_AUTO(SendArmLaunchErr),
1152 E_AUTO(SendSpecialTriggerErr),
1153 E_AUTO(SDmaWrongPortErr),
1154 E_AUTO(SDmaBufMaskDuplicateErr),
e67306a3 1155 { .mask = 0, .sz = 0 }
f931551b
RC
1156};
1157
1158static const struct qib_hwerror_msgs qib_7322p_error_msgs[] = {
1159 E_P_AUTO(IBStatusChanged),
1160 E_P_AUTO(SHeadersErr),
1161 E_P_AUTO(VL15BufMisuseErr),
1162 /*
1163 * SDmaHaltErr is not really an error, make it clearer;
1164 */
e67306a3
MM
1165 {.mask = SYM_MASK(ErrMask_0, SDmaHaltErrMask), .msg = "SDmaHalted",
1166 .sz = 11},
f931551b
RC
1167 E_P_AUTO(SDmaDescAddrMisalignErr),
1168 E_P_AUTO(SDmaUnexpDataErr),
1169 E_P_AUTO(SDmaMissingDwErr),
1170 E_P_AUTO(SDmaDwEnErr),
1171 E_P_AUTO(SDmaRpyTagErr),
1172 E_P_AUTO(SDma1stDescErr),
1173 E_P_AUTO(SDmaBaseErr),
1174 E_P_AUTO(SDmaTailOutOfBoundErr),
1175 E_P_AUTO(SDmaOutOfBoundErr),
1176 E_P_AUTO(SDmaGenMismatchErr),
1177 E_P_AUTO(SendBufMisuseErr),
1178 E_P_AUTO(SendUnsupportedVLErr),
1179 E_P_AUTO(SendUnexpectedPktNumErr),
1180 E_P_AUTO(SendDroppedDataPktErr),
1181 E_P_AUTO(SendDroppedSmpPktErr),
1182 E_P_AUTO(SendPktLenErr),
1183 E_P_AUTO(SendUnderRunErr),
1184 E_P_AUTO(SendMaxPktLenErr),
1185 E_P_AUTO(SendMinPktLenErr),
1186 E_P_AUTO(RcvIBLostLinkErr),
1187 E_P_AUTO(RcvHdrErr),
1188 E_P_AUTO(RcvHdrLenErr),
1189 E_P_AUTO(RcvBadTidErr),
1190 E_P_AUTO(RcvBadVersionErr),
1191 E_P_AUTO(RcvIBFlowErr),
1192 E_P_AUTO(RcvEBPErr),
1193 E_P_AUTO(RcvUnsupportedVLErr),
1194 E_P_AUTO(RcvUnexpectedCharErr),
1195 E_P_AUTO(RcvShortPktLenErr),
1196 E_P_AUTO(RcvLongPktLenErr),
1197 E_P_AUTO(RcvMaxPktLenErr),
1198 E_P_AUTO(RcvMinPktLenErr),
1199 E_P_AUTO(RcvICRCErr),
1200 E_P_AUTO(RcvVCRCErr),
1201 E_P_AUTO(RcvFormatErr),
e67306a3 1202 { .mask = 0, .sz = 0 }
f931551b
RC
1203};
1204
1205/*
1206 * Below generates "auto-message" for interrupts not specific to any port or
1207 * context
1208 */
1209#define INTR_AUTO(fldname) { .mask = SYM_MASK(IntMask, fldname##Mask), \
e67306a3 1210 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b
RC
1211/* Below generates "auto-message" for interrupts specific to a port */
1212#define INTR_AUTO_P(fldname) { .mask = MASK_ACROSS(\
1213 SYM_LSB(IntMask, fldname##Mask##_0), \
1214 SYM_LSB(IntMask, fldname##Mask##_1)), \
e67306a3 1215 .msg = #fldname "_P", .sz = sizeof(#fldname "_P") }
f931551b
RC
1216/* For some reason, the SerDesTrimDone bits are reversed */
1217#define INTR_AUTO_PI(fldname) { .mask = MASK_ACROSS(\
1218 SYM_LSB(IntMask, fldname##Mask##_1), \
1219 SYM_LSB(IntMask, fldname##Mask##_0)), \
e67306a3 1220 .msg = #fldname "_P", .sz = sizeof(#fldname "_P") }
f931551b
RC
1221/*
1222 * Below generates "auto-message" for interrupts specific to a context,
1223 * with ctxt-number appended
1224 */
1225#define INTR_AUTO_C(fldname) { .mask = MASK_ACROSS(\
1226 SYM_LSB(IntMask, fldname##0IntMask), \
1227 SYM_LSB(IntMask, fldname##17IntMask)), \
e67306a3 1228 .msg = #fldname "_C", .sz = sizeof(#fldname "_C") }
f931551b
RC
1229
1230static const struct qib_hwerror_msgs qib_7322_intr_msgs[] = {
1231 INTR_AUTO_P(SDmaInt),
1232 INTR_AUTO_P(SDmaProgressInt),
1233 INTR_AUTO_P(SDmaIdleInt),
1234 INTR_AUTO_P(SDmaCleanupDone),
1235 INTR_AUTO_C(RcvUrg),
1236 INTR_AUTO_P(ErrInt),
1237 INTR_AUTO(ErrInt), /* non-port-specific errs */
1238 INTR_AUTO(AssertGPIOInt),
1239 INTR_AUTO_P(SendDoneInt),
1240 INTR_AUTO(SendBufAvailInt),
1241 INTR_AUTO_C(RcvAvail),
e67306a3 1242 { .mask = 0, .sz = 0 }
f931551b
RC
1243};
1244
1245#define TXSYMPTOM_AUTO_P(fldname) \
e67306a3
MM
1246 { .mask = SYM_MASK(SendHdrErrSymptom_0, fldname), \
1247 .msg = #fldname, .sz = sizeof(#fldname) }
f931551b
RC
1248static const struct qib_hwerror_msgs hdrchk_msgs[] = {
1249 TXSYMPTOM_AUTO_P(NonKeyPacket),
1250 TXSYMPTOM_AUTO_P(GRHFail),
1251 TXSYMPTOM_AUTO_P(PkeyFail),
1252 TXSYMPTOM_AUTO_P(QPFail),
1253 TXSYMPTOM_AUTO_P(SLIDFail),
1254 TXSYMPTOM_AUTO_P(RawIPV6),
1255 TXSYMPTOM_AUTO_P(PacketTooSmall),
e67306a3 1256 { .mask = 0, .sz = 0 }
f931551b
RC
1257};
1258
1259#define IBA7322_HDRHEAD_PKTINT_SHIFT 32 /* interrupt cnt in upper 32 bits */
1260
1261/*
1262 * Called when we might have an error that is specific to a particular
1263 * PIO buffer, and may need to cancel that buffer, so it can be re-used,
1264 * because we don't need to force the update of pioavail
1265 */
1266static void qib_disarm_7322_senderrbufs(struct qib_pportdata *ppd)
1267{
1268 struct qib_devdata *dd = ppd->dd;
1269 u32 i;
1270 int any;
1271 u32 piobcnt = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
1272 u32 regcnt = (piobcnt + BITS_PER_LONG - 1) / BITS_PER_LONG;
1273 unsigned long sbuf[4];
1274
1275 /*
1276 * It's possible that sendbuffererror could have bits set; might
1277 * have already done this as a result of hardware error handling.
1278 */
1279 any = 0;
1280 for (i = 0; i < regcnt; ++i) {
1281 sbuf[i] = qib_read_kreg64(dd, kr_sendbuffererror + i);
1282 if (sbuf[i]) {
1283 any = 1;
1284 qib_write_kreg(dd, kr_sendbuffererror + i, sbuf[i]);
1285 }
1286 }
1287
1288 if (any)
1289 qib_disarm_piobufs_set(dd, sbuf, piobcnt);
1290}
1291
1292/* No txe_recover yet, if ever */
1293
1294/* No decode__errors yet */
1295static void err_decode(char *msg, size_t len, u64 errs,
1296 const struct qib_hwerror_msgs *msp)
1297{
1298 u64 these, lmask;
1299 int took, multi, n = 0;
1300
e67306a3 1301 while (errs && msp && msp->mask) {
f931551b
RC
1302 multi = (msp->mask & (msp->mask - 1));
1303 while (errs & msp->mask) {
1304 these = (errs & msp->mask);
1305 lmask = (these & (these - 1)) ^ these;
1306 if (len) {
1307 if (n++) {
1308 /* separate the strings */
1309 *msg++ = ',';
1310 len--;
1311 }
e67306a3
MM
1312 BUG_ON(!msp->sz);
1313 /* msp->sz counts the nul */
1314 took = min_t(size_t, msp->sz - (size_t)1, len);
1315 memcpy(msg, msp->msg, took);
f931551b
RC
1316 len -= took;
1317 msg += took;
e67306a3
MM
1318 if (len)
1319 *msg = '\0';
f931551b
RC
1320 }
1321 errs &= ~lmask;
1322 if (len && multi) {
1323 /* More than one bit this mask */
1324 int idx = -1;
1325
1326 while (lmask & msp->mask) {
1327 ++idx;
1328 lmask >>= 1;
1329 }
1330 took = scnprintf(msg, len, "_%d", idx);
1331 len -= took;
1332 msg += took;
1333 }
1334 }
1335 ++msp;
1336 }
1337 /* If some bits are left, show in hex. */
1338 if (len && errs)
1339 snprintf(msg, len, "%sMORE:%llX", n ? "," : "",
1340 (unsigned long long) errs);
1341}
1342
1343/* only called if r1 set */
1344static void flush_fifo(struct qib_pportdata *ppd)
1345{
1346 struct qib_devdata *dd = ppd->dd;
1347 u32 __iomem *piobuf;
1348 u32 bufn;
1349 u32 *hdr;
1350 u64 pbc;
1351 const unsigned hdrwords = 7;
1352 static struct qib_ib_header ibhdr = {
1353 .lrh[0] = cpu_to_be16(0xF000 | QIB_LRH_BTH),
1354 .lrh[1] = IB_LID_PERMISSIVE,
1355 .lrh[2] = cpu_to_be16(hdrwords + SIZE_OF_CRC),
1356 .lrh[3] = IB_LID_PERMISSIVE,
1357 .u.oth.bth[0] = cpu_to_be32(
1358 (IB_OPCODE_UD_SEND_ONLY << 24) | QIB_DEFAULT_P_KEY),
1359 .u.oth.bth[1] = cpu_to_be32(0),
1360 .u.oth.bth[2] = cpu_to_be32(0),
1361 .u.oth.u.ud.deth[0] = cpu_to_be32(0),
1362 .u.oth.u.ud.deth[1] = cpu_to_be32(0),
1363 };
1364
1365 /*
1366 * Send a dummy VL15 packet to flush the launch FIFO.
1367 * This will not actually be sent since the TxeBypassIbc bit is set.
1368 */
1369 pbc = PBC_7322_VL15_SEND |
1370 (((u64)ppd->hw_pidx) << (PBC_PORT_SEL_LSB + 32)) |
1371 (hdrwords + SIZE_OF_CRC);
1372 piobuf = qib_7322_getsendbuf(ppd, pbc, &bufn);
1373 if (!piobuf)
1374 return;
1375 writeq(pbc, piobuf);
1376 hdr = (u32 *) &ibhdr;
1377 if (dd->flags & QIB_PIO_FLUSH_WC) {
1378 qib_flush_wc();
1379 qib_pio_copy(piobuf + 2, hdr, hdrwords - 1);
1380 qib_flush_wc();
1381 __raw_writel(hdr[hdrwords - 1], piobuf + hdrwords + 1);
1382 qib_flush_wc();
1383 } else
1384 qib_pio_copy(piobuf + 2, hdr, hdrwords);
1385 qib_sendbuf_done(dd, bufn);
1386}
1387
1388/*
1389 * This is called with interrupts disabled and sdma_lock held.
1390 */
1391static void qib_7322_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
1392{
1393 struct qib_devdata *dd = ppd->dd;
1394 u64 set_sendctrl = 0;
1395 u64 clr_sendctrl = 0;
1396
1397 if (op & QIB_SDMA_SENDCTRL_OP_ENABLE)
1398 set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaEnable);
1399 else
1400 clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaEnable);
1401
1402 if (op & QIB_SDMA_SENDCTRL_OP_INTENABLE)
1403 set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaIntEnable);
1404 else
1405 clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaIntEnable);
1406
1407 if (op & QIB_SDMA_SENDCTRL_OP_HALT)
1408 set_sendctrl |= SYM_MASK(SendCtrl_0, SDmaHalt);
1409 else
1410 clr_sendctrl |= SYM_MASK(SendCtrl_0, SDmaHalt);
1411
1412 if (op & QIB_SDMA_SENDCTRL_OP_DRAIN)
1413 set_sendctrl |= SYM_MASK(SendCtrl_0, TxeBypassIbc) |
1414 SYM_MASK(SendCtrl_0, TxeAbortIbc) |
1415 SYM_MASK(SendCtrl_0, TxeDrainRmFifo);
1416 else
1417 clr_sendctrl |= SYM_MASK(SendCtrl_0, TxeBypassIbc) |
1418 SYM_MASK(SendCtrl_0, TxeAbortIbc) |
1419 SYM_MASK(SendCtrl_0, TxeDrainRmFifo);
1420
1421 spin_lock(&dd->sendctrl_lock);
1422
1423 /* If we are draining everything, block sends first */
1424 if (op & QIB_SDMA_SENDCTRL_OP_DRAIN) {
1425 ppd->p_sendctrl &= ~SYM_MASK(SendCtrl_0, SendEnable);
1426 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1427 qib_write_kreg(dd, kr_scratch, 0);
1428 }
1429
1430 ppd->p_sendctrl |= set_sendctrl;
1431 ppd->p_sendctrl &= ~clr_sendctrl;
1432
1433 if (op & QIB_SDMA_SENDCTRL_OP_CLEANUP)
1434 qib_write_kreg_port(ppd, krp_sendctrl,
1435 ppd->p_sendctrl |
1436 SYM_MASK(SendCtrl_0, SDmaCleanup));
1437 else
1438 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1439 qib_write_kreg(dd, kr_scratch, 0);
1440
1441 if (op & QIB_SDMA_SENDCTRL_OP_DRAIN) {
1442 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, SendEnable);
1443 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
1444 qib_write_kreg(dd, kr_scratch, 0);
1445 }
1446
1447 spin_unlock(&dd->sendctrl_lock);
1448
1449 if ((op & QIB_SDMA_SENDCTRL_OP_DRAIN) && ppd->dd->cspec->r1)
1450 flush_fifo(ppd);
1451}
1452
1453static void qib_7322_sdma_hw_clean_up(struct qib_pportdata *ppd)
1454{
1455 __qib_sdma_process_event(ppd, qib_sdma_event_e50_hw_cleaned);
1456}
1457
1458static void qib_sdma_7322_setlengen(struct qib_pportdata *ppd)
1459{
1460 /*
1461 * Set SendDmaLenGen and clear and set
1462 * the MSB of the generation count to enable generation checking
1463 * and load the internal generation counter.
1464 */
1465 qib_write_kreg_port(ppd, krp_senddmalengen, ppd->sdma_descq_cnt);
1466 qib_write_kreg_port(ppd, krp_senddmalengen,
1467 ppd->sdma_descq_cnt |
1468 (1ULL << QIB_7322_SendDmaLenGen_0_Generation_MSB));
1469}
1470
1471/*
1472 * Must be called with sdma_lock held, or before init finished.
1473 */
1474static void qib_sdma_update_7322_tail(struct qib_pportdata *ppd, u16 tail)
1475{
1476 /* Commit writes to memory and advance the tail on the chip */
1477 wmb();
1478 ppd->sdma_descq_tail = tail;
1479 qib_write_kreg_port(ppd, krp_senddmatail, tail);
1480}
1481
1482/*
1483 * This is called with interrupts disabled and sdma_lock held.
1484 */
1485static void qib_7322_sdma_hw_start_up(struct qib_pportdata *ppd)
1486{
1487 /*
1488 * Drain all FIFOs.
1489 * The hardware doesn't require this but we do it so that verbs
1490 * and user applications don't wait for link active to send stale
1491 * data.
1492 */
1493 sendctrl_7322_mod(ppd, QIB_SENDCTRL_FLUSH);
1494
1495 qib_sdma_7322_setlengen(ppd);
1496 qib_sdma_update_7322_tail(ppd, 0); /* Set SendDmaTail */
1497 ppd->sdma_head_dma[0] = 0;
1498 qib_7322_sdma_sendctrl(ppd,
1499 ppd->sdma_state.current_op | QIB_SDMA_SENDCTRL_OP_CLEANUP);
1500}
1501
1502#define DISABLES_SDMA ( \
1503 QIB_E_P_SDMAHALT | \
1504 QIB_E_P_SDMADESCADDRMISALIGN | \
1505 QIB_E_P_SDMAMISSINGDW | \
1506 QIB_E_P_SDMADWEN | \
1507 QIB_E_P_SDMARPYTAG | \
1508 QIB_E_P_SDMA1STDESC | \
1509 QIB_E_P_SDMABASE | \
1510 QIB_E_P_SDMATAILOUTOFBOUND | \
1511 QIB_E_P_SDMAOUTOFBOUND | \
1512 QIB_E_P_SDMAGENMISMATCH)
1513
1514static void sdma_7322_p_errors(struct qib_pportdata *ppd, u64 errs)
1515{
1516 unsigned long flags;
1517 struct qib_devdata *dd = ppd->dd;
1518
1519 errs &= QIB_E_P_SDMAERRS;
1520
1521 if (errs & QIB_E_P_SDMAUNEXPDATA)
1522 qib_dev_err(dd, "IB%u:%u SDmaUnexpData\n", dd->unit,
1523 ppd->port);
1524
1525 spin_lock_irqsave(&ppd->sdma_lock, flags);
1526
1527 switch (ppd->sdma_state.current_state) {
1528 case qib_sdma_state_s00_hw_down:
1529 break;
1530
1531 case qib_sdma_state_s10_hw_start_up_wait:
1532 if (errs & QIB_E_P_SDMAHALT)
1533 __qib_sdma_process_event(ppd,
1534 qib_sdma_event_e20_hw_started);
1535 break;
1536
1537 case qib_sdma_state_s20_idle:
1538 break;
1539
1540 case qib_sdma_state_s30_sw_clean_up_wait:
1541 break;
1542
1543 case qib_sdma_state_s40_hw_clean_up_wait:
1544 if (errs & QIB_E_P_SDMAHALT)
1545 __qib_sdma_process_event(ppd,
1546 qib_sdma_event_e50_hw_cleaned);
1547 break;
1548
1549 case qib_sdma_state_s50_hw_halt_wait:
1550 if (errs & QIB_E_P_SDMAHALT)
1551 __qib_sdma_process_event(ppd,
1552 qib_sdma_event_e60_hw_halted);
1553 break;
1554
1555 case qib_sdma_state_s99_running:
1556 __qib_sdma_process_event(ppd, qib_sdma_event_e7322_err_halted);
1557 __qib_sdma_process_event(ppd, qib_sdma_event_e60_hw_halted);
1558 break;
1559 }
1560
1561 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
1562}
1563
1564/*
1565 * handle per-device errors (not per-port errors)
1566 */
1567static noinline void handle_7322_errors(struct qib_devdata *dd)
1568{
1569 char *msg;
1570 u64 iserr = 0;
1571 u64 errs;
1572 u64 mask;
1573 int log_idx;
1574
1575 qib_stats.sps_errints++;
1576 errs = qib_read_kreg64(dd, kr_errstatus);
1577 if (!errs) {
1578 qib_devinfo(dd->pcidev, "device error interrupt, "
1579 "but no error bits set!\n");
1580 goto done;
1581 }
1582
1583 /* don't report errors that are masked */
1584 errs &= dd->cspec->errormask;
1585 msg = dd->cspec->emsgbuf;
1586
1587 /* do these first, they are most important */
1588 if (errs & QIB_E_HARDWARE) {
1589 *msg = '\0';
1590 qib_7322_handle_hwerrors(dd, msg, sizeof dd->cspec->emsgbuf);
1591 } else
1592 for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
1593 if (errs & dd->eep_st_masks[log_idx].errs_to_log)
1594 qib_inc_eeprom_err(dd, log_idx, 1);
1595
1596 if (errs & QIB_E_SPKTERRS) {
1597 qib_disarm_7322_senderrbufs(dd->pport);
1598 qib_stats.sps_txerrs++;
1599 } else if (errs & QIB_E_INVALIDADDR)
1600 qib_stats.sps_txerrs++;
1601 else if (errs & QIB_E_ARMLAUNCH) {
1602 qib_stats.sps_txerrs++;
1603 qib_disarm_7322_senderrbufs(dd->pport);
1604 }
1605 qib_write_kreg(dd, kr_errclear, errs);
1606
1607 /*
1608 * The ones we mask off are handled specially below
1609 * or above. Also mask SDMADISABLED by default as it
1610 * is too chatty.
1611 */
1612 mask = QIB_E_HARDWARE;
1613 *msg = '\0';
1614
1615 err_decode(msg, sizeof dd->cspec->emsgbuf, errs & ~mask,
1616 qib_7322error_msgs);
1617
1618 /*
1619 * Getting reset is a tragedy for all ports. Mark the device
1620 * _and_ the ports as "offline" in way meaningful to each.
1621 */
1622 if (errs & QIB_E_RESET) {
1623 int pidx;
1624
1625 qib_dev_err(dd, "Got reset, requires re-init "
1626 "(unload and reload driver)\n");
1627 dd->flags &= ~QIB_INITTED; /* needs re-init */
1628 /* mark as having had error */
1629 *dd->devstatusp |= QIB_STATUS_HWERROR;
1630 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1631 if (dd->pport[pidx].link_speed_supported)
1632 *dd->pport[pidx].statusp &= ~QIB_STATUS_IB_CONF;
1633 }
1634
1635 if (*msg && iserr)
1636 qib_dev_err(dd, "%s error\n", msg);
1637
1638 /*
1639 * If there were hdrq or egrfull errors, wake up any processes
1640 * waiting in poll. We used to try to check which contexts had
1641 * the overflow, but given the cost of that and the chip reads
1642 * to support it, it's better to just wake everybody up if we
1643 * get an overflow; waiters can poll again if it's not them.
1644 */
1645 if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
1646 qib_handle_urcv(dd, ~0U);
1647 if (errs & ERR_MASK(RcvEgrFullErr))
1648 qib_stats.sps_buffull++;
1649 else
1650 qib_stats.sps_hdrfull++;
1651 }
1652
1653done:
1654 return;
1655}
1656
e67306a3
MM
1657static void qib_error_tasklet(unsigned long data)
1658{
1659 struct qib_devdata *dd = (struct qib_devdata *)data;
1660
1661 handle_7322_errors(dd);
1662 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1663}
1664
f931551b
RC
1665static void reenable_chase(unsigned long opaque)
1666{
1667 struct qib_pportdata *ppd = (struct qib_pportdata *)opaque;
1668
1669 ppd->cpspec->chase_timer.expires = 0;
1670 qib_set_ib_7322_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1671 QLOGIC_IB_IBCC_LINKINITCMD_POLL);
1672}
1673
1674static void disable_chase(struct qib_pportdata *ppd, u64 tnow, u8 ibclt)
1675{
1676 ppd->cpspec->chase_end = 0;
1677
1678 if (!qib_chase)
1679 return;
1680
1681 qib_set_ib_7322_lstate(ppd, QLOGIC_IB_IBCC_LINKCMD_DOWN,
1682 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
1683 ppd->cpspec->chase_timer.expires = jiffies + QIB_CHASE_DIS_TIME;
1684 add_timer(&ppd->cpspec->chase_timer);
1685}
1686
1687static void handle_serdes_issues(struct qib_pportdata *ppd, u64 ibcst)
1688{
1689 u8 ibclt;
1690 u64 tnow;
1691
1692 ibclt = (u8)SYM_FIELD(ibcst, IBCStatusA_0, LinkTrainingState);
1693
1694 /*
1695 * Detect and handle the state chase issue, where we can
1696 * get stuck if we are unlucky on timing on both sides of
1697 * the link. If we are, we disable, set a timer, and
1698 * then re-enable.
1699 */
1700 switch (ibclt) {
1701 case IB_7322_LT_STATE_CFGRCVFCFG:
1702 case IB_7322_LT_STATE_CFGWAITRMT:
1703 case IB_7322_LT_STATE_TXREVLANES:
1704 case IB_7322_LT_STATE_CFGENH:
1705 tnow = get_jiffies_64();
1706 if (ppd->cpspec->chase_end &&
1707 time_after64(tnow, ppd->cpspec->chase_end))
1708 disable_chase(ppd, tnow, ibclt);
1709 else if (!ppd->cpspec->chase_end)
1710 ppd->cpspec->chase_end = tnow + QIB_CHASE_TIME;
1711 break;
1712 default:
1713 ppd->cpspec->chase_end = 0;
1714 break;
1715 }
1716
31264484
MH
1717 if (((ibclt >= IB_7322_LT_STATE_CFGTEST &&
1718 ibclt <= IB_7322_LT_STATE_CFGWAITENH) ||
1719 ibclt == IB_7322_LT_STATE_LINKUP) &&
f931551b
RC
1720 (ibcst & SYM_MASK(IBCStatusA_0, LinkSpeedQDR))) {
1721 force_h1(ppd);
1722 ppd->cpspec->qdr_reforce = 1;
a0a234d4
MM
1723 if (!ppd->dd->cspec->r1)
1724 serdes_7322_los_enable(ppd, 0);
f931551b
RC
1725 } else if (ppd->cpspec->qdr_reforce &&
1726 (ibcst & SYM_MASK(IBCStatusA_0, LinkSpeedQDR)) &&
1727 (ibclt == IB_7322_LT_STATE_CFGENH ||
1728 ibclt == IB_7322_LT_STATE_CFGIDLE ||
1729 ibclt == IB_7322_LT_STATE_LINKUP))
1730 force_h1(ppd);
1731
1732 if ((IS_QMH(ppd->dd) || IS_QME(ppd->dd)) &&
1733 ppd->link_speed_enabled == QIB_IB_QDR &&
1734 (ibclt == IB_7322_LT_STATE_CFGTEST ||
1735 ibclt == IB_7322_LT_STATE_CFGENH ||
1736 (ibclt >= IB_7322_LT_STATE_POLLACTIVE &&
1737 ibclt <= IB_7322_LT_STATE_SLEEPQUIET)))
1738 adj_tx_serdes(ppd);
1739
a0a234d4
MM
1740 if (ibclt != IB_7322_LT_STATE_LINKUP) {
1741 u8 ltstate = qib_7322_phys_portstate(ibcst);
1742 u8 pibclt = (u8)SYM_FIELD(ppd->lastibcstat, IBCStatusA_0,
1743 LinkTrainingState);
1744 if (!ppd->dd->cspec->r1 &&
1745 pibclt == IB_7322_LT_STATE_LINKUP &&
1746 ltstate != IB_PHYSPORTSTATE_LINK_ERR_RECOVER &&
1747 ltstate != IB_PHYSPORTSTATE_RECOVERY_RETRAIN &&
1748 ltstate != IB_PHYSPORTSTATE_RECOVERY_WAITRMT &&
1749 ltstate != IB_PHYSPORTSTATE_RECOVERY_IDLE)
1750 /* If the link went down (but no into recovery,
1751 * turn LOS back on */
1752 serdes_7322_los_enable(ppd, 1);
1753 if (!ppd->cpspec->qdr_dfe_on &&
1754 ibclt <= IB_7322_LT_STATE_SLEEPQUIET) {
1755 ppd->cpspec->qdr_dfe_on = 1;
1756 ppd->cpspec->qdr_dfe_time = 0;
1757 /* On link down, reenable QDR adaptation */
1758 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
1759 ppd->dd->cspec->r1 ?
1760 QDR_STATIC_ADAPT_DOWN_R1 :
1761 QDR_STATIC_ADAPT_DOWN);
1762 printk(KERN_INFO QIB_DRV_NAME
1763 " IB%u:%u re-enabled QDR adaptation "
1764 "ibclt %x\n", ppd->dd->unit, ppd->port, ibclt);
1765 }
f931551b
RC
1766 }
1767}
1768
f2d255a0
MM
1769static int qib_7322_set_ib_cfg(struct qib_pportdata *, int, u32);
1770
f931551b
RC
1771/*
1772 * This is per-pport error handling.
1773 * will likely get it's own MSIx interrupt (one for each port,
1774 * although just a single handler).
1775 */
1776static noinline void handle_7322_p_errors(struct qib_pportdata *ppd)
1777{
1778 char *msg;
1779 u64 ignore_this_time = 0, iserr = 0, errs, fmask;
1780 struct qib_devdata *dd = ppd->dd;
1781
1782 /* do this as soon as possible */
1783 fmask = qib_read_kreg64(dd, kr_act_fmask);
1784 if (!fmask)
1785 check_7322_rxe_status(ppd);
1786
1787 errs = qib_read_kreg_port(ppd, krp_errstatus);
1788 if (!errs)
1789 qib_devinfo(dd->pcidev,
1790 "Port%d error interrupt, but no error bits set!\n",
1791 ppd->port);
1792 if (!fmask)
1793 errs &= ~QIB_E_P_IBSTATUSCHANGED;
1794 if (!errs)
1795 goto done;
1796
1797 msg = ppd->cpspec->epmsgbuf;
1798 *msg = '\0';
1799
1800 if (errs & ~QIB_E_P_BITSEXTANT) {
1801 err_decode(msg, sizeof ppd->cpspec->epmsgbuf,
1802 errs & ~QIB_E_P_BITSEXTANT, qib_7322p_error_msgs);
1803 if (!*msg)
1804 snprintf(msg, sizeof ppd->cpspec->epmsgbuf,
1805 "no others");
1806 qib_dev_porterr(dd, ppd->port, "error interrupt with unknown"
1807 " errors 0x%016Lx set (and %s)\n",
1808 (errs & ~QIB_E_P_BITSEXTANT), msg);
1809 *msg = '\0';
1810 }
1811
1812 if (errs & QIB_E_P_SHDR) {
1813 u64 symptom;
1814
1815 /* determine cause, then write to clear */
1816 symptom = qib_read_kreg_port(ppd, krp_sendhdrsymptom);
1817 qib_write_kreg_port(ppd, krp_sendhdrsymptom, 0);
1818 err_decode(msg, sizeof ppd->cpspec->epmsgbuf, symptom,
1819 hdrchk_msgs);
1820 *msg = '\0';
1821 /* senderrbuf cleared in SPKTERRS below */
1822 }
1823
1824 if (errs & QIB_E_P_SPKTERRS) {
1825 if ((errs & QIB_E_P_LINK_PKTERRS) &&
1826 !(ppd->lflags & QIBL_LINKACTIVE)) {
1827 /*
1828 * This can happen when trying to bring the link
1829 * up, but the IB link changes state at the "wrong"
1830 * time. The IB logic then complains that the packet
1831 * isn't valid. We don't want to confuse people, so
1832 * we just don't print them, except at debug
1833 */
1834 err_decode(msg, sizeof ppd->cpspec->epmsgbuf,
1835 (errs & QIB_E_P_LINK_PKTERRS),
1836 qib_7322p_error_msgs);
1837 *msg = '\0';
1838 ignore_this_time = errs & QIB_E_P_LINK_PKTERRS;
1839 }
1840 qib_disarm_7322_senderrbufs(ppd);
1841 } else if ((errs & QIB_E_P_LINK_PKTERRS) &&
1842 !(ppd->lflags & QIBL_LINKACTIVE)) {
1843 /*
1844 * This can happen when SMA is trying to bring the link
1845 * up, but the IB link changes state at the "wrong" time.
1846 * The IB logic then complains that the packet isn't
1847 * valid. We don't want to confuse people, so we just
1848 * don't print them, except at debug
1849 */
1850 err_decode(msg, sizeof ppd->cpspec->epmsgbuf, errs,
1851 qib_7322p_error_msgs);
1852 ignore_this_time = errs & QIB_E_P_LINK_PKTERRS;
1853 *msg = '\0';
1854 }
1855
1856 qib_write_kreg_port(ppd, krp_errclear, errs);
1857
1858 errs &= ~ignore_this_time;
1859 if (!errs)
1860 goto done;
1861
1862 if (errs & QIB_E_P_RPKTERRS)
1863 qib_stats.sps_rcverrs++;
1864 if (errs & QIB_E_P_SPKTERRS)
1865 qib_stats.sps_txerrs++;
1866
1867 iserr = errs & ~(QIB_E_P_RPKTERRS | QIB_E_P_PKTERRS);
1868
1869 if (errs & QIB_E_P_SDMAERRS)
1870 sdma_7322_p_errors(ppd, errs);
1871
1872 if (errs & QIB_E_P_IBSTATUSCHANGED) {
1873 u64 ibcs;
1874 u8 ltstate;
1875
1876 ibcs = qib_read_kreg_port(ppd, krp_ibcstatus_a);
1877 ltstate = qib_7322_phys_portstate(ibcs);
1878
1879 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
1880 handle_serdes_issues(ppd, ibcs);
1881 if (!(ppd->cpspec->ibcctrl_a &
1882 SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn))) {
1883 /*
1884 * We got our interrupt, so init code should be
1885 * happy and not try alternatives. Now squelch
1886 * other "chatter" from link-negotiation (pre Init)
1887 */
1888 ppd->cpspec->ibcctrl_a |=
1889 SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
1890 qib_write_kreg_port(ppd, krp_ibcctrl_a,
1891 ppd->cpspec->ibcctrl_a);
1892 }
1893
1894 /* Update our picture of width and speed from chip */
1895 ppd->link_width_active =
1896 (ibcs & SYM_MASK(IBCStatusA_0, LinkWidthActive)) ?
1897 IB_WIDTH_4X : IB_WIDTH_1X;
1898 ppd->link_speed_active = (ibcs & SYM_MASK(IBCStatusA_0,
1899 LinkSpeedQDR)) ? QIB_IB_QDR : (ibcs &
1900 SYM_MASK(IBCStatusA_0, LinkSpeedActive)) ?
1901 QIB_IB_DDR : QIB_IB_SDR;
1902
1903 if ((ppd->lflags & QIBL_IB_LINK_DISABLED) && ltstate !=
1904 IB_PHYSPORTSTATE_DISABLED)
1905 qib_set_ib_7322_lstate(ppd, 0,
1906 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
d70585f7 1907 else
f931551b
RC
1908 /*
1909 * Since going into a recovery state causes the link
1910 * state to go down and since recovery is transitory,
1911 * it is better if we "miss" ever seeing the link
1912 * training state go into recovery (i.e., ignore this
1913 * transition for link state special handling purposes)
1914 * without updating lastibcstat.
1915 */
1916 if (ltstate != IB_PHYSPORTSTATE_LINK_ERR_RECOVER &&
1917 ltstate != IB_PHYSPORTSTATE_RECOVERY_RETRAIN &&
1918 ltstate != IB_PHYSPORTSTATE_RECOVERY_WAITRMT &&
1919 ltstate != IB_PHYSPORTSTATE_RECOVERY_IDLE)
1920 qib_handle_e_ibstatuschanged(ppd, ibcs);
1921 }
1922 if (*msg && iserr)
1923 qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
1924
1925 if (ppd->state_wanted & ppd->lflags)
1926 wake_up_interruptible(&ppd->state_wait);
1927done:
1928 return;
1929}
1930
1931/* enable/disable chip from delivering interrupts */
1932static void qib_7322_set_intr_state(struct qib_devdata *dd, u32 enable)
1933{
1934 if (enable) {
1935 if (dd->flags & QIB_BADINTR)
1936 return;
1937 qib_write_kreg(dd, kr_intmask, dd->cspec->int_enable_mask);
1938 /* cause any pending enabled interrupts to be re-delivered */
1939 qib_write_kreg(dd, kr_intclear, 0ULL);
1940 if (dd->cspec->num_msix_entries) {
1941 /* and same for MSIx */
1942 u64 val = qib_read_kreg64(dd, kr_intgranted);
1943 if (val)
1944 qib_write_kreg(dd, kr_intgranted, val);
1945 }
1946 } else
1947 qib_write_kreg(dd, kr_intmask, 0ULL);
1948}
1949
1950/*
1951 * Try to cleanup as much as possible for anything that might have gone
1952 * wrong while in freeze mode, such as pio buffers being written by user
1953 * processes (causing armlaunch), send errors due to going into freeze mode,
1954 * etc., and try to avoid causing extra interrupts while doing so.
1955 * Forcibly update the in-memory pioavail register copies after cleanup
1956 * because the chip won't do it while in freeze mode (the register values
1957 * themselves are kept correct).
1958 * Make sure that we don't lose any important interrupts by using the chip
1959 * feature that says that writing 0 to a bit in *clear that is set in
1960 * *status will cause an interrupt to be generated again (if allowed by
1961 * the *mask value).
1962 * This is in chip-specific code because of all of the register accesses,
1963 * even though the details are similar on most chips.
1964 */
1965static void qib_7322_clear_freeze(struct qib_devdata *dd)
1966{
1967 int pidx;
1968
1969 /* disable error interrupts, to avoid confusion */
1970 qib_write_kreg(dd, kr_errmask, 0ULL);
1971
1972 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1973 if (dd->pport[pidx].link_speed_supported)
1974 qib_write_kreg_port(dd->pport + pidx, krp_errmask,
1975 0ULL);
1976
1977 /* also disable interrupts; errormask is sometimes overwriten */
1978 qib_7322_set_intr_state(dd, 0);
1979
1980 /* clear the freeze, and be sure chip saw it */
1981 qib_write_kreg(dd, kr_control, dd->control);
1982 qib_read_kreg32(dd, kr_scratch);
1983
1984 /*
1985 * Force new interrupt if any hwerr, error or interrupt bits are
1986 * still set, and clear "safe" send packet errors related to freeze
1987 * and cancelling sends. Re-enable error interrupts before possible
1988 * force of re-interrupt on pending interrupts.
1989 */
1990 qib_write_kreg(dd, kr_hwerrclear, 0ULL);
1991 qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
1992 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
1993 /* We need to purge per-port errs and reset mask, too */
1994 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
1995 if (!dd->pport[pidx].link_speed_supported)
1996 continue;
1997 qib_write_kreg_port(dd->pport + pidx, krp_errclear, ~0Ull);
1998 qib_write_kreg_port(dd->pport + pidx, krp_errmask, ~0Ull);
1999 }
2000 qib_7322_set_intr_state(dd, 1);
2001}
2002
2003/* no error handling to speak of */
2004/**
2005 * qib_7322_handle_hwerrors - display hardware errors.
2006 * @dd: the qlogic_ib device
2007 * @msg: the output buffer
2008 * @msgl: the size of the output buffer
2009 *
2010 * Use same msg buffer as regular errors to avoid excessive stack
2011 * use. Most hardware errors are catastrophic, but for right now,
2012 * we'll print them and continue. We reuse the same message buffer as
2013 * qib_handle_errors() to avoid excessive stack usage.
2014 */
2015static void qib_7322_handle_hwerrors(struct qib_devdata *dd, char *msg,
2016 size_t msgl)
2017{
2018 u64 hwerrs;
2019 u32 ctrl;
2020 int isfatal = 0;
2021
2022 hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
2023 if (!hwerrs)
2024 goto bail;
2025 if (hwerrs == ~0ULL) {
2026 qib_dev_err(dd, "Read of hardware error status failed "
2027 "(all bits set); ignoring\n");
2028 goto bail;
2029 }
2030 qib_stats.sps_hwerrs++;
2031
2032 /* Always clear the error status register, except BIST fail */
2033 qib_write_kreg(dd, kr_hwerrclear, hwerrs &
2034 ~HWE_MASK(PowerOnBISTFailed));
2035
2036 hwerrs &= dd->cspec->hwerrmask;
2037
2038 /* no EEPROM logging, yet */
2039
2040 if (hwerrs)
2041 qib_devinfo(dd->pcidev, "Hardware error: hwerr=0x%llx "
2042 "(cleared)\n", (unsigned long long) hwerrs);
2043
2044 ctrl = qib_read_kreg32(dd, kr_control);
2045 if ((ctrl & SYM_MASK(Control, FreezeMode)) && !dd->diag_client) {
2046 /*
2047 * No recovery yet...
2048 */
2049 if ((hwerrs & ~HWE_MASK(LATriggered)) ||
2050 dd->cspec->stay_in_freeze) {
2051 /*
2052 * If any set that we aren't ignoring only make the
2053 * complaint once, in case it's stuck or recurring,
2054 * and we get here multiple times
2055 * Force link down, so switch knows, and
2056 * LEDs are turned off.
2057 */
2058 if (dd->flags & QIB_INITTED)
2059 isfatal = 1;
2060 } else
2061 qib_7322_clear_freeze(dd);
2062 }
2063
2064 if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
2065 isfatal = 1;
2066 strlcpy(msg, "[Memory BIST test failed, "
2067 "InfiniPath hardware unusable]", msgl);
2068 /* ignore from now on, so disable until driver reloaded */
2069 dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
2070 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
2071 }
2072
2073 err_decode(msg, msgl, hwerrs, qib_7322_hwerror_msgs);
2074
2075 /* Ignore esoteric PLL failures et al. */
2076
2077 qib_dev_err(dd, "%s hardware error\n", msg);
2078
2079 if (isfatal && !dd->diag_client) {
2080 qib_dev_err(dd, "Fatal Hardware Error, no longer"
2081 " usable, SN %.16s\n", dd->serial);
2082 /*
2083 * for /sys status file and user programs to print; if no
2084 * trailing brace is copied, we'll know it was truncated.
2085 */
2086 if (dd->freezemsg)
2087 snprintf(dd->freezemsg, dd->freezelen,
2088 "{%s}", msg);
2089 qib_disable_after_error(dd);
2090 }
2091bail:;
2092}
2093
2094/**
2095 * qib_7322_init_hwerrors - enable hardware errors
2096 * @dd: the qlogic_ib device
2097 *
2098 * now that we have finished initializing everything that might reasonably
2099 * cause a hardware error, and cleared those errors bits as they occur,
2100 * we can enable hardware errors in the mask (potentially enabling
2101 * freeze mode), and enable hardware errors as errors (along with
2102 * everything else) in errormask
2103 */
2104static void qib_7322_init_hwerrors(struct qib_devdata *dd)
2105{
2106 int pidx;
2107 u64 extsval;
2108
2109 extsval = qib_read_kreg64(dd, kr_extstatus);
2110 if (!(extsval & (QIB_EXTS_MEMBIST_DISABLED |
2111 QIB_EXTS_MEMBIST_ENDTEST)))
2112 qib_dev_err(dd, "MemBIST did not complete!\n");
2113
2114 /* never clear BIST failure, so reported on each driver load */
2115 qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
2116 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
2117
2118 /* clear all */
2119 qib_write_kreg(dd, kr_errclear, ~0ULL);
2120 /* enable errors that are masked, at least this first time. */
2121 qib_write_kreg(dd, kr_errmask, ~0ULL);
2122 dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
2123 for (pidx = 0; pidx < dd->num_pports; ++pidx)
2124 if (dd->pport[pidx].link_speed_supported)
2125 qib_write_kreg_port(dd->pport + pidx, krp_errmask,
2126 ~0ULL);
2127}
2128
2129/*
2130 * Disable and enable the armlaunch error. Used for PIO bandwidth testing
2131 * on chips that are count-based, rather than trigger-based. There is no
2132 * reference counting, but that's also fine, given the intended use.
2133 * Only chip-specific because it's all register accesses
2134 */
2135static void qib_set_7322_armlaunch(struct qib_devdata *dd, u32 enable)
2136{
2137 if (enable) {
2138 qib_write_kreg(dd, kr_errclear, QIB_E_SPIOARMLAUNCH);
2139 dd->cspec->errormask |= QIB_E_SPIOARMLAUNCH;
2140 } else
2141 dd->cspec->errormask &= ~QIB_E_SPIOARMLAUNCH;
2142 qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
2143}
2144
2145/*
2146 * Formerly took parameter <which> in pre-shifted,
2147 * pre-merged form with LinkCmd and LinkInitCmd
2148 * together, and assuming the zero was NOP.
2149 */
2150static void qib_set_ib_7322_lstate(struct qib_pportdata *ppd, u16 linkcmd,
2151 u16 linitcmd)
2152{
2153 u64 mod_wd;
2154 struct qib_devdata *dd = ppd->dd;
2155 unsigned long flags;
2156
2157 if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
2158 /*
2159 * If we are told to disable, note that so link-recovery
2160 * code does not attempt to bring us back up.
2161 * Also reset everything that we can, so we start
2162 * completely clean when re-enabled (before we
2163 * actually issue the disable to the IBC)
2164 */
2165 qib_7322_mini_pcs_reset(ppd);
2166 spin_lock_irqsave(&ppd->lflags_lock, flags);
2167 ppd->lflags |= QIBL_IB_LINK_DISABLED;
2168 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2169 } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
2170 /*
2171 * Any other linkinitcmd will lead to LINKDOWN and then
2172 * to INIT (if all is well), so clear flag to let
2173 * link-recovery code attempt to bring us back up.
2174 */
2175 spin_lock_irqsave(&ppd->lflags_lock, flags);
2176 ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
2177 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2178 /*
2179 * Clear status change interrupt reduction so the
2180 * new state is seen.
2181 */
2182 ppd->cpspec->ibcctrl_a &=
2183 ~SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
2184 }
2185
2186 mod_wd = (linkcmd << IBA7322_IBCC_LINKCMD_SHIFT) |
2187 (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
2188
2189 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a |
2190 mod_wd);
2191 /* write to chip to prevent back-to-back writes of ibc reg */
2192 qib_write_kreg(dd, kr_scratch, 0);
2193
2194}
2195
2196/*
2197 * The total RCV buffer memory is 64KB, used for both ports, and is
2198 * in units of 64 bytes (same as IB flow control credit unit).
2199 * The consumedVL unit in the same registers are in 32 byte units!
2200 * So, a VL15 packet needs 4.50 IB credits, and 9 rx buffer chunks,
2201 * and we can therefore allocate just 9 IB credits for 2 VL15 packets
2202 * in krp_rxcreditvl15, rather than 10.
2203 */
2204#define RCV_BUF_UNITSZ 64
2205#define NUM_RCV_BUF_UNITS(dd) ((64 * 1024) / (RCV_BUF_UNITSZ * dd->num_pports))
2206
2207static void set_vls(struct qib_pportdata *ppd)
2208{
2209 int i, numvls, totcred, cred_vl, vl0extra;
2210 struct qib_devdata *dd = ppd->dd;
2211 u64 val;
2212
2213 numvls = qib_num_vls(ppd->vls_operational);
2214
2215 /*
2216 * Set up per-VL credits. Below is kluge based on these assumptions:
2217 * 1) port is disabled at the time early_init is called.
2218 * 2) give VL15 17 credits, for two max-plausible packets.
2219 * 3) Give VL0-N the rest, with any rounding excess used for VL0
2220 */
2221 /* 2 VL15 packets @ 288 bytes each (including IB headers) */
2222 totcred = NUM_RCV_BUF_UNITS(dd);
2223 cred_vl = (2 * 288 + RCV_BUF_UNITSZ - 1) / RCV_BUF_UNITSZ;
2224 totcred -= cred_vl;
2225 qib_write_kreg_port(ppd, krp_rxcreditvl15, (u64) cred_vl);
2226 cred_vl = totcred / numvls;
2227 vl0extra = totcred - cred_vl * numvls;
2228 qib_write_kreg_port(ppd, krp_rxcreditvl0, cred_vl + vl0extra);
2229 for (i = 1; i < numvls; i++)
2230 qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, cred_vl);
2231 for (; i < 8; i++) /* no buffer space for other VLs */
2232 qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, 0);
2233
2234 /* Notify IBC that credits need to be recalculated */
2235 val = qib_read_kreg_port(ppd, krp_ibsdtestiftx);
2236 val |= SYM_MASK(IB_SDTEST_IF_TX_0, CREDIT_CHANGE);
2237 qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
2238 qib_write_kreg(dd, kr_scratch, 0ULL);
2239 val &= ~SYM_MASK(IB_SDTEST_IF_TX_0, CREDIT_CHANGE);
2240 qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
2241
2242 for (i = 0; i < numvls; i++)
2243 val = qib_read_kreg_port(ppd, krp_rxcreditvl0 + i);
2244 val = qib_read_kreg_port(ppd, krp_rxcreditvl15);
2245
2246 /* Change the number of operational VLs */
2247 ppd->cpspec->ibcctrl_a = (ppd->cpspec->ibcctrl_a &
2248 ~SYM_MASK(IBCCtrlA_0, NumVLane)) |
2249 ((u64)(numvls - 1) << SYM_LSB(IBCCtrlA_0, NumVLane));
2250 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
2251 qib_write_kreg(dd, kr_scratch, 0ULL);
2252}
2253
2254/*
2255 * The code that deals with actual SerDes is in serdes_7322_init().
2256 * Compared to the code for iba7220, it is minimal.
2257 */
2258static int serdes_7322_init(struct qib_pportdata *ppd);
2259
2260/**
2261 * qib_7322_bringup_serdes - bring up the serdes
2262 * @ppd: physical port on the qlogic_ib device
2263 */
2264static int qib_7322_bringup_serdes(struct qib_pportdata *ppd)
2265{
2266 struct qib_devdata *dd = ppd->dd;
2267 u64 val, guid, ibc;
2268 unsigned long flags;
2269 int ret = 0;
2270
2271 /*
2272 * SerDes model not in Pd, but still need to
2273 * set up much of IBCCtrl and IBCDDRCtrl; move elsewhere
2274 * eventually.
2275 */
2276 /* Put IBC in reset, sends disabled (should be in reset already) */
2277 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, IBLinkEn);
2278 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
2279 qib_write_kreg(dd, kr_scratch, 0ULL);
2280
2281 if (qib_compat_ddr_negotiate) {
2282 ppd->cpspec->ibdeltainprog = 1;
2283 ppd->cpspec->ibsymsnap = read_7322_creg32_port(ppd,
2284 crp_ibsymbolerr);
2285 ppd->cpspec->iblnkerrsnap = read_7322_creg32_port(ppd,
2286 crp_iblinkerrrecov);
2287 }
2288
2289 /* flowcontrolwatermark is in units of KBytes */
2290 ibc = 0x5ULL << SYM_LSB(IBCCtrlA_0, FlowCtrlWaterMark);
2291 /*
2292 * Flow control is sent this often, even if no changes in
2293 * buffer space occur. Units are 128ns for this chip.
2294 * Set to 3usec.
2295 */
2296 ibc |= 24ULL << SYM_LSB(IBCCtrlA_0, FlowCtrlPeriod);
2297 /* max error tolerance */
2298 ibc |= 0xfULL << SYM_LSB(IBCCtrlA_0, PhyerrThreshold);
2299 /* IB credit flow control. */
2300 ibc |= 0xfULL << SYM_LSB(IBCCtrlA_0, OverrunThreshold);
2301 /*
2302 * set initial max size pkt IBC will send, including ICRC; it's the
2303 * PIO buffer size in dwords, less 1; also see qib_set_mtu()
2304 */
2305 ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) <<
2306 SYM_LSB(IBCCtrlA_0, MaxPktLen);
2307 ppd->cpspec->ibcctrl_a = ibc; /* without linkcmd or linkinitcmd! */
2308
2309 /* initially come up waiting for TS1, without sending anything. */
2310 val = ppd->cpspec->ibcctrl_a | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
2311 QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
2312
2313 /*
2314 * Reset the PCS interface to the serdes (and also ibc, which is still
2315 * in reset from above). Writes new value of ibcctrl_a as last step.
2316 */
2317 qib_7322_mini_pcs_reset(ppd);
2318 qib_write_kreg(dd, kr_scratch, 0ULL);
2319
2320 if (!ppd->cpspec->ibcctrl_b) {
2321 unsigned lse = ppd->link_speed_enabled;
2322
2323 /*
2324 * Not on re-init after reset, establish shadow
2325 * and force initial config.
2326 */
2327 ppd->cpspec->ibcctrl_b = qib_read_kreg_port(ppd,
2328 krp_ibcctrl_b);
2329 ppd->cpspec->ibcctrl_b &= ~(IBA7322_IBC_SPEED_QDR |
2330 IBA7322_IBC_SPEED_DDR |
2331 IBA7322_IBC_SPEED_SDR |
2332 IBA7322_IBC_WIDTH_AUTONEG |
2333 SYM_MASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED));
2334 if (lse & (lse - 1)) /* Muliple speeds enabled */
2335 ppd->cpspec->ibcctrl_b |=
2336 (lse << IBA7322_IBC_SPEED_LSB) |
2337 IBA7322_IBC_IBTA_1_2_MASK |
2338 IBA7322_IBC_MAX_SPEED_MASK;
2339 else
2340 ppd->cpspec->ibcctrl_b |= (lse == QIB_IB_QDR) ?
2341 IBA7322_IBC_SPEED_QDR |
2342 IBA7322_IBC_IBTA_1_2_MASK :
2343 (lse == QIB_IB_DDR) ?
2344 IBA7322_IBC_SPEED_DDR :
2345 IBA7322_IBC_SPEED_SDR;
2346 if ((ppd->link_width_enabled & (IB_WIDTH_1X | IB_WIDTH_4X)) ==
2347 (IB_WIDTH_1X | IB_WIDTH_4X))
2348 ppd->cpspec->ibcctrl_b |= IBA7322_IBC_WIDTH_AUTONEG;
2349 else
2350 ppd->cpspec->ibcctrl_b |=
2351 ppd->link_width_enabled == IB_WIDTH_4X ?
2352 IBA7322_IBC_WIDTH_4X_ONLY :
2353 IBA7322_IBC_WIDTH_1X_ONLY;
2354
2355 /* always enable these on driver reload, not sticky */
2356 ppd->cpspec->ibcctrl_b |= (IBA7322_IBC_RXPOL_MASK |
2357 IBA7322_IBC_HRTBT_MASK);
2358 }
2359 qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
2360
2361 /* setup so we have more time at CFGTEST to change H1 */
2362 val = qib_read_kreg_port(ppd, krp_ibcctrl_c);
2363 val &= ~SYM_MASK(IBCCtrlC_0, IB_FRONT_PORCH);
2364 val |= 0xfULL << SYM_LSB(IBCCtrlC_0, IB_FRONT_PORCH);
2365 qib_write_kreg_port(ppd, krp_ibcctrl_c, val);
2366
2367 serdes_7322_init(ppd);
2368
2369 guid = be64_to_cpu(ppd->guid);
2370 if (!guid) {
2371 if (dd->base_guid)
2372 guid = be64_to_cpu(dd->base_guid) + ppd->port - 1;
2373 ppd->guid = cpu_to_be64(guid);
2374 }
2375
2376 qib_write_kreg_port(ppd, krp_hrtbt_guid, guid);
2377 /* write to chip to prevent back-to-back writes of ibc reg */
2378 qib_write_kreg(dd, kr_scratch, 0);
2379
2380 /* Enable port */
2381 ppd->cpspec->ibcctrl_a |= SYM_MASK(IBCCtrlA_0, IBLinkEn);
2382 set_vls(ppd);
2383
2384 /* be paranoid against later code motion, etc. */
2385 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
2386 ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvIBPortEnable);
2387 qib_write_kreg_port(ppd, krp_rcvctrl, ppd->p_rcvctrl);
2388 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
2389
d70585f7
MH
2390 /* Hold the link state machine for mezz boards */
2391 if (IS_QMH(dd) || IS_QME(dd))
2392 qib_set_ib_7322_lstate(ppd, 0,
2393 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
2394
f931551b
RC
2395 /* Also enable IBSTATUSCHG interrupt. */
2396 val = qib_read_kreg_port(ppd, krp_errmask);
2397 qib_write_kreg_port(ppd, krp_errmask,
2398 val | ERR_MASK_N(IBStatusChanged));
2399
2400 /* Always zero until we start messing with SerDes for real */
2401 return ret;
2402}
2403
2404/**
2405 * qib_7322_quiet_serdes - set serdes to txidle
2406 * @dd: the qlogic_ib device
2407 * Called when driver is being unloaded
2408 */
2409static void qib_7322_mini_quiet_serdes(struct qib_pportdata *ppd)
2410{
2411 u64 val;
2412 unsigned long flags;
2413
2414 qib_set_ib_7322_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
2415
2416 spin_lock_irqsave(&ppd->lflags_lock, flags);
2417 ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
2418 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
2419 wake_up(&ppd->cpspec->autoneg_wait);
f0626710 2420 cancel_delayed_work_sync(&ppd->cpspec->autoneg_work);
f931551b 2421 if (ppd->dd->cspec->r1)
f0626710 2422 cancel_delayed_work_sync(&ppd->cpspec->ipg_work);
f931551b
RC
2423
2424 ppd->cpspec->chase_end = 0;
2425 if (ppd->cpspec->chase_timer.data) /* if initted */
2426 del_timer_sync(&ppd->cpspec->chase_timer);
2427
2428 /*
2429 * Despite the name, actually disables IBC as well. Do it when
2430 * we are as sure as possible that no more packets can be
2431 * received, following the down and the PCS reset.
2432 * The actual disabling happens in qib_7322_mini_pci_reset(),
2433 * along with the PCS being reset.
2434 */
2435 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, IBLinkEn);
2436 qib_7322_mini_pcs_reset(ppd);
2437
2438 /*
2439 * Update the adjusted counters so the adjustment persists
2440 * across driver reload.
2441 */
2442 if (ppd->cpspec->ibsymdelta || ppd->cpspec->iblnkerrdelta ||
2443 ppd->cpspec->ibdeltainprog || ppd->cpspec->iblnkdowndelta) {
2444 struct qib_devdata *dd = ppd->dd;
2445 u64 diagc;
2446
2447 /* enable counter writes */
2448 diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
2449 qib_write_kreg(dd, kr_hwdiagctrl,
2450 diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
2451
2452 if (ppd->cpspec->ibsymdelta || ppd->cpspec->ibdeltainprog) {
2453 val = read_7322_creg32_port(ppd, crp_ibsymbolerr);
2454 if (ppd->cpspec->ibdeltainprog)
2455 val -= val - ppd->cpspec->ibsymsnap;
2456 val -= ppd->cpspec->ibsymdelta;
2457 write_7322_creg_port(ppd, crp_ibsymbolerr, val);
2458 }
2459 if (ppd->cpspec->iblnkerrdelta || ppd->cpspec->ibdeltainprog) {
2460 val = read_7322_creg32_port(ppd, crp_iblinkerrrecov);
2461 if (ppd->cpspec->ibdeltainprog)
2462 val -= val - ppd->cpspec->iblnkerrsnap;
2463 val -= ppd->cpspec->iblnkerrdelta;
2464 write_7322_creg_port(ppd, crp_iblinkerrrecov, val);
2465 }
2466 if (ppd->cpspec->iblnkdowndelta) {
2467 val = read_7322_creg32_port(ppd, crp_iblinkdown);
2468 val += ppd->cpspec->iblnkdowndelta;
2469 write_7322_creg_port(ppd, crp_iblinkdown, val);
2470 }
2471 /*
2472 * No need to save ibmalfdelta since IB perfcounters
2473 * are cleared on driver reload.
2474 */
2475
2476 /* and disable counter writes */
2477 qib_write_kreg(dd, kr_hwdiagctrl, diagc);
2478 }
2479}
2480
2481/**
2482 * qib_setup_7322_setextled - set the state of the two external LEDs
2483 * @ppd: physical port on the qlogic_ib device
2484 * @on: whether the link is up or not
2485 *
2486 * The exact combo of LEDs if on is true is determined by looking
2487 * at the ibcstatus.
2488 *
2489 * These LEDs indicate the physical and logical state of IB link.
2490 * For this chip (at least with recommended board pinouts), LED1
2491 * is Yellow (logical state) and LED2 is Green (physical state),
2492 *
2493 * Note: We try to match the Mellanox HCA LED behavior as best
2494 * we can. Green indicates physical link state is OK (something is
2495 * plugged in, and we can train).
2496 * Amber indicates the link is logically up (ACTIVE).
2497 * Mellanox further blinks the amber LED to indicate data packet
2498 * activity, but we have no hardware support for that, so it would
2499 * require waking up every 10-20 msecs and checking the counters
2500 * on the chip, and then turning the LED off if appropriate. That's
2501 * visible overhead, so not something we will do.
2502 */
2503static void qib_setup_7322_setextled(struct qib_pportdata *ppd, u32 on)
2504{
2505 struct qib_devdata *dd = ppd->dd;
2506 u64 extctl, ledblink = 0, val;
2507 unsigned long flags;
2508 int yel, grn;
2509
2510 /*
2511 * The diags use the LED to indicate diag info, so we leave
2512 * the external LED alone when the diags are running.
2513 */
2514 if (dd->diag_client)
2515 return;
2516
2517 /* Allow override of LED display for, e.g. Locating system in rack */
2518 if (ppd->led_override) {
2519 grn = (ppd->led_override & QIB_LED_PHYS);
2520 yel = (ppd->led_override & QIB_LED_LOG);
2521 } else if (on) {
2522 val = qib_read_kreg_port(ppd, krp_ibcstatus_a);
2523 grn = qib_7322_phys_portstate(val) ==
2524 IB_PHYSPORTSTATE_LINKUP;
2525 yel = qib_7322_iblink_state(val) == IB_PORT_ACTIVE;
2526 } else {
2527 grn = 0;
2528 yel = 0;
2529 }
2530
2531 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
2532 extctl = dd->cspec->extctrl & (ppd->port == 1 ?
2533 ~ExtLED_IB1_MASK : ~ExtLED_IB2_MASK);
2534 if (grn) {
2535 extctl |= ppd->port == 1 ? ExtLED_IB1_GRN : ExtLED_IB2_GRN;
2536 /*
2537 * Counts are in chip clock (4ns) periods.
2538 * This is 1/16 sec (66.6ms) on,
2539 * 3/16 sec (187.5 ms) off, with packets rcvd.
2540 */
2541 ledblink = ((66600 * 1000UL / 4) << IBA7322_LEDBLINK_ON_SHIFT) |
2542 ((187500 * 1000UL / 4) << IBA7322_LEDBLINK_OFF_SHIFT);
2543 }
2544 if (yel)
2545 extctl |= ppd->port == 1 ? ExtLED_IB1_YEL : ExtLED_IB2_YEL;
2546 dd->cspec->extctrl = extctl;
2547 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
2548 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
2549
2550 if (ledblink) /* blink the LED on packet receive */
2551 qib_write_kreg_port(ppd, krp_rcvpktledcnt, ledblink);
2552}
2553
f931551b
RC
2554/*
2555 * Disable MSIx interrupt if enabled, call generic MSIx code
2556 * to cleanup, and clear pending MSIx interrupts.
2557 * Used for fallback to INTx, after reset, and when MSIx setup fails.
2558 */
2559static void qib_7322_nomsix(struct qib_devdata *dd)
2560{
2561 u64 intgranted;
2562 int n;
2563
2564 dd->cspec->main_int_mask = ~0ULL;
2565 n = dd->cspec->num_msix_entries;
2566 if (n) {
2567 int i;
2568
2569 dd->cspec->num_msix_entries = 0;
2570 for (i = 0; i < n; i++)
2571 free_irq(dd->cspec->msix_entries[i].vector,
2572 dd->cspec->msix_arg[i]);
2573 qib_nomsix(dd);
2574 }
2575 /* make sure no MSIx interrupts are left pending */
2576 intgranted = qib_read_kreg64(dd, kr_intgranted);
2577 if (intgranted)
2578 qib_write_kreg(dd, kr_intgranted, intgranted);
2579}
2580
2581static void qib_7322_free_irq(struct qib_devdata *dd)
2582{
2583 if (dd->cspec->irq) {
2584 free_irq(dd->cspec->irq, dd);
2585 dd->cspec->irq = 0;
2586 }
2587 qib_7322_nomsix(dd);
2588}
2589
2590static void qib_setup_7322_cleanup(struct qib_devdata *dd)
2591{
2592 int i;
2593
f931551b
RC
2594 qib_7322_free_irq(dd);
2595 kfree(dd->cspec->cntrs);
2596 kfree(dd->cspec->sendchkenable);
2597 kfree(dd->cspec->sendgrhchk);
2598 kfree(dd->cspec->sendibchk);
2599 kfree(dd->cspec->msix_entries);
2600 kfree(dd->cspec->msix_arg);
2601 for (i = 0; i < dd->num_pports; i++) {
2602 unsigned long flags;
2603 u32 mask = QSFP_GPIO_MOD_PRS_N |
2604 (QSFP_GPIO_MOD_PRS_N << QSFP_GPIO_PORT2_SHIFT);
2605
2606 kfree(dd->pport[i].cpspec->portcntrs);
2607 if (dd->flags & QIB_HAS_QSFP) {
2608 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
2609 dd->cspec->gpio_mask &= ~mask;
2610 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
2611 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
2612 qib_qsfp_deinit(&dd->pport[i].cpspec->qsfp_data);
2613 }
2614 if (dd->pport[i].ibport_data.smi_ah)
2615 ib_destroy_ah(&dd->pport[i].ibport_data.smi_ah->ibah);
2616 }
2617}
2618
2619/* handle SDMA interrupts */
2620static void sdma_7322_intr(struct qib_devdata *dd, u64 istat)
2621{
2622 struct qib_pportdata *ppd0 = &dd->pport[0];
2623 struct qib_pportdata *ppd1 = &dd->pport[1];
2624 u64 intr0 = istat & (INT_MASK_P(SDma, 0) |
2625 INT_MASK_P(SDmaIdle, 0) | INT_MASK_P(SDmaProgress, 0));
2626 u64 intr1 = istat & (INT_MASK_P(SDma, 1) |
2627 INT_MASK_P(SDmaIdle, 1) | INT_MASK_P(SDmaProgress, 1));
2628
2629 if (intr0)
2630 qib_sdma_intr(ppd0);
2631 if (intr1)
2632 qib_sdma_intr(ppd1);
2633
2634 if (istat & INT_MASK_PM(SDmaCleanupDone, 0))
2635 qib_sdma_process_event(ppd0, qib_sdma_event_e20_hw_started);
2636 if (istat & INT_MASK_PM(SDmaCleanupDone, 1))
2637 qib_sdma_process_event(ppd1, qib_sdma_event_e20_hw_started);
2638}
2639
2640/*
2641 * Set or clear the Send buffer available interrupt enable bit.
2642 */
2643static void qib_wantpiobuf_7322_intr(struct qib_devdata *dd, u32 needint)
2644{
2645 unsigned long flags;
2646
2647 spin_lock_irqsave(&dd->sendctrl_lock, flags);
2648 if (needint)
2649 dd->sendctrl |= SYM_MASK(SendCtrl, SendIntBufAvail);
2650 else
2651 dd->sendctrl &= ~SYM_MASK(SendCtrl, SendIntBufAvail);
2652 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
2653 qib_write_kreg(dd, kr_scratch, 0ULL);
2654 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
2655}
2656
2657/*
2658 * Somehow got an interrupt with reserved bits set in interrupt status.
2659 * Print a message so we know it happened, then clear them.
2660 * keep mainline interrupt handler cache-friendly
2661 */
2662static noinline void unknown_7322_ibits(struct qib_devdata *dd, u64 istat)
2663{
2664 u64 kills;
2665 char msg[128];
2666
2667 kills = istat & ~QIB_I_BITSEXTANT;
2668 qib_dev_err(dd, "Clearing reserved interrupt(s) 0x%016llx:"
2669 " %s\n", (unsigned long long) kills, msg);
2670 qib_write_kreg(dd, kr_intmask, (dd->cspec->int_enable_mask & ~kills));
2671}
2672
2673/* keep mainline interrupt handler cache-friendly */
2674static noinline void unknown_7322_gpio_intr(struct qib_devdata *dd)
2675{
2676 u32 gpiostatus;
2677 int handled = 0;
2678 int pidx;
2679
2680 /*
2681 * Boards for this chip currently don't use GPIO interrupts,
2682 * so clear by writing GPIOstatus to GPIOclear, and complain
2683 * to developer. To avoid endless repeats, clear
2684 * the bits in the mask, since there is some kind of
2685 * programming error or chip problem.
2686 */
2687 gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
2688 /*
2689 * In theory, writing GPIOstatus to GPIOclear could
2690 * have a bad side-effect on some diagnostic that wanted
2691 * to poll for a status-change, but the various shadows
2692 * make that problematic at best. Diags will just suppress
2693 * all GPIO interrupts during such tests.
2694 */
2695 qib_write_kreg(dd, kr_gpio_clear, gpiostatus);
2696 /*
2697 * Check for QSFP MOD_PRS changes
2698 * only works for single port if IB1 != pidx1
2699 */
2700 for (pidx = 0; pidx < dd->num_pports && (dd->flags & QIB_HAS_QSFP);
2701 ++pidx) {
2702 struct qib_pportdata *ppd;
2703 struct qib_qsfp_data *qd;
2704 u32 mask;
2705 if (!dd->pport[pidx].link_speed_supported)
2706 continue;
2707 mask = QSFP_GPIO_MOD_PRS_N;
2708 ppd = dd->pport + pidx;
2709 mask <<= (QSFP_GPIO_PORT2_SHIFT * ppd->hw_pidx);
2710 if (gpiostatus & dd->cspec->gpio_mask & mask) {
2711 u64 pins;
2712 qd = &ppd->cpspec->qsfp_data;
2713 gpiostatus &= ~mask;
2714 pins = qib_read_kreg64(dd, kr_extstatus);
2715 pins >>= SYM_LSB(EXTStatus, GPIOIn);
2716 if (!(pins & mask)) {
2717 ++handled;
2718 qd->t_insert = get_jiffies_64();
f0626710 2719 queue_work(ib_wq, &qd->work);
f931551b
RC
2720 }
2721 }
2722 }
2723
2724 if (gpiostatus && !handled) {
2725 const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
2726 u32 gpio_irq = mask & gpiostatus;
2727
2728 /*
2729 * Clear any troublemakers, and update chip from shadow
2730 */
2731 dd->cspec->gpio_mask &= ~gpio_irq;
2732 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
2733 }
2734}
2735
2736/*
2737 * Handle errors and unusual events first, separate function
2738 * to improve cache hits for fast path interrupt handling.
2739 */
2740static noinline void unlikely_7322_intr(struct qib_devdata *dd, u64 istat)
2741{
2742 if (istat & ~QIB_I_BITSEXTANT)
2743 unknown_7322_ibits(dd, istat);
2744 if (istat & QIB_I_GPIO)
2745 unknown_7322_gpio_intr(dd);
e67306a3
MM
2746 if (istat & QIB_I_C_ERROR) {
2747 qib_write_kreg(dd, kr_errmask, 0ULL);
2748 tasklet_schedule(&dd->error_tasklet);
2749 }
f931551b
RC
2750 if (istat & INT_MASK_P(Err, 0) && dd->rcd[0])
2751 handle_7322_p_errors(dd->rcd[0]->ppd);
2752 if (istat & INT_MASK_P(Err, 1) && dd->rcd[1])
2753 handle_7322_p_errors(dd->rcd[1]->ppd);
2754}
2755
2756/*
2757 * Dynamically adjust the rcv int timeout for a context based on incoming
2758 * packet rate.
2759 */
2760static void adjust_rcv_timeout(struct qib_ctxtdata *rcd, int npkts)
2761{
2762 struct qib_devdata *dd = rcd->dd;
2763 u32 timeout = dd->cspec->rcvavail_timeout[rcd->ctxt];
2764
2765 /*
2766 * Dynamically adjust idle timeout on chip
2767 * based on number of packets processed.
2768 */
2769 if (npkts < rcv_int_count && timeout > 2)
2770 timeout >>= 1;
2771 else if (npkts >= rcv_int_count && timeout < rcv_int_timeout)
2772 timeout = min(timeout << 1, rcv_int_timeout);
2773 else
2774 return;
2775
2776 dd->cspec->rcvavail_timeout[rcd->ctxt] = timeout;
2777 qib_write_kreg(dd, kr_rcvavailtimeout + rcd->ctxt, timeout);
2778}
2779
2780/*
2781 * This is the main interrupt handler.
2782 * It will normally only be used for low frequency interrupts but may
2783 * have to handle all interrupts if INTx is enabled or fewer than normal
2784 * MSIx interrupts were allocated.
2785 * This routine should ignore the interrupt bits for any of the
2786 * dedicated MSIx handlers.
2787 */
2788static irqreturn_t qib_7322intr(int irq, void *data)
2789{
2790 struct qib_devdata *dd = data;
2791 irqreturn_t ret;
2792 u64 istat;
2793 u64 ctxtrbits;
2794 u64 rmask;
2795 unsigned i;
2796 u32 npkts;
2797
2798 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
2799 /*
2800 * This return value is not great, but we do not want the
2801 * interrupt core code to remove our interrupt handler
2802 * because we don't appear to be handling an interrupt
2803 * during a chip reset.
2804 */
2805 ret = IRQ_HANDLED;
2806 goto bail;
2807 }
2808
2809 istat = qib_read_kreg64(dd, kr_intstatus);
2810
2811 if (unlikely(istat == ~0ULL)) {
2812 qib_bad_intrstatus(dd);
2813 qib_dev_err(dd, "Interrupt status all f's, skipping\n");
2814 /* don't know if it was our interrupt or not */
2815 ret = IRQ_NONE;
2816 goto bail;
2817 }
2818
2819 istat &= dd->cspec->main_int_mask;
2820 if (unlikely(!istat)) {
2821 /* already handled, or shared and not us */
2822 ret = IRQ_NONE;
2823 goto bail;
2824 }
2825
2826 qib_stats.sps_ints++;
2827 if (dd->int_counter != (u32) -1)
2828 dd->int_counter++;
2829
2830 /* handle "errors" of various kinds first, device ahead of port */
2831 if (unlikely(istat & (~QIB_I_BITSEXTANT | QIB_I_GPIO |
2832 QIB_I_C_ERROR | INT_MASK_P(Err, 0) |
2833 INT_MASK_P(Err, 1))))
2834 unlikely_7322_intr(dd, istat);
2835
2836 /*
2837 * Clear the interrupt bits we found set, relatively early, so we
2838 * "know" know the chip will have seen this by the time we process
2839 * the queue, and will re-interrupt if necessary. The processor
2840 * itself won't take the interrupt again until we return.
2841 */
2842 qib_write_kreg(dd, kr_intclear, istat);
2843
2844 /*
2845 * Handle kernel receive queues before checking for pio buffers
2846 * available since receives can overflow; piobuf waiters can afford
2847 * a few extra cycles, since they were waiting anyway.
2848 */
2849 ctxtrbits = istat & (QIB_I_RCVAVAIL_MASK | QIB_I_RCVURG_MASK);
2850 if (ctxtrbits) {
2851 rmask = (1ULL << QIB_I_RCVAVAIL_LSB) |
2852 (1ULL << QIB_I_RCVURG_LSB);
2853 for (i = 0; i < dd->first_user_ctxt; i++) {
2854 if (ctxtrbits & rmask) {
2855 ctxtrbits &= ~rmask;
44d75d3d 2856 if (dd->rcd[i])
f931551b 2857 qib_kreceive(dd->rcd[i], NULL, &npkts);
f931551b
RC
2858 }
2859 rmask <<= 1;
2860 }
2861 if (ctxtrbits) {
2862 ctxtrbits = (ctxtrbits >> QIB_I_RCVAVAIL_LSB) |
2863 (ctxtrbits >> QIB_I_RCVURG_LSB);
2864 qib_handle_urcv(dd, ctxtrbits);
2865 }
2866 }
2867
2868 if (istat & (QIB_I_P_SDMAINT(0) | QIB_I_P_SDMAINT(1)))
2869 sdma_7322_intr(dd, istat);
2870
2871 if ((istat & QIB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
2872 qib_ib_piobufavail(dd);
2873
2874 ret = IRQ_HANDLED;
2875bail:
2876 return ret;
2877}
2878
2879/*
2880 * Dedicated receive packet available interrupt handler.
2881 */
2882static irqreturn_t qib_7322pintr(int irq, void *data)
2883{
2884 struct qib_ctxtdata *rcd = data;
2885 struct qib_devdata *dd = rcd->dd;
2886 u32 npkts;
2887
2888 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2889 /*
2890 * This return value is not great, but we do not want the
2891 * interrupt core code to remove our interrupt handler
2892 * because we don't appear to be handling an interrupt
2893 * during a chip reset.
2894 */
2895 return IRQ_HANDLED;
2896
2897 qib_stats.sps_ints++;
2898 if (dd->int_counter != (u32) -1)
2899 dd->int_counter++;
2900
f931551b
RC
2901 /* Clear the interrupt bit we expect to be set. */
2902 qib_write_kreg(dd, kr_intclear, ((1ULL << QIB_I_RCVAVAIL_LSB) |
2903 (1ULL << QIB_I_RCVURG_LSB)) << rcd->ctxt);
2904
2905 qib_kreceive(rcd, NULL, &npkts);
f931551b
RC
2906
2907 return IRQ_HANDLED;
2908}
2909
2910/*
2911 * Dedicated Send buffer available interrupt handler.
2912 */
2913static irqreturn_t qib_7322bufavail(int irq, void *data)
2914{
2915 struct qib_devdata *dd = data;
2916
2917 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2918 /*
2919 * This return value is not great, but we do not want the
2920 * interrupt core code to remove our interrupt handler
2921 * because we don't appear to be handling an interrupt
2922 * during a chip reset.
2923 */
2924 return IRQ_HANDLED;
2925
2926 qib_stats.sps_ints++;
2927 if (dd->int_counter != (u32) -1)
2928 dd->int_counter++;
2929
2930 /* Clear the interrupt bit we expect to be set. */
2931 qib_write_kreg(dd, kr_intclear, QIB_I_SPIOBUFAVAIL);
2932
2933 /* qib_ib_piobufavail() will clear the want PIO interrupt if needed */
2934 if (dd->flags & QIB_INITTED)
2935 qib_ib_piobufavail(dd);
2936 else
2937 qib_wantpiobuf_7322_intr(dd, 0);
2938
2939 return IRQ_HANDLED;
2940}
2941
2942/*
2943 * Dedicated Send DMA interrupt handler.
2944 */
2945static irqreturn_t sdma_intr(int irq, void *data)
2946{
2947 struct qib_pportdata *ppd = data;
2948 struct qib_devdata *dd = ppd->dd;
2949
2950 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2951 /*
2952 * This return value is not great, but we do not want the
2953 * interrupt core code to remove our interrupt handler
2954 * because we don't appear to be handling an interrupt
2955 * during a chip reset.
2956 */
2957 return IRQ_HANDLED;
2958
2959 qib_stats.sps_ints++;
2960 if (dd->int_counter != (u32) -1)
2961 dd->int_counter++;
2962
f931551b
RC
2963 /* Clear the interrupt bit we expect to be set. */
2964 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
2965 INT_MASK_P(SDma, 1) : INT_MASK_P(SDma, 0));
2966 qib_sdma_intr(ppd);
2967
2968 return IRQ_HANDLED;
2969}
2970
2971/*
2972 * Dedicated Send DMA idle interrupt handler.
2973 */
2974static irqreturn_t sdma_idle_intr(int irq, void *data)
2975{
2976 struct qib_pportdata *ppd = data;
2977 struct qib_devdata *dd = ppd->dd;
2978
2979 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
2980 /*
2981 * This return value is not great, but we do not want the
2982 * interrupt core code to remove our interrupt handler
2983 * because we don't appear to be handling an interrupt
2984 * during a chip reset.
2985 */
2986 return IRQ_HANDLED;
2987
2988 qib_stats.sps_ints++;
2989 if (dd->int_counter != (u32) -1)
2990 dd->int_counter++;
2991
f931551b
RC
2992 /* Clear the interrupt bit we expect to be set. */
2993 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
2994 INT_MASK_P(SDmaIdle, 1) : INT_MASK_P(SDmaIdle, 0));
2995 qib_sdma_intr(ppd);
2996
2997 return IRQ_HANDLED;
2998}
2999
3000/*
3001 * Dedicated Send DMA progress interrupt handler.
3002 */
3003static irqreturn_t sdma_progress_intr(int irq, void *data)
3004{
3005 struct qib_pportdata *ppd = data;
3006 struct qib_devdata *dd = ppd->dd;
3007
3008 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3009 /*
3010 * This return value is not great, but we do not want the
3011 * interrupt core code to remove our interrupt handler
3012 * because we don't appear to be handling an interrupt
3013 * during a chip reset.
3014 */
3015 return IRQ_HANDLED;
3016
3017 qib_stats.sps_ints++;
3018 if (dd->int_counter != (u32) -1)
3019 dd->int_counter++;
3020
f931551b
RC
3021 /* Clear the interrupt bit we expect to be set. */
3022 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3023 INT_MASK_P(SDmaProgress, 1) :
3024 INT_MASK_P(SDmaProgress, 0));
3025 qib_sdma_intr(ppd);
3026
3027 return IRQ_HANDLED;
3028}
3029
3030/*
3031 * Dedicated Send DMA cleanup interrupt handler.
3032 */
3033static irqreturn_t sdma_cleanup_intr(int irq, void *data)
3034{
3035 struct qib_pportdata *ppd = data;
3036 struct qib_devdata *dd = ppd->dd;
3037
3038 if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT)
3039 /*
3040 * This return value is not great, but we do not want the
3041 * interrupt core code to remove our interrupt handler
3042 * because we don't appear to be handling an interrupt
3043 * during a chip reset.
3044 */
3045 return IRQ_HANDLED;
3046
3047 qib_stats.sps_ints++;
3048 if (dd->int_counter != (u32) -1)
3049 dd->int_counter++;
3050
f931551b
RC
3051 /* Clear the interrupt bit we expect to be set. */
3052 qib_write_kreg(dd, kr_intclear, ppd->hw_pidx ?
3053 INT_MASK_PM(SDmaCleanupDone, 1) :
3054 INT_MASK_PM(SDmaCleanupDone, 0));
3055 qib_sdma_process_event(ppd, qib_sdma_event_e20_hw_started);
3056
3057 return IRQ_HANDLED;
3058}
3059
3060/*
3061 * Set up our chip-specific interrupt handler.
3062 * The interrupt type has already been setup, so
3063 * we just need to do the registration and error checking.
3064 * If we are using MSIx interrupts, we may fall back to
3065 * INTx later, if the interrupt handler doesn't get called
3066 * within 1/2 second (see verify_interrupt()).
3067 */
3068static void qib_setup_7322_interrupt(struct qib_devdata *dd, int clearpend)
3069{
3070 int ret, i, msixnum;
3071 u64 redirect[6];
3072 u64 mask;
3073
3074 if (!dd->num_pports)
3075 return;
3076
3077 if (clearpend) {
3078 /*
3079 * if not switching interrupt types, be sure interrupts are
3080 * disabled, and then clear anything pending at this point,
3081 * because we are starting clean.
3082 */
3083 qib_7322_set_intr_state(dd, 0);
3084
3085 /* clear the reset error, init error/hwerror mask */
3086 qib_7322_init_hwerrors(dd);
3087
3088 /* clear any interrupt bits that might be set */
3089 qib_write_kreg(dd, kr_intclear, ~0ULL);
3090
3091 /* make sure no pending MSIx intr, and clear diag reg */
3092 qib_write_kreg(dd, kr_intgranted, ~0ULL);
3093 qib_write_kreg(dd, kr_vecclr_wo_int, ~0ULL);
3094 }
3095
3096 if (!dd->cspec->num_msix_entries) {
3097 /* Try to get INTx interrupt */
3098try_intx:
3099 if (!dd->pcidev->irq) {
3100 qib_dev_err(dd, "irq is 0, BIOS error? "
3101 "Interrupts won't work\n");
3102 goto bail;
3103 }
3104 ret = request_irq(dd->pcidev->irq, qib_7322intr,
3105 IRQF_SHARED, QIB_DRV_NAME, dd);
3106 if (ret) {
3107 qib_dev_err(dd, "Couldn't setup INTx "
3108 "interrupt (irq=%d): %d\n",
3109 dd->pcidev->irq, ret);
3110 goto bail;
3111 }
3112 dd->cspec->irq = dd->pcidev->irq;
3113 dd->cspec->main_int_mask = ~0ULL;
3114 goto bail;
3115 }
3116
3117 /* Try to get MSIx interrupts */
3118 memset(redirect, 0, sizeof redirect);
3119 mask = ~0ULL;
3120 msixnum = 0;
3121 for (i = 0; msixnum < dd->cspec->num_msix_entries; i++) {
3122 irq_handler_t handler;
3123 const char *name;
3124 void *arg;
3125 u64 val;
3126 int lsb, reg, sh;
3127
3128 if (i < ARRAY_SIZE(irq_table)) {
3129 if (irq_table[i].port) {
3130 /* skip if for a non-configured port */
3131 if (irq_table[i].port > dd->num_pports)
3132 continue;
3133 arg = dd->pport + irq_table[i].port - 1;
3134 } else
3135 arg = dd;
3136 lsb = irq_table[i].lsb;
3137 handler = irq_table[i].handler;
3138 name = irq_table[i].name;
3139 } else {
3140 unsigned ctxt;
3141
3142 ctxt = i - ARRAY_SIZE(irq_table);
3143 /* per krcvq context receive interrupt */
3144 arg = dd->rcd[ctxt];
3145 if (!arg)
3146 continue;
e67306a3
MM
3147 if (qib_krcvq01_no_msi && ctxt < 2)
3148 continue;
f931551b
RC
3149 lsb = QIB_I_RCVAVAIL_LSB + ctxt;
3150 handler = qib_7322pintr;
3151 name = QIB_DRV_NAME " (kctx)";
3152 }
3153 ret = request_irq(dd->cspec->msix_entries[msixnum].vector,
3154 handler, 0, name, arg);
3155 if (ret) {
3156 /*
3157 * Shouldn't happen since the enable said we could
3158 * have as many as we are trying to setup here.
3159 */
3160 qib_dev_err(dd, "Couldn't setup MSIx "
3161 "interrupt (vec=%d, irq=%d): %d\n", msixnum,
3162 dd->cspec->msix_entries[msixnum].vector,
3163 ret);
3164 qib_7322_nomsix(dd);
3165 goto try_intx;
3166 }
3167 dd->cspec->msix_arg[msixnum] = arg;
3168 if (lsb >= 0) {
3169 reg = lsb / IBA7322_REDIRECT_VEC_PER_REG;
3170 sh = (lsb % IBA7322_REDIRECT_VEC_PER_REG) *
3171 SYM_LSB(IntRedirect0, vec1);
3172 mask &= ~(1ULL << lsb);
3173 redirect[reg] |= ((u64) msixnum) << sh;
3174 }
3175 val = qib_read_kreg64(dd, 2 * msixnum + 1 +
3176 (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3177 msixnum++;
3178 }
3179 /* Initialize the vector mapping */
3180 for (i = 0; i < ARRAY_SIZE(redirect); i++)
3181 qib_write_kreg(dd, kr_intredirect + i, redirect[i]);
3182 dd->cspec->main_int_mask = mask;
e67306a3
MM
3183 tasklet_init(&dd->error_tasklet, qib_error_tasklet,
3184 (unsigned long)dd);
f931551b
RC
3185bail:;
3186}
3187
3188/**
3189 * qib_7322_boardname - fill in the board name and note features
3190 * @dd: the qlogic_ib device
3191 *
3192 * info will be based on the board revision register
3193 */
3194static unsigned qib_7322_boardname(struct qib_devdata *dd)
3195{
3196 /* Will need enumeration of board-types here */
3197 char *n;
3198 u32 boardid, namelen;
3199 unsigned features = DUAL_PORT_CAP;
3200
3201 boardid = SYM_FIELD(dd->revision, Revision, BoardID);
3202
3203 switch (boardid) {
3204 case 0:
3205 n = "InfiniPath_QLE7342_Emulation";
3206 break;
3207 case 1:
3208 n = "InfiniPath_QLE7340";
3209 dd->flags |= QIB_HAS_QSFP;
3210 features = PORT_SPD_CAP;
3211 break;
3212 case 2:
3213 n = "InfiniPath_QLE7342";
3214 dd->flags |= QIB_HAS_QSFP;
3215 break;
3216 case 3:
3217 n = "InfiniPath_QMI7342";
3218 break;
3219 case 4:
3220 n = "InfiniPath_Unsupported7342";
3221 qib_dev_err(dd, "Unsupported version of QMH7342\n");
3222 features = 0;
3223 break;
3224 case BOARD_QMH7342:
3225 n = "InfiniPath_QMH7342";
3226 features = 0x24;
3227 break;
3228 case BOARD_QME7342:
3229 n = "InfiniPath_QME7342";
3230 break;
f509f9c1
MM
3231 case 8:
3232 n = "InfiniPath_QME7362";
3233 dd->flags |= QIB_HAS_QSFP;
3234 break;
f931551b
RC
3235 case 15:
3236 n = "InfiniPath_QLE7342_TEST";
3237 dd->flags |= QIB_HAS_QSFP;
3238 break;
3239 default:
3240 n = "InfiniPath_QLE73xy_UNKNOWN";
3241 qib_dev_err(dd, "Unknown 7322 board type %u\n", boardid);
3242 break;
3243 }
3244 dd->board_atten = 1; /* index into txdds_Xdr */
3245
3246 namelen = strlen(n) + 1;
3247 dd->boardname = kmalloc(namelen, GFP_KERNEL);
3248 if (!dd->boardname)
3249 qib_dev_err(dd, "Failed allocation for board name: %s\n", n);
3250 else
3251 snprintf(dd->boardname, namelen, "%s", n);
3252
3253 snprintf(dd->boardversion, sizeof(dd->boardversion),
3254 "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
3255 QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
3256 (unsigned)SYM_FIELD(dd->revision, Revision_R, Arch),
3257 dd->majrev, dd->minrev,
3258 (unsigned)SYM_FIELD(dd->revision, Revision_R, SW));
3259
3260 if (qib_singleport && (features >> PORT_SPD_CAP_SHIFT) & PORT_SPD_CAP) {
3261 qib_devinfo(dd->pcidev, "IB%u: Forced to single port mode"
3262 " by module parameter\n", dd->unit);
3263 features &= PORT_SPD_CAP;
3264 }
3265
3266 return features;
3267}
3268
3269/*
3270 * This routine sleeps, so it can only be called from user context, not
3271 * from interrupt context.
3272 */
3273static int qib_do_7322_reset(struct qib_devdata *dd)
3274{
3275 u64 val;
3276 u64 *msix_vecsave;
3277 int i, msix_entries, ret = 1;
3278 u16 cmdval;
3279 u8 int_line, clinesz;
3280 unsigned long flags;
3281
3282 /* Use dev_err so it shows up in logs, etc. */
3283 qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
3284
3285 qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
3286
3287 msix_entries = dd->cspec->num_msix_entries;
3288
3289 /* no interrupts till re-initted */
3290 qib_7322_set_intr_state(dd, 0);
3291
3292 if (msix_entries) {
3293 qib_7322_nomsix(dd);
3294 /* can be up to 512 bytes, too big for stack */
3295 msix_vecsave = kmalloc(2 * dd->cspec->num_msix_entries *
3296 sizeof(u64), GFP_KERNEL);
3297 if (!msix_vecsave)
3298 qib_dev_err(dd, "No mem to save MSIx data\n");
3299 } else
3300 msix_vecsave = NULL;
3301
3302 /*
3303 * Core PCI (as of 2.6.18) doesn't save or rewrite the full vector
3304 * info that is set up by the BIOS, so we have to save and restore
3305 * it ourselves. There is some risk something could change it,
3306 * after we save it, but since we have disabled the MSIx, it
3307 * shouldn't be touched...
3308 */
3309 for (i = 0; i < msix_entries; i++) {
3310 u64 vecaddr, vecdata;
3311 vecaddr = qib_read_kreg64(dd, 2 * i +
3312 (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3313 vecdata = qib_read_kreg64(dd, 1 + 2 * i +
3314 (QIB_7322_MsixTable_OFFS / sizeof(u64)));
3315 if (msix_vecsave) {
3316 msix_vecsave[2 * i] = vecaddr;
3317 /* save it without the masked bit set */
3318 msix_vecsave[1 + 2 * i] = vecdata & ~0x100000000ULL;
3319 }
3320 }
3321
3322 dd->pport->cpspec->ibdeltainprog = 0;
3323 dd->pport->cpspec->ibsymdelta = 0;
3324 dd->pport->cpspec->iblnkerrdelta = 0;
3325 dd->pport->cpspec->ibmalfdelta = 0;
3326 dd->int_counter = 0; /* so we check interrupts work again */
3327
3328 /*
3329 * Keep chip from being accessed until we are ready. Use
3330 * writeq() directly, to allow the write even though QIB_PRESENT
e9c54999 3331 * isn't set.
f931551b
RC
3332 */
3333 dd->flags &= ~(QIB_INITTED | QIB_PRESENT | QIB_BADINTR);
3334 dd->flags |= QIB_DOING_RESET;
3335 val = dd->control | QLOGIC_IB_C_RESET;
3336 writeq(val, &dd->kregbase[kr_control]);
3337
3338 for (i = 1; i <= 5; i++) {
3339 /*
3340 * Allow MBIST, etc. to complete; longer on each retry.
3341 * We sometimes get machine checks from bus timeout if no
3342 * response, so for now, make it *really* long.
3343 */
3344 msleep(1000 + (1 + i) * 3000);
3345
3346 qib_pcie_reenable(dd, cmdval, int_line, clinesz);
3347
3348 /*
3349 * Use readq directly, so we don't need to mark it as PRESENT
3350 * until we get a successful indication that all is well.
3351 */
3352 val = readq(&dd->kregbase[kr_revision]);
3353 if (val == dd->revision)
3354 break;
3355 if (i == 5) {
3356 qib_dev_err(dd, "Failed to initialize after reset, "
3357 "unusable\n");
3358 ret = 0;
3359 goto bail;
3360 }
3361 }
3362
3363 dd->flags |= QIB_PRESENT; /* it's back */
3364
3365 if (msix_entries) {
3366 /* restore the MSIx vector address and data if saved above */
3367 for (i = 0; i < msix_entries; i++) {
3368 dd->cspec->msix_entries[i].entry = i;
3369 if (!msix_vecsave || !msix_vecsave[2 * i])
3370 continue;
3371 qib_write_kreg(dd, 2 * i +
3372 (QIB_7322_MsixTable_OFFS / sizeof(u64)),
3373 msix_vecsave[2 * i]);
3374 qib_write_kreg(dd, 1 + 2 * i +
3375 (QIB_7322_MsixTable_OFFS / sizeof(u64)),
3376 msix_vecsave[1 + 2 * i]);
3377 }
3378 }
3379
3380 /* initialize the remaining registers. */
3381 for (i = 0; i < dd->num_pports; ++i)
3382 write_7322_init_portregs(&dd->pport[i]);
3383 write_7322_initregs(dd);
3384
3385 if (qib_pcie_params(dd, dd->lbus_width,
3386 &dd->cspec->num_msix_entries,
3387 dd->cspec->msix_entries))
3388 qib_dev_err(dd, "Reset failed to setup PCIe or interrupts; "
3389 "continuing anyway\n");
3390
3391 qib_setup_7322_interrupt(dd, 1);
3392
3393 for (i = 0; i < dd->num_pports; ++i) {
3394 struct qib_pportdata *ppd = &dd->pport[i];
3395
3396 spin_lock_irqsave(&ppd->lflags_lock, flags);
3397 ppd->lflags |= QIBL_IB_FORCE_NOTIFY;
3398 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
3399 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3400 }
3401
3402bail:
3403 dd->flags &= ~QIB_DOING_RESET; /* OK or not, no longer resetting */
3404 kfree(msix_vecsave);
3405 return ret;
3406}
3407
3408/**
3409 * qib_7322_put_tid - write a TID to the chip
3410 * @dd: the qlogic_ib device
3411 * @tidptr: pointer to the expected TID (in chip) to update
3412 * @tidtype: 0 for eager, 1 for expected
3413 * @pa: physical address of in memory buffer; tidinvalid if freeing
3414 */
3415static void qib_7322_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
3416 u32 type, unsigned long pa)
3417{
3418 if (!(dd->flags & QIB_PRESENT))
3419 return;
3420 if (pa != dd->tidinvalid) {
3421 u64 chippa = pa >> IBA7322_TID_PA_SHIFT;
3422
3423 /* paranoia checks */
3424 if (pa != (chippa << IBA7322_TID_PA_SHIFT)) {
3425 qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
3426 pa);
3427 return;
3428 }
3429 if (chippa >= (1UL << IBA7322_TID_SZ_SHIFT)) {
3430 qib_dev_err(dd, "Physical page address 0x%lx "
3431 "larger than supported\n", pa);
3432 return;
3433 }
3434
3435 if (type == RCVHQ_RCV_TYPE_EAGER)
3436 chippa |= dd->tidtemplate;
3437 else /* for now, always full 4KB page */
3438 chippa |= IBA7322_TID_SZ_4K;
3439 pa = chippa;
3440 }
3441 writeq(pa, tidptr);
3442 mmiowb();
3443}
3444
3445/**
3446 * qib_7322_clear_tids - clear all TID entries for a ctxt, expected and eager
3447 * @dd: the qlogic_ib device
3448 * @ctxt: the ctxt
3449 *
3450 * clear all TID entries for a ctxt, expected and eager.
3451 * Used from qib_close().
3452 */
3453static void qib_7322_clear_tids(struct qib_devdata *dd,
3454 struct qib_ctxtdata *rcd)
3455{
3456 u64 __iomem *tidbase;
3457 unsigned long tidinv;
3458 u32 ctxt;
3459 int i;
3460
3461 if (!dd->kregbase || !rcd)
3462 return;
3463
3464 ctxt = rcd->ctxt;
3465
3466 tidinv = dd->tidinvalid;
3467 tidbase = (u64 __iomem *)
3468 ((char __iomem *) dd->kregbase +
3469 dd->rcvtidbase +
3470 ctxt * dd->rcvtidcnt * sizeof(*tidbase));
3471
3472 for (i = 0; i < dd->rcvtidcnt; i++)
3473 qib_7322_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
3474 tidinv);
3475
3476 tidbase = (u64 __iomem *)
3477 ((char __iomem *) dd->kregbase +
3478 dd->rcvegrbase +
3479 rcd->rcvegr_tid_base * sizeof(*tidbase));
3480
3481 for (i = 0; i < rcd->rcvegrcnt; i++)
3482 qib_7322_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
3483 tidinv);
3484}
3485
3486/**
3487 * qib_7322_tidtemplate - setup constants for TID updates
3488 * @dd: the qlogic_ib device
3489 *
3490 * We setup stuff that we use a lot, to avoid calculating each time
3491 */
3492static void qib_7322_tidtemplate(struct qib_devdata *dd)
3493{
3494 /*
3495 * For now, we always allocate 4KB buffers (at init) so we can
3496 * receive max size packets. We may want a module parameter to
3497 * specify 2KB or 4KB and/or make it per port instead of per device
3498 * for those who want to reduce memory footprint. Note that the
3499 * rcvhdrentsize size must be large enough to hold the largest
3500 * IB header (currently 96 bytes) that we expect to handle (plus of
3501 * course the 2 dwords of RHF).
3502 */
3503 if (dd->rcvegrbufsize == 2048)
3504 dd->tidtemplate = IBA7322_TID_SZ_2K;
3505 else if (dd->rcvegrbufsize == 4096)
3506 dd->tidtemplate = IBA7322_TID_SZ_4K;
3507 dd->tidinvalid = 0;
3508}
3509
3510/**
3511 * qib_init_7322_get_base_info - set chip-specific flags for user code
3512 * @rcd: the qlogic_ib ctxt
3513 * @kbase: qib_base_info pointer
3514 *
3515 * We set the PCIE flag because the lower bandwidth on PCIe vs
3516 * HyperTransport can affect some user packet algorithims.
3517 */
3518
3519static int qib_7322_get_base_info(struct qib_ctxtdata *rcd,
3520 struct qib_base_info *kinfo)
3521{
3522 kinfo->spi_runtime_flags |= QIB_RUNTIME_CTXT_MSB_IN_QP |
3523 QIB_RUNTIME_PCIE | QIB_RUNTIME_NODMA_RTAIL |
3524 QIB_RUNTIME_HDRSUPP | QIB_RUNTIME_SDMA;
3525 if (rcd->dd->cspec->r1)
3526 kinfo->spi_runtime_flags |= QIB_RUNTIME_RCHK;
3527 if (rcd->dd->flags & QIB_USE_SPCL_TRIG)
3528 kinfo->spi_runtime_flags |= QIB_RUNTIME_SPECIAL_TRIGGER;
3529
3530 return 0;
3531}
3532
3533static struct qib_message_header *
3534qib_7322_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
3535{
3536 u32 offset = qib_hdrget_offset(rhf_addr);
3537
3538 return (struct qib_message_header *)
3539 (rhf_addr - dd->rhf_offset + offset);
3540}
3541
3542/*
3543 * Configure number of contexts.
3544 */
3545static void qib_7322_config_ctxts(struct qib_devdata *dd)
3546{
3547 unsigned long flags;
3548 u32 nchipctxts;
3549
3550 nchipctxts = qib_read_kreg32(dd, kr_contextcnt);
3551 dd->cspec->numctxts = nchipctxts;
3552 if (qib_n_krcv_queues > 1 && dd->num_pports) {
f931551b
RC
3553 dd->first_user_ctxt = NUM_IB_PORTS +
3554 (qib_n_krcv_queues - 1) * dd->num_pports;
3555 if (dd->first_user_ctxt > nchipctxts)
3556 dd->first_user_ctxt = nchipctxts;
3557 dd->n_krcv_queues = dd->first_user_ctxt / dd->num_pports;
3558 } else {
3559 dd->first_user_ctxt = NUM_IB_PORTS;
3560 dd->n_krcv_queues = 1;
3561 }
3562
3563 if (!qib_cfgctxts) {
3564 int nctxts = dd->first_user_ctxt + num_online_cpus();
3565
3566 if (nctxts <= 6)
3567 dd->ctxtcnt = 6;
3568 else if (nctxts <= 10)
3569 dd->ctxtcnt = 10;
3570 else if (nctxts <= nchipctxts)
3571 dd->ctxtcnt = nchipctxts;
3572 } else if (qib_cfgctxts < dd->num_pports)
3573 dd->ctxtcnt = dd->num_pports;
3574 else if (qib_cfgctxts <= nchipctxts)
3575 dd->ctxtcnt = qib_cfgctxts;
3576 if (!dd->ctxtcnt) /* none of the above, set to max */
3577 dd->ctxtcnt = nchipctxts;
3578
3579 /*
3580 * Chip can be configured for 6, 10, or 18 ctxts, and choice
3581 * affects number of eager TIDs per ctxt (1K, 2K, 4K).
3582 * Lock to be paranoid about later motion, etc.
3583 */
3584 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
3585 if (dd->ctxtcnt > 10)
3586 dd->rcvctrl |= 2ULL << SYM_LSB(RcvCtrl, ContextCfg);
3587 else if (dd->ctxtcnt > 6)
3588 dd->rcvctrl |= 1ULL << SYM_LSB(RcvCtrl, ContextCfg);
3589 /* else configure for default 6 receive ctxts */
3590
3591 /* The XRC opcode is 5. */
3592 dd->rcvctrl |= 5ULL << SYM_LSB(RcvCtrl, XrcTypeCode);
3593
3594 /*
3595 * RcvCtrl *must* be written here so that the
3596 * chip understands how to change rcvegrcnt below.
3597 */
3598 qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
3599 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
3600
3601 /* kr_rcvegrcnt changes based on the number of contexts enabled */
3602 dd->cspec->rcvegrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
0a43e117
MM
3603 if (qib_rcvhdrcnt)
3604 dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt, qib_rcvhdrcnt);
3605 else
3606 dd->rcvhdrcnt = max(dd->cspec->rcvegrcnt,
3607 dd->num_pports > 1 ? 1024U : 2048U);
f931551b
RC
3608}
3609
3610static int qib_7322_get_ib_cfg(struct qib_pportdata *ppd, int which)
3611{
3612
3613 int lsb, ret = 0;
3614 u64 maskr; /* right-justified mask */
3615
3616 switch (which) {
3617
3618 case QIB_IB_CFG_LWID_ENB: /* Get allowed Link-width */
3619 ret = ppd->link_width_enabled;
3620 goto done;
3621
3622 case QIB_IB_CFG_LWID: /* Get currently active Link-width */
3623 ret = ppd->link_width_active;
3624 goto done;
3625
3626 case QIB_IB_CFG_SPD_ENB: /* Get allowed Link speeds */
3627 ret = ppd->link_speed_enabled;
3628 goto done;
3629
3630 case QIB_IB_CFG_SPD: /* Get current Link spd */
3631 ret = ppd->link_speed_active;
3632 goto done;
3633
3634 case QIB_IB_CFG_RXPOL_ENB: /* Get Auto-RX-polarity enable */
3635 lsb = SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3636 maskr = SYM_RMASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3637 break;
3638
3639 case QIB_IB_CFG_LREV_ENB: /* Get Auto-Lane-reversal enable */
3640 lsb = SYM_LSB(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3641 maskr = SYM_RMASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3642 break;
3643
3644 case QIB_IB_CFG_LINKLATENCY:
3645 ret = qib_read_kreg_port(ppd, krp_ibcstatus_b) &
3646 SYM_MASK(IBCStatusB_0, LinkRoundTripLatency);
3647 goto done;
3648
3649 case QIB_IB_CFG_OP_VLS:
3650 ret = ppd->vls_operational;
3651 goto done;
3652
3653 case QIB_IB_CFG_VL_HIGH_CAP:
3654 ret = 16;
3655 goto done;
3656
3657 case QIB_IB_CFG_VL_LOW_CAP:
3658 ret = 16;
3659 goto done;
3660
3661 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
3662 ret = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3663 OverrunThreshold);
3664 goto done;
3665
3666 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
3667 ret = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3668 PhyerrThreshold);
3669 goto done;
3670
3671 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
3672 /* will only take effect when the link state changes */
3673 ret = (ppd->cpspec->ibcctrl_a &
3674 SYM_MASK(IBCCtrlA_0, LinkDownDefaultState)) ?
3675 IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
3676 goto done;
3677
3678 case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
3679 lsb = IBA7322_IBC_HRTBT_LSB;
3680 maskr = IBA7322_IBC_HRTBT_RMASK; /* OR of AUTO and ENB */
3681 break;
3682
3683 case QIB_IB_CFG_PMA_TICKS:
3684 /*
3685 * 0x00 = 10x link transfer rate or 4 nsec. for 2.5Gbs
3686 * Since the clock is always 250MHz, the value is 3, 1 or 0.
3687 */
3688 if (ppd->link_speed_active == QIB_IB_QDR)
3689 ret = 3;
3690 else if (ppd->link_speed_active == QIB_IB_DDR)
3691 ret = 1;
3692 else
3693 ret = 0;
3694 goto done;
3695
3696 default:
3697 ret = -EINVAL;
3698 goto done;
3699 }
3700 ret = (int)((ppd->cpspec->ibcctrl_b >> lsb) & maskr);
3701done:
3702 return ret;
3703}
3704
3705/*
3706 * Below again cribbed liberally from older version. Do not lean
3707 * heavily on it.
3708 */
3709#define IBA7322_IBC_DLIDLMC_SHIFT QIB_7322_IBCCtrlB_0_IB_DLID_LSB
3710#define IBA7322_IBC_DLIDLMC_MASK (QIB_7322_IBCCtrlB_0_IB_DLID_RMASK \
3711 | (QIB_7322_IBCCtrlB_0_IB_DLID_MASK_RMASK << 16))
3712
3713static int qib_7322_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
3714{
3715 struct qib_devdata *dd = ppd->dd;
3716 u64 maskr; /* right-justified mask */
3717 int lsb, ret = 0;
3718 u16 lcmd, licmd;
3719 unsigned long flags;
3720
3721 switch (which) {
3722 case QIB_IB_CFG_LIDLMC:
3723 /*
3724 * Set LID and LMC. Combined to avoid possible hazard
3725 * caller puts LMC in 16MSbits, DLID in 16LSbits of val
3726 */
3727 lsb = IBA7322_IBC_DLIDLMC_SHIFT;
3728 maskr = IBA7322_IBC_DLIDLMC_MASK;
3729 /*
3730 * For header-checking, the SLID in the packet will
3731 * be masked with SendIBSLMCMask, and compared
3732 * with SendIBSLIDAssignMask. Make sure we do not
3733 * set any bits not covered by the mask, or we get
3734 * false-positives.
3735 */
3736 qib_write_kreg_port(ppd, krp_sendslid,
3737 val & (val >> 16) & SendIBSLIDAssignMask);
3738 qib_write_kreg_port(ppd, krp_sendslidmask,
3739 (val >> 16) & SendIBSLMCMask);
3740 break;
3741
3742 case QIB_IB_CFG_LWID_ENB: /* set allowed Link-width */
3743 ppd->link_width_enabled = val;
3744 /* convert IB value to chip register value */
3745 if (val == IB_WIDTH_1X)
3746 val = 0;
3747 else if (val == IB_WIDTH_4X)
3748 val = 1;
3749 else
3750 val = 3;
3751 maskr = SYM_RMASK(IBCCtrlB_0, IB_NUM_CHANNELS);
3752 lsb = SYM_LSB(IBCCtrlB_0, IB_NUM_CHANNELS);
3753 break;
3754
3755 case QIB_IB_CFG_SPD_ENB: /* set allowed Link speeds */
3756 /*
3757 * As with width, only write the actual register if the
3758 * link is currently down, otherwise takes effect on next
25985edc 3759 * link change. Since setting is being explicitly requested
f931551b
RC
3760 * (via MAD or sysfs), clear autoneg failure status if speed
3761 * autoneg is enabled.
3762 */
3763 ppd->link_speed_enabled = val;
3764 val <<= IBA7322_IBC_SPEED_LSB;
3765 maskr = IBA7322_IBC_SPEED_MASK | IBA7322_IBC_IBTA_1_2_MASK |
3766 IBA7322_IBC_MAX_SPEED_MASK;
3767 if (val & (val - 1)) {
3768 /* Muliple speeds enabled */
3769 val |= IBA7322_IBC_IBTA_1_2_MASK |
3770 IBA7322_IBC_MAX_SPEED_MASK;
3771 spin_lock_irqsave(&ppd->lflags_lock, flags);
3772 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
3773 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
3774 } else if (val & IBA7322_IBC_SPEED_QDR)
3775 val |= IBA7322_IBC_IBTA_1_2_MASK;
3776 /* IBTA 1.2 mode + min/max + speed bits are contiguous */
3777 lsb = SYM_LSB(IBCCtrlB_0, IB_ENHANCED_MODE);
3778 break;
3779
3780 case QIB_IB_CFG_RXPOL_ENB: /* set Auto-RX-polarity enable */
3781 lsb = SYM_LSB(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3782 maskr = SYM_RMASK(IBCCtrlB_0, IB_POLARITY_REV_SUPP);
3783 break;
3784
3785 case QIB_IB_CFG_LREV_ENB: /* set Auto-Lane-reversal enable */
3786 lsb = SYM_LSB(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3787 maskr = SYM_RMASK(IBCCtrlB_0, IB_LANE_REV_SUPPORTED);
3788 break;
3789
3790 case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
3791 maskr = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3792 OverrunThreshold);
3793 if (maskr != val) {
3794 ppd->cpspec->ibcctrl_a &=
3795 ~SYM_MASK(IBCCtrlA_0, OverrunThreshold);
3796 ppd->cpspec->ibcctrl_a |= (u64) val <<
3797 SYM_LSB(IBCCtrlA_0, OverrunThreshold);
3798 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3799 ppd->cpspec->ibcctrl_a);
3800 qib_write_kreg(dd, kr_scratch, 0ULL);
3801 }
3802 goto bail;
3803
3804 case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
3805 maskr = SYM_FIELD(ppd->cpspec->ibcctrl_a, IBCCtrlA_0,
3806 PhyerrThreshold);
3807 if (maskr != val) {
3808 ppd->cpspec->ibcctrl_a &=
3809 ~SYM_MASK(IBCCtrlA_0, PhyerrThreshold);
3810 ppd->cpspec->ibcctrl_a |= (u64) val <<
3811 SYM_LSB(IBCCtrlA_0, PhyerrThreshold);
3812 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3813 ppd->cpspec->ibcctrl_a);
3814 qib_write_kreg(dd, kr_scratch, 0ULL);
3815 }
3816 goto bail;
3817
3818 case QIB_IB_CFG_PKEYS: /* update pkeys */
3819 maskr = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
3820 ((u64) ppd->pkeys[2] << 32) |
3821 ((u64) ppd->pkeys[3] << 48);
3822 qib_write_kreg_port(ppd, krp_partitionkey, maskr);
3823 goto bail;
3824
3825 case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
3826 /* will only take effect when the link state changes */
3827 if (val == IB_LINKINITCMD_POLL)
3828 ppd->cpspec->ibcctrl_a &=
3829 ~SYM_MASK(IBCCtrlA_0, LinkDownDefaultState);
3830 else /* SLEEP */
3831 ppd->cpspec->ibcctrl_a |=
3832 SYM_MASK(IBCCtrlA_0, LinkDownDefaultState);
3833 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
3834 qib_write_kreg(dd, kr_scratch, 0ULL);
3835 goto bail;
3836
3837 case QIB_IB_CFG_MTU: /* update the MTU in IBC */
3838 /*
3839 * Update our housekeeping variables, and set IBC max
3840 * size, same as init code; max IBC is max we allow in
3841 * buffer, less the qword pbc, plus 1 for ICRC, in dwords
3842 * Set even if it's unchanged, print debug message only
3843 * on changes.
3844 */
3845 val = (ppd->ibmaxlen >> 2) + 1;
3846 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0, MaxPktLen);
3847 ppd->cpspec->ibcctrl_a |= (u64)val <<
3848 SYM_LSB(IBCCtrlA_0, MaxPktLen);
3849 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3850 ppd->cpspec->ibcctrl_a);
3851 qib_write_kreg(dd, kr_scratch, 0ULL);
3852 goto bail;
3853
3854 case QIB_IB_CFG_LSTATE: /* set the IB link state */
3855 switch (val & 0xffff0000) {
3856 case IB_LINKCMD_DOWN:
3857 lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
3858 ppd->cpspec->ibmalfusesnap = 1;
3859 ppd->cpspec->ibmalfsnap = read_7322_creg32_port(ppd,
3860 crp_errlink);
3861 if (!ppd->cpspec->ibdeltainprog &&
3862 qib_compat_ddr_negotiate) {
3863 ppd->cpspec->ibdeltainprog = 1;
3864 ppd->cpspec->ibsymsnap =
3865 read_7322_creg32_port(ppd,
3866 crp_ibsymbolerr);
3867 ppd->cpspec->iblnkerrsnap =
3868 read_7322_creg32_port(ppd,
3869 crp_iblinkerrrecov);
3870 }
3871 break;
3872
3873 case IB_LINKCMD_ARMED:
3874 lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
3875 if (ppd->cpspec->ibmalfusesnap) {
3876 ppd->cpspec->ibmalfusesnap = 0;
3877 ppd->cpspec->ibmalfdelta +=
3878 read_7322_creg32_port(ppd,
3879 crp_errlink) -
3880 ppd->cpspec->ibmalfsnap;
3881 }
3882 break;
3883
3884 case IB_LINKCMD_ACTIVE:
3885 lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
3886 break;
3887
3888 default:
3889 ret = -EINVAL;
3890 qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
3891 goto bail;
3892 }
3893 switch (val & 0xffff) {
3894 case IB_LINKINITCMD_NOP:
3895 licmd = 0;
3896 break;
3897
3898 case IB_LINKINITCMD_POLL:
3899 licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
3900 break;
3901
3902 case IB_LINKINITCMD_SLEEP:
3903 licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
3904 break;
3905
3906 case IB_LINKINITCMD_DISABLE:
3907 licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
3908 ppd->cpspec->chase_end = 0;
3909 /*
3910 * stop state chase counter and timer, if running.
3911 * wait forpending timer, but don't clear .data (ppd)!
3912 */
3913 if (ppd->cpspec->chase_timer.expires) {
3914 del_timer_sync(&ppd->cpspec->chase_timer);
3915 ppd->cpspec->chase_timer.expires = 0;
3916 }
3917 break;
3918
3919 default:
3920 ret = -EINVAL;
3921 qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
3922 val & 0xffff);
3923 goto bail;
3924 }
3925 qib_set_ib_7322_lstate(ppd, lcmd, licmd);
3926 goto bail;
3927
3928 case QIB_IB_CFG_OP_VLS:
3929 if (ppd->vls_operational != val) {
3930 ppd->vls_operational = val;
3931 set_vls(ppd);
3932 }
3933 goto bail;
3934
3935 case QIB_IB_CFG_VL_HIGH_LIMIT:
3936 qib_write_kreg_port(ppd, krp_highprio_limit, val);
3937 goto bail;
3938
3939 case QIB_IB_CFG_HRTBT: /* set Heartbeat off/enable/auto */
3940 if (val > 3) {
3941 ret = -EINVAL;
3942 goto bail;
3943 }
3944 lsb = IBA7322_IBC_HRTBT_LSB;
3945 maskr = IBA7322_IBC_HRTBT_RMASK; /* OR of AUTO and ENB */
3946 break;
3947
3948 case QIB_IB_CFG_PORT:
3949 /* val is the port number of the switch we are connected to. */
3950 if (ppd->dd->cspec->r1) {
3951 cancel_delayed_work(&ppd->cpspec->ipg_work);
3952 ppd->cpspec->ipg_tries = 0;
3953 }
3954 goto bail;
3955
3956 default:
3957 ret = -EINVAL;
3958 goto bail;
3959 }
3960 ppd->cpspec->ibcctrl_b &= ~(maskr << lsb);
3961 ppd->cpspec->ibcctrl_b |= (((u64) val & maskr) << lsb);
3962 qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
3963 qib_write_kreg(dd, kr_scratch, 0);
3964bail:
3965 return ret;
3966}
3967
3968static int qib_7322_set_loopback(struct qib_pportdata *ppd, const char *what)
3969{
3970 int ret = 0;
3971 u64 val, ctrlb;
3972
3973 /* only IBC loopback, may add serdes and xgxs loopbacks later */
3974 if (!strncmp(what, "ibc", 3)) {
3975 ppd->cpspec->ibcctrl_a |= SYM_MASK(IBCCtrlA_0,
3976 Loopback);
3977 val = 0; /* disable heart beat, so link will come up */
3978 qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
3979 ppd->dd->unit, ppd->port);
3980 } else if (!strncmp(what, "off", 3)) {
3981 ppd->cpspec->ibcctrl_a &= ~SYM_MASK(IBCCtrlA_0,
3982 Loopback);
3983 /* enable heart beat again */
3984 val = IBA7322_IBC_HRTBT_RMASK << IBA7322_IBC_HRTBT_LSB;
3985 qib_devinfo(ppd->dd->pcidev, "Disabling IB%u:%u IBC loopback "
3986 "(normal)\n", ppd->dd->unit, ppd->port);
3987 } else
3988 ret = -EINVAL;
3989 if (!ret) {
3990 qib_write_kreg_port(ppd, krp_ibcctrl_a,
3991 ppd->cpspec->ibcctrl_a);
3992 ctrlb = ppd->cpspec->ibcctrl_b & ~(IBA7322_IBC_HRTBT_MASK
3993 << IBA7322_IBC_HRTBT_LSB);
3994 ppd->cpspec->ibcctrl_b = ctrlb | val;
3995 qib_write_kreg_port(ppd, krp_ibcctrl_b,
3996 ppd->cpspec->ibcctrl_b);
3997 qib_write_kreg(ppd->dd, kr_scratch, 0);
3998 }
3999 return ret;
4000}
4001
4002static void get_vl_weights(struct qib_pportdata *ppd, unsigned regno,
4003 struct ib_vl_weight_elem *vl)
4004{
4005 unsigned i;
4006
4007 for (i = 0; i < 16; i++, regno++, vl++) {
4008 u32 val = qib_read_kreg_port(ppd, regno);
4009
4010 vl->vl = (val >> SYM_LSB(LowPriority0_0, VirtualLane)) &
4011 SYM_RMASK(LowPriority0_0, VirtualLane);
4012 vl->weight = (val >> SYM_LSB(LowPriority0_0, Weight)) &
4013 SYM_RMASK(LowPriority0_0, Weight);
4014 }
4015}
4016
4017static void set_vl_weights(struct qib_pportdata *ppd, unsigned regno,
4018 struct ib_vl_weight_elem *vl)
4019{
4020 unsigned i;
4021
4022 for (i = 0; i < 16; i++, regno++, vl++) {
4023 u64 val;
4024
4025 val = ((vl->vl & SYM_RMASK(LowPriority0_0, VirtualLane)) <<
4026 SYM_LSB(LowPriority0_0, VirtualLane)) |
4027 ((vl->weight & SYM_RMASK(LowPriority0_0, Weight)) <<
4028 SYM_LSB(LowPriority0_0, Weight));
4029 qib_write_kreg_port(ppd, regno, val);
4030 }
4031 if (!(ppd->p_sendctrl & SYM_MASK(SendCtrl_0, IBVLArbiterEn))) {
4032 struct qib_devdata *dd = ppd->dd;
4033 unsigned long flags;
4034
4035 spin_lock_irqsave(&dd->sendctrl_lock, flags);
4036 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, IBVLArbiterEn);
4037 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
4038 qib_write_kreg(dd, kr_scratch, 0);
4039 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4040 }
4041}
4042
4043static int qib_7322_get_ib_table(struct qib_pportdata *ppd, int which, void *t)
4044{
4045 switch (which) {
4046 case QIB_IB_TBL_VL_HIGH_ARB:
4047 get_vl_weights(ppd, krp_highprio_0, t);
4048 break;
4049
4050 case QIB_IB_TBL_VL_LOW_ARB:
4051 get_vl_weights(ppd, krp_lowprio_0, t);
4052 break;
4053
4054 default:
4055 return -EINVAL;
4056 }
4057 return 0;
4058}
4059
4060static int qib_7322_set_ib_table(struct qib_pportdata *ppd, int which, void *t)
4061{
4062 switch (which) {
4063 case QIB_IB_TBL_VL_HIGH_ARB:
4064 set_vl_weights(ppd, krp_highprio_0, t);
4065 break;
4066
4067 case QIB_IB_TBL_VL_LOW_ARB:
4068 set_vl_weights(ppd, krp_lowprio_0, t);
4069 break;
4070
4071 default:
4072 return -EINVAL;
4073 }
4074 return 0;
4075}
4076
4077static void qib_update_7322_usrhead(struct qib_ctxtdata *rcd, u64 hd,
19ede2e4 4078 u32 updegr, u32 egrhd, u32 npkts)
f931551b 4079{
19ede2e4
MM
4080 /*
4081 * Need to write timeout register before updating rcvhdrhead to ensure
4082 * that the timer is enabled on reception of a packet.
4083 */
4084 if (hd >> IBA7322_HDRHEAD_PKTINT_SHIFT)
4085 adjust_rcv_timeout(rcd, npkts);
f931551b
RC
4086 qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
4087 qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
4088 if (updegr)
4089 qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
4090}
4091
4092static u32 qib_7322_hdrqempty(struct qib_ctxtdata *rcd)
4093{
4094 u32 head, tail;
4095
4096 head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
4097 if (rcd->rcvhdrtail_kvaddr)
4098 tail = qib_get_rcvhdrtail(rcd);
4099 else
4100 tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
4101 return head == tail;
4102}
4103
4104#define RCVCTRL_COMMON_MODS (QIB_RCVCTRL_CTXT_ENB | \
4105 QIB_RCVCTRL_CTXT_DIS | \
4106 QIB_RCVCTRL_TIDFLOW_ENB | \
4107 QIB_RCVCTRL_TIDFLOW_DIS | \
4108 QIB_RCVCTRL_TAILUPD_ENB | \
4109 QIB_RCVCTRL_TAILUPD_DIS | \
4110 QIB_RCVCTRL_INTRAVAIL_ENB | \
4111 QIB_RCVCTRL_INTRAVAIL_DIS | \
4112 QIB_RCVCTRL_BP_ENB | \
4113 QIB_RCVCTRL_BP_DIS)
4114
4115#define RCVCTRL_PORT_MODS (QIB_RCVCTRL_CTXT_ENB | \
4116 QIB_RCVCTRL_CTXT_DIS | \
4117 QIB_RCVCTRL_PKEY_DIS | \
4118 QIB_RCVCTRL_PKEY_ENB)
4119
4120/*
4121 * Modify the RCVCTRL register in chip-specific way. This
4122 * is a function because bit positions and (future) register
4123 * location is chip-specifc, but the needed operations are
4124 * generic. <op> is a bit-mask because we often want to
4125 * do multiple modifications.
4126 */
4127static void rcvctrl_7322_mod(struct qib_pportdata *ppd, unsigned int op,
4128 int ctxt)
4129{
4130 struct qib_devdata *dd = ppd->dd;
4131 struct qib_ctxtdata *rcd;
4132 u64 mask, val;
4133 unsigned long flags;
4134
4135 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
4136
4137 if (op & QIB_RCVCTRL_TIDFLOW_ENB)
4138 dd->rcvctrl |= SYM_MASK(RcvCtrl, TidFlowEnable);
4139 if (op & QIB_RCVCTRL_TIDFLOW_DIS)
4140 dd->rcvctrl &= ~SYM_MASK(RcvCtrl, TidFlowEnable);
4141 if (op & QIB_RCVCTRL_TAILUPD_ENB)
4142 dd->rcvctrl |= SYM_MASK(RcvCtrl, TailUpd);
4143 if (op & QIB_RCVCTRL_TAILUPD_DIS)
4144 dd->rcvctrl &= ~SYM_MASK(RcvCtrl, TailUpd);
4145 if (op & QIB_RCVCTRL_PKEY_ENB)
4146 ppd->p_rcvctrl &= ~SYM_MASK(RcvCtrl_0, RcvPartitionKeyDisable);
4147 if (op & QIB_RCVCTRL_PKEY_DIS)
4148 ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvPartitionKeyDisable);
4149 if (ctxt < 0) {
4150 mask = (1ULL << dd->ctxtcnt) - 1;
4151 rcd = NULL;
4152 } else {
4153 mask = (1ULL << ctxt);
4154 rcd = dd->rcd[ctxt];
4155 }
4156 if ((op & QIB_RCVCTRL_CTXT_ENB) && rcd) {
4157 ppd->p_rcvctrl |=
4158 (mask << SYM_LSB(RcvCtrl_0, ContextEnableKernel));
4159 if (!(dd->flags & QIB_NODMA_RTAIL)) {
4160 op |= QIB_RCVCTRL_TAILUPD_ENB; /* need reg write */
4161 dd->rcvctrl |= SYM_MASK(RcvCtrl, TailUpd);
4162 }
4163 /* Write these registers before the context is enabled. */
4164 qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr, ctxt,
4165 rcd->rcvhdrqtailaddr_phys);
4166 qib_write_kreg_ctxt(dd, krc_rcvhdraddr, ctxt,
4167 rcd->rcvhdrq_phys);
4168 rcd->seq_cnt = 1;
f931551b
RC
4169 }
4170 if (op & QIB_RCVCTRL_CTXT_DIS)
4171 ppd->p_rcvctrl &=
4172 ~(mask << SYM_LSB(RcvCtrl_0, ContextEnableKernel));
4173 if (op & QIB_RCVCTRL_BP_ENB)
4174 dd->rcvctrl |= mask << SYM_LSB(RcvCtrl, dontDropRHQFull);
4175 if (op & QIB_RCVCTRL_BP_DIS)
4176 dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, dontDropRHQFull));
4177 if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
4178 dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, IntrAvail));
4179 if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
4180 dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, IntrAvail));
4181 /*
4182 * Decide which registers to write depending on the ops enabled.
4183 * Special case is "flush" (no bits set at all)
4184 * which needs to write both.
4185 */
4186 if (op == 0 || (op & RCVCTRL_COMMON_MODS))
4187 qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
4188 if (op == 0 || (op & RCVCTRL_PORT_MODS))
4189 qib_write_kreg_port(ppd, krp_rcvctrl, ppd->p_rcvctrl);
4190 if ((op & QIB_RCVCTRL_CTXT_ENB) && dd->rcd[ctxt]) {
4191 /*
4192 * Init the context registers also; if we were
4193 * disabled, tail and head should both be zero
4194 * already from the enable, but since we don't
25985edc 4195 * know, we have to do it explicitly.
f931551b
RC
4196 */
4197 val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
4198 qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
4199
4200 /* be sure enabling write seen; hd/tl should be 0 */
4201 (void) qib_read_kreg32(dd, kr_scratch);
4202 val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
4203 dd->rcd[ctxt]->head = val;
4204 /* If kctxt, interrupt on next receive. */
4205 if (ctxt < dd->first_user_ctxt)
4206 val |= dd->rhdrhead_intr_off;
4207 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
4208 } else if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) &&
4209 dd->rcd[ctxt] && dd->rhdrhead_intr_off) {
4210 /* arm rcv interrupt */
4211 val = dd->rcd[ctxt]->head | dd->rhdrhead_intr_off;
4212 qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
4213 }
4214 if (op & QIB_RCVCTRL_CTXT_DIS) {
4215 unsigned f;
4216
4217 /* Now that the context is disabled, clear these registers. */
4218 if (ctxt >= 0) {
4219 qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr, ctxt, 0);
4220 qib_write_kreg_ctxt(dd, krc_rcvhdraddr, ctxt, 0);
4221 for (f = 0; f < NUM_TIDFLOWS_CTXT; f++)
4222 qib_write_ureg(dd, ur_rcvflowtable + f,
4223 TIDFLOW_ERRBITS, ctxt);
4224 } else {
4225 unsigned i;
4226
4227 for (i = 0; i < dd->cfgctxts; i++) {
4228 qib_write_kreg_ctxt(dd, krc_rcvhdrtailaddr,
4229 i, 0);
4230 qib_write_kreg_ctxt(dd, krc_rcvhdraddr, i, 0);
4231 for (f = 0; f < NUM_TIDFLOWS_CTXT; f++)
4232 qib_write_ureg(dd, ur_rcvflowtable + f,
4233 TIDFLOW_ERRBITS, i);
4234 }
4235 }
4236 }
4237 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
4238}
4239
4240/*
4241 * Modify the SENDCTRL register in chip-specific way. This
4242 * is a function where there are multiple such registers with
4243 * slightly different layouts.
4244 * The chip doesn't allow back-to-back sendctrl writes, so write
4245 * the scratch register after writing sendctrl.
4246 *
4247 * Which register is written depends on the operation.
4248 * Most operate on the common register, while
4249 * SEND_ENB and SEND_DIS operate on the per-port ones.
4250 * SEND_ENB is included in common because it can change SPCL_TRIG
4251 */
4252#define SENDCTRL_COMMON_MODS (\
4253 QIB_SENDCTRL_CLEAR | \
4254 QIB_SENDCTRL_AVAIL_DIS | \
4255 QIB_SENDCTRL_AVAIL_ENB | \
4256 QIB_SENDCTRL_AVAIL_BLIP | \
4257 QIB_SENDCTRL_DISARM | \
4258 QIB_SENDCTRL_DISARM_ALL | \
4259 QIB_SENDCTRL_SEND_ENB)
4260
4261#define SENDCTRL_PORT_MODS (\
4262 QIB_SENDCTRL_CLEAR | \
4263 QIB_SENDCTRL_SEND_ENB | \
4264 QIB_SENDCTRL_SEND_DIS | \
4265 QIB_SENDCTRL_FLUSH)
4266
4267static void sendctrl_7322_mod(struct qib_pportdata *ppd, u32 op)
4268{
4269 struct qib_devdata *dd = ppd->dd;
4270 u64 tmp_dd_sendctrl;
4271 unsigned long flags;
4272
4273 spin_lock_irqsave(&dd->sendctrl_lock, flags);
4274
4275 /* First the dd ones that are "sticky", saved in shadow */
4276 if (op & QIB_SENDCTRL_CLEAR)
4277 dd->sendctrl = 0;
4278 if (op & QIB_SENDCTRL_AVAIL_DIS)
4279 dd->sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4280 else if (op & QIB_SENDCTRL_AVAIL_ENB) {
4281 dd->sendctrl |= SYM_MASK(SendCtrl, SendBufAvailUpd);
4282 if (dd->flags & QIB_USE_SPCL_TRIG)
4283 dd->sendctrl |= SYM_MASK(SendCtrl, SpecialTriggerEn);
4284 }
4285
4286 /* Then the ppd ones that are "sticky", saved in shadow */
4287 if (op & QIB_SENDCTRL_SEND_DIS)
4288 ppd->p_sendctrl &= ~SYM_MASK(SendCtrl_0, SendEnable);
4289 else if (op & QIB_SENDCTRL_SEND_ENB)
4290 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, SendEnable);
4291
4292 if (op & QIB_SENDCTRL_DISARM_ALL) {
4293 u32 i, last;
4294
4295 tmp_dd_sendctrl = dd->sendctrl;
4296 last = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
4297 /*
4298 * Disarm any buffers that are not yet launched,
4299 * disabling updates until done.
4300 */
4301 tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4302 for (i = 0; i < last; i++) {
4303 qib_write_kreg(dd, kr_sendctrl,
4304 tmp_dd_sendctrl |
4305 SYM_MASK(SendCtrl, Disarm) | i);
4306 qib_write_kreg(dd, kr_scratch, 0);
4307 }
4308 }
4309
4310 if (op & QIB_SENDCTRL_FLUSH) {
4311 u64 tmp_ppd_sendctrl = ppd->p_sendctrl;
4312
4313 /*
4314 * Now drain all the fifos. The Abort bit should never be
4315 * needed, so for now, at least, we don't use it.
4316 */
4317 tmp_ppd_sendctrl |=
4318 SYM_MASK(SendCtrl_0, TxeDrainRmFifo) |
4319 SYM_MASK(SendCtrl_0, TxeDrainLaFifo) |
4320 SYM_MASK(SendCtrl_0, TxeBypassIbc);
4321 qib_write_kreg_port(ppd, krp_sendctrl, tmp_ppd_sendctrl);
4322 qib_write_kreg(dd, kr_scratch, 0);
4323 }
4324
4325 tmp_dd_sendctrl = dd->sendctrl;
4326
4327 if (op & QIB_SENDCTRL_DISARM)
4328 tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
4329 ((op & QIB_7322_SendCtrl_DisarmSendBuf_RMASK) <<
4330 SYM_LSB(SendCtrl, DisarmSendBuf));
4331 if ((op & QIB_SENDCTRL_AVAIL_BLIP) &&
4332 (dd->sendctrl & SYM_MASK(SendCtrl, SendBufAvailUpd)))
4333 tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, SendBufAvailUpd);
4334
4335 if (op == 0 || (op & SENDCTRL_COMMON_MODS)) {
4336 qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
4337 qib_write_kreg(dd, kr_scratch, 0);
4338 }
4339
4340 if (op == 0 || (op & SENDCTRL_PORT_MODS)) {
4341 qib_write_kreg_port(ppd, krp_sendctrl, ppd->p_sendctrl);
4342 qib_write_kreg(dd, kr_scratch, 0);
4343 }
4344
4345 if (op & QIB_SENDCTRL_AVAIL_BLIP) {
4346 qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
4347 qib_write_kreg(dd, kr_scratch, 0);
4348 }
4349
4350 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
4351
4352 if (op & QIB_SENDCTRL_FLUSH) {
4353 u32 v;
4354 /*
4355 * ensure writes have hit chip, then do a few
4356 * more reads, to allow DMA of pioavail registers
4357 * to occur, so in-memory copy is in sync with
4358 * the chip. Not always safe to sleep.
4359 */
4360 v = qib_read_kreg32(dd, kr_scratch);
4361 qib_write_kreg(dd, kr_scratch, v);
4362 v = qib_read_kreg32(dd, kr_scratch);
4363 qib_write_kreg(dd, kr_scratch, v);
4364 qib_read_kreg32(dd, kr_scratch);
4365 }
4366}
4367
4368#define _PORT_VIRT_FLAG 0x8000U /* "virtual", need adjustments */
4369#define _PORT_64BIT_FLAG 0x10000U /* not "virtual", but 64bit */
4370#define _PORT_CNTR_IDXMASK 0x7fffU /* mask off flags above */
4371
4372/**
4373 * qib_portcntr_7322 - read a per-port chip counter
4374 * @ppd: the qlogic_ib pport
4375 * @creg: the counter to read (not a chip offset)
4376 */
4377static u64 qib_portcntr_7322(struct qib_pportdata *ppd, u32 reg)
4378{
4379 struct qib_devdata *dd = ppd->dd;
4380 u64 ret = 0ULL;
4381 u16 creg;
4382 /* 0xffff for unimplemented or synthesized counters */
4383 static const u32 xlator[] = {
4384 [QIBPORTCNTR_PKTSEND] = crp_pktsend | _PORT_64BIT_FLAG,
4385 [QIBPORTCNTR_WORDSEND] = crp_wordsend | _PORT_64BIT_FLAG,
4386 [QIBPORTCNTR_PSXMITDATA] = crp_psxmitdatacount,
4387 [QIBPORTCNTR_PSXMITPKTS] = crp_psxmitpktscount,
4388 [QIBPORTCNTR_PSXMITWAIT] = crp_psxmitwaitcount,
4389 [QIBPORTCNTR_SENDSTALL] = crp_sendstall,
4390 [QIBPORTCNTR_PKTRCV] = crp_pktrcv | _PORT_64BIT_FLAG,
4391 [QIBPORTCNTR_PSRCVDATA] = crp_psrcvdatacount,
4392 [QIBPORTCNTR_PSRCVPKTS] = crp_psrcvpktscount,
4393 [QIBPORTCNTR_RCVEBP] = crp_rcvebp,
4394 [QIBPORTCNTR_RCVOVFL] = crp_rcvovfl,
4395 [QIBPORTCNTR_WORDRCV] = crp_wordrcv | _PORT_64BIT_FLAG,
4396 [QIBPORTCNTR_RXDROPPKT] = 0xffff, /* not needed for 7322 */
4397 [QIBPORTCNTR_RXLOCALPHYERR] = crp_rxotherlocalphyerr,
4398 [QIBPORTCNTR_RXVLERR] = crp_rxvlerr,
4399 [QIBPORTCNTR_ERRICRC] = crp_erricrc,
4400 [QIBPORTCNTR_ERRVCRC] = crp_errvcrc,
4401 [QIBPORTCNTR_ERRLPCRC] = crp_errlpcrc,
4402 [QIBPORTCNTR_BADFORMAT] = crp_badformat,
4403 [QIBPORTCNTR_ERR_RLEN] = crp_err_rlen,
4404 [QIBPORTCNTR_IBSYMBOLERR] = crp_ibsymbolerr,
4405 [QIBPORTCNTR_INVALIDRLEN] = crp_invalidrlen,
4406 [QIBPORTCNTR_UNSUPVL] = crp_txunsupvl,
4407 [QIBPORTCNTR_EXCESSBUFOVFL] = crp_excessbufferovfl,
4408 [QIBPORTCNTR_ERRLINK] = crp_errlink,
4409 [QIBPORTCNTR_IBLINKDOWN] = crp_iblinkdown,
4410 [QIBPORTCNTR_IBLINKERRRECOV] = crp_iblinkerrrecov,
4411 [QIBPORTCNTR_LLI] = crp_locallinkintegrityerr,
4412 [QIBPORTCNTR_VL15PKTDROP] = crp_vl15droppedpkt,
4413 [QIBPORTCNTR_ERRPKEY] = crp_errpkey,
4414 /*
4415 * the next 3 aren't really counters, but were implemented
4416 * as counters in older chips, so still get accessed as
4417 * though they were counters from this code.
4418 */
4419 [QIBPORTCNTR_PSINTERVAL] = krp_psinterval,
4420 [QIBPORTCNTR_PSSTART] = krp_psstart,
4421 [QIBPORTCNTR_PSSTAT] = krp_psstat,
4422 /* pseudo-counter, summed for all ports */
4423 [QIBPORTCNTR_KHDROVFL] = 0xffff,
4424 };
4425
4426 if (reg >= ARRAY_SIZE(xlator)) {
4427 qib_devinfo(ppd->dd->pcidev,
4428 "Unimplemented portcounter %u\n", reg);
4429 goto done;
4430 }
4431 creg = xlator[reg] & _PORT_CNTR_IDXMASK;
4432
4433 /* handle non-counters and special cases first */
4434 if (reg == QIBPORTCNTR_KHDROVFL) {
4435 int i;
4436
4437 /* sum over all kernel contexts (skip if mini_init) */
4438 for (i = 0; dd->rcd && i < dd->first_user_ctxt; i++) {
4439 struct qib_ctxtdata *rcd = dd->rcd[i];
4440
4441 if (!rcd || rcd->ppd != ppd)
4442 continue;
4443 ret += read_7322_creg32(dd, cr_base_egrovfl + i);
4444 }
4445 goto done;
4446 } else if (reg == QIBPORTCNTR_RXDROPPKT) {
4447 /*
4448 * Used as part of the synthesis of port_rcv_errors
4449 * in the verbs code for IBTA counters. Not needed for 7322,
4450 * because all the errors are already counted by other cntrs.
4451 */
4452 goto done;
4453 } else if (reg == QIBPORTCNTR_PSINTERVAL ||
4454 reg == QIBPORTCNTR_PSSTART || reg == QIBPORTCNTR_PSSTAT) {
4455 /* were counters in older chips, now per-port kernel regs */
4456 ret = qib_read_kreg_port(ppd, creg);
4457 goto done;
4458 }
4459
4460 /*
4461 * Only fast increment counters are 64 bits; use 32 bit reads to
4462 * avoid two independent reads when on Opteron.
4463 */
4464 if (xlator[reg] & _PORT_64BIT_FLAG)
4465 ret = read_7322_creg_port(ppd, creg);
4466 else
4467 ret = read_7322_creg32_port(ppd, creg);
4468 if (creg == crp_ibsymbolerr) {
4469 if (ppd->cpspec->ibdeltainprog)
4470 ret -= ret - ppd->cpspec->ibsymsnap;
4471 ret -= ppd->cpspec->ibsymdelta;
4472 } else if (creg == crp_iblinkerrrecov) {
4473 if (ppd->cpspec->ibdeltainprog)
4474 ret -= ret - ppd->cpspec->iblnkerrsnap;
4475 ret -= ppd->cpspec->iblnkerrdelta;
4476 } else if (creg == crp_errlink)
4477 ret -= ppd->cpspec->ibmalfdelta;
4478 else if (creg == crp_iblinkdown)
4479 ret += ppd->cpspec->iblnkdowndelta;
4480done:
4481 return ret;
4482}
4483
4484/*
4485 * Device counter names (not port-specific), one line per stat,
4486 * single string. Used by utilities like ipathstats to print the stats
4487 * in a way which works for different versions of drivers, without changing
4488 * the utility. Names need to be 12 chars or less (w/o newline), for proper
4489 * display by utility.
4490 * Non-error counters are first.
4491 * Start of "error" conters is indicated by a leading "E " on the first
4492 * "error" counter, and doesn't count in label length.
4493 * The EgrOvfl list needs to be last so we truncate them at the configured
4494 * context count for the device.
4495 * cntr7322indices contains the corresponding register indices.
4496 */
4497static const char cntr7322names[] =
4498 "Interrupts\n"
4499 "HostBusStall\n"
4500 "E RxTIDFull\n"
4501 "RxTIDInvalid\n"
4502 "RxTIDFloDrop\n" /* 7322 only */
4503 "Ctxt0EgrOvfl\n"
4504 "Ctxt1EgrOvfl\n"
4505 "Ctxt2EgrOvfl\n"
4506 "Ctxt3EgrOvfl\n"
4507 "Ctxt4EgrOvfl\n"
4508 "Ctxt5EgrOvfl\n"
4509 "Ctxt6EgrOvfl\n"
4510 "Ctxt7EgrOvfl\n"
4511 "Ctxt8EgrOvfl\n"
4512 "Ctxt9EgrOvfl\n"
4513 "Ctx10EgrOvfl\n"
4514 "Ctx11EgrOvfl\n"
4515 "Ctx12EgrOvfl\n"
4516 "Ctx13EgrOvfl\n"
4517 "Ctx14EgrOvfl\n"
4518 "Ctx15EgrOvfl\n"
4519 "Ctx16EgrOvfl\n"
4520 "Ctx17EgrOvfl\n"
4521 ;
4522
4523static const u32 cntr7322indices[] = {
4524 cr_lbint | _PORT_64BIT_FLAG,
4525 cr_lbstall | _PORT_64BIT_FLAG,
4526 cr_tidfull,
4527 cr_tidinvalid,
4528 cr_rxtidflowdrop,
4529 cr_base_egrovfl + 0,
4530 cr_base_egrovfl + 1,
4531 cr_base_egrovfl + 2,
4532 cr_base_egrovfl + 3,
4533 cr_base_egrovfl + 4,
4534 cr_base_egrovfl + 5,
4535 cr_base_egrovfl + 6,
4536 cr_base_egrovfl + 7,
4537 cr_base_egrovfl + 8,
4538 cr_base_egrovfl + 9,
4539 cr_base_egrovfl + 10,
4540 cr_base_egrovfl + 11,
4541 cr_base_egrovfl + 12,
4542 cr_base_egrovfl + 13,
4543 cr_base_egrovfl + 14,
4544 cr_base_egrovfl + 15,
4545 cr_base_egrovfl + 16,
4546 cr_base_egrovfl + 17,
4547};
4548
4549/*
4550 * same as cntr7322names and cntr7322indices, but for port-specific counters.
4551 * portcntr7322indices is somewhat complicated by some registers needing
4552 * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
4553 */
4554static const char portcntr7322names[] =
4555 "TxPkt\n"
4556 "TxFlowPkt\n"
4557 "TxWords\n"
4558 "RxPkt\n"
4559 "RxFlowPkt\n"
4560 "RxWords\n"
4561 "TxFlowStall\n"
4562 "TxDmaDesc\n" /* 7220 and 7322-only */
4563 "E RxDlidFltr\n" /* 7220 and 7322-only */
4564 "IBStatusChng\n"
4565 "IBLinkDown\n"
4566 "IBLnkRecov\n"
4567 "IBRxLinkErr\n"
4568 "IBSymbolErr\n"
4569 "RxLLIErr\n"
4570 "RxBadFormat\n"
4571 "RxBadLen\n"
4572 "RxBufOvrfl\n"
4573 "RxEBP\n"
4574 "RxFlowCtlErr\n"
4575 "RxICRCerr\n"
4576 "RxLPCRCerr\n"
4577 "RxVCRCerr\n"
4578 "RxInvalLen\n"
4579 "RxInvalPKey\n"
4580 "RxPktDropped\n"
4581 "TxBadLength\n"
4582 "TxDropped\n"
4583 "TxInvalLen\n"
4584 "TxUnderrun\n"
4585 "TxUnsupVL\n"
4586 "RxLclPhyErr\n" /* 7220 and 7322-only from here down */
4587 "RxVL15Drop\n"
4588 "RxVlErr\n"
4589 "XcessBufOvfl\n"
4590 "RxQPBadCtxt\n" /* 7322-only from here down */
4591 "TXBadHeader\n"
4592 ;
4593
4594static const u32 portcntr7322indices[] = {
4595 QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
4596 crp_pktsendflow,
4597 QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
4598 QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
4599 crp_pktrcvflowctrl,
4600 QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
4601 QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
4602 crp_txsdmadesc | _PORT_64BIT_FLAG,
4603 crp_rxdlidfltr,
4604 crp_ibstatuschange,
4605 QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
4606 QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
4607 QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
4608 QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
4609 QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
4610 QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
4611 QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
4612 QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
4613 QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
4614 crp_rcvflowctrlviol,
4615 QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
4616 QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
4617 QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
4618 QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
4619 QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
4620 QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
4621 crp_txminmaxlenerr,
4622 crp_txdroppedpkt,
4623 crp_txlenerr,
4624 crp_txunderrun,
4625 crp_txunsupvl,
4626 QIBPORTCNTR_RXLOCALPHYERR | _PORT_VIRT_FLAG,
4627 QIBPORTCNTR_VL15PKTDROP | _PORT_VIRT_FLAG,
4628 QIBPORTCNTR_RXVLERR | _PORT_VIRT_FLAG,
4629 QIBPORTCNTR_EXCESSBUFOVFL | _PORT_VIRT_FLAG,
4630 crp_rxqpinvalidctxt,
4631 crp_txhdrerr,
4632};
4633
4634/* do all the setup to make the counter reads efficient later */
4635static void init_7322_cntrnames(struct qib_devdata *dd)
4636{
4637 int i, j = 0;
4638 char *s;
4639
4640 for (i = 0, s = (char *)cntr7322names; s && j <= dd->cfgctxts;
4641 i++) {
4642 /* we always have at least one counter before the egrovfl */
4643 if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
4644 j = 1;
4645 s = strchr(s + 1, '\n');
4646 if (s && j)
4647 j++;
4648 }
4649 dd->cspec->ncntrs = i;
4650 if (!s)
4651 /* full list; size is without terminating null */
4652 dd->cspec->cntrnamelen = sizeof(cntr7322names) - 1;
4653 else
4654 dd->cspec->cntrnamelen = 1 + s - cntr7322names;
4655 dd->cspec->cntrs = kmalloc(dd->cspec->ncntrs
4656 * sizeof(u64), GFP_KERNEL);
4657 if (!dd->cspec->cntrs)
4658 qib_dev_err(dd, "Failed allocation for counters\n");
4659
4660 for (i = 0, s = (char *)portcntr7322names; s; i++)
4661 s = strchr(s + 1, '\n');
4662 dd->cspec->nportcntrs = i - 1;
4663 dd->cspec->portcntrnamelen = sizeof(portcntr7322names) - 1;
4664 for (i = 0; i < dd->num_pports; ++i) {
4665 dd->pport[i].cpspec->portcntrs = kmalloc(dd->cspec->nportcntrs
4666 * sizeof(u64), GFP_KERNEL);
4667 if (!dd->pport[i].cpspec->portcntrs)
4668 qib_dev_err(dd, "Failed allocation for"
4669 " portcounters\n");
4670 }
4671}
4672
4673static u32 qib_read_7322cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
4674 u64 **cntrp)
4675{
4676 u32 ret;
4677
4678 if (namep) {
4679 ret = dd->cspec->cntrnamelen;
4680 if (pos >= ret)
4681 ret = 0; /* final read after getting everything */
4682 else
4683 *namep = (char *) cntr7322names;
4684 } else {
4685 u64 *cntr = dd->cspec->cntrs;
4686 int i;
4687
4688 ret = dd->cspec->ncntrs * sizeof(u64);
4689 if (!cntr || pos >= ret) {
4690 /* everything read, or couldn't get memory */
4691 ret = 0;
4692 goto done;
4693 }
4694 *cntrp = cntr;
4695 for (i = 0; i < dd->cspec->ncntrs; i++)
4696 if (cntr7322indices[i] & _PORT_64BIT_FLAG)
4697 *cntr++ = read_7322_creg(dd,
4698 cntr7322indices[i] &
4699 _PORT_CNTR_IDXMASK);
4700 else
4701 *cntr++ = read_7322_creg32(dd,
4702 cntr7322indices[i]);
4703 }
4704done:
4705 return ret;
4706}
4707
4708static u32 qib_read_7322portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
4709 char **namep, u64 **cntrp)
4710{
4711 u32 ret;
4712
4713 if (namep) {
4714 ret = dd->cspec->portcntrnamelen;
4715 if (pos >= ret)
4716 ret = 0; /* final read after getting everything */
4717 else
4718 *namep = (char *)portcntr7322names;
4719 } else {
4720 struct qib_pportdata *ppd = &dd->pport[port];
4721 u64 *cntr = ppd->cpspec->portcntrs;
4722 int i;
4723
4724 ret = dd->cspec->nportcntrs * sizeof(u64);
4725 if (!cntr || pos >= ret) {
4726 /* everything read, or couldn't get memory */
4727 ret = 0;
4728 goto done;
4729 }
4730 *cntrp = cntr;
4731 for (i = 0; i < dd->cspec->nportcntrs; i++) {
4732 if (portcntr7322indices[i] & _PORT_VIRT_FLAG)
4733 *cntr++ = qib_portcntr_7322(ppd,
4734 portcntr7322indices[i] &
4735 _PORT_CNTR_IDXMASK);
4736 else if (portcntr7322indices[i] & _PORT_64BIT_FLAG)
4737 *cntr++ = read_7322_creg_port(ppd,
4738 portcntr7322indices[i] &
4739 _PORT_CNTR_IDXMASK);
4740 else
4741 *cntr++ = read_7322_creg32_port(ppd,
4742 portcntr7322indices[i]);
4743 }
4744 }
4745done:
4746 return ret;
4747}
4748
4749/**
4750 * qib_get_7322_faststats - get word counters from chip before they overflow
4751 * @opaque - contains a pointer to the qlogic_ib device qib_devdata
4752 *
4753 * VESTIGIAL IBA7322 has no "small fast counters", so the only
4754 * real purpose of this function is to maintain the notion of
4755 * "active time", which in turn is only logged into the eeprom,
4756 * which we don;t have, yet, for 7322-based boards.
4757 *
4758 * called from add_timer
4759 */
4760static void qib_get_7322_faststats(unsigned long opaque)
4761{
4762 struct qib_devdata *dd = (struct qib_devdata *) opaque;
4763 struct qib_pportdata *ppd;
4764 unsigned long flags;
4765 u64 traffic_wds;
4766 int pidx;
4767
4768 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
4769 ppd = dd->pport + pidx;
4770
4771 /*
4772 * If port isn't enabled or not operational ports, or
4773 * diags is running (can cause memory diags to fail)
4774 * skip this port this time.
4775 */
4776 if (!ppd->link_speed_supported || !(dd->flags & QIB_INITTED)
4777 || dd->diag_client)
4778 continue;
4779
4780 /*
4781 * Maintain an activity timer, based on traffic
4782 * exceeding a threshold, so we need to check the word-counts
4783 * even if they are 64-bit.
4784 */
4785 traffic_wds = qib_portcntr_7322(ppd, QIBPORTCNTR_WORDRCV) +
4786 qib_portcntr_7322(ppd, QIBPORTCNTR_WORDSEND);
4787 spin_lock_irqsave(&ppd->dd->eep_st_lock, flags);
4788 traffic_wds -= ppd->dd->traffic_wds;
4789 ppd->dd->traffic_wds += traffic_wds;
4790 if (traffic_wds >= QIB_TRAFFIC_ACTIVE_THRESHOLD)
4791 atomic_add(ACTIVITY_TIMER, &ppd->dd->active_time);
4792 spin_unlock_irqrestore(&ppd->dd->eep_st_lock, flags);
4793 if (ppd->cpspec->qdr_dfe_on && (ppd->link_speed_active &
4794 QIB_IB_QDR) &&
4795 (ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED |
4796 QIBL_LINKACTIVE)) &&
4797 ppd->cpspec->qdr_dfe_time &&
4798 time_after64(get_jiffies_64(), ppd->cpspec->qdr_dfe_time)) {
4799 ppd->cpspec->qdr_dfe_on = 0;
4800
4801 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
4802 ppd->dd->cspec->r1 ?
4803 QDR_STATIC_ADAPT_INIT_R1 :
4804 QDR_STATIC_ADAPT_INIT);
4805 force_h1(ppd);
4806 }
4807 }
4808 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
4809}
4810
4811/*
4812 * If we were using MSIx, try to fallback to INTx.
4813 */
4814static int qib_7322_intr_fallback(struct qib_devdata *dd)
4815{
4816 if (!dd->cspec->num_msix_entries)
4817 return 0; /* already using INTx */
4818
4819 qib_devinfo(dd->pcidev, "MSIx interrupt not detected,"
4820 " trying INTx interrupts\n");
4821 qib_7322_nomsix(dd);
4822 qib_enable_intx(dd->pcidev);
4823 qib_setup_7322_interrupt(dd, 0);
4824 return 1;
4825}
4826
4827/*
4828 * Reset the XGXS (between serdes and IBC). Slightly less intrusive
4829 * than resetting the IBC or external link state, and useful in some
4830 * cases to cause some retraining. To do this right, we reset IBC
4831 * as well, then return to previous state (which may be still in reset)
4832 * NOTE: some callers of this "know" this writes the current value
4833 * of cpspec->ibcctrl_a as part of it's operation, so if that changes,
4834 * check all callers.
4835 */
4836static void qib_7322_mini_pcs_reset(struct qib_pportdata *ppd)
4837{
4838 u64 val;
4839 struct qib_devdata *dd = ppd->dd;
4840 const u64 reset_bits = SYM_MASK(IBPCSConfig_0, xcv_rreset) |
4841 SYM_MASK(IBPCSConfig_0, xcv_treset) |
4842 SYM_MASK(IBPCSConfig_0, tx_rx_reset);
4843
4844 val = qib_read_kreg_port(ppd, krp_ib_pcsconfig);
b9e03e04
RC
4845 qib_write_kreg(dd, kr_hwerrmask,
4846 dd->cspec->hwerrmask & ~HWE_MASK(statusValidNoEop));
f931551b
RC
4847 qib_write_kreg_port(ppd, krp_ibcctrl_a,
4848 ppd->cpspec->ibcctrl_a &
4849 ~SYM_MASK(IBCCtrlA_0, IBLinkEn));
4850
4851 qib_write_kreg_port(ppd, krp_ib_pcsconfig, val | reset_bits);
4852 qib_read_kreg32(dd, kr_scratch);
4853 qib_write_kreg_port(ppd, krp_ib_pcsconfig, val & ~reset_bits);
4854 qib_write_kreg_port(ppd, krp_ibcctrl_a, ppd->cpspec->ibcctrl_a);
4855 qib_write_kreg(dd, kr_scratch, 0ULL);
b9e03e04
RC
4856 qib_write_kreg(dd, kr_hwerrclear,
4857 SYM_MASK(HwErrClear, statusValidNoEopClear));
4858 qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
f931551b
RC
4859}
4860
4861/*
4862 * This code for non-IBTA-compliant IB speed negotiation is only known to
4863 * work for the SDR to DDR transition, and only between an HCA and a switch
4864 * with recent firmware. It is based on observed heuristics, rather than
4865 * actual knowledge of the non-compliant speed negotiation.
4866 * It has a number of hard-coded fields, since the hope is to rewrite this
4867 * when a spec is available on how the negoation is intended to work.
4868 */
4869static void autoneg_7322_sendpkt(struct qib_pportdata *ppd, u32 *hdr,
4870 u32 dcnt, u32 *data)
4871{
4872 int i;
4873 u64 pbc;
4874 u32 __iomem *piobuf;
4875 u32 pnum, control, len;
4876 struct qib_devdata *dd = ppd->dd;
4877
4878 i = 0;
4879 len = 7 + dcnt + 1; /* 7 dword header, dword data, icrc */
4880 control = qib_7322_setpbc_control(ppd, len, 0, 15);
4881 pbc = ((u64) control << 32) | len;
4882 while (!(piobuf = qib_7322_getsendbuf(ppd, pbc, &pnum))) {
4883 if (i++ > 15)
4884 return;
4885 udelay(2);
4886 }
4887 /* disable header check on this packet, since it can't be valid */
4888 dd->f_txchk_change(dd, pnum, 1, TXCHK_CHG_TYPE_DIS1, NULL);
4889 writeq(pbc, piobuf);
4890 qib_flush_wc();
4891 qib_pio_copy(piobuf + 2, hdr, 7);
4892 qib_pio_copy(piobuf + 9, data, dcnt);
4893 if (dd->flags & QIB_USE_SPCL_TRIG) {
4894 u32 spcl_off = (pnum >= dd->piobcnt2k) ? 2047 : 1023;
4895
4896 qib_flush_wc();
4897 __raw_writel(0xaebecede, piobuf + spcl_off);
4898 }
4899 qib_flush_wc();
4900 qib_sendbuf_done(dd, pnum);
4901 /* and re-enable hdr check */
4902 dd->f_txchk_change(dd, pnum, 1, TXCHK_CHG_TYPE_ENAB1, NULL);
4903}
4904
4905/*
4906 * _start packet gets sent twice at start, _done gets sent twice at end
4907 */
4908static void qib_autoneg_7322_send(struct qib_pportdata *ppd, int which)
4909{
4910 struct qib_devdata *dd = ppd->dd;
4911 static u32 swapped;
4912 u32 dw, i, hcnt, dcnt, *data;
4913 static u32 hdr[7] = { 0xf002ffff, 0x48ffff, 0x6400abba };
4914 static u32 madpayload_start[0x40] = {
4915 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
4916 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
4917 0x1, 0x1388, 0x15e, 0x1, /* rest 0's */
4918 };
4919 static u32 madpayload_done[0x40] = {
4920 0x1810103, 0x1, 0x0, 0x0, 0x2c90000, 0x2c9, 0x0, 0x0,
4921 0xffffffff, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0,
4922 0x40000001, 0x1388, 0x15e, /* rest 0's */
4923 };
4924
4925 dcnt = ARRAY_SIZE(madpayload_start);
4926 hcnt = ARRAY_SIZE(hdr);
4927 if (!swapped) {
4928 /* for maintainability, do it at runtime */
4929 for (i = 0; i < hcnt; i++) {
4930 dw = (__force u32) cpu_to_be32(hdr[i]);
4931 hdr[i] = dw;
4932 }
4933 for (i = 0; i < dcnt; i++) {
4934 dw = (__force u32) cpu_to_be32(madpayload_start[i]);
4935 madpayload_start[i] = dw;
4936 dw = (__force u32) cpu_to_be32(madpayload_done[i]);
4937 madpayload_done[i] = dw;
4938 }
4939 swapped = 1;
4940 }
4941
4942 data = which ? madpayload_done : madpayload_start;
4943
4944 autoneg_7322_sendpkt(ppd, hdr, dcnt, data);
4945 qib_read_kreg64(dd, kr_scratch);
4946 udelay(2);
4947 autoneg_7322_sendpkt(ppd, hdr, dcnt, data);
4948 qib_read_kreg64(dd, kr_scratch);
4949 udelay(2);
4950}
4951
4952/*
4953 * Do the absolute minimum to cause an IB speed change, and make it
4954 * ready, but don't actually trigger the change. The caller will
4955 * do that when ready (if link is in Polling training state, it will
4956 * happen immediately, otherwise when link next goes down)
4957 *
4958 * This routine should only be used as part of the DDR autonegotation
4959 * code for devices that are not compliant with IB 1.2 (or code that
4960 * fixes things up for same).
4961 *
4962 * When link has gone down, and autoneg enabled, or autoneg has
4963 * failed and we give up until next time we set both speeds, and
4964 * then we want IBTA enabled as well as "use max enabled speed.
4965 */
4966static void set_7322_ibspeed_fast(struct qib_pportdata *ppd, u32 speed)
4967{
4968 u64 newctrlb;
4969 newctrlb = ppd->cpspec->ibcctrl_b & ~(IBA7322_IBC_SPEED_MASK |
4970 IBA7322_IBC_IBTA_1_2_MASK |
4971 IBA7322_IBC_MAX_SPEED_MASK);
4972
4973 if (speed & (speed - 1)) /* multiple speeds */
4974 newctrlb |= (speed << IBA7322_IBC_SPEED_LSB) |
4975 IBA7322_IBC_IBTA_1_2_MASK |
4976 IBA7322_IBC_MAX_SPEED_MASK;
4977 else
4978 newctrlb |= speed == QIB_IB_QDR ?
4979 IBA7322_IBC_SPEED_QDR | IBA7322_IBC_IBTA_1_2_MASK :
4980 ((speed == QIB_IB_DDR ?
4981 IBA7322_IBC_SPEED_DDR : IBA7322_IBC_SPEED_SDR));
4982
4983 if (newctrlb == ppd->cpspec->ibcctrl_b)
4984 return;
4985
4986 ppd->cpspec->ibcctrl_b = newctrlb;
4987 qib_write_kreg_port(ppd, krp_ibcctrl_b, ppd->cpspec->ibcctrl_b);
4988 qib_write_kreg(ppd->dd, kr_scratch, 0);
4989}
4990
4991/*
4992 * This routine is only used when we are not talking to another
4993 * IB 1.2-compliant device that we think can do DDR.
4994 * (This includes all existing switch chips as of Oct 2007.)
4995 * 1.2-compliant devices go directly to DDR prior to reaching INIT
4996 */
4997static void try_7322_autoneg(struct qib_pportdata *ppd)
4998{
4999 unsigned long flags;
5000
5001 spin_lock_irqsave(&ppd->lflags_lock, flags);
5002 ppd->lflags |= QIBL_IB_AUTONEG_INPROG;
5003 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5004 qib_autoneg_7322_send(ppd, 0);
5005 set_7322_ibspeed_fast(ppd, QIB_IB_DDR);
5006 qib_7322_mini_pcs_reset(ppd);
5007 /* 2 msec is minimum length of a poll cycle */
f0626710
TH
5008 queue_delayed_work(ib_wq, &ppd->cpspec->autoneg_work,
5009 msecs_to_jiffies(2));
f931551b
RC
5010}
5011
5012/*
5013 * Handle the empirically determined mechanism for auto-negotiation
5014 * of DDR speed with switches.
5015 */
5016static void autoneg_7322_work(struct work_struct *work)
5017{
5018 struct qib_pportdata *ppd;
5019 struct qib_devdata *dd;
5020 u64 startms;
5021 u32 i;
5022 unsigned long flags;
5023
5024 ppd = container_of(work, struct qib_chippport_specific,
5025 autoneg_work.work)->ppd;
5026 dd = ppd->dd;
5027
5028 startms = jiffies_to_msecs(jiffies);
5029
5030 /*
5031 * Busy wait for this first part, it should be at most a
5032 * few hundred usec, since we scheduled ourselves for 2msec.
5033 */
5034 for (i = 0; i < 25; i++) {
5035 if (SYM_FIELD(ppd->lastibcstat, IBCStatusA_0, LinkState)
5036 == IB_7322_LT_STATE_POLLQUIET) {
5037 qib_set_linkstate(ppd, QIB_IB_LINKDOWN_DISABLE);
5038 break;
5039 }
5040 udelay(100);
5041 }
5042
5043 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG))
5044 goto done; /* we got there early or told to stop */
5045
5046 /* we expect this to timeout */
5047 if (wait_event_timeout(ppd->cpspec->autoneg_wait,
5048 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5049 msecs_to_jiffies(90)))
5050 goto done;
5051 qib_7322_mini_pcs_reset(ppd);
5052
5053 /* we expect this to timeout */
5054 if (wait_event_timeout(ppd->cpspec->autoneg_wait,
5055 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5056 msecs_to_jiffies(1700)))
5057 goto done;
5058 qib_7322_mini_pcs_reset(ppd);
5059
5060 set_7322_ibspeed_fast(ppd, QIB_IB_SDR);
5061
5062 /*
5063 * Wait up to 250 msec for link to train and get to INIT at DDR;
5064 * this should terminate early.
5065 */
5066 wait_event_timeout(ppd->cpspec->autoneg_wait,
5067 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG),
5068 msecs_to_jiffies(250));
5069done:
5070 if (ppd->lflags & QIBL_IB_AUTONEG_INPROG) {
5071 spin_lock_irqsave(&ppd->lflags_lock, flags);
5072 ppd->lflags &= ~QIBL_IB_AUTONEG_INPROG;
5073 if (ppd->cpspec->autoneg_tries == AUTONEG_TRIES) {
5074 ppd->lflags |= QIBL_IB_AUTONEG_FAILED;
5075 ppd->cpspec->autoneg_tries = 0;
5076 }
5077 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5078 set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5079 }
5080}
5081
5082/*
5083 * This routine is used to request IPG set in the QLogic switch.
5084 * Only called if r1.
5085 */
5086static void try_7322_ipg(struct qib_pportdata *ppd)
5087{
5088 struct qib_ibport *ibp = &ppd->ibport_data;
5089 struct ib_mad_send_buf *send_buf;
5090 struct ib_mad_agent *agent;
5091 struct ib_smp *smp;
5092 unsigned delay;
5093 int ret;
5094
5095 agent = ibp->send_agent;
5096 if (!agent)
5097 goto retry;
5098
5099 send_buf = ib_create_send_mad(agent, 0, 0, 0, IB_MGMT_MAD_HDR,
5100 IB_MGMT_MAD_DATA, GFP_ATOMIC);
5101 if (IS_ERR(send_buf))
5102 goto retry;
5103
5104 if (!ibp->smi_ah) {
5105 struct ib_ah_attr attr;
5106 struct ib_ah *ah;
5107
5108 memset(&attr, 0, sizeof attr);
5109 attr.dlid = be16_to_cpu(IB_LID_PERMISSIVE);
5110 attr.port_num = ppd->port;
5111 ah = ib_create_ah(ibp->qp0->ibqp.pd, &attr);
5112 if (IS_ERR(ah))
5113 ret = -EINVAL;
5114 else {
5115 send_buf->ah = ah;
5116 ibp->smi_ah = to_iah(ah);
5117 ret = 0;
5118 }
5119 } else {
5120 send_buf->ah = &ibp->smi_ah->ibah;
5121 ret = 0;
5122 }
5123
5124 smp = send_buf->mad;
5125 smp->base_version = IB_MGMT_BASE_VERSION;
5126 smp->mgmt_class = IB_MGMT_CLASS_SUBN_DIRECTED_ROUTE;
5127 smp->class_version = 1;
5128 smp->method = IB_MGMT_METHOD_SEND;
5129 smp->hop_cnt = 1;
5130 smp->attr_id = QIB_VENDOR_IPG;
5131 smp->attr_mod = 0;
5132
5133 if (!ret)
5134 ret = ib_post_send_mad(send_buf, NULL);
5135 if (ret)
5136 ib_free_send_mad(send_buf);
5137retry:
5138 delay = 2 << ppd->cpspec->ipg_tries;
f0626710
TH
5139 queue_delayed_work(ib_wq, &ppd->cpspec->ipg_work,
5140 msecs_to_jiffies(delay));
f931551b
RC
5141}
5142
5143/*
5144 * Timeout handler for setting IPG.
5145 * Only called if r1.
5146 */
5147static void ipg_7322_work(struct work_struct *work)
5148{
5149 struct qib_pportdata *ppd;
5150
5151 ppd = container_of(work, struct qib_chippport_specific,
5152 ipg_work.work)->ppd;
5153 if ((ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED | QIBL_LINKACTIVE))
5154 && ++ppd->cpspec->ipg_tries <= 10)
5155 try_7322_ipg(ppd);
5156}
5157
5158static u32 qib_7322_iblink_state(u64 ibcs)
5159{
5160 u32 state = (u32)SYM_FIELD(ibcs, IBCStatusA_0, LinkState);
5161
5162 switch (state) {
5163 case IB_7322_L_STATE_INIT:
5164 state = IB_PORT_INIT;
5165 break;
5166 case IB_7322_L_STATE_ARM:
5167 state = IB_PORT_ARMED;
5168 break;
5169 case IB_7322_L_STATE_ACTIVE:
5170 /* fall through */
5171 case IB_7322_L_STATE_ACT_DEFER:
5172 state = IB_PORT_ACTIVE;
5173 break;
5174 default: /* fall through */
5175 case IB_7322_L_STATE_DOWN:
5176 state = IB_PORT_DOWN;
5177 break;
5178 }
5179 return state;
5180}
5181
5182/* returns the IBTA port state, rather than the IBC link training state */
5183static u8 qib_7322_phys_portstate(u64 ibcs)
5184{
5185 u8 state = (u8)SYM_FIELD(ibcs, IBCStatusA_0, LinkTrainingState);
5186 return qib_7322_physportstate[state];
5187}
5188
5189static int qib_7322_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
5190{
5191 int ret = 0, symadj = 0;
5192 unsigned long flags;
5193 int mult;
5194
5195 spin_lock_irqsave(&ppd->lflags_lock, flags);
5196 ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
5197 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5198
5199 /* Update our picture of width and speed from chip */
5200 if (ibcs & SYM_MASK(IBCStatusA_0, LinkSpeedQDR)) {
5201 ppd->link_speed_active = QIB_IB_QDR;
5202 mult = 4;
5203 } else if (ibcs & SYM_MASK(IBCStatusA_0, LinkSpeedActive)) {
5204 ppd->link_speed_active = QIB_IB_DDR;
5205 mult = 2;
5206 } else {
5207 ppd->link_speed_active = QIB_IB_SDR;
5208 mult = 1;
5209 }
5210 if (ibcs & SYM_MASK(IBCStatusA_0, LinkWidthActive)) {
5211 ppd->link_width_active = IB_WIDTH_4X;
5212 mult *= 4;
5213 } else
5214 ppd->link_width_active = IB_WIDTH_1X;
5215 ppd->delay_mult = ib_rate_to_delay[mult_to_ib_rate(mult)];
5216
5217 if (!ibup) {
5218 u64 clr;
5219
5220 /* Link went down. */
5221 /* do IPG MAD again after linkdown, even if last time failed */
5222 ppd->cpspec->ipg_tries = 0;
5223 clr = qib_read_kreg_port(ppd, krp_ibcstatus_b) &
5224 (SYM_MASK(IBCStatusB_0, heartbeat_timed_out) |
5225 SYM_MASK(IBCStatusB_0, heartbeat_crosstalk));
5226 if (clr)
5227 qib_write_kreg_port(ppd, krp_ibcstatus_b, clr);
5228 if (!(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
5229 QIBL_IB_AUTONEG_INPROG)))
5230 set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5231 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
a77fcf89
RC
5232 /* unlock the Tx settings, speed may change */
5233 qib_write_kreg_port(ppd, krp_tx_deemph_override,
5234 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
5235 reset_tx_deemphasis_override));
f931551b 5236 qib_cancel_sends(ppd);
a77fcf89
RC
5237 /* on link down, ensure sane pcs state */
5238 qib_7322_mini_pcs_reset(ppd);
f931551b
RC
5239 spin_lock_irqsave(&ppd->sdma_lock, flags);
5240 if (__qib_sdma_running(ppd))
5241 __qib_sdma_process_event(ppd,
5242 qib_sdma_event_e70_go_idle);
5243 spin_unlock_irqrestore(&ppd->sdma_lock, flags);
5244 }
5245 clr = read_7322_creg32_port(ppd, crp_iblinkdown);
5246 if (clr == ppd->cpspec->iblnkdownsnap)
5247 ppd->cpspec->iblnkdowndelta++;
5248 } else {
5249 if (qib_compat_ddr_negotiate &&
5250 !(ppd->lflags & (QIBL_IB_AUTONEG_FAILED |
5251 QIBL_IB_AUTONEG_INPROG)) &&
5252 ppd->link_speed_active == QIB_IB_SDR &&
5253 (ppd->link_speed_enabled & QIB_IB_DDR)
5254 && ppd->cpspec->autoneg_tries < AUTONEG_TRIES) {
5255 /* we are SDR, and auto-negotiation enabled */
5256 ++ppd->cpspec->autoneg_tries;
5257 if (!ppd->cpspec->ibdeltainprog) {
5258 ppd->cpspec->ibdeltainprog = 1;
5259 ppd->cpspec->ibsymdelta +=
5260 read_7322_creg32_port(ppd,
5261 crp_ibsymbolerr) -
5262 ppd->cpspec->ibsymsnap;
5263 ppd->cpspec->iblnkerrdelta +=
5264 read_7322_creg32_port(ppd,
5265 crp_iblinkerrrecov) -
5266 ppd->cpspec->iblnkerrsnap;
5267 }
5268 try_7322_autoneg(ppd);
5269 ret = 1; /* no other IB status change processing */
5270 } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
5271 ppd->link_speed_active == QIB_IB_SDR) {
5272 qib_autoneg_7322_send(ppd, 1);
5273 set_7322_ibspeed_fast(ppd, QIB_IB_DDR);
5274 qib_7322_mini_pcs_reset(ppd);
5275 udelay(2);
5276 ret = 1; /* no other IB status change processing */
5277 } else if ((ppd->lflags & QIBL_IB_AUTONEG_INPROG) &&
5278 (ppd->link_speed_active & QIB_IB_DDR)) {
5279 spin_lock_irqsave(&ppd->lflags_lock, flags);
5280 ppd->lflags &= ~(QIBL_IB_AUTONEG_INPROG |
5281 QIBL_IB_AUTONEG_FAILED);
5282 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5283 ppd->cpspec->autoneg_tries = 0;
5284 /* re-enable SDR, for next link down */
5285 set_7322_ibspeed_fast(ppd, ppd->link_speed_enabled);
5286 wake_up(&ppd->cpspec->autoneg_wait);
5287 symadj = 1;
5288 } else if (ppd->lflags & QIBL_IB_AUTONEG_FAILED) {
5289 /*
5290 * Clear autoneg failure flag, and do setup
5291 * so we'll try next time link goes down and
5292 * back to INIT (possibly connected to a
5293 * different device).
5294 */
5295 spin_lock_irqsave(&ppd->lflags_lock, flags);
5296 ppd->lflags &= ~QIBL_IB_AUTONEG_FAILED;
5297 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
5298 ppd->cpspec->ibcctrl_b |= IBA7322_IBC_IBTA_1_2_MASK;
5299 symadj = 1;
5300 }
5301 if (!(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
5302 symadj = 1;
5303 if (ppd->dd->cspec->r1 && ppd->cpspec->ipg_tries <= 10)
5304 try_7322_ipg(ppd);
5305 if (!ppd->cpspec->recovery_init)
5306 setup_7322_link_recovery(ppd, 0);
5307 ppd->cpspec->qdr_dfe_time = jiffies +
5308 msecs_to_jiffies(QDR_DFE_DISABLE_DELAY);
5309 }
5310 ppd->cpspec->ibmalfusesnap = 0;
5311 ppd->cpspec->ibmalfsnap = read_7322_creg32_port(ppd,
5312 crp_errlink);
5313 }
5314 if (symadj) {
5315 ppd->cpspec->iblnkdownsnap =
5316 read_7322_creg32_port(ppd, crp_iblinkdown);
5317 if (ppd->cpspec->ibdeltainprog) {
5318 ppd->cpspec->ibdeltainprog = 0;
5319 ppd->cpspec->ibsymdelta += read_7322_creg32_port(ppd,
5320 crp_ibsymbolerr) - ppd->cpspec->ibsymsnap;
5321 ppd->cpspec->iblnkerrdelta += read_7322_creg32_port(ppd,
5322 crp_iblinkerrrecov) - ppd->cpspec->iblnkerrsnap;
5323 }
5324 } else if (!ibup && qib_compat_ddr_negotiate &&
5325 !ppd->cpspec->ibdeltainprog &&
5326 !(ppd->lflags & QIBL_IB_AUTONEG_INPROG)) {
5327 ppd->cpspec->ibdeltainprog = 1;
5328 ppd->cpspec->ibsymsnap = read_7322_creg32_port(ppd,
5329 crp_ibsymbolerr);
5330 ppd->cpspec->iblnkerrsnap = read_7322_creg32_port(ppd,
5331 crp_iblinkerrrecov);
5332 }
5333
5334 if (!ret)
5335 qib_setup_7322_setextled(ppd, ibup);
5336 return ret;
5337}
5338
5339/*
5340 * Does read/modify/write to appropriate registers to
5341 * set output and direction bits selected by mask.
5342 * these are in their canonical postions (e.g. lsb of
5343 * dir will end up in D48 of extctrl on existing chips).
5344 * returns contents of GP Inputs.
5345 */
5346static int gpio_7322_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
5347{
5348 u64 read_val, new_out;
5349 unsigned long flags;
5350
5351 if (mask) {
5352 /* some bits being written, lock access to GPIO */
5353 dir &= mask;
5354 out &= mask;
5355 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
5356 dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
5357 dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
5358 new_out = (dd->cspec->gpio_out & ~mask) | out;
5359
5360 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
5361 qib_write_kreg(dd, kr_gpio_out, new_out);
5362 dd->cspec->gpio_out = new_out;
5363 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
5364 }
5365 /*
5366 * It is unlikely that a read at this time would get valid
5367 * data on a pin whose direction line was set in the same
5368 * call to this function. We include the read here because
5369 * that allows us to potentially combine a change on one pin with
5370 * a read on another, and because the old code did something like
5371 * this.
5372 */
5373 read_val = qib_read_kreg64(dd, kr_extstatus);
5374 return SYM_FIELD(read_val, EXTStatus, GPIOIn);
5375}
5376
5377/* Enable writes to config EEPROM, if possible. Returns previous state */
5378static int qib_7322_eeprom_wen(struct qib_devdata *dd, int wen)
5379{
5380 int prev_wen;
5381 u32 mask;
5382
5383 mask = 1 << QIB_EEPROM_WEN_NUM;
5384 prev_wen = ~gpio_7322_mod(dd, 0, 0, 0) >> QIB_EEPROM_WEN_NUM;
5385 gpio_7322_mod(dd, wen ? 0 : mask, mask, mask);
5386
5387 return prev_wen & 1;
5388}
5389
5390/*
5391 * Read fundamental info we need to use the chip. These are
5392 * the registers that describe chip capabilities, and are
5393 * saved in shadow registers.
5394 */
5395static void get_7322_chip_params(struct qib_devdata *dd)
5396{
5397 u64 val;
5398 u32 piobufs;
5399 int mtu;
5400
5401 dd->palign = qib_read_kreg32(dd, kr_pagealign);
5402
5403 dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
5404
5405 dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
5406 dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
5407 dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
5408 dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
5409 dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
5410
5411 val = qib_read_kreg64(dd, kr_sendpiobufcnt);
5412 dd->piobcnt2k = val & ~0U;
5413 dd->piobcnt4k = val >> 32;
5414 val = qib_read_kreg64(dd, kr_sendpiosize);
5415 dd->piosize2k = val & ~0U;
5416 dd->piosize4k = val >> 32;
5417
5418 mtu = ib_mtu_enum_to_int(qib_ibmtu);
5419 if (mtu == -1)
5420 mtu = QIB_DEFAULT_MTU;
5421 dd->pport[0].ibmtu = (u32)mtu;
5422 dd->pport[1].ibmtu = (u32)mtu;
5423
5424 /* these may be adjusted in init_chip_wc_pat() */
5425 dd->pio2kbase = (u32 __iomem *)
5426 ((char __iomem *) dd->kregbase + dd->pio2k_bufbase);
5427 dd->pio4kbase = (u32 __iomem *)
5428 ((char __iomem *) dd->kregbase +
5429 (dd->piobufbase >> 32));
5430 /*
5431 * 4K buffers take 2 pages; we use roundup just to be
5432 * paranoid; we calculate it once here, rather than on
5433 * ever buf allocate
5434 */
5435 dd->align4k = ALIGN(dd->piosize4k, dd->palign);
5436
5437 piobufs = dd->piobcnt4k + dd->piobcnt2k + NUM_VL15_BUFS;
5438
5439 dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
5440 (sizeof(u64) * BITS_PER_BYTE / 2);
5441}
5442
5443/*
5444 * The chip base addresses in cspec and cpspec have to be set
5445 * after possible init_chip_wc_pat(), rather than in
5446 * get_7322_chip_params(), so split out as separate function
5447 */
5448static void qib_7322_set_baseaddrs(struct qib_devdata *dd)
5449{
5450 u32 cregbase;
5451 cregbase = qib_read_kreg32(dd, kr_counterregbase);
5452
5453 dd->cspec->cregbase = (u64 __iomem *)(cregbase +
5454 (char __iomem *)dd->kregbase);
5455
5456 dd->egrtidbase = (u64 __iomem *)
5457 ((char __iomem *) dd->kregbase + dd->rcvegrbase);
5458
5459 /* port registers are defined as relative to base of chip */
5460 dd->pport[0].cpspec->kpregbase =
5461 (u64 __iomem *)((char __iomem *)dd->kregbase);
5462 dd->pport[1].cpspec->kpregbase =
5463 (u64 __iomem *)(dd->palign +
5464 (char __iomem *)dd->kregbase);
5465 dd->pport[0].cpspec->cpregbase =
5466 (u64 __iomem *)(qib_read_kreg_port(&dd->pport[0],
5467 kr_counterregbase) + (char __iomem *)dd->kregbase);
5468 dd->pport[1].cpspec->cpregbase =
5469 (u64 __iomem *)(qib_read_kreg_port(&dd->pport[1],
5470 kr_counterregbase) + (char __iomem *)dd->kregbase);
5471}
5472
5473/*
5474 * This is a fairly special-purpose observer, so we only support
5475 * the port-specific parts of SendCtrl
5476 */
5477
5478#define SENDCTRL_SHADOWED (SYM_MASK(SendCtrl_0, SendEnable) | \
5479 SYM_MASK(SendCtrl_0, SDmaEnable) | \
5480 SYM_MASK(SendCtrl_0, SDmaIntEnable) | \
5481 SYM_MASK(SendCtrl_0, SDmaSingleDescriptor) | \
5482 SYM_MASK(SendCtrl_0, SDmaHalt) | \
5483 SYM_MASK(SendCtrl_0, IBVLArbiterEn) | \
5484 SYM_MASK(SendCtrl_0, ForceCreditUpToDate))
5485
5486static int sendctrl_hook(struct qib_devdata *dd,
5487 const struct diag_observer *op, u32 offs,
5488 u64 *data, u64 mask, int only_32)
5489{
5490 unsigned long flags;
5491 unsigned idx;
5492 unsigned pidx;
5493 struct qib_pportdata *ppd = NULL;
5494 u64 local_data, all_bits;
5495
5496 /*
5497 * The fixed correspondence between Physical ports and pports is
5498 * severed. We need to hunt for the ppd that corresponds
5499 * to the offset we got. And we have to do that without admitting
5500 * we know the stride, apparently.
5501 */
5502 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
5503 u64 __iomem *psptr;
5504 u32 psoffs;
5505
5506 ppd = dd->pport + pidx;
5507 if (!ppd->cpspec->kpregbase)
5508 continue;
5509
5510 psptr = ppd->cpspec->kpregbase + krp_sendctrl;
5511 psoffs = (u32) (psptr - dd->kregbase) * sizeof(*psptr);
5512 if (psoffs == offs)
5513 break;
5514 }
5515
5516 /* If pport is not being managed by driver, just avoid shadows. */
5517 if (pidx >= dd->num_pports)
5518 ppd = NULL;
5519
5520 /* In any case, "idx" is flat index in kreg space */
5521 idx = offs / sizeof(u64);
5522
5523 all_bits = ~0ULL;
5524 if (only_32)
5525 all_bits >>= 32;
5526
5527 spin_lock_irqsave(&dd->sendctrl_lock, flags);
5528 if (!ppd || (mask & all_bits) != all_bits) {
5529 /*
5530 * At least some mask bits are zero, so we need
5531 * to read. The judgement call is whether from
5532 * reg or shadow. First-cut: read reg, and complain
5533 * if any bits which should be shadowed are different
5534 * from their shadowed value.
5535 */
5536 if (only_32)
5537 local_data = (u64)qib_read_kreg32(dd, idx);
5538 else
5539 local_data = qib_read_kreg64(dd, idx);
5540 *data = (local_data & ~mask) | (*data & mask);
5541 }
5542 if (mask) {
5543 /*
5544 * At least some mask bits are one, so we need
5545 * to write, but only shadow some bits.
5546 */
5547 u64 sval, tval; /* Shadowed, transient */
5548
5549 /*
5550 * New shadow val is bits we don't want to touch,
5551 * ORed with bits we do, that are intended for shadow.
5552 */
5553 if (ppd) {
5554 sval = ppd->p_sendctrl & ~mask;
5555 sval |= *data & SENDCTRL_SHADOWED & mask;
5556 ppd->p_sendctrl = sval;
5557 } else
5558 sval = *data & SENDCTRL_SHADOWED & mask;
5559 tval = sval | (*data & ~SENDCTRL_SHADOWED & mask);
5560 qib_write_kreg(dd, idx, tval);
5561 qib_write_kreg(dd, kr_scratch, 0Ull);
5562 }
5563 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
5564 return only_32 ? 4 : 8;
5565}
5566
5567static const struct diag_observer sendctrl_0_observer = {
5568 sendctrl_hook, KREG_IDX(SendCtrl_0) * sizeof(u64),
5569 KREG_IDX(SendCtrl_0) * sizeof(u64)
5570};
5571
5572static const struct diag_observer sendctrl_1_observer = {
5573 sendctrl_hook, KREG_IDX(SendCtrl_1) * sizeof(u64),
5574 KREG_IDX(SendCtrl_1) * sizeof(u64)
5575};
5576
5577static ushort sdma_fetch_prio = 8;
5578module_param_named(sdma_fetch_prio, sdma_fetch_prio, ushort, S_IRUGO);
5579MODULE_PARM_DESC(sdma_fetch_prio, "SDMA descriptor fetch priority");
5580
5581/* Besides logging QSFP events, we set appropriate TxDDS values */
5582static void init_txdds_table(struct qib_pportdata *ppd, int override);
5583
5584static void qsfp_7322_event(struct work_struct *work)
5585{
5586 struct qib_qsfp_data *qd;
5587 struct qib_pportdata *ppd;
5588 u64 pwrup;
5589 int ret;
5590 u32 le2;
5591
5592 qd = container_of(work, struct qib_qsfp_data, work);
5593 ppd = qd->ppd;
5594 pwrup = qd->t_insert + msecs_to_jiffies(QSFP_PWR_LAG_MSEC);
5595
5596 /*
5597 * Some QSFP's not only do not respond until the full power-up
5598 * time, but may behave badly if we try. So hold off responding
5599 * to insertion.
5600 */
5601 while (1) {
5602 u64 now = get_jiffies_64();
5603 if (time_after64(now, pwrup))
5604 break;
a0a234d4 5605 msleep(20);
f931551b
RC
5606 }
5607 ret = qib_refresh_qsfp_cache(ppd, &qd->cache);
5608 /*
5609 * Need to change LE2 back to defaults if we couldn't
5610 * read the cable type (to handle cable swaps), so do this
5611 * even on failure to read cable information. We don't
5612 * get here for QME, so IS_QME check not needed here.
5613 */
4634b794
MH
5614 if (!ret && !ppd->dd->cspec->r1) {
5615 if (QSFP_IS_ACTIVE_FAR(qd->cache.tech))
5616 le2 = LE2_QME;
5617 else if (qd->cache.atten[1] >= qib_long_atten &&
5618 QSFP_IS_CU(qd->cache.tech))
5619 le2 = LE2_5m;
5620 else
5621 le2 = LE2_DEFAULT;
5622 } else
5623 le2 = LE2_DEFAULT;
f931551b
RC
5624 ibsd_wr_allchans(ppd, 13, (le2 << 7), BMASK(9, 7));
5625 init_txdds_table(ppd, 0);
5626}
5627
5628/*
5629 * There is little we can do but complain to the user if QSFP
5630 * initialization fails.
5631 */
5632static void qib_init_7322_qsfp(struct qib_pportdata *ppd)
5633{
5634 unsigned long flags;
5635 struct qib_qsfp_data *qd = &ppd->cpspec->qsfp_data;
5636 struct qib_devdata *dd = ppd->dd;
5637 u64 mod_prs_bit = QSFP_GPIO_MOD_PRS_N;
5638
5639 mod_prs_bit <<= (QSFP_GPIO_PORT2_SHIFT * ppd->hw_pidx);
5640 qd->ppd = ppd;
5641 qib_qsfp_init(qd, qsfp_7322_event);
5642 spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
5643 dd->cspec->extctrl |= (mod_prs_bit << SYM_LSB(EXTCtrl, GPIOInvert));
5644 dd->cspec->gpio_mask |= mod_prs_bit;
5645 qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
5646 qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
5647 spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
5648}
5649
5650/*
a77fcf89 5651 * called at device initialization time, and also if the txselect
f931551b
RC
5652 * module parameter is changed. This is used for cables that don't
5653 * have valid QSFP EEPROMs (not present, or attenuation is zero).
5654 * We initialize to the default, then if there is a specific
a77fcf89
RC
5655 * unit,port match, we use that (and set it immediately, for the
5656 * current speed, if the link is at INIT or better).
f931551b 5657 * String format is "default# unit#,port#=# ... u,p=#", separators must
a77fcf89
RC
5658 * be a SPACE character. A newline terminates. The u,p=# tuples may
5659 * optionally have "u,p=#,#", where the final # is the H1 value
f931551b
RC
5660 * The last specific match is used (actually, all are used, but last
5661 * one is the one that winds up set); if none at all, fall back on default.
5662 */
5663static void set_no_qsfp_atten(struct qib_devdata *dd, int change)
5664{
5665 char *nxt, *str;
a77fcf89 5666 u32 pidx, unit, port, deflt, h1;
f931551b 5667 unsigned long val;
a77fcf89 5668 int any = 0, seth1;
e706203c 5669 int txdds_size;
f931551b 5670
a77fcf89 5671 str = txselect_list;
f931551b 5672
a77fcf89 5673 /* default number is validated in setup_txselect() */
f931551b
RC
5674 deflt = simple_strtoul(str, &nxt, 0);
5675 for (pidx = 0; pidx < dd->num_pports; ++pidx)
5676 dd->pport[pidx].cpspec->no_eep = deflt;
5677
e706203c
MM
5678 txdds_size = TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ;
5679 if (IS_QME(dd) || IS_QMH(dd))
5680 txdds_size += TXDDS_MFG_SZ;
5681
f931551b
RC
5682 while (*nxt && nxt[1]) {
5683 str = ++nxt;
5684 unit = simple_strtoul(str, &nxt, 0);
5685 if (nxt == str || !*nxt || *nxt != ',') {
5686 while (*nxt && *nxt++ != ' ') /* skip to next, if any */
5687 ;
5688 continue;
5689 }
5690 str = ++nxt;
5691 port = simple_strtoul(str, &nxt, 0);
5692 if (nxt == str || *nxt != '=') {
5693 while (*nxt && *nxt++ != ' ') /* skip to next, if any */
5694 ;
5695 continue;
5696 }
5697 str = ++nxt;
5698 val = simple_strtoul(str, &nxt, 0);
5699 if (nxt == str) {
5700 while (*nxt && *nxt++ != ' ') /* skip to next, if any */
5701 ;
5702 continue;
5703 }
e706203c 5704 if (val >= txdds_size)
f931551b 5705 continue;
a77fcf89
RC
5706 seth1 = 0;
5707 h1 = 0; /* gcc thinks it might be used uninitted */
5708 if (*nxt == ',' && nxt[1]) {
5709 str = ++nxt;
5710 h1 = (u32)simple_strtoul(str, &nxt, 0);
5711 if (nxt == str)
5712 while (*nxt && *nxt++ != ' ') /* skip */
5713 ;
5714 else
5715 seth1 = 1;
5716 }
f931551b
RC
5717 for (pidx = 0; dd->unit == unit && pidx < dd->num_pports;
5718 ++pidx) {
a77fcf89
RC
5719 struct qib_pportdata *ppd = &dd->pport[pidx];
5720
5721 if (ppd->port != port || !ppd->link_speed_supported)
f931551b 5722 continue;
a77fcf89 5723 ppd->cpspec->no_eep = val;
7c7a416e
RC
5724 if (seth1)
5725 ppd->cpspec->h1_val = h1;
f931551b 5726 /* now change the IBC and serdes, overriding generic */
a77fcf89 5727 init_txdds_table(ppd, 1);
d70585f7
MH
5728 /* Re-enable the physical state machine on mezz boards
5729 * now that the correct settings have been set. */
5730 if (IS_QMH(dd) || IS_QME(dd))
5731 qib_set_ib_7322_lstate(ppd, 0,
5732 QLOGIC_IB_IBCC_LINKINITCMD_SLEEP);
f931551b
RC
5733 any++;
5734 }
5735 if (*nxt == '\n')
5736 break; /* done */
5737 }
5738 if (change && !any) {
5739 /* no specific setting, use the default.
5740 * Change the IBC and serdes, but since it's
5741 * general, don't override specific settings.
5742 */
a77fcf89
RC
5743 for (pidx = 0; pidx < dd->num_pports; ++pidx)
5744 if (dd->pport[pidx].link_speed_supported)
5745 init_txdds_table(&dd->pport[pidx], 0);
f931551b
RC
5746 }
5747}
5748
a77fcf89
RC
5749/* handle the txselect parameter changing */
5750static int setup_txselect(const char *str, struct kernel_param *kp)
f931551b
RC
5751{
5752 struct qib_devdata *dd;
5753 unsigned long val;
5754 char *n;
5755 if (strlen(str) >= MAX_ATTEN_LEN) {
a77fcf89 5756 printk(KERN_INFO QIB_DRV_NAME " txselect_values string "
f931551b
RC
5757 "too long\n");
5758 return -ENOSPC;
5759 }
5760 val = simple_strtoul(str, &n, 0);
e706203c
MM
5761 if (n == str || val >= (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ +
5762 TXDDS_MFG_SZ)) {
f931551b 5763 printk(KERN_INFO QIB_DRV_NAME
a77fcf89 5764 "txselect_values must start with a number < %d\n",
e706203c 5765 TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ + TXDDS_MFG_SZ);
f931551b
RC
5766 return -EINVAL;
5767 }
a77fcf89 5768 strcpy(txselect_list, str);
f931551b
RC
5769
5770 list_for_each_entry(dd, &qib_dev_list, list)
a77fcf89
RC
5771 if (dd->deviceid == PCI_DEVICE_ID_QLOGIC_IB_7322)
5772 set_no_qsfp_atten(dd, 1);
f931551b
RC
5773 return 0;
5774}
5775
5776/*
5777 * Write the final few registers that depend on some of the
5778 * init setup. Done late in init, just before bringing up
5779 * the serdes.
5780 */
5781static int qib_late_7322_initreg(struct qib_devdata *dd)
5782{
5783 int ret = 0, n;
5784 u64 val;
5785
5786 qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
5787 qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
5788 qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
5789 qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
5790 val = qib_read_kreg64(dd, kr_sendpioavailaddr);
5791 if (val != dd->pioavailregs_phys) {
5792 qib_dev_err(dd, "Catastrophic software error, "
5793 "SendPIOAvailAddr written as %lx, "
5794 "read back as %llx\n",
5795 (unsigned long) dd->pioavailregs_phys,
5796 (unsigned long long) val);
5797 ret = -EINVAL;
5798 }
5799
5800 n = dd->piobcnt2k + dd->piobcnt4k + NUM_VL15_BUFS;
5801 qib_7322_txchk_change(dd, 0, n, TXCHK_CHG_TYPE_KERN, NULL);
5802 /* driver sends get pkey, lid, etc. checking also, to catch bugs */
5803 qib_7322_txchk_change(dd, 0, n, TXCHK_CHG_TYPE_ENAB1, NULL);
5804
5805 qib_register_observer(dd, &sendctrl_0_observer);
5806 qib_register_observer(dd, &sendctrl_1_observer);
5807
5808 dd->control &= ~QLOGIC_IB_C_SDMAFETCHPRIOEN;
5809 qib_write_kreg(dd, kr_control, dd->control);
5810 /*
5811 * Set SendDmaFetchPriority and init Tx params, including
5812 * QSFP handler on boards that have QSFP.
5813 * First set our default attenuation entry for cables that
5814 * don't have valid attenuation.
5815 */
5816 set_no_qsfp_atten(dd, 0);
5817 for (n = 0; n < dd->num_pports; ++n) {
5818 struct qib_pportdata *ppd = dd->pport + n;
5819
5820 qib_write_kreg_port(ppd, krp_senddmaprioritythld,
5821 sdma_fetch_prio & 0xf);
5822 /* Initialize qsfp if present on board. */
5823 if (dd->flags & QIB_HAS_QSFP)
5824 qib_init_7322_qsfp(ppd);
5825 }
5826 dd->control |= QLOGIC_IB_C_SDMAFETCHPRIOEN;
5827 qib_write_kreg(dd, kr_control, dd->control);
5828
5829 return ret;
5830}
5831
5832/* per IB port errors. */
5833#define SENDCTRL_PIBP (MASK_ACROSS(0, 1) | MASK_ACROSS(3, 3) | \
5834 MASK_ACROSS(8, 15))
5835#define RCVCTRL_PIBP (MASK_ACROSS(0, 17) | MASK_ACROSS(39, 41))
5836#define ERRS_PIBP (MASK_ACROSS(57, 58) | MASK_ACROSS(54, 54) | \
5837 MASK_ACROSS(36, 49) | MASK_ACROSS(29, 34) | MASK_ACROSS(14, 17) | \
5838 MASK_ACROSS(0, 11))
5839
5840/*
5841 * Write the initialization per-port registers that need to be done at
5842 * driver load and after reset completes (i.e., that aren't done as part
5843 * of other init procedures called from qib_init.c).
5844 * Some of these should be redundant on reset, but play safe.
5845 */
5846static void write_7322_init_portregs(struct qib_pportdata *ppd)
5847{
5848 u64 val;
5849 int i;
5850
5851 if (!ppd->link_speed_supported) {
5852 /* no buffer credits for this port */
5853 for (i = 1; i < 8; i++)
5854 qib_write_kreg_port(ppd, krp_rxcreditvl0 + i, 0);
5855 qib_write_kreg_port(ppd, krp_ibcctrl_b, 0);
5856 qib_write_kreg(ppd->dd, kr_scratch, 0);
5857 return;
5858 }
5859
5860 /*
5861 * Set the number of supported virtual lanes in IBC,
5862 * for flow control packet handling on unsupported VLs
5863 */
5864 val = qib_read_kreg_port(ppd, krp_ibsdtestiftx);
5865 val &= ~SYM_MASK(IB_SDTEST_IF_TX_0, VL_CAP);
5866 val |= (u64)(ppd->vls_supported - 1) <<
5867 SYM_LSB(IB_SDTEST_IF_TX_0, VL_CAP);
5868 qib_write_kreg_port(ppd, krp_ibsdtestiftx, val);
5869
5870 qib_write_kreg_port(ppd, krp_rcvbthqp, QIB_KD_QP);
5871
5872 /* enable tx header checking */
5873 qib_write_kreg_port(ppd, krp_sendcheckcontrol, IBA7322_SENDCHK_PKEY |
5874 IBA7322_SENDCHK_BTHQP | IBA7322_SENDCHK_SLID |
5875 IBA7322_SENDCHK_RAW_IPV6 | IBA7322_SENDCHK_MINSZ);
5876
5877 qib_write_kreg_port(ppd, krp_ncmodectrl,
5878 SYM_MASK(IBNCModeCtrl_0, ScrambleCapLocal));
5879
5880 /*
5881 * Unconditionally clear the bufmask bits. If SDMA is
5882 * enabled, we'll set them appropriately later.
5883 */
5884 qib_write_kreg_port(ppd, krp_senddmabufmask0, 0);
5885 qib_write_kreg_port(ppd, krp_senddmabufmask1, 0);
5886 qib_write_kreg_port(ppd, krp_senddmabufmask2, 0);
5887 if (ppd->dd->cspec->r1)
5888 ppd->p_sendctrl |= SYM_MASK(SendCtrl_0, ForceCreditUpToDate);
5889}
5890
5891/*
5892 * Write the initialization per-device registers that need to be done at
5893 * driver load and after reset completes (i.e., that aren't done as part
5894 * of other init procedures called from qib_init.c). Also write per-port
5895 * registers that are affected by overall device config, such as QP mapping
5896 * Some of these should be redundant on reset, but play safe.
5897 */
5898static void write_7322_initregs(struct qib_devdata *dd)
5899{
5900 struct qib_pportdata *ppd;
5901 int i, pidx;
5902 u64 val;
5903
5904 /* Set Multicast QPs received by port 2 to map to context one. */
5905 qib_write_kreg(dd, KREG_IDX(RcvQPMulticastContext_1), 1);
5906
5907 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
5908 unsigned n, regno;
5909 unsigned long flags;
5910
2528ea60
MM
5911 if (dd->n_krcv_queues < 2 ||
5912 !dd->pport[pidx].link_speed_supported)
f931551b
RC
5913 continue;
5914
5915 ppd = &dd->pport[pidx];
5916
5917 /* be paranoid against later code motion, etc. */
5918 spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
5919 ppd->p_rcvctrl |= SYM_MASK(RcvCtrl_0, RcvQPMapEnable);
5920 spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
5921
5922 /* Initialize QP to context mapping */
5923 regno = krp_rcvqpmaptable;
5924 val = 0;
5925 if (dd->num_pports > 1)
5926 n = dd->first_user_ctxt / dd->num_pports;
5927 else
5928 n = dd->first_user_ctxt - 1;
5929 for (i = 0; i < 32; ) {
5930 unsigned ctxt;
5931
5932 if (dd->num_pports > 1)
5933 ctxt = (i % n) * dd->num_pports + pidx;
5934 else if (i % n)
5935 ctxt = (i % n) + 1;
5936 else
5937 ctxt = ppd->hw_pidx;
5938 val |= ctxt << (5 * (i % 6));
5939 i++;
5940 if (i % 6 == 0) {
5941 qib_write_kreg_port(ppd, regno, val);
5942 val = 0;
5943 regno++;
5944 }
5945 }
5946 qib_write_kreg_port(ppd, regno, val);
5947 }
5948
5949 /*
5950 * Setup up interrupt mitigation for kernel contexts, but
5951 * not user contexts (user contexts use interrupts when
5952 * stalled waiting for any packet, so want those interrupts
5953 * right away).
5954 */
5955 for (i = 0; i < dd->first_user_ctxt; i++) {
5956 dd->cspec->rcvavail_timeout[i] = rcv_int_timeout;
5957 qib_write_kreg(dd, kr_rcvavailtimeout + i, rcv_int_timeout);
5958 }
5959
5960 /*
5961 * Initialize as (disabled) rcvflow tables. Application code
5962 * will setup each flow as it uses the flow.
5963 * Doesn't clear any of the error bits that might be set.
5964 */
5965 val = TIDFLOW_ERRBITS; /* these are W1C */
0502f94c 5966 for (i = 0; i < dd->cfgctxts; i++) {
f931551b
RC
5967 int flow;
5968 for (flow = 0; flow < NUM_TIDFLOWS_CTXT; flow++)
5969 qib_write_ureg(dd, ur_rcvflowtable+flow, val, i);
5970 }
5971
5972 /*
5973 * dual cards init to dual port recovery, single port cards to
5974 * the one port. Dual port cards may later adjust to 1 port,
5975 * and then back to dual port if both ports are connected
5976 * */
5977 if (dd->num_pports)
5978 setup_7322_link_recovery(dd->pport, dd->num_pports > 1);
5979}
5980
5981static int qib_init_7322_variables(struct qib_devdata *dd)
5982{
5983 struct qib_pportdata *ppd;
5984 unsigned features, pidx, sbufcnt;
5985 int ret, mtu;
5986 u32 sbufs, updthresh;
5987
5988 /* pport structs are contiguous, allocated after devdata */
5989 ppd = (struct qib_pportdata *)(dd + 1);
5990 dd->pport = ppd;
5991 ppd[0].dd = dd;
5992 ppd[1].dd = dd;
5993
5994 dd->cspec = (struct qib_chip_specific *)(ppd + 2);
5995
5996 ppd[0].cpspec = (struct qib_chippport_specific *)(dd->cspec + 1);
5997 ppd[1].cpspec = &ppd[0].cpspec[1];
5998 ppd[0].cpspec->ppd = &ppd[0]; /* for autoneg_7322_work() */
5999 ppd[1].cpspec->ppd = &ppd[1]; /* for autoneg_7322_work() */
6000
6001 spin_lock_init(&dd->cspec->rcvmod_lock);
6002 spin_lock_init(&dd->cspec->gpio_lock);
6003
6004 /* we haven't yet set QIB_PRESENT, so use read directly */
6005 dd->revision = readq(&dd->kregbase[kr_revision]);
6006
6007 if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
6008 qib_dev_err(dd, "Revision register read failure, "
6009 "giving up initialization\n");
6010 ret = -ENODEV;
6011 goto bail;
6012 }
6013 dd->flags |= QIB_PRESENT; /* now register routines work */
6014
6015 dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R, ChipRevMajor);
6016 dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R, ChipRevMinor);
6017 dd->cspec->r1 = dd->minrev == 1;
6018
6019 get_7322_chip_params(dd);
6020 features = qib_7322_boardname(dd);
6021
6022 /* now that piobcnt2k and 4k set, we can allocate these */
6023 sbufcnt = dd->piobcnt2k + dd->piobcnt4k +
6024 NUM_VL15_BUFS + BITS_PER_LONG - 1;
6025 sbufcnt /= BITS_PER_LONG;
6026 dd->cspec->sendchkenable = kmalloc(sbufcnt *
6027 sizeof(*dd->cspec->sendchkenable), GFP_KERNEL);
6028 dd->cspec->sendgrhchk = kmalloc(sbufcnt *
6029 sizeof(*dd->cspec->sendgrhchk), GFP_KERNEL);
6030 dd->cspec->sendibchk = kmalloc(sbufcnt *
6031 sizeof(*dd->cspec->sendibchk), GFP_KERNEL);
6032 if (!dd->cspec->sendchkenable || !dd->cspec->sendgrhchk ||
6033 !dd->cspec->sendibchk) {
6034 qib_dev_err(dd, "Failed allocation for hdrchk bitmaps\n");
6035 ret = -ENOMEM;
6036 goto bail;
6037 }
6038
6039 ppd = dd->pport;
6040
6041 /*
6042 * GPIO bits for TWSI data and clock,
6043 * used for serial EEPROM.
6044 */
6045 dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
6046 dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
6047 dd->twsi_eeprom_dev = QIB_TWSI_EEPROM_DEV;
6048
6049 dd->flags |= QIB_HAS_INTX | QIB_HAS_LINK_LATENCY |
6050 QIB_NODMA_RTAIL | QIB_HAS_VLSUPP | QIB_HAS_HDRSUPP |
6051 QIB_HAS_THRESH_UPDATE |
6052 (sdma_idle_cnt ? QIB_HAS_SDMA_TIMEOUT : 0);
6053 dd->flags |= qib_special_trigger ?
6054 QIB_USE_SPCL_TRIG : QIB_HAS_SEND_DMA;
6055
6056 /*
6057 * Setup initial values. These may change when PAT is enabled, but
6058 * we need these to do initial chip register accesses.
6059 */
6060 qib_7322_set_baseaddrs(dd);
6061
6062 mtu = ib_mtu_enum_to_int(qib_ibmtu);
6063 if (mtu == -1)
6064 mtu = QIB_DEFAULT_MTU;
6065
6066 dd->cspec->int_enable_mask = QIB_I_BITSEXTANT;
6067 /* all hwerrors become interrupts, unless special purposed */
6068 dd->cspec->hwerrmask = ~0ULL;
6069 /* link_recovery setup causes these errors, so ignore them,
6070 * other than clearing them when they occur */
6071 dd->cspec->hwerrmask &=
6072 ~(SYM_MASK(HwErrMask, IBSerdesPClkNotDetectMask_0) |
6073 SYM_MASK(HwErrMask, IBSerdesPClkNotDetectMask_1) |
6074 HWE_MASK(LATriggered));
6075
6076 for (pidx = 0; pidx < NUM_IB_PORTS; ++pidx) {
6077 struct qib_chippport_specific *cp = ppd->cpspec;
6078 ppd->link_speed_supported = features & PORT_SPD_CAP;
6079 features >>= PORT_SPD_CAP_SHIFT;
6080 if (!ppd->link_speed_supported) {
6081 /* single port mode (7340, or configured) */
6082 dd->skip_kctxt_mask |= 1 << pidx;
6083 if (pidx == 0) {
6084 /* Make sure port is disabled. */
6085 qib_write_kreg_port(ppd, krp_rcvctrl, 0);
6086 qib_write_kreg_port(ppd, krp_ibcctrl_a, 0);
6087 ppd[0] = ppd[1];
6088 dd->cspec->hwerrmask &= ~(SYM_MASK(HwErrMask,
6089 IBSerdesPClkNotDetectMask_0)
6090 | SYM_MASK(HwErrMask,
6091 SDmaMemReadErrMask_0));
6092 dd->cspec->int_enable_mask &= ~(
6093 SYM_MASK(IntMask, SDmaCleanupDoneMask_0) |
6094 SYM_MASK(IntMask, SDmaIdleIntMask_0) |
6095 SYM_MASK(IntMask, SDmaProgressIntMask_0) |
6096 SYM_MASK(IntMask, SDmaIntMask_0) |
6097 SYM_MASK(IntMask, ErrIntMask_0) |
6098 SYM_MASK(IntMask, SendDoneIntMask_0));
6099 } else {
6100 /* Make sure port is disabled. */
6101 qib_write_kreg_port(ppd, krp_rcvctrl, 0);
6102 qib_write_kreg_port(ppd, krp_ibcctrl_a, 0);
6103 dd->cspec->hwerrmask &= ~(SYM_MASK(HwErrMask,
6104 IBSerdesPClkNotDetectMask_1)
6105 | SYM_MASK(HwErrMask,
6106 SDmaMemReadErrMask_1));
6107 dd->cspec->int_enable_mask &= ~(
6108 SYM_MASK(IntMask, SDmaCleanupDoneMask_1) |
6109 SYM_MASK(IntMask, SDmaIdleIntMask_1) |
6110 SYM_MASK(IntMask, SDmaProgressIntMask_1) |
6111 SYM_MASK(IntMask, SDmaIntMask_1) |
6112 SYM_MASK(IntMask, ErrIntMask_1) |
6113 SYM_MASK(IntMask, SendDoneIntMask_1));
6114 }
6115 continue;
6116 }
6117
6118 dd->num_pports++;
6119 qib_init_pportdata(ppd, dd, pidx, dd->num_pports);
6120
6121 ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
6122 ppd->link_width_enabled = IB_WIDTH_4X;
6123 ppd->link_speed_enabled = ppd->link_speed_supported;
6124 /*
6125 * Set the initial values to reasonable default, will be set
6126 * for real when link is up.
6127 */
6128 ppd->link_width_active = IB_WIDTH_4X;
6129 ppd->link_speed_active = QIB_IB_SDR;
6130 ppd->delay_mult = ib_rate_to_delay[IB_RATE_10_GBPS];
6131 switch (qib_num_cfg_vls) {
6132 case 1:
6133 ppd->vls_supported = IB_VL_VL0;
6134 break;
6135 case 2:
6136 ppd->vls_supported = IB_VL_VL0_1;
6137 break;
6138 default:
6139 qib_devinfo(dd->pcidev,
6140 "Invalid num_vls %u, using 4 VLs\n",
6141 qib_num_cfg_vls);
6142 qib_num_cfg_vls = 4;
6143 /* fall through */
6144 case 4:
6145 ppd->vls_supported = IB_VL_VL0_3;
6146 break;
6147 case 8:
6148 if (mtu <= 2048)
6149 ppd->vls_supported = IB_VL_VL0_7;
6150 else {
6151 qib_devinfo(dd->pcidev,
6152 "Invalid num_vls %u for MTU %d "
6153 ", using 4 VLs\n",
6154 qib_num_cfg_vls, mtu);
6155 ppd->vls_supported = IB_VL_VL0_3;
6156 qib_num_cfg_vls = 4;
6157 }
6158 break;
6159 }
6160 ppd->vls_operational = ppd->vls_supported;
6161
6162 init_waitqueue_head(&cp->autoneg_wait);
6163 INIT_DELAYED_WORK(&cp->autoneg_work,
6164 autoneg_7322_work);
6165 if (ppd->dd->cspec->r1)
6166 INIT_DELAYED_WORK(&cp->ipg_work, ipg_7322_work);
6167
6168 /*
6169 * For Mez and similar cards, no qsfp info, so do
6170 * the "cable info" setup here. Can be overridden
6171 * in adapter-specific routines.
6172 */
7c7a416e
RC
6173 if (!(dd->flags & QIB_HAS_QSFP)) {
6174 if (!IS_QMH(dd) && !IS_QME(dd))
6175 qib_devinfo(dd->pcidev, "IB%u:%u: "
f931551b 6176 "Unknown mezzanine card type\n",
a77fcf89
RC
6177 dd->unit, ppd->port);
6178 cp->h1_val = IS_QMH(dd) ? H1_FORCE_QMH : H1_FORCE_QME;
f931551b 6179 /*
a77fcf89
RC
6180 * Choose center value as default tx serdes setting
6181 * until changed through module parameter.
f931551b 6182 */
a77fcf89
RC
6183 ppd->cpspec->no_eep = IS_QMH(dd) ?
6184 TXDDS_TABLE_SZ + 2 : TXDDS_TABLE_SZ + 4;
f931551b
RC
6185 } else
6186 cp->h1_val = H1_FORCE_VAL;
6187
6188 /* Avoid writes to chip for mini_init */
6189 if (!qib_mini_init)
6190 write_7322_init_portregs(ppd);
6191
6192 init_timer(&cp->chase_timer);
6193 cp->chase_timer.function = reenable_chase;
6194 cp->chase_timer.data = (unsigned long)ppd;
6195
6196 ppd++;
6197 }
6198
0a43e117
MM
6199 dd->rcvhdrentsize = qib_rcvhdrentsize ?
6200 qib_rcvhdrentsize : QIB_RCVHDR_ENTSIZE;
6201 dd->rcvhdrsize = qib_rcvhdrsize ?
6202 qib_rcvhdrsize : QIB_DFLT_RCVHDRSIZE;
a77fcf89 6203 dd->rhf_offset = dd->rcvhdrentsize - sizeof(u64) / sizeof(u32);
f931551b
RC
6204
6205 /* we always allocate at least 2048 bytes for eager buffers */
6206 dd->rcvegrbufsize = max(mtu, 2048);
9e1c0e43
MM
6207 BUG_ON(!is_power_of_2(dd->rcvegrbufsize));
6208 dd->rcvegrbufsize_shift = ilog2(dd->rcvegrbufsize);
f931551b
RC
6209
6210 qib_7322_tidtemplate(dd);
6211
6212 /*
6213 * We can request a receive interrupt for 1 or
6214 * more packets from current offset.
6215 */
6216 dd->rhdrhead_intr_off =
6217 (u64) rcv_int_count << IBA7322_HDRHEAD_PKTINT_SHIFT;
6218
6219 /* setup the stats timer; the add_timer is done at end of init */
6220 init_timer(&dd->stats_timer);
6221 dd->stats_timer.function = qib_get_7322_faststats;
6222 dd->stats_timer.data = (unsigned long) dd;
6223
6224 dd->ureg_align = 0x10000; /* 64KB alignment */
6225
6226 dd->piosize2kmax_dwords = dd->piosize2k >> 2;
6227
6228 qib_7322_config_ctxts(dd);
6229 qib_set_ctxtcnt(dd);
6230
6231 if (qib_wc_pat) {
fce24a9d
DO
6232 resource_size_t vl15off;
6233 /*
6234 * We do not set WC on the VL15 buffers to avoid
6235 * a rare problem with unaligned writes from
6236 * interrupt-flushed store buffers, so we need
6237 * to map those separately here. We can't solve
6238 * this for the rarely used mtrr case.
6239 */
6240 ret = init_chip_wc_pat(dd, 0);
f931551b
RC
6241 if (ret)
6242 goto bail;
fce24a9d
DO
6243
6244 /* vl15 buffers start just after the 4k buffers */
6245 vl15off = dd->physaddr + (dd->piobufbase >> 32) +
6246 dd->piobcnt4k * dd->align4k;
6247 dd->piovl15base = ioremap_nocache(vl15off,
6248 NUM_VL15_BUFS * dd->align4k);
6249 if (!dd->piovl15base)
6250 goto bail;
f931551b
RC
6251 }
6252 qib_7322_set_baseaddrs(dd); /* set chip access pointers now */
6253
6254 ret = 0;
6255 if (qib_mini_init)
6256 goto bail;
6257 if (!dd->num_pports) {
6258 qib_dev_err(dd, "No ports enabled, giving up initialization\n");
6259 goto bail; /* no error, so can still figure out why err */
6260 }
6261
6262 write_7322_initregs(dd);
6263 ret = qib_create_ctxts(dd);
6264 init_7322_cntrnames(dd);
6265
6266 updthresh = 8U; /* update threshold */
6267
6268 /* use all of 4KB buffers for the kernel SDMA, zero if !SDMA.
6269 * reserve the update threshold amount for other kernel use, such
6270 * as sending SMI, MAD, and ACKs, or 3, whichever is greater,
6271 * unless we aren't enabling SDMA, in which case we want to use
6272 * all the 4k bufs for the kernel.
6273 * if this was less than the update threshold, we could wait
6274 * a long time for an update. Coded this way because we
6275 * sometimes change the update threshold for various reasons,
6276 * and we want this to remain robust.
6277 */
6278 if (dd->flags & QIB_HAS_SEND_DMA) {
6279 dd->cspec->sdmabufcnt = dd->piobcnt4k;
6280 sbufs = updthresh > 3 ? updthresh : 3;
6281 } else {
6282 dd->cspec->sdmabufcnt = 0;
6283 sbufs = dd->piobcnt4k;
6284 }
6285 dd->cspec->lastbuf_for_pio = dd->piobcnt2k + dd->piobcnt4k -
6286 dd->cspec->sdmabufcnt;
6287 dd->lastctxt_piobuf = dd->cspec->lastbuf_for_pio - sbufs;
6288 dd->cspec->lastbuf_for_pio--; /* range is <= , not < */
6289 dd->pbufsctxt = (dd->cfgctxts > dd->first_user_ctxt) ?
6290 dd->lastctxt_piobuf / (dd->cfgctxts - dd->first_user_ctxt) : 0;
6291
6292 /*
6293 * If we have 16 user contexts, we will have 7 sbufs
6294 * per context, so reduce the update threshold to match. We
6295 * want to update before we actually run out, at low pbufs/ctxt
6296 * so give ourselves some margin.
6297 */
6298 if (dd->pbufsctxt >= 2 && dd->pbufsctxt - 2 < updthresh)
6299 updthresh = dd->pbufsctxt - 2;
6300 dd->cspec->updthresh_dflt = updthresh;
6301 dd->cspec->updthresh = updthresh;
6302
6303 /* before full enable, no interrupts, no locking needed */
6304 dd->sendctrl |= ((updthresh & SYM_RMASK(SendCtrl, AvailUpdThld))
6305 << SYM_LSB(SendCtrl, AvailUpdThld)) |
6306 SYM_MASK(SendCtrl, SendBufAvailPad64Byte);
6307
6308 dd->psxmitwait_supported = 1;
6309 dd->psxmitwait_check_rate = QIB_7322_PSXMITWAIT_CHECK_RATE;
6310bail:
6311 if (!dd->ctxtcnt)
6312 dd->ctxtcnt = 1; /* for other initialization code */
6313
6314 return ret;
6315}
6316
6317static u32 __iomem *qib_7322_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
6318 u32 *pbufnum)
6319{
6320 u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
6321 struct qib_devdata *dd = ppd->dd;
6322
6323 /* last is same for 2k and 4k, because we use 4k if all 2k busy */
6324 if (pbc & PBC_7322_VL15_SEND) {
6325 first = dd->piobcnt2k + dd->piobcnt4k + ppd->hw_pidx;
6326 last = first;
6327 } else {
6328 if ((plen + 1) > dd->piosize2kmax_dwords)
6329 first = dd->piobcnt2k;
6330 else
6331 first = 0;
6332 last = dd->cspec->lastbuf_for_pio;
6333 }
6334 return qib_getsendbuf_range(dd, pbufnum, first, last);
6335}
6336
6337static void qib_set_cntr_7322_sample(struct qib_pportdata *ppd, u32 intv,
6338 u32 start)
6339{
6340 qib_write_kreg_port(ppd, krp_psinterval, intv);
6341 qib_write_kreg_port(ppd, krp_psstart, start);
6342}
6343
6344/*
6345 * Must be called with sdma_lock held, or before init finished.
6346 */
6347static void qib_sdma_set_7322_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
6348{
6349 qib_write_kreg_port(ppd, krp_senddmadesccnt, cnt);
6350}
6351
6352static struct sdma_set_state_action sdma_7322_action_table[] = {
6353 [qib_sdma_state_s00_hw_down] = {
6354 .go_s99_running_tofalse = 1,
6355 .op_enable = 0,
6356 .op_intenable = 0,
6357 .op_halt = 0,
6358 .op_drain = 0,
6359 },
6360 [qib_sdma_state_s10_hw_start_up_wait] = {
6361 .op_enable = 0,
6362 .op_intenable = 1,
6363 .op_halt = 1,
6364 .op_drain = 0,
6365 },
6366 [qib_sdma_state_s20_idle] = {
6367 .op_enable = 1,
6368 .op_intenable = 1,
6369 .op_halt = 1,
6370 .op_drain = 0,
6371 },
6372 [qib_sdma_state_s30_sw_clean_up_wait] = {
6373 .op_enable = 0,
6374 .op_intenable = 1,
6375 .op_halt = 1,
6376 .op_drain = 0,
6377 },
6378 [qib_sdma_state_s40_hw_clean_up_wait] = {
6379 .op_enable = 1,
6380 .op_intenable = 1,
6381 .op_halt = 1,
6382 .op_drain = 0,
6383 },
6384 [qib_sdma_state_s50_hw_halt_wait] = {
6385 .op_enable = 1,
6386 .op_intenable = 1,
6387 .op_halt = 1,
6388 .op_drain = 1,
6389 },
6390 [qib_sdma_state_s99_running] = {
6391 .op_enable = 1,
6392 .op_intenable = 1,
6393 .op_halt = 0,
6394 .op_drain = 0,
6395 .go_s99_running_totrue = 1,
6396 },
6397};
6398
6399static void qib_7322_sdma_init_early(struct qib_pportdata *ppd)
6400{
6401 ppd->sdma_state.set_state_action = sdma_7322_action_table;
6402}
6403
6404static int init_sdma_7322_regs(struct qib_pportdata *ppd)
6405{
6406 struct qib_devdata *dd = ppd->dd;
6407 unsigned lastbuf, erstbuf;
6408 u64 senddmabufmask[3] = { 0 };
6409 int n, ret = 0;
6410
6411 qib_write_kreg_port(ppd, krp_senddmabase, ppd->sdma_descq_phys);
6412 qib_sdma_7322_setlengen(ppd);
6413 qib_sdma_update_7322_tail(ppd, 0); /* Set SendDmaTail */
6414 qib_write_kreg_port(ppd, krp_senddmareloadcnt, sdma_idle_cnt);
6415 qib_write_kreg_port(ppd, krp_senddmadesccnt, 0);
6416 qib_write_kreg_port(ppd, krp_senddmaheadaddr, ppd->sdma_head_phys);
6417
6418 if (dd->num_pports)
6419 n = dd->cspec->sdmabufcnt / dd->num_pports; /* no remainder */
6420 else
6421 n = dd->cspec->sdmabufcnt; /* failsafe for init */
6422 erstbuf = (dd->piobcnt2k + dd->piobcnt4k) -
6423 ((dd->num_pports == 1 || ppd->port == 2) ? n :
6424 dd->cspec->sdmabufcnt);
6425 lastbuf = erstbuf + n;
6426
6427 ppd->sdma_state.first_sendbuf = erstbuf;
6428 ppd->sdma_state.last_sendbuf = lastbuf;
6429 for (; erstbuf < lastbuf; ++erstbuf) {
6430 unsigned word = erstbuf / BITS_PER_LONG;
6431 unsigned bit = erstbuf & (BITS_PER_LONG - 1);
6432
6433 BUG_ON(word >= 3);
6434 senddmabufmask[word] |= 1ULL << bit;
6435 }
6436 qib_write_kreg_port(ppd, krp_senddmabufmask0, senddmabufmask[0]);
6437 qib_write_kreg_port(ppd, krp_senddmabufmask1, senddmabufmask[1]);
6438 qib_write_kreg_port(ppd, krp_senddmabufmask2, senddmabufmask[2]);
6439 return ret;
6440}
6441
6442/* sdma_lock must be held */
6443static u16 qib_sdma_7322_gethead(struct qib_pportdata *ppd)
6444{
6445 struct qib_devdata *dd = ppd->dd;
6446 int sane;
6447 int use_dmahead;
6448 u16 swhead;
6449 u16 swtail;
6450 u16 cnt;
6451 u16 hwhead;
6452
6453 use_dmahead = __qib_sdma_running(ppd) &&
6454 (dd->flags & QIB_HAS_SDMA_TIMEOUT);
6455retry:
6456 hwhead = use_dmahead ?
6457 (u16) le64_to_cpu(*ppd->sdma_head_dma) :
6458 (u16) qib_read_kreg_port(ppd, krp_senddmahead);
6459
6460 swhead = ppd->sdma_descq_head;
6461 swtail = ppd->sdma_descq_tail;
6462 cnt = ppd->sdma_descq_cnt;
6463
6464 if (swhead < swtail)
6465 /* not wrapped */
6466 sane = (hwhead >= swhead) & (hwhead <= swtail);
6467 else if (swhead > swtail)
6468 /* wrapped around */
6469 sane = ((hwhead >= swhead) && (hwhead < cnt)) ||
6470 (hwhead <= swtail);
6471 else
6472 /* empty */
6473 sane = (hwhead == swhead);
6474
6475 if (unlikely(!sane)) {
6476 if (use_dmahead) {
6477 /* try one more time, directly from the register */
6478 use_dmahead = 0;
6479 goto retry;
6480 }
6481 /* proceed as if no progress */
6482 hwhead = swhead;
6483 }
6484
6485 return hwhead;
6486}
6487
6488static int qib_sdma_7322_busy(struct qib_pportdata *ppd)
6489{
6490 u64 hwstatus = qib_read_kreg_port(ppd, krp_senddmastatus);
6491
6492 return (hwstatus & SYM_MASK(SendDmaStatus_0, ScoreBoardDrainInProg)) ||
6493 (hwstatus & SYM_MASK(SendDmaStatus_0, HaltInProg)) ||
6494 !(hwstatus & SYM_MASK(SendDmaStatus_0, InternalSDmaHalt)) ||
6495 !(hwstatus & SYM_MASK(SendDmaStatus_0, ScbEmpty));
6496}
6497
6498/*
6499 * Compute the amount of delay before sending the next packet if the
6500 * port's send rate differs from the static rate set for the QP.
6501 * The delay affects the next packet and the amount of the delay is
6502 * based on the length of the this packet.
6503 */
6504static u32 qib_7322_setpbc_control(struct qib_pportdata *ppd, u32 plen,
6505 u8 srate, u8 vl)
6506{
6507 u8 snd_mult = ppd->delay_mult;
6508 u8 rcv_mult = ib_rate_to_delay[srate];
6509 u32 ret;
6510
6511 ret = rcv_mult > snd_mult ? ((plen + 1) >> 1) * snd_mult : 0;
6512
6513 /* Indicate VL15, else set the VL in the control word */
6514 if (vl == 15)
6515 ret |= PBC_7322_VL15_SEND_CTRL;
6516 else
6517 ret |= vl << PBC_VL_NUM_LSB;
6518 ret |= ((u32)(ppd->hw_pidx)) << PBC_PORT_SEL_LSB;
6519
6520 return ret;
6521}
6522
6523/*
6524 * Enable the per-port VL15 send buffers for use.
6525 * They follow the rest of the buffers, without a config parameter.
6526 * This was in initregs, but that is done before the shadow
6527 * is set up, and this has to be done after the shadow is
6528 * set up.
6529 */
6530static void qib_7322_initvl15_bufs(struct qib_devdata *dd)
6531{
6532 unsigned vl15bufs;
6533
6534 vl15bufs = dd->piobcnt2k + dd->piobcnt4k;
6535 qib_chg_pioavailkernel(dd, vl15bufs, NUM_VL15_BUFS,
6536 TXCHK_CHG_TYPE_KERN, NULL);
6537}
6538
6539static void qib_7322_init_ctxt(struct qib_ctxtdata *rcd)
6540{
6541 if (rcd->ctxt < NUM_IB_PORTS) {
6542 if (rcd->dd->num_pports > 1) {
6543 rcd->rcvegrcnt = KCTXT0_EGRCNT / 2;
6544 rcd->rcvegr_tid_base = rcd->ctxt ? rcd->rcvegrcnt : 0;
6545 } else {
6546 rcd->rcvegrcnt = KCTXT0_EGRCNT;
6547 rcd->rcvegr_tid_base = 0;
6548 }
6549 } else {
6550 rcd->rcvegrcnt = rcd->dd->cspec->rcvegrcnt;
6551 rcd->rcvegr_tid_base = KCTXT0_EGRCNT +
6552 (rcd->ctxt - NUM_IB_PORTS) * rcd->rcvegrcnt;
6553 }
6554}
6555
6556#define QTXSLEEPS 5000
6557static void qib_7322_txchk_change(struct qib_devdata *dd, u32 start,
6558 u32 len, u32 which, struct qib_ctxtdata *rcd)
6559{
6560 int i;
6561 const int last = start + len - 1;
6562 const int lastr = last / BITS_PER_LONG;
6563 u32 sleeps = 0;
6564 int wait = rcd != NULL;
6565 unsigned long flags;
6566
6567 while (wait) {
6568 unsigned long shadow;
6569 int cstart, previ = -1;
6570
6571 /*
6572 * when flipping from kernel to user, we can't change
6573 * the checking type if the buffer is allocated to the
6574 * driver. It's OK the other direction, because it's
6575 * from close, and we have just disarm'ed all the
6576 * buffers. All the kernel to kernel changes are also
6577 * OK.
6578 */
6579 for (cstart = start; cstart <= last; cstart++) {
6580 i = ((2 * cstart) + QLOGIC_IB_SENDPIOAVAIL_BUSY_SHIFT)
6581 / BITS_PER_LONG;
6582 if (i != previ) {
6583 shadow = (unsigned long)
6584 le64_to_cpu(dd->pioavailregs_dma[i]);
6585 previ = i;
6586 }
6587 if (test_bit(((2 * cstart) +
6588 QLOGIC_IB_SENDPIOAVAIL_BUSY_SHIFT)
6589 % BITS_PER_LONG, &shadow))
6590 break;
6591 }
6592
6593 if (cstart > last)
6594 break;
6595
6596 if (sleeps == QTXSLEEPS)
6597 break;
6598 /* make sure we see an updated copy next time around */
6599 sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
6600 sleeps++;
a0a234d4 6601 msleep(20);
f931551b
RC
6602 }
6603
6604 switch (which) {
6605 case TXCHK_CHG_TYPE_DIS1:
6606 /*
6607 * disable checking on a range; used by diags; just
6608 * one buffer, but still written generically
6609 */
6610 for (i = start; i <= last; i++)
6611 clear_bit(i, dd->cspec->sendchkenable);
6612 break;
6613
6614 case TXCHK_CHG_TYPE_ENAB1:
6615 /*
6616 * (re)enable checking on a range; used by diags; just
6617 * one buffer, but still written generically; read
6618 * scratch to be sure buffer actually triggered, not
6619 * just flushed from processor.
6620 */
6621 qib_read_kreg32(dd, kr_scratch);
6622 for (i = start; i <= last; i++)
6623 set_bit(i, dd->cspec->sendchkenable);
6624 break;
6625
6626 case TXCHK_CHG_TYPE_KERN:
6627 /* usable by kernel */
6628 for (i = start; i <= last; i++) {
6629 set_bit(i, dd->cspec->sendibchk);
6630 clear_bit(i, dd->cspec->sendgrhchk);
6631 }
6632 spin_lock_irqsave(&dd->uctxt_lock, flags);
6633 /* see if we need to raise avail update threshold */
6634 for (i = dd->first_user_ctxt;
6635 dd->cspec->updthresh != dd->cspec->updthresh_dflt
6636 && i < dd->cfgctxts; i++)
6637 if (dd->rcd[i] && dd->rcd[i]->subctxt_cnt &&
6638 ((dd->rcd[i]->piocnt / dd->rcd[i]->subctxt_cnt) - 1)
6639 < dd->cspec->updthresh_dflt)
6640 break;
6641 spin_unlock_irqrestore(&dd->uctxt_lock, flags);
6642 if (i == dd->cfgctxts) {
6643 spin_lock_irqsave(&dd->sendctrl_lock, flags);
6644 dd->cspec->updthresh = dd->cspec->updthresh_dflt;
6645 dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
6646 dd->sendctrl |= (dd->cspec->updthresh &
6647 SYM_RMASK(SendCtrl, AvailUpdThld)) <<
6648 SYM_LSB(SendCtrl, AvailUpdThld);
6649 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
6650 sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
6651 }
6652 break;
6653
6654 case TXCHK_CHG_TYPE_USER:
6655 /* for user process */
6656 for (i = start; i <= last; i++) {
6657 clear_bit(i, dd->cspec->sendibchk);
6658 set_bit(i, dd->cspec->sendgrhchk);
6659 }
6660 spin_lock_irqsave(&dd->sendctrl_lock, flags);
6661 if (rcd && rcd->subctxt_cnt && ((rcd->piocnt
6662 / rcd->subctxt_cnt) - 1) < dd->cspec->updthresh) {
6663 dd->cspec->updthresh = (rcd->piocnt /
6664 rcd->subctxt_cnt) - 1;
6665 dd->sendctrl &= ~SYM_MASK(SendCtrl, AvailUpdThld);
6666 dd->sendctrl |= (dd->cspec->updthresh &
6667 SYM_RMASK(SendCtrl, AvailUpdThld))
6668 << SYM_LSB(SendCtrl, AvailUpdThld);
6669 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
6670 sendctrl_7322_mod(dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
6671 } else
6672 spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
6673 break;
6674
6675 default:
6676 break;
6677 }
6678
6679 for (i = start / BITS_PER_LONG; which >= 2 && i <= lastr; ++i)
6680 qib_write_kreg(dd, kr_sendcheckmask + i,
6681 dd->cspec->sendchkenable[i]);
6682
6683 for (i = start / BITS_PER_LONG; which < 2 && i <= lastr; ++i) {
6684 qib_write_kreg(dd, kr_sendgrhcheckmask + i,
6685 dd->cspec->sendgrhchk[i]);
6686 qib_write_kreg(dd, kr_sendibpktmask + i,
6687 dd->cspec->sendibchk[i]);
6688 }
6689
6690 /*
6691 * Be sure whatever we did was seen by the chip and acted upon,
6692 * before we return. Mostly important for which >= 2.
6693 */
6694 qib_read_kreg32(dd, kr_scratch);
6695}
6696
6697
6698/* useful for trigger analyzers, etc. */
6699static void writescratch(struct qib_devdata *dd, u32 val)
6700{
6701 qib_write_kreg(dd, kr_scratch, val);
6702}
6703
6704/* Dummy for now, use chip regs soon */
6705static int qib_7322_tempsense_rd(struct qib_devdata *dd, int regnum)
6706{
6707 return -ENXIO;
6708}
6709
6710/**
6711 * qib_init_iba7322_funcs - set up the chip-specific function pointers
6712 * @dev: the pci_dev for qlogic_ib device
6713 * @ent: pci_device_id struct for this dev
6714 *
6715 * Also allocates, inits, and returns the devdata struct for this
6716 * device instance
6717 *
6718 * This is global, and is called directly at init to set up the
6719 * chip-specific function pointers for later use.
6720 */
6721struct qib_devdata *qib_init_iba7322_funcs(struct pci_dev *pdev,
6722 const struct pci_device_id *ent)
6723{
6724 struct qib_devdata *dd;
6725 int ret, i;
6726 u32 tabsize, actual_cnt = 0;
6727
6728 dd = qib_alloc_devdata(pdev,
6729 NUM_IB_PORTS * sizeof(struct qib_pportdata) +
6730 sizeof(struct qib_chip_specific) +
6731 NUM_IB_PORTS * sizeof(struct qib_chippport_specific));
6732 if (IS_ERR(dd))
6733 goto bail;
6734
6735 dd->f_bringup_serdes = qib_7322_bringup_serdes;
6736 dd->f_cleanup = qib_setup_7322_cleanup;
6737 dd->f_clear_tids = qib_7322_clear_tids;
6738 dd->f_free_irq = qib_7322_free_irq;
6739 dd->f_get_base_info = qib_7322_get_base_info;
6740 dd->f_get_msgheader = qib_7322_get_msgheader;
6741 dd->f_getsendbuf = qib_7322_getsendbuf;
6742 dd->f_gpio_mod = gpio_7322_mod;
6743 dd->f_eeprom_wen = qib_7322_eeprom_wen;
6744 dd->f_hdrqempty = qib_7322_hdrqempty;
6745 dd->f_ib_updown = qib_7322_ib_updown;
6746 dd->f_init_ctxt = qib_7322_init_ctxt;
6747 dd->f_initvl15_bufs = qib_7322_initvl15_bufs;
6748 dd->f_intr_fallback = qib_7322_intr_fallback;
6749 dd->f_late_initreg = qib_late_7322_initreg;
6750 dd->f_setpbc_control = qib_7322_setpbc_control;
6751 dd->f_portcntr = qib_portcntr_7322;
6752 dd->f_put_tid = qib_7322_put_tid;
6753 dd->f_quiet_serdes = qib_7322_mini_quiet_serdes;
6754 dd->f_rcvctrl = rcvctrl_7322_mod;
6755 dd->f_read_cntrs = qib_read_7322cntrs;
6756 dd->f_read_portcntrs = qib_read_7322portcntrs;
6757 dd->f_reset = qib_do_7322_reset;
6758 dd->f_init_sdma_regs = init_sdma_7322_regs;
6759 dd->f_sdma_busy = qib_sdma_7322_busy;
6760 dd->f_sdma_gethead = qib_sdma_7322_gethead;
6761 dd->f_sdma_sendctrl = qib_7322_sdma_sendctrl;
6762 dd->f_sdma_set_desc_cnt = qib_sdma_set_7322_desc_cnt;
6763 dd->f_sdma_update_tail = qib_sdma_update_7322_tail;
6764 dd->f_sendctrl = sendctrl_7322_mod;
6765 dd->f_set_armlaunch = qib_set_7322_armlaunch;
6766 dd->f_set_cntr_sample = qib_set_cntr_7322_sample;
6767 dd->f_iblink_state = qib_7322_iblink_state;
6768 dd->f_ibphys_portstate = qib_7322_phys_portstate;
6769 dd->f_get_ib_cfg = qib_7322_get_ib_cfg;
6770 dd->f_set_ib_cfg = qib_7322_set_ib_cfg;
6771 dd->f_set_ib_loopback = qib_7322_set_loopback;
6772 dd->f_get_ib_table = qib_7322_get_ib_table;
6773 dd->f_set_ib_table = qib_7322_set_ib_table;
6774 dd->f_set_intr_state = qib_7322_set_intr_state;
6775 dd->f_setextled = qib_setup_7322_setextled;
6776 dd->f_txchk_change = qib_7322_txchk_change;
6777 dd->f_update_usrhead = qib_update_7322_usrhead;
6778 dd->f_wantpiobuf_intr = qib_wantpiobuf_7322_intr;
6779 dd->f_xgxs_reset = qib_7322_mini_pcs_reset;
6780 dd->f_sdma_hw_clean_up = qib_7322_sdma_hw_clean_up;
6781 dd->f_sdma_hw_start_up = qib_7322_sdma_hw_start_up;
6782 dd->f_sdma_init_early = qib_7322_sdma_init_early;
6783 dd->f_writescratch = writescratch;
6784 dd->f_tempsense_rd = qib_7322_tempsense_rd;
6785 /*
6786 * Do remaining PCIe setup and save PCIe values in dd.
6787 * Any error printing is already done by the init code.
6788 * On return, we have the chip mapped, but chip registers
6789 * are not set up until start of qib_init_7322_variables.
6790 */
6791 ret = qib_pcie_ddinit(dd, pdev, ent);
6792 if (ret < 0)
6793 goto bail_free;
6794
6795 /* initialize chip-specific variables */
6796 ret = qib_init_7322_variables(dd);
6797 if (ret)
6798 goto bail_cleanup;
6799
6800 if (qib_mini_init || !dd->num_pports)
6801 goto bail;
6802
6803 /*
6804 * Determine number of vectors we want; depends on port count
6805 * and number of configured kernel receive queues actually used.
6806 * Should also depend on whether sdma is enabled or not, but
6807 * that's such a rare testing case it's not worth worrying about.
6808 */
6809 tabsize = dd->first_user_ctxt + ARRAY_SIZE(irq_table);
6810 for (i = 0; i < tabsize; i++)
6811 if ((i < ARRAY_SIZE(irq_table) &&
6812 irq_table[i].port <= dd->num_pports) ||
6813 (i >= ARRAY_SIZE(irq_table) &&
6814 dd->rcd[i - ARRAY_SIZE(irq_table)]))
6815 actual_cnt++;
e67306a3
MM
6816 /* reduce by ctxt's < 2 */
6817 if (qib_krcvq01_no_msi)
6818 actual_cnt -= dd->num_pports;
6819
f931551b
RC
6820 tabsize = actual_cnt;
6821 dd->cspec->msix_entries = kmalloc(tabsize *
6822 sizeof(struct msix_entry), GFP_KERNEL);
6823 dd->cspec->msix_arg = kmalloc(tabsize *
6824 sizeof(void *), GFP_KERNEL);
6825 if (!dd->cspec->msix_entries || !dd->cspec->msix_arg) {
6826 qib_dev_err(dd, "No memory for MSIx table\n");
6827 tabsize = 0;
6828 }
6829 for (i = 0; i < tabsize; i++)
6830 dd->cspec->msix_entries[i].entry = i;
6831
6832 if (qib_pcie_params(dd, 8, &tabsize, dd->cspec->msix_entries))
6833 qib_dev_err(dd, "Failed to setup PCIe or interrupts; "
6834 "continuing anyway\n");
6835 /* may be less than we wanted, if not enough available */
6836 dd->cspec->num_msix_entries = tabsize;
6837
6838 /* setup interrupt handler */
6839 qib_setup_7322_interrupt(dd, 1);
6840
6841 /* clear diagctrl register, in case diags were running and crashed */
6842 qib_write_kreg(dd, kr_hwdiagctrl, 0);
6843
f931551b
RC
6844 goto bail;
6845
6846bail_cleanup:
6847 qib_pcie_ddcleanup(dd);
6848bail_free:
6849 qib_free_devdata(dd);
6850 dd = ERR_PTR(ret);
6851bail:
6852 return dd;
6853}
6854
6855/*
6856 * Set the table entry at the specified index from the table specifed.
6857 * There are 3 * TXDDS_TABLE_SZ entries in all per port, with the first
6858 * TXDDS_TABLE_SZ for SDR, the next for DDR, and the last for QDR.
6859 * 'idx' below addresses the correct entry, while its 4 LSBs select the
6860 * corresponding entry (one of TXDDS_TABLE_SZ) from the selected table.
6861 */
6862#define DDS_ENT_AMP_LSB 14
6863#define DDS_ENT_MAIN_LSB 9
6864#define DDS_ENT_POST_LSB 5
6865#define DDS_ENT_PRE_XTRA_LSB 3
6866#define DDS_ENT_PRE_LSB 0
6867
6868/*
6869 * Set one entry in the TxDDS table for spec'd port
6870 * ridx picks one of the entries, while tp points
6871 * to the appropriate table entry.
6872 */
6873static void set_txdds(struct qib_pportdata *ppd, int ridx,
6874 const struct txdds_ent *tp)
6875{
6876 struct qib_devdata *dd = ppd->dd;
6877 u32 pack_ent;
6878 int regidx;
6879
6880 /* Get correct offset in chip-space, and in source table */
6881 regidx = KREG_IBPORT_IDX(IBSD_DDS_MAP_TABLE) + ridx;
6882 /*
6883 * We do not use qib_write_kreg_port() because it was intended
6884 * only for registers in the lower "port specific" pages.
6885 * So do index calculation by hand.
6886 */
6887 if (ppd->hw_pidx)
6888 regidx += (dd->palign / sizeof(u64));
6889
6890 pack_ent = tp->amp << DDS_ENT_AMP_LSB;
6891 pack_ent |= tp->main << DDS_ENT_MAIN_LSB;
6892 pack_ent |= tp->pre << DDS_ENT_PRE_LSB;
6893 pack_ent |= tp->post << DDS_ENT_POST_LSB;
6894 qib_write_kreg(dd, regidx, pack_ent);
6895 /* Prevent back-to-back writes by hitting scratch */
6896 qib_write_kreg(ppd->dd, kr_scratch, 0);
6897}
6898
6899static const struct vendor_txdds_ent vendor_txdds[] = {
6900 { /* Amphenol 1m 30awg NoEq */
6901 { 0x41, 0x50, 0x48 }, "584470002 ",
6902 { 10, 0, 0, 5 }, { 10, 0, 0, 9 }, { 7, 1, 0, 13 },
6903 },
6904 { /* Amphenol 3m 28awg NoEq */
6905 { 0x41, 0x50, 0x48 }, "584470004 ",
6906 { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 0, 1, 7, 15 },
6907 },
6908 { /* Finisar 3m OM2 Optical */
6909 { 0x00, 0x90, 0x65 }, "FCBG410QB1C03-QL",
6910 { 0, 0, 0, 3 }, { 0, 0, 0, 4 }, { 0, 0, 0, 13 },
6911 },
6912 { /* Finisar 30m OM2 Optical */
6913 { 0x00, 0x90, 0x65 }, "FCBG410QB1C30-QL",
6914 { 0, 0, 0, 1 }, { 0, 0, 0, 5 }, { 0, 0, 0, 11 },
6915 },
6916 { /* Finisar Default OM2 Optical */
6917 { 0x00, 0x90, 0x65 }, NULL,
6918 { 0, 0, 0, 2 }, { 0, 0, 0, 5 }, { 0, 0, 0, 12 },
6919 },
6920 { /* Gore 1m 30awg NoEq */
6921 { 0x00, 0x21, 0x77 }, "QSN3300-1 ",
6922 { 0, 0, 0, 6 }, { 0, 0, 0, 9 }, { 0, 1, 0, 15 },
6923 },
6924 { /* Gore 2m 30awg NoEq */
6925 { 0x00, 0x21, 0x77 }, "QSN3300-2 ",
6926 { 0, 0, 0, 8 }, { 0, 0, 0, 10 }, { 0, 1, 7, 15 },
6927 },
6928 { /* Gore 1m 28awg NoEq */
6929 { 0x00, 0x21, 0x77 }, "QSN3800-1 ",
6930 { 0, 0, 0, 6 }, { 0, 0, 0, 8 }, { 0, 1, 0, 15 },
6931 },
6932 { /* Gore 3m 28awg NoEq */
6933 { 0x00, 0x21, 0x77 }, "QSN3800-3 ",
6934 { 0, 0, 0, 9 }, { 0, 0, 0, 13 }, { 0, 1, 7, 15 },
6935 },
6936 { /* Gore 5m 24awg Eq */
6937 { 0x00, 0x21, 0x77 }, "QSN7000-5 ",
6938 { 0, 0, 0, 7 }, { 0, 0, 0, 9 }, { 0, 1, 3, 15 },
6939 },
6940 { /* Gore 7m 24awg Eq */
6941 { 0x00, 0x21, 0x77 }, "QSN7000-7 ",
6942 { 0, 0, 0, 9 }, { 0, 0, 0, 11 }, { 0, 2, 6, 15 },
6943 },
6944 { /* Gore 5m 26awg Eq */
6945 { 0x00, 0x21, 0x77 }, "QSN7600-5 ",
6946 { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 0, 1, 9, 13 },
6947 },
6948 { /* Gore 7m 26awg Eq */
6949 { 0x00, 0x21, 0x77 }, "QSN7600-7 ",
6950 { 0, 0, 0, 8 }, { 0, 0, 0, 11 }, { 10, 1, 8, 15 },
6951 },
6952 { /* Intersil 12m 24awg Active */
6953 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP1224",
6954 { 0, 0, 0, 2 }, { 0, 0, 0, 5 }, { 0, 3, 0, 9 },
6955 },
6956 { /* Intersil 10m 28awg Active */
6957 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP1028",
6958 { 0, 0, 0, 6 }, { 0, 0, 0, 4 }, { 0, 2, 0, 2 },
6959 },
6960 { /* Intersil 7m 30awg Active */
6961 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP0730",
6962 { 0, 0, 0, 6 }, { 0, 0, 0, 4 }, { 0, 1, 0, 3 },
6963 },
6964 { /* Intersil 5m 32awg Active */
6965 { 0x00, 0x30, 0xB4 }, "QLX4000CQSFP0532",
6966 { 0, 0, 0, 6 }, { 0, 0, 0, 6 }, { 0, 2, 0, 8 },
6967 },
6968 { /* Intersil Default Active */
6969 { 0x00, 0x30, 0xB4 }, NULL,
6970 { 0, 0, 0, 6 }, { 0, 0, 0, 5 }, { 0, 2, 0, 5 },
6971 },
6972 { /* Luxtera 20m Active Optical */
6973 { 0x00, 0x25, 0x63 }, NULL,
6974 { 0, 0, 0, 5 }, { 0, 0, 0, 8 }, { 0, 2, 0, 12 },
6975 },
6976 { /* Molex 1M Cu loopback */
6977 { 0x00, 0x09, 0x3A }, "74763-0025 ",
6978 { 2, 2, 6, 15 }, { 2, 2, 6, 15 }, { 2, 2, 6, 15 },
6979 },
6980 { /* Molex 2m 28awg NoEq */
6981 { 0x00, 0x09, 0x3A }, "74757-2201 ",
6982 { 0, 0, 0, 6 }, { 0, 0, 0, 9 }, { 0, 1, 1, 15 },
6983 },
6984};
6985
6986static const struct txdds_ent txdds_sdr[TXDDS_TABLE_SZ] = {
6987 /* amp, pre, main, post */
6988 { 2, 2, 15, 6 }, /* Loopback */
6989 { 0, 0, 0, 1 }, /* 2 dB */
6990 { 0, 0, 0, 2 }, /* 3 dB */
6991 { 0, 0, 0, 3 }, /* 4 dB */
6992 { 0, 0, 0, 4 }, /* 5 dB */
6993 { 0, 0, 0, 5 }, /* 6 dB */
6994 { 0, 0, 0, 6 }, /* 7 dB */
6995 { 0, 0, 0, 7 }, /* 8 dB */
6996 { 0, 0, 0, 8 }, /* 9 dB */
6997 { 0, 0, 0, 9 }, /* 10 dB */
6998 { 0, 0, 0, 10 }, /* 11 dB */
6999 { 0, 0, 0, 11 }, /* 12 dB */
7000 { 0, 0, 0, 12 }, /* 13 dB */
7001 { 0, 0, 0, 13 }, /* 14 dB */
7002 { 0, 0, 0, 14 }, /* 15 dB */
7003 { 0, 0, 0, 15 }, /* 16 dB */
7004};
7005
7006static const struct txdds_ent txdds_ddr[TXDDS_TABLE_SZ] = {
7007 /* amp, pre, main, post */
7008 { 2, 2, 15, 6 }, /* Loopback */
7009 { 0, 0, 0, 8 }, /* 2 dB */
7010 { 0, 0, 0, 8 }, /* 3 dB */
7011 { 0, 0, 0, 9 }, /* 4 dB */
7012 { 0, 0, 0, 9 }, /* 5 dB */
7013 { 0, 0, 0, 10 }, /* 6 dB */
7014 { 0, 0, 0, 10 }, /* 7 dB */
7015 { 0, 0, 0, 11 }, /* 8 dB */
7016 { 0, 0, 0, 11 }, /* 9 dB */
7017 { 0, 0, 0, 12 }, /* 10 dB */
7018 { 0, 0, 0, 12 }, /* 11 dB */
7019 { 0, 0, 0, 13 }, /* 12 dB */
7020 { 0, 0, 0, 13 }, /* 13 dB */
7021 { 0, 0, 0, 14 }, /* 14 dB */
7022 { 0, 0, 0, 14 }, /* 15 dB */
7023 { 0, 0, 0, 15 }, /* 16 dB */
7024};
7025
7026static const struct txdds_ent txdds_qdr[TXDDS_TABLE_SZ] = {
7027 /* amp, pre, main, post */
7028 { 2, 2, 15, 6 }, /* Loopback */
a77fcf89
RC
7029 { 0, 1, 0, 7 }, /* 2 dB (also QMH7342) */
7030 { 0, 1, 0, 9 }, /* 3 dB (also QMH7342) */
f931551b
RC
7031 { 0, 1, 0, 11 }, /* 4 dB */
7032 { 0, 1, 0, 13 }, /* 5 dB */
7033 { 0, 1, 0, 15 }, /* 6 dB */
7034 { 0, 1, 3, 15 }, /* 7 dB */
7035 { 0, 1, 7, 15 }, /* 8 dB */
7036 { 0, 1, 7, 15 }, /* 9 dB */
7037 { 0, 1, 8, 15 }, /* 10 dB */
7038 { 0, 1, 9, 15 }, /* 11 dB */
7039 { 0, 1, 10, 15 }, /* 12 dB */
7040 { 0, 2, 6, 15 }, /* 13 dB */
7041 { 0, 2, 7, 15 }, /* 14 dB */
7042 { 0, 2, 8, 15 }, /* 15 dB */
7043 { 0, 2, 9, 15 }, /* 16 dB */
7044};
7045
a77fcf89
RC
7046/*
7047 * extra entries for use with txselect, for indices >= TXDDS_TABLE_SZ.
7048 * These are mostly used for mez cards going through connectors
7049 * and backplane traces, but can be used to add other "unusual"
7050 * table values as well.
7051 */
7052static const struct txdds_ent txdds_extra_sdr[TXDDS_EXTRA_SZ] = {
7053 /* amp, pre, main, post */
7054 { 0, 0, 0, 1 }, /* QMH7342 backplane settings */
7055 { 0, 0, 0, 1 }, /* QMH7342 backplane settings */
7056 { 0, 0, 0, 2 }, /* QMH7342 backplane settings */
7057 { 0, 0, 0, 2 }, /* QMH7342 backplane settings */
7058 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7059 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7060 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7061 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7062 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7063 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7064 { 0, 0, 0, 11 }, /* QME7342 backplane settings */
7c7a416e
RC
7065 { 0, 0, 0, 3 }, /* QMH7342 backplane settings */
7066 { 0, 0, 0, 4 }, /* QMH7342 backplane settings */
a77fcf89
RC
7067};
7068
7069static const struct txdds_ent txdds_extra_ddr[TXDDS_EXTRA_SZ] = {
7070 /* amp, pre, main, post */
7071 { 0, 0, 0, 7 }, /* QMH7342 backplane settings */
7072 { 0, 0, 0, 7 }, /* QMH7342 backplane settings */
7073 { 0, 0, 0, 8 }, /* QMH7342 backplane settings */
7074 { 0, 0, 0, 8 }, /* QMH7342 backplane settings */
7075 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7076 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7077 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7078 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7079 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7080 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7081 { 0, 0, 0, 13 }, /* QME7342 backplane settings */
7c7a416e
RC
7082 { 0, 0, 0, 9 }, /* QMH7342 backplane settings */
7083 { 0, 0, 0, 10 }, /* QMH7342 backplane settings */
a77fcf89
RC
7084};
7085
7086static const struct txdds_ent txdds_extra_qdr[TXDDS_EXTRA_SZ] = {
7087 /* amp, pre, main, post */
7088 { 0, 1, 0, 4 }, /* QMH7342 backplane settings */
7089 { 0, 1, 0, 5 }, /* QMH7342 backplane settings */
7090 { 0, 1, 0, 6 }, /* QMH7342 backplane settings */
7091 { 0, 1, 0, 8 }, /* QMH7342 backplane settings */
7092 { 0, 1, 12, 10 }, /* QME7342 backplane setting */
7093 { 0, 1, 12, 11 }, /* QME7342 backplane setting */
7094 { 0, 1, 12, 12 }, /* QME7342 backplane setting */
7095 { 0, 1, 12, 14 }, /* QME7342 backplane setting */
7096 { 0, 1, 12, 6 }, /* QME7342 backplane setting */
7097 { 0, 1, 12, 7 }, /* QME7342 backplane setting */
7098 { 0, 1, 12, 8 }, /* QME7342 backplane setting */
7c7a416e
RC
7099 { 0, 1, 0, 10 }, /* QMH7342 backplane settings */
7100 { 0, 1, 0, 12 }, /* QMH7342 backplane settings */
a77fcf89
RC
7101};
7102
e706203c
MM
7103static const struct txdds_ent txdds_extra_mfg[TXDDS_MFG_SZ] = {
7104 /* amp, pre, main, post */
7105 { 0, 0, 0, 0 }, /* QME7342 mfg settings */
7106 { 0, 0, 0, 6 }, /* QME7342 P2 mfg settings */
7107};
7108
f931551b
RC
7109static const struct txdds_ent *get_atten_table(const struct txdds_ent *txdds,
7110 unsigned atten)
7111{
7112 /*
7113 * The attenuation table starts at 2dB for entry 1,
7114 * with entry 0 being the loopback entry.
7115 */
7116 if (atten <= 2)
7117 atten = 1;
7118 else if (atten > TXDDS_TABLE_SZ)
7119 atten = TXDDS_TABLE_SZ - 1;
7120 else
7121 atten--;
7122 return txdds + atten;
7123}
7124
7125/*
a77fcf89 7126 * if override is set, the module parameter txselect has a value
f931551b
RC
7127 * for this specific port, so use it, rather than our normal mechanism.
7128 */
7129static void find_best_ent(struct qib_pportdata *ppd,
7130 const struct txdds_ent **sdr_dds,
7131 const struct txdds_ent **ddr_dds,
7132 const struct txdds_ent **qdr_dds, int override)
7133{
7134 struct qib_qsfp_cache *qd = &ppd->cpspec->qsfp_data.cache;
7135 int idx;
7136
7137 /* Search table of known cables */
7138 for (idx = 0; !override && idx < ARRAY_SIZE(vendor_txdds); ++idx) {
7139 const struct vendor_txdds_ent *v = vendor_txdds + idx;
7140
7141 if (!memcmp(v->oui, qd->oui, QSFP_VOUI_LEN) &&
7142 (!v->partnum ||
7143 !memcmp(v->partnum, qd->partnum, QSFP_PN_LEN))) {
7144 *sdr_dds = &v->sdr;
7145 *ddr_dds = &v->ddr;
7146 *qdr_dds = &v->qdr;
7147 return;
7148 }
7149 }
7150
7151 /* Lookup serdes setting by cable type and attenuation */
7152 if (!override && QSFP_IS_ACTIVE(qd->tech)) {
7153 *sdr_dds = txdds_sdr + ppd->dd->board_atten;
7154 *ddr_dds = txdds_ddr + ppd->dd->board_atten;
7155 *qdr_dds = txdds_qdr + ppd->dd->board_atten;
7156 return;
7157 }
7158
7159 if (!override && QSFP_HAS_ATTEN(qd->tech) && (qd->atten[0] ||
7160 qd->atten[1])) {
7161 *sdr_dds = get_atten_table(txdds_sdr, qd->atten[0]);
7162 *ddr_dds = get_atten_table(txdds_ddr, qd->atten[0]);
7163 *qdr_dds = get_atten_table(txdds_qdr, qd->atten[1]);
7164 return;
a77fcf89 7165 } else if (ppd->cpspec->no_eep < TXDDS_TABLE_SZ) {
f931551b
RC
7166 /*
7167 * If we have no (or incomplete) data from the cable
a77fcf89
RC
7168 * EEPROM, or no QSFP, or override is set, use the
7169 * module parameter value to index into the attentuation
7170 * table.
f931551b 7171 */
a77fcf89
RC
7172 idx = ppd->cpspec->no_eep;
7173 *sdr_dds = &txdds_sdr[idx];
7174 *ddr_dds = &txdds_ddr[idx];
7175 *qdr_dds = &txdds_qdr[idx];
7176 } else if (ppd->cpspec->no_eep < (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ)) {
7177 /* similar to above, but index into the "extra" table. */
7178 idx = ppd->cpspec->no_eep - TXDDS_TABLE_SZ;
7179 *sdr_dds = &txdds_extra_sdr[idx];
7180 *ddr_dds = &txdds_extra_ddr[idx];
7181 *qdr_dds = &txdds_extra_qdr[idx];
e706203c
MM
7182 } else if ((IS_QME(ppd->dd) || IS_QMH(ppd->dd)) &&
7183 ppd->cpspec->no_eep < (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ +
7184 TXDDS_MFG_SZ)) {
7185 idx = ppd->cpspec->no_eep - (TXDDS_TABLE_SZ + TXDDS_EXTRA_SZ);
7186 printk(KERN_INFO QIB_DRV_NAME
7187 " IB%u:%u use idx %u into txdds_mfg\n",
7188 ppd->dd->unit, ppd->port, idx);
7189 *sdr_dds = &txdds_extra_mfg[idx];
7190 *ddr_dds = &txdds_extra_mfg[idx];
7191 *qdr_dds = &txdds_extra_mfg[idx];
a77fcf89
RC
7192 } else {
7193 /* this shouldn't happen, it's range checked */
7194 *sdr_dds = txdds_sdr + qib_long_atten;
7195 *ddr_dds = txdds_ddr + qib_long_atten;
7196 *qdr_dds = txdds_qdr + qib_long_atten;
f931551b
RC
7197 }
7198}
7199
7200static void init_txdds_table(struct qib_pportdata *ppd, int override)
7201{
7202 const struct txdds_ent *sdr_dds, *ddr_dds, *qdr_dds;
7203 struct txdds_ent *dds;
7204 int idx;
7205 int single_ent = 0;
7206
a77fcf89
RC
7207 find_best_ent(ppd, &sdr_dds, &ddr_dds, &qdr_dds, override);
7208
7209 /* for mez cards or override, use the selected value for all entries */
7210 if (!(ppd->dd->flags & QIB_HAS_QSFP) || override)
f931551b 7211 single_ent = 1;
f931551b
RC
7212
7213 /* Fill in the first entry with the best entry found. */
7214 set_txdds(ppd, 0, sdr_dds);
7215 set_txdds(ppd, TXDDS_TABLE_SZ, ddr_dds);
7216 set_txdds(ppd, 2 * TXDDS_TABLE_SZ, qdr_dds);
a77fcf89
RC
7217 if (ppd->lflags & (QIBL_LINKINIT | QIBL_LINKARMED |
7218 QIBL_LINKACTIVE)) {
7219 dds = (struct txdds_ent *)(ppd->link_speed_active ==
7220 QIB_IB_QDR ? qdr_dds :
7221 (ppd->link_speed_active ==
7222 QIB_IB_DDR ? ddr_dds : sdr_dds));
7223 write_tx_serdes_param(ppd, dds);
7224 }
f931551b
RC
7225
7226 /* Fill in the remaining entries with the default table values. */
7227 for (idx = 1; idx < ARRAY_SIZE(txdds_sdr); ++idx) {
7228 set_txdds(ppd, idx, single_ent ? sdr_dds : txdds_sdr + idx);
7229 set_txdds(ppd, idx + TXDDS_TABLE_SZ,
7230 single_ent ? ddr_dds : txdds_ddr + idx);
7231 set_txdds(ppd, idx + 2 * TXDDS_TABLE_SZ,
7232 single_ent ? qdr_dds : txdds_qdr + idx);
7233 }
7234}
7235
7236#define KR_AHB_ACC KREG_IDX(ahb_access_ctrl)
7237#define KR_AHB_TRANS KREG_IDX(ahb_transaction_reg)
7238#define AHB_TRANS_RDY SYM_MASK(ahb_transaction_reg, ahb_rdy)
7239#define AHB_ADDR_LSB SYM_LSB(ahb_transaction_reg, ahb_address)
7240#define AHB_DATA_LSB SYM_LSB(ahb_transaction_reg, ahb_data)
7241#define AHB_WR SYM_MASK(ahb_transaction_reg, write_not_read)
7242#define AHB_TRANS_TRIES 10
7243
7244/*
7245 * The chan argument is 0=chan0, 1=chan1, 2=pll, 3=chan2, 4=chan4,
7246 * 5=subsystem which is why most calls have "chan + chan >> 1"
7247 * for the channel argument.
7248 */
7249static u32 ahb_mod(struct qib_devdata *dd, int quad, int chan, int addr,
7250 u32 data, u32 mask)
7251{
7252 u32 rd_data, wr_data, sz_mask;
7253 u64 trans, acc, prev_acc;
7254 u32 ret = 0xBAD0BAD;
7255 int tries;
7256
7257 prev_acc = qib_read_kreg64(dd, KR_AHB_ACC);
7258 /* From this point on, make sure we return access */
7259 acc = (quad << 1) | 1;
7260 qib_write_kreg(dd, KR_AHB_ACC, acc);
7261
7262 for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7263 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7264 if (trans & AHB_TRANS_RDY)
7265 break;
7266 }
7267 if (tries >= AHB_TRANS_TRIES) {
7268 qib_dev_err(dd, "No ahb_rdy in %d tries\n", AHB_TRANS_TRIES);
7269 goto bail;
7270 }
7271
7272 /* If mask is not all 1s, we need to read, but different SerDes
7273 * entities have different sizes
7274 */
7275 sz_mask = (1UL << ((quad == 1) ? 32 : 16)) - 1;
7276 wr_data = data & mask & sz_mask;
7277 if ((~mask & sz_mask) != 0) {
7278 trans = ((chan << 6) | addr) << (AHB_ADDR_LSB + 1);
7279 qib_write_kreg(dd, KR_AHB_TRANS, trans);
7280
7281 for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7282 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7283 if (trans & AHB_TRANS_RDY)
7284 break;
7285 }
7286 if (tries >= AHB_TRANS_TRIES) {
7287 qib_dev_err(dd, "No Rd ahb_rdy in %d tries\n",
7288 AHB_TRANS_TRIES);
7289 goto bail;
7290 }
7291 /* Re-read in case host split reads and read data first */
7292 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7293 rd_data = (uint32_t)(trans >> AHB_DATA_LSB);
7294 wr_data |= (rd_data & ~mask & sz_mask);
7295 }
7296
7297 /* If mask is not zero, we need to write. */
7298 if (mask & sz_mask) {
7299 trans = ((chan << 6) | addr) << (AHB_ADDR_LSB + 1);
7300 trans |= ((uint64_t)wr_data << AHB_DATA_LSB);
7301 trans |= AHB_WR;
7302 qib_write_kreg(dd, KR_AHB_TRANS, trans);
7303
7304 for (tries = 1; tries < AHB_TRANS_TRIES; ++tries) {
7305 trans = qib_read_kreg64(dd, KR_AHB_TRANS);
7306 if (trans & AHB_TRANS_RDY)
7307 break;
7308 }
7309 if (tries >= AHB_TRANS_TRIES) {
7310 qib_dev_err(dd, "No Wr ahb_rdy in %d tries\n",
7311 AHB_TRANS_TRIES);
7312 goto bail;
7313 }
7314 }
7315 ret = wr_data;
7316bail:
7317 qib_write_kreg(dd, KR_AHB_ACC, prev_acc);
7318 return ret;
7319}
7320
7321static void ibsd_wr_allchans(struct qib_pportdata *ppd, int addr, unsigned data,
7322 unsigned mask)
7323{
7324 struct qib_devdata *dd = ppd->dd;
7325 int chan;
7326 u32 rbc;
7327
7328 for (chan = 0; chan < SERDES_CHANS; ++chan) {
7329 ahb_mod(dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)), addr,
7330 data, mask);
7331 rbc = ahb_mod(dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7332 addr, 0, 0);
7333 }
7334}
7335
a0a234d4
MM
7336static void serdes_7322_los_enable(struct qib_pportdata *ppd, int enable)
7337{
7338 u64 data = qib_read_kreg_port(ppd, krp_serdesctrl);
31264484
MH
7339 u8 state = SYM_FIELD(data, IBSerdesCtrl_0, RXLOSEN);
7340
7341 if (enable && !state) {
7342 printk(KERN_INFO QIB_DRV_NAME " IB%u:%u Turning LOS on\n",
7343 ppd->dd->unit, ppd->port);
a0a234d4 7344 data |= SYM_MASK(IBSerdesCtrl_0, RXLOSEN);
31264484
MH
7345 } else if (!enable && state) {
7346 printk(KERN_INFO QIB_DRV_NAME " IB%u:%u Turning LOS off\n",
7347 ppd->dd->unit, ppd->port);
a0a234d4 7348 data &= ~SYM_MASK(IBSerdesCtrl_0, RXLOSEN);
31264484 7349 }
a0a234d4
MM
7350 qib_write_kreg_port(ppd, krp_serdesctrl, data);
7351}
7352
f931551b
RC
7353static int serdes_7322_init(struct qib_pportdata *ppd)
7354{
a0a234d4
MM
7355 int ret = 0;
7356 if (ppd->dd->cspec->r1)
7357 ret = serdes_7322_init_old(ppd);
7358 else
7359 ret = serdes_7322_init_new(ppd);
7360 return ret;
7361}
7362
7363static int serdes_7322_init_old(struct qib_pportdata *ppd)
7364{
f931551b
RC
7365 u32 le_val;
7366
7367 /*
7368 * Initialize the Tx DDS tables. Also done every QSFP event,
7369 * for adapters with QSFP
7370 */
7371 init_txdds_table(ppd, 0);
7372
a77fcf89
RC
7373 /* ensure no tx overrides from earlier driver loads */
7374 qib_write_kreg_port(ppd, krp_tx_deemph_override,
7375 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7376 reset_tx_deemphasis_override));
7377
f931551b
RC
7378 /* Patch some SerDes defaults to "Better for IB" */
7379 /* Timing Loop Bandwidth: cdr_timing[11:9] = 0 */
7380 ibsd_wr_allchans(ppd, 2, 0, BMASK(11, 9));
7381
7382 /* Termination: rxtermctrl_r2d addr 11 bits [12:11] = 1 */
7383 ibsd_wr_allchans(ppd, 11, (1 << 11), BMASK(12, 11));
7384 /* Enable LE2: rxle2en_r2a addr 13 bit [6] = 1 */
7385 ibsd_wr_allchans(ppd, 13, (1 << 6), (1 << 6));
7386
7387 /* May be overridden in qsfp_7322_event */
7388 le_val = IS_QME(ppd->dd) ? LE2_QME : LE2_DEFAULT;
7389 ibsd_wr_allchans(ppd, 13, (le_val << 7), BMASK(9, 7));
7390
7391 /* enable LE1 adaptation for all but QME, which is disabled */
7392 le_val = IS_QME(ppd->dd) ? 0 : 1;
7393 ibsd_wr_allchans(ppd, 13, (le_val << 5), (1 << 5));
7394
7395 /* Clear cmode-override, may be set from older driver */
7396 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 0 << 14, 1 << 14);
7397
7398 /* Timing Recovery: rxtapsel addr 5 bits [9:8] = 0 */
7399 ibsd_wr_allchans(ppd, 5, (0 << 8), BMASK(9, 8));
7400
7401 /* setup LoS params; these are subsystem, so chan == 5 */
7402 /* LoS filter threshold_count on, ch 0-3, set to 8 */
7403 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 5, 8 << 11, BMASK(14, 11));
7404 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 8 << 4, BMASK(7, 4));
7405 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 8, 8 << 11, BMASK(14, 11));
7406 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 8 << 4, BMASK(7, 4));
7407
7408 /* LoS filter threshold_count off, ch 0-3, set to 4 */
7409 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 6, 4 << 0, BMASK(3, 0));
7410 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 4 << 8, BMASK(11, 8));
7411 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 4 << 0, BMASK(3, 0));
7412 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 4 << 8, BMASK(11, 8));
7413
7414 /* LoS filter select enabled */
7415 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 1 << 15, 1 << 15);
7416
7417 /* LoS target data: SDR=4, DDR=2, QDR=1 */
7418 ibsd_wr_allchans(ppd, 14, (1 << 3), BMASK(5, 3)); /* QDR */
7419 ibsd_wr_allchans(ppd, 20, (2 << 10), BMASK(12, 10)); /* DDR */
7420 ibsd_wr_allchans(ppd, 20, (4 << 13), BMASK(15, 13)); /* SDR */
7421
a0a234d4 7422 serdes_7322_los_enable(ppd, 1);
f931551b
RC
7423
7424 /* rxbistena; set 0 to avoid effects of it switch later */
7425 ibsd_wr_allchans(ppd, 9, 0 << 15, 1 << 15);
7426
7427 /* Configure 4 DFE taps, and only they adapt */
7428 ibsd_wr_allchans(ppd, 16, 0 << 0, BMASK(1, 0));
7429
7430 /* gain hi stop 32 (22) (6:1) lo stop 7 (10:7) target 22 (13) (15:11) */
7431 le_val = (ppd->dd->cspec->r1 || IS_QME(ppd->dd)) ? 0xb6c0 : 0x6bac;
7432 ibsd_wr_allchans(ppd, 21, le_val, 0xfffe);
7433
7434 /*
7435 * Set receive adaptation mode. SDR and DDR adaptation are
7436 * always on, and QDR is initially enabled; later disabled.
7437 */
7438 qib_write_kreg_port(ppd, krp_static_adapt_dis(0), 0ULL);
7439 qib_write_kreg_port(ppd, krp_static_adapt_dis(1), 0ULL);
7440 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
7441 ppd->dd->cspec->r1 ?
7442 QDR_STATIC_ADAPT_DOWN_R1 : QDR_STATIC_ADAPT_DOWN);
7443 ppd->cpspec->qdr_dfe_on = 1;
7444
a77fcf89 7445 /* FLoop LOS gate: PPM filter enabled */
f931551b
RC
7446 ibsd_wr_allchans(ppd, 38, 0 << 10, 1 << 10);
7447
7448 /* rx offset center enabled */
7449 ibsd_wr_allchans(ppd, 12, 1 << 4, 1 << 4);
7450
7451 if (!ppd->dd->cspec->r1) {
7452 ibsd_wr_allchans(ppd, 12, 1 << 12, 1 << 12);
7453 ibsd_wr_allchans(ppd, 12, 2 << 8, 0x0f << 8);
7454 }
7455
7456 /* Set the frequency loop bandwidth to 15 */
7457 ibsd_wr_allchans(ppd, 2, 15 << 5, BMASK(8, 5));
7458
7459 return 0;
7460}
7461
a0a234d4
MM
7462static int serdes_7322_init_new(struct qib_pportdata *ppd)
7463{
7464 u64 tstart;
7465 u32 le_val, rxcaldone;
7466 int chan, chan_done = (1 << SERDES_CHANS) - 1;
7467
7468 /*
7469 * Initialize the Tx DDS tables. Also done every QSFP event,
7470 * for adapters with QSFP
7471 */
7472 init_txdds_table(ppd, 0);
7473
7474 /* Clear cmode-override, may be set from older driver */
7475 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 0 << 14, 1 << 14);
7476
7477 /* ensure no tx overrides from earlier driver loads */
7478 qib_write_kreg_port(ppd, krp_tx_deemph_override,
7479 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7480 reset_tx_deemphasis_override));
7481
7482 /* START OF LSI SUGGESTED SERDES BRINGUP */
7483 /* Reset - Calibration Setup */
7484 /* Stop DFE adaptaion */
7485 ibsd_wr_allchans(ppd, 1, 0, BMASK(9, 1));
7486 /* Disable LE1 */
7487 ibsd_wr_allchans(ppd, 13, 0, BMASK(5, 5));
7488 /* Disable autoadapt for LE1 */
7489 ibsd_wr_allchans(ppd, 1, 0, BMASK(15, 15));
7490 /* Disable LE2 */
7491 ibsd_wr_allchans(ppd, 13, 0, BMASK(6, 6));
7492 /* Disable VGA */
7493 ibsd_wr_allchans(ppd, 5, 0, BMASK(0, 0));
7494 /* Disable AFE Offset Cancel */
7495 ibsd_wr_allchans(ppd, 12, 0, BMASK(12, 12));
7496 /* Disable Timing Loop */
7497 ibsd_wr_allchans(ppd, 2, 0, BMASK(3, 3));
7498 /* Disable Frequency Loop */
7499 ibsd_wr_allchans(ppd, 2, 0, BMASK(4, 4));
7500 /* Disable Baseline Wander Correction */
7501 ibsd_wr_allchans(ppd, 13, 0, BMASK(13, 13));
7502 /* Disable RX Calibration */
7503 ibsd_wr_allchans(ppd, 4, 0, BMASK(10, 10));
7504 /* Disable RX Offset Calibration */
7505 ibsd_wr_allchans(ppd, 12, 0, BMASK(4, 4));
7506 /* Select BB CDR */
7507 ibsd_wr_allchans(ppd, 2, (1 << 15), BMASK(15, 15));
7508 /* CDR Step Size */
7509 ibsd_wr_allchans(ppd, 5, 0, BMASK(9, 8));
7510 /* Enable phase Calibration */
7511 ibsd_wr_allchans(ppd, 12, (1 << 5), BMASK(5, 5));
7512 /* DFE Bandwidth [2:14-12] */
7513 ibsd_wr_allchans(ppd, 2, (4 << 12), BMASK(14, 12));
7514 /* DFE Config (4 taps only) */
7515 ibsd_wr_allchans(ppd, 16, 0, BMASK(1, 0));
7516 /* Gain Loop Bandwidth */
7517 if (!ppd->dd->cspec->r1) {
7518 ibsd_wr_allchans(ppd, 12, 1 << 12, BMASK(12, 12));
7519 ibsd_wr_allchans(ppd, 12, 2 << 8, BMASK(11, 8));
7520 } else {
7521 ibsd_wr_allchans(ppd, 19, (3 << 11), BMASK(13, 11));
7522 }
7523 /* Baseline Wander Correction Gain [13:4-0] (leave as default) */
7524 /* Baseline Wander Correction Gain [3:7-5] (leave as default) */
7525 /* Data Rate Select [5:7-6] (leave as default) */
25985edc 7526 /* RX Parallel Word Width [3:10-8] (leave as default) */
a0a234d4
MM
7527
7528 /* RX REST */
7529 /* Single- or Multi-channel reset */
7530 /* RX Analog reset */
7531 /* RX Digital reset */
7532 ibsd_wr_allchans(ppd, 0, 0, BMASK(15, 13));
7533 msleep(20);
7534 /* RX Analog reset */
7535 ibsd_wr_allchans(ppd, 0, (1 << 14), BMASK(14, 14));
7536 msleep(20);
7537 /* RX Digital reset */
7538 ibsd_wr_allchans(ppd, 0, (1 << 13), BMASK(13, 13));
7539 msleep(20);
7540
7541 /* setup LoS params; these are subsystem, so chan == 5 */
7542 /* LoS filter threshold_count on, ch 0-3, set to 8 */
7543 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 5, 8 << 11, BMASK(14, 11));
7544 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 8 << 4, BMASK(7, 4));
7545 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 8, 8 << 11, BMASK(14, 11));
7546 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 8 << 4, BMASK(7, 4));
7547
7548 /* LoS filter threshold_count off, ch 0-3, set to 4 */
7549 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 6, 4 << 0, BMASK(3, 0));
7550 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 7, 4 << 8, BMASK(11, 8));
7551 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 4 << 0, BMASK(3, 0));
7552 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 10, 4 << 8, BMASK(11, 8));
7553
7554 /* LoS filter select enabled */
7555 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), 5, 9, 1 << 15, 1 << 15);
7556
7557 /* LoS target data: SDR=4, DDR=2, QDR=1 */
7558 ibsd_wr_allchans(ppd, 14, (1 << 3), BMASK(5, 3)); /* QDR */
7559 ibsd_wr_allchans(ppd, 20, (2 << 10), BMASK(12, 10)); /* DDR */
7560 ibsd_wr_allchans(ppd, 20, (4 << 13), BMASK(15, 13)); /* SDR */
7561
7562 /* Turn on LOS on initial SERDES init */
7563 serdes_7322_los_enable(ppd, 1);
7564 /* FLoop LOS gate: PPM filter enabled */
7565 ibsd_wr_allchans(ppd, 38, 0 << 10, 1 << 10);
7566
7567 /* RX LATCH CALIBRATION */
7568 /* Enable Eyefinder Phase Calibration latch */
7569 ibsd_wr_allchans(ppd, 15, 1, BMASK(0, 0));
7570 /* Enable RX Offset Calibration latch */
7571 ibsd_wr_allchans(ppd, 12, (1 << 4), BMASK(4, 4));
7572 msleep(20);
7573 /* Start Calibration */
7574 ibsd_wr_allchans(ppd, 4, (1 << 10), BMASK(10, 10));
7575 tstart = get_jiffies_64();
7576 while (chan_done &&
9f5754e3
MH
7577 !time_after64(get_jiffies_64(),
7578 tstart + msecs_to_jiffies(500))) {
a0a234d4
MM
7579 msleep(20);
7580 for (chan = 0; chan < SERDES_CHANS; ++chan) {
7581 rxcaldone = ahb_mod(ppd->dd, IBSD(ppd->hw_pidx),
7582 (chan + (chan >> 1)),
7583 25, 0, 0);
7584 if ((~rxcaldone & (u32)BMASK(9, 9)) == 0 &&
7585 (~chan_done & (1 << chan)) == 0)
7586 chan_done &= ~(1 << chan);
7587 }
7588 }
7589 if (chan_done) {
7590 printk(KERN_INFO QIB_DRV_NAME
7591 " Serdes %d calibration not done after .5 sec: 0x%x\n",
7592 IBSD(ppd->hw_pidx), chan_done);
7593 } else {
7594 for (chan = 0; chan < SERDES_CHANS; ++chan) {
7595 rxcaldone = ahb_mod(ppd->dd, IBSD(ppd->hw_pidx),
7596 (chan + (chan >> 1)),
7597 25, 0, 0);
7598 if ((~rxcaldone & (u32)BMASK(10, 10)) == 0)
7599 printk(KERN_INFO QIB_DRV_NAME
7600 " Serdes %d chan %d calibration "
7601 "failed\n", IBSD(ppd->hw_pidx), chan);
7602 }
7603 }
7604
7605 /* Turn off Calibration */
7606 ibsd_wr_allchans(ppd, 4, 0, BMASK(10, 10));
7607 msleep(20);
7608
7609 /* BRING RX UP */
7610 /* Set LE2 value (May be overridden in qsfp_7322_event) */
7611 le_val = IS_QME(ppd->dd) ? LE2_QME : LE2_DEFAULT;
7612 ibsd_wr_allchans(ppd, 13, (le_val << 7), BMASK(9, 7));
7613 /* Set LE2 Loop bandwidth */
7614 ibsd_wr_allchans(ppd, 3, (7 << 5), BMASK(7, 5));
7615 /* Enable LE2 */
7616 ibsd_wr_allchans(ppd, 13, (1 << 6), BMASK(6, 6));
7617 msleep(20);
7618 /* Enable H0 only */
7619 ibsd_wr_allchans(ppd, 1, 1, BMASK(9, 1));
7620 /* gain hi stop 32 (22) (6:1) lo stop 7 (10:7) target 22 (13) (15:11) */
7621 le_val = (ppd->dd->cspec->r1 || IS_QME(ppd->dd)) ? 0xb6c0 : 0x6bac;
7622 ibsd_wr_allchans(ppd, 21, le_val, 0xfffe);
7623 /* Enable VGA */
7624 ibsd_wr_allchans(ppd, 5, 0, BMASK(0, 0));
7625 msleep(20);
7626 /* Set Frequency Loop Bandwidth */
7627 ibsd_wr_allchans(ppd, 2, (7 << 5), BMASK(8, 5));
7628 /* Enable Frequency Loop */
7629 ibsd_wr_allchans(ppd, 2, (1 << 4), BMASK(4, 4));
7630 /* Set Timing Loop Bandwidth */
7631 ibsd_wr_allchans(ppd, 2, 0, BMASK(11, 9));
7632 /* Enable Timing Loop */
7633 ibsd_wr_allchans(ppd, 2, (1 << 3), BMASK(3, 3));
7634 msleep(50);
7635 /* Enable DFE
7636 * Set receive adaptation mode. SDR and DDR adaptation are
7637 * always on, and QDR is initially enabled; later disabled.
7638 */
7639 qib_write_kreg_port(ppd, krp_static_adapt_dis(0), 0ULL);
7640 qib_write_kreg_port(ppd, krp_static_adapt_dis(1), 0ULL);
7641 qib_write_kreg_port(ppd, krp_static_adapt_dis(2),
7642 ppd->dd->cspec->r1 ?
7643 QDR_STATIC_ADAPT_DOWN_R1 : QDR_STATIC_ADAPT_DOWN);
7644 ppd->cpspec->qdr_dfe_on = 1;
7645 /* Disable LE1 */
7646 ibsd_wr_allchans(ppd, 13, (0 << 5), (1 << 5));
7647 /* Disable auto adapt for LE1 */
7648 ibsd_wr_allchans(ppd, 1, (0 << 15), BMASK(15, 15));
7649 msleep(20);
7650 /* Enable AFE Offset Cancel */
7651 ibsd_wr_allchans(ppd, 12, (1 << 12), BMASK(12, 12));
7652 /* Enable Baseline Wander Correction */
7653 ibsd_wr_allchans(ppd, 12, (1 << 13), BMASK(13, 13));
7654 /* Termination: rxtermctrl_r2d addr 11 bits [12:11] = 1 */
7655 ibsd_wr_allchans(ppd, 11, (1 << 11), BMASK(12, 11));
7656 /* VGA output common mode */
7657 ibsd_wr_allchans(ppd, 12, (3 << 2), BMASK(3, 2));
7658
7659 return 0;
7660}
7661
f931551b
RC
7662/* start adjust QMH serdes parameters */
7663
7664static void set_man_code(struct qib_pportdata *ppd, int chan, int code)
7665{
7666 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7667 9, code << 9, 0x3f << 9);
7668}
7669
7670static void set_man_mode_h1(struct qib_pportdata *ppd, int chan,
7671 int enable, u32 tapenable)
7672{
7673 if (enable)
7674 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7675 1, 3 << 10, 0x1f << 10);
7676 else
7677 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7678 1, 0, 0x1f << 10);
7679}
7680
7681/* Set clock to 1, 0, 1, 0 */
7682static void clock_man(struct qib_pportdata *ppd, int chan)
7683{
7684 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7685 4, 0x4000, 0x4000);
7686 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7687 4, 0, 0x4000);
7688 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7689 4, 0x4000, 0x4000);
7690 ahb_mod(ppd->dd, IBSD(ppd->hw_pidx), (chan + (chan >> 1)),
7691 4, 0, 0x4000);
7692}
7693
7694/*
7695 * write the current Tx serdes pre,post,main,amp settings into the serdes.
7696 * The caller must pass the settings appropriate for the current speed,
7697 * or not care if they are correct for the current speed.
7698 */
7699static void write_tx_serdes_param(struct qib_pportdata *ppd,
7700 struct txdds_ent *txdds)
7701{
7702 u64 deemph;
7703
7704 deemph = qib_read_kreg_port(ppd, krp_tx_deemph_override);
7705 /* field names for amp, main, post, pre, respectively */
7706 deemph &= ~(SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txampcntl_d2a) |
7707 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txc0_ena) |
7708 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txcp1_ena) |
7709 SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0, txcn1_ena));
a77fcf89
RC
7710
7711 deemph |= SYM_MASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7712 tx_override_deemphasis_select);
7713 deemph |= (txdds->amp & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7714 txampcntl_d2a)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7715 txampcntl_d2a);
7716 deemph |= (txdds->main & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7717 txc0_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7718 txc0_ena);
7719 deemph |= (txdds->post & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7720 txcp1_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7721 txcp1_ena);
7722 deemph |= (txdds->pre & SYM_RMASK(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
7723 txcn1_ena)) << SYM_LSB(IBSD_TX_DEEMPHASIS_OVERRIDE_0,
f931551b
RC
7724 txcn1_ena);
7725 qib_write_kreg_port(ppd, krp_tx_deemph_override, deemph);
7726}
7727
7728/*
a77fcf89
RC
7729 * Set the parameters for mez cards on link bounce, so they are
7730 * always exactly what was requested. Similar logic to init_txdds
7731 * but does just the serdes.
f931551b
RC
7732 */
7733static void adj_tx_serdes(struct qib_pportdata *ppd)
7734{
a77fcf89
RC
7735 const struct txdds_ent *sdr_dds, *ddr_dds, *qdr_dds;
7736 struct txdds_ent *dds;
f931551b 7737
a77fcf89
RC
7738 find_best_ent(ppd, &sdr_dds, &ddr_dds, &qdr_dds, 1);
7739 dds = (struct txdds_ent *)(ppd->link_speed_active == QIB_IB_QDR ?
7740 qdr_dds : (ppd->link_speed_active == QIB_IB_DDR ?
7741 ddr_dds : sdr_dds));
7742 write_tx_serdes_param(ppd, dds);
f931551b
RC
7743}
7744
7745/* set QDR forced value for H1, if needed */
7746static void force_h1(struct qib_pportdata *ppd)
7747{
7748 int chan;
7749
7750 ppd->cpspec->qdr_reforce = 0;
7751 if (!ppd->dd->cspec->r1)
7752 return;
7753
7754 for (chan = 0; chan < SERDES_CHANS; chan++) {
7755 set_man_mode_h1(ppd, chan, 1, 0);
7756 set_man_code(ppd, chan, ppd->cpspec->h1_val);
7757 clock_man(ppd, chan);
7758 set_man_mode_h1(ppd, chan, 0, 0);
7759 }
7760}
7761
f931551b
RC
7762#define SJA_EN SYM_MASK(SPC_JTAG_ACCESS_REG, SPC_JTAG_ACCESS_EN)
7763#define BISTEN_LSB SYM_LSB(SPC_JTAG_ACCESS_REG, bist_en)
7764
7765#define R_OPCODE_LSB 3
7766#define R_OP_NOP 0
7767#define R_OP_SHIFT 2
7768#define R_OP_UPDATE 3
7769#define R_TDI_LSB 2
7770#define R_TDO_LSB 1
7771#define R_RDY 1
7772
7773static int qib_r_grab(struct qib_devdata *dd)
7774{
7775 u64 val;
7776 val = SJA_EN;
7777 qib_write_kreg(dd, kr_r_access, val);
7778 qib_read_kreg32(dd, kr_scratch);
7779 return 0;
7780}
7781
7782/* qib_r_wait_for_rdy() not only waits for the ready bit, it
7783 * returns the current state of R_TDO
7784 */
7785static int qib_r_wait_for_rdy(struct qib_devdata *dd)
7786{
7787 u64 val;
7788 int timeout;
7789 for (timeout = 0; timeout < 100 ; ++timeout) {
7790 val = qib_read_kreg32(dd, kr_r_access);
7791 if (val & R_RDY)
7792 return (val >> R_TDO_LSB) & 1;
7793 }
7794 return -1;
7795}
7796
7797static int qib_r_shift(struct qib_devdata *dd, int bisten,
7798 int len, u8 *inp, u8 *outp)
7799{
7800 u64 valbase, val;
7801 int ret, pos;
7802
7803 valbase = SJA_EN | (bisten << BISTEN_LSB) |
7804 (R_OP_SHIFT << R_OPCODE_LSB);
7805 ret = qib_r_wait_for_rdy(dd);
7806 if (ret < 0)
7807 goto bail;
7808 for (pos = 0; pos < len; ++pos) {
7809 val = valbase;
7810 if (outp) {
7811 outp[pos >> 3] &= ~(1 << (pos & 7));
7812 outp[pos >> 3] |= (ret << (pos & 7));
7813 }
7814 if (inp) {
7815 int tdi = inp[pos >> 3] >> (pos & 7);
7816 val |= ((tdi & 1) << R_TDI_LSB);
7817 }
7818 qib_write_kreg(dd, kr_r_access, val);
7819 qib_read_kreg32(dd, kr_scratch);
7820 ret = qib_r_wait_for_rdy(dd);
7821 if (ret < 0)
7822 break;
7823 }
7824 /* Restore to NOP between operations. */
7825 val = SJA_EN | (bisten << BISTEN_LSB);
7826 qib_write_kreg(dd, kr_r_access, val);
7827 qib_read_kreg32(dd, kr_scratch);
7828 ret = qib_r_wait_for_rdy(dd);
7829
7830 if (ret >= 0)
7831 ret = pos;
7832bail:
7833 return ret;
7834}
7835
7836static int qib_r_update(struct qib_devdata *dd, int bisten)
7837{
7838 u64 val;
7839 int ret;
7840
7841 val = SJA_EN | (bisten << BISTEN_LSB) | (R_OP_UPDATE << R_OPCODE_LSB);
7842 ret = qib_r_wait_for_rdy(dd);
7843 if (ret >= 0) {
7844 qib_write_kreg(dd, kr_r_access, val);
7845 qib_read_kreg32(dd, kr_scratch);
7846 }
7847 return ret;
7848}
7849
7850#define BISTEN_PORT_SEL 15
7851#define LEN_PORT_SEL 625
7852#define BISTEN_AT 17
7853#define LEN_AT 156
7854#define BISTEN_ETM 16
7855#define LEN_ETM 632
7856
7857#define BIT2BYTE(x) (((x) + BITS_PER_BYTE - 1) / BITS_PER_BYTE)
7858
7859/* these are common for all IB port use cases. */
7860static u8 reset_at[BIT2BYTE(LEN_AT)] = {
7861 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7862 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x20, 0x00,
7863};
7864static u8 reset_atetm[BIT2BYTE(LEN_ETM)] = {
7865 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7866 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7867 0x00, 0x00, 0x00, 0x80, 0xe3, 0x81, 0x73, 0x3c, 0x70, 0x8e,
7868 0x07, 0xce, 0xf1, 0xc0, 0x39, 0x1e, 0x38, 0xc7, 0x03, 0xe7,
7869 0x78, 0xe0, 0x1c, 0x0f, 0x9c, 0x7f, 0x80, 0x73, 0x0f, 0x70,
7870 0xde, 0x01, 0xce, 0x39, 0xc0, 0xf9, 0x06, 0x38, 0xd7, 0x00,
7871 0xe7, 0x19, 0xe0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7872 0x00, 0xff, 0xff, 0xff, 0xff, 0x00, 0x00, 0x00, 0x00,
7873};
7874static u8 at[BIT2BYTE(LEN_AT)] = {
7875 0x00, 0x00, 0x18, 0x00, 0x00, 0x00, 0x18, 0x00, 0x00, 0x00,
7876 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x20, 0x00,
7877};
7878
7879/* used for IB1 or IB2, only one in use */
7880static u8 atetm_1port[BIT2BYTE(LEN_ETM)] = {
7881 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7882 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7883 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7884 0x00, 0x10, 0xf2, 0x80, 0x83, 0x1e, 0x38, 0x00, 0x00, 0x00,
7885 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7886 0x00, 0x00, 0x50, 0xf4, 0x41, 0x00, 0x18, 0x78, 0xc8, 0x03,
7887 0x07, 0x7b, 0xa0, 0x3e, 0x00, 0x02, 0x00, 0x00, 0x18, 0x00,
7888 0x18, 0x00, 0x00, 0x00, 0x00, 0x4b, 0x00, 0x00, 0x00,
7889};
7890
7891/* used when both IB1 and IB2 are in use */
7892static u8 atetm_2port[BIT2BYTE(LEN_ETM)] = {
7893 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7894 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x79,
7895 0xc0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
7896 0x00, 0x00, 0xf8, 0x80, 0x83, 0x1e, 0x38, 0xe0, 0x03, 0x05,
7897 0x7b, 0xa0, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x80,
7898 0xa2, 0x0f, 0x50, 0xf4, 0x41, 0x00, 0x18, 0x78, 0xd1, 0x07,
7899 0x02, 0x7c, 0x80, 0x3e, 0x00, 0x02, 0x00, 0x00, 0x3e, 0x00,
7900 0x02, 0x00, 0x00, 0x00, 0x00, 0x64, 0x00, 0x00, 0x00,
7901};
7902
7903/* used when only IB1 is in use */
7904static u8 portsel_port1[BIT2BYTE(LEN_PORT_SEL)] = {
7905 0x32, 0x65, 0xa4, 0x7b, 0x10, 0x98, 0xdc, 0xfe, 0x13, 0x13,
7906 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x73, 0x0c, 0x0c, 0x0c,
7907 0x0c, 0x0c, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7908 0x13, 0x78, 0x78, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7909 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x74, 0x32,
7910 0x32, 0x32, 0x32, 0x32, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
7911 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
7912 0x14, 0x14, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00,
7913};
7914
7915/* used when only IB2 is in use */
7916static u8 portsel_port2[BIT2BYTE(LEN_PORT_SEL)] = {
7917 0x32, 0x65, 0xa4, 0x7b, 0x10, 0x98, 0xdc, 0xfe, 0x39, 0x39,
7918 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x73, 0x32, 0x32, 0x32,
7919 0x32, 0x32, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39,
7920 0x39, 0x78, 0x78, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39, 0x39,
7921 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x74, 0x32,
7922 0x32, 0x32, 0x32, 0x32, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a,
7923 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a, 0x3a,
7924 0x3a, 0x3a, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x01,
7925};
7926
7927/* used when both IB1 and IB2 are in use */
7928static u8 portsel_2port[BIT2BYTE(LEN_PORT_SEL)] = {
7929 0x32, 0xba, 0x54, 0x76, 0x10, 0x98, 0xdc, 0xfe, 0x13, 0x13,
7930 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x73, 0x0c, 0x0c, 0x0c,
7931 0x0c, 0x0c, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7932 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13, 0x13,
7933 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x74, 0x32,
7934 0x32, 0x32, 0x32, 0x32, 0x14, 0x14, 0x14, 0x14, 0x14, 0x3a,
7935 0x3a, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14, 0x14,
7936 0x14, 0x14, 0x9f, 0x01, 0x00, 0x00, 0x00, 0x00, 0x00,
7937};
7938
7939/*
7940 * Do setup to properly handle IB link recovery; if port is zero, we
7941 * are initializing to cover both ports; otherwise we are initializing
7942 * to cover a single port card, or the port has reached INIT and we may
7943 * need to switch coverage types.
7944 */
7945static void setup_7322_link_recovery(struct qib_pportdata *ppd, u32 both)
7946{
7947 u8 *portsel, *etm;
7948 struct qib_devdata *dd = ppd->dd;
7949
7950 if (!ppd->dd->cspec->r1)
7951 return;
7952 if (!both) {
7953 dd->cspec->recovery_ports_initted++;
7954 ppd->cpspec->recovery_init = 1;
7955 }
7956 if (!both && dd->cspec->recovery_ports_initted == 1) {
7957 portsel = ppd->port == 1 ? portsel_port1 : portsel_port2;
7958 etm = atetm_1port;
7959 } else {
7960 portsel = portsel_2port;
7961 etm = atetm_2port;
7962 }
7963
7964 if (qib_r_grab(dd) < 0 ||
7965 qib_r_shift(dd, BISTEN_ETM, LEN_ETM, reset_atetm, NULL) < 0 ||
7966 qib_r_update(dd, BISTEN_ETM) < 0 ||
7967 qib_r_shift(dd, BISTEN_AT, LEN_AT, reset_at, NULL) < 0 ||
7968 qib_r_update(dd, BISTEN_AT) < 0 ||
7969 qib_r_shift(dd, BISTEN_PORT_SEL, LEN_PORT_SEL,
7970 portsel, NULL) < 0 ||
7971 qib_r_update(dd, BISTEN_PORT_SEL) < 0 ||
7972 qib_r_shift(dd, BISTEN_AT, LEN_AT, at, NULL) < 0 ||
7973 qib_r_update(dd, BISTEN_AT) < 0 ||
7974 qib_r_shift(dd, BISTEN_ETM, LEN_ETM, etm, NULL) < 0 ||
7975 qib_r_update(dd, BISTEN_ETM) < 0)
7976 qib_dev_err(dd, "Failed IB link recovery setup\n");
7977}
7978
7979static void check_7322_rxe_status(struct qib_pportdata *ppd)
7980{
7981 struct qib_devdata *dd = ppd->dd;
7982 u64 fmask;
7983
7984 if (dd->cspec->recovery_ports_initted != 1)
7985 return; /* rest doesn't apply to dualport */
7986 qib_write_kreg(dd, kr_control, dd->control |
7987 SYM_MASK(Control, FreezeMode));
7988 (void)qib_read_kreg64(dd, kr_scratch);
7989 udelay(3); /* ibcreset asserted 400ns, be sure that's over */
7990 fmask = qib_read_kreg64(dd, kr_act_fmask);
7991 if (!fmask) {
7992 /*
7993 * require a powercycle before we'll work again, and make
7994 * sure we get no more interrupts, and don't turn off
7995 * freeze.
7996 */
7997 ppd->dd->cspec->stay_in_freeze = 1;
7998 qib_7322_set_intr_state(ppd->dd, 0);
7999 qib_write_kreg(dd, kr_fmask, 0ULL);
8000 qib_dev_err(dd, "HCA unusable until powercycled\n");
8001 return; /* eventually reset */
8002 }
8003
8004 qib_write_kreg(ppd->dd, kr_hwerrclear,
8005 SYM_MASK(HwErrClear, IBSerdesPClkNotDetectClear_1));
8006
8007 /* don't do the full clear_freeze(), not needed for this */
8008 qib_write_kreg(dd, kr_control, dd->control);
8009 qib_read_kreg32(dd, kr_scratch);
8010 /* take IBC out of reset */
8011 if (ppd->link_speed_supported) {
8012 ppd->cpspec->ibcctrl_a &=
8013 ~SYM_MASK(IBCCtrlA_0, IBStatIntReductionEn);
8014 qib_write_kreg_port(ppd, krp_ibcctrl_a,
8015 ppd->cpspec->ibcctrl_a);
8016 qib_read_kreg32(dd, kr_scratch);
8017 if (ppd->lflags & QIBL_IB_LINK_DISABLED)
8018 qib_set_ib_7322_lstate(ppd, 0,
8019 QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
8020 }
8021}
This page took 0.439181 seconds and 5 git commands to generate.