IB/qib: fixup indentation in qib_ib_rcv()
[deliverable/linux.git] / drivers / infiniband / hw / qib / qib_init.c
CommitLineData
f931551b 1/*
e2eed58b 2 * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
551ace12 3 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
f931551b
RC
4 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/vmalloc.h>
38#include <linux/delay.h>
39#include <linux/idr.h>
e4dd23d7 40#include <linux/module.h>
7fac3301 41#include <linux/printk.h>
8469ba39
MM
42#ifdef CONFIG_INFINIBAND_QIB_DCA
43#include <linux/dca.h>
44#endif
f931551b
RC
45
46#include "qib.h"
47#include "qib_common.h"
36a8f01c 48#include "qib_mad.h"
ddb88765
MM
49#ifdef CONFIG_DEBUG_FS
50#include "qib_debugfs.h"
51#include "qib_verbs.h"
52#endif
f931551b 53
7fac3301
MM
54#undef pr_fmt
55#define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
56
f931551b
RC
57/*
58 * min buffers we want to have per context, after driver
59 */
60#define QIB_MIN_USER_CTXT_BUFCNT 7
61
62#define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
63#define QLOGIC_IB_R_SOFTWARE_SHIFT 24
64#define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
65
66/*
67 * Number of ctxts we are configured to use (to allow for more pio
68 * buffers per ctxt, etc.) Zero means use chip value.
69 */
70ushort qib_cfgctxts;
71module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
72MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
73
e0f30bac
RV
74unsigned qib_numa_aware;
75module_param_named(numa_aware, qib_numa_aware, uint, S_IRUGO);
76MODULE_PARM_DESC(numa_aware,
77 "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
78
f931551b
RC
79/*
80 * If set, do not write to any regs if avoidable, hack to allow
81 * check for deranged default register values.
82 */
83ushort qib_mini_init;
84module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
85MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
86
87unsigned qib_n_krcv_queues;
88module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
89MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
90
36a8f01c
MM
91unsigned qib_cc_table_size;
92module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO);
93MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
f931551b
RC
94/*
95 * qib_wc_pat parameter:
96 * 0 is WC via MTRR
97 * 1 is WC via PAT
98 * If PAT initialization fails, code reverts back to MTRR
99 */
100unsigned qib_wc_pat = 1; /* default (1) is to use PAT, not MTRR */
101module_param_named(wc_pat, qib_wc_pat, uint, S_IRUGO);
102MODULE_PARM_DESC(wc_pat, "enable write-combining via PAT mechanism");
103
f931551b
RC
104static void verify_interrupt(unsigned long);
105
106static struct idr qib_unit_table;
107u32 qib_cpulist_count;
108unsigned long *qib_cpulist;
109
110/* set number of contexts we'll actually use */
111void qib_set_ctxtcnt(struct qib_devdata *dd)
112{
5dbbcb97 113 if (!qib_cfgctxts) {
0502f94c 114 dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
5dbbcb97
MM
115 if (dd->cfgctxts > dd->ctxtcnt)
116 dd->cfgctxts = dd->ctxtcnt;
117 } else if (qib_cfgctxts < dd->num_pports)
f931551b
RC
118 dd->cfgctxts = dd->ctxtcnt;
119 else if (qib_cfgctxts <= dd->ctxtcnt)
120 dd->cfgctxts = qib_cfgctxts;
121 else
122 dd->cfgctxts = dd->ctxtcnt;
6ceaadee
MH
123 dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 :
124 dd->cfgctxts - dd->first_user_ctxt;
f931551b
RC
125}
126
127/*
128 * Common code for creating the receive context array.
129 */
130int qib_create_ctxts(struct qib_devdata *dd)
131{
132 unsigned i;
133 int ret;
e0f30bac
RV
134 int local_node_id = pcibus_to_node(dd->pcidev->bus);
135
136 if (local_node_id < 0)
137 local_node_id = numa_node_id();
138 dd->assigned_node_id = local_node_id;
f931551b
RC
139
140 /*
141 * Allocate full ctxtcnt array, rather than just cfgctxts, because
142 * cleanup iterates across all possible ctxts.
143 */
144 dd->rcd = kzalloc(sizeof(*dd->rcd) * dd->ctxtcnt, GFP_KERNEL);
145 if (!dd->rcd) {
7fac3301
MM
146 qib_dev_err(dd,
147 "Unable to allocate ctxtdata array, failing\n");
f931551b
RC
148 ret = -ENOMEM;
149 goto done;
150 }
151
152 /* create (one or more) kctxt */
153 for (i = 0; i < dd->first_user_ctxt; ++i) {
154 struct qib_pportdata *ppd;
155 struct qib_ctxtdata *rcd;
156
157 if (dd->skip_kctxt_mask & (1 << i))
158 continue;
159
160 ppd = dd->pport + (i % dd->num_pports);
e0f30bac
RV
161
162 rcd = qib_create_ctxtdata(ppd, i, dd->assigned_node_id);
f931551b 163 if (!rcd) {
7fac3301
MM
164 qib_dev_err(dd,
165 "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
f931551b
RC
166 ret = -ENOMEM;
167 goto done;
168 }
169 rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
170 rcd->seq_cnt = 1;
171 }
172 ret = 0;
173done:
174 return ret;
175}
176
177/*
178 * Common code for user and kernel context setup.
179 */
e0f30bac
RV
180struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt,
181 int node_id)
f931551b
RC
182{
183 struct qib_devdata *dd = ppd->dd;
184 struct qib_ctxtdata *rcd;
185
e0f30bac 186 rcd = kzalloc_node(sizeof(*rcd), GFP_KERNEL, node_id);
f931551b
RC
187 if (rcd) {
188 INIT_LIST_HEAD(&rcd->qp_wait_list);
e0f30bac 189 rcd->node_id = node_id;
f931551b
RC
190 rcd->ppd = ppd;
191 rcd->dd = dd;
192 rcd->cnt = 1;
193 rcd->ctxt = ctxt;
194 dd->rcd[ctxt] = rcd;
ddb88765
MM
195#ifdef CONFIG_DEBUG_FS
196 if (ctxt < dd->first_user_ctxt) { /* N/A for PSM contexts */
197 rcd->opstats = kzalloc_node(sizeof(*rcd->opstats),
198 GFP_KERNEL, node_id);
199 if (!rcd->opstats) {
200 kfree(rcd);
201 qib_dev_err(dd,
202 "Unable to allocate per ctxt stats buffer\n");
203 return NULL;
204 }
205 }
206#endif
f931551b
RC
207 dd->f_init_ctxt(rcd);
208
209 /*
210 * To avoid wasting a lot of memory, we allocate 32KB chunks
211 * of physically contiguous memory, advance through it until
212 * used up and then allocate more. Of course, we need
213 * memory to store those extra pointers, now. 32KB seems to
214 * be the most that is "safe" under memory pressure
215 * (creating large files and then copying them over
216 * NFS while doing lots of MPI jobs). The OOM killer can
217 * get invoked, even though we say we can sleep and this can
218 * cause significant system problems....
219 */
220 rcd->rcvegrbuf_size = 0x8000;
221 rcd->rcvegrbufs_perchunk =
222 rcd->rcvegrbuf_size / dd->rcvegrbufsize;
223 rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
224 rcd->rcvegrbufs_perchunk - 1) /
225 rcd->rcvegrbufs_perchunk;
9e1c0e43
MM
226 BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk));
227 rcd->rcvegrbufs_perchunk_shift =
228 ilog2(rcd->rcvegrbufs_perchunk);
f931551b
RC
229 }
230 return rcd;
231}
232
233/*
234 * Common code for initializing the physical port structure.
235 */
7d7632ad 236int qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
f931551b
RC
237 u8 hw_pidx, u8 port)
238{
36a8f01c 239 int size;
f931551b
RC
240 ppd->dd = dd;
241 ppd->hw_pidx = hw_pidx;
242 ppd->port = port; /* IB port number, not index */
243
244 spin_lock_init(&ppd->sdma_lock);
245 spin_lock_init(&ppd->lflags_lock);
7d7632ad 246 spin_lock_init(&ppd->cc_shadow_lock);
f931551b
RC
247 init_waitqueue_head(&ppd->state_wait);
248
249 init_timer(&ppd->symerr_clear_timer);
250 ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
251 ppd->symerr_clear_timer.data = (unsigned long)ppd;
551ace12
MM
252
253 ppd->qib_wq = NULL;
7d7632ad
MM
254 ppd->ibport_data.pmastats =
255 alloc_percpu(struct qib_pma_counters);
256 if (!ppd->ibport_data.pmastats)
257 return -ENOMEM;
36a8f01c
MM
258
259 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES)
260 goto bail;
261
262 ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size,
263 IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT);
264
265 ppd->cc_max_table_entries =
266 ppd->cc_supported_table_entries/IB_CCT_ENTRIES;
267
268 size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry)
269 * IB_CCT_ENTRIES;
270 ppd->ccti_entries = kzalloc(size, GFP_KERNEL);
271 if (!ppd->ccti_entries) {
272 qib_dev_err(dd,
273 "failed to allocate congestion control table for port %d!\n",
274 port);
275 goto bail;
276 }
277
278 size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry);
279 ppd->congestion_entries = kzalloc(size, GFP_KERNEL);
280 if (!ppd->congestion_entries) {
281 qib_dev_err(dd,
282 "failed to allocate congestion setting list for port %d!\n",
283 port);
284 goto bail_1;
285 }
286
287 size = sizeof(struct cc_table_shadow);
288 ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL);
289 if (!ppd->ccti_entries_shadow) {
290 qib_dev_err(dd,
291 "failed to allocate shadow ccti list for port %d!\n",
292 port);
293 goto bail_2;
294 }
295
296 size = sizeof(struct ib_cc_congestion_setting_attr);
297 ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL);
298 if (!ppd->congestion_entries_shadow) {
299 qib_dev_err(dd,
300 "failed to allocate shadow congestion setting list for port %d!\n",
301 port);
302 goto bail_3;
303 }
304
7d7632ad 305 return 0;
36a8f01c
MM
306
307bail_3:
308 kfree(ppd->ccti_entries_shadow);
309 ppd->ccti_entries_shadow = NULL;
310bail_2:
311 kfree(ppd->congestion_entries);
312 ppd->congestion_entries = NULL;
313bail_1:
314 kfree(ppd->ccti_entries);
315 ppd->ccti_entries = NULL;
316bail:
317 /* User is intentionally disabling the congestion control agent */
318 if (!qib_cc_table_size)
7d7632ad 319 return 0;
36a8f01c
MM
320
321 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) {
322 qib_cc_table_size = 0;
323 qib_dev_err(dd,
324 "Congestion Control table size %d less than minimum %d for port %d\n",
325 qib_cc_table_size, IB_CCT_MIN_ENTRIES, port);
326 }
327
328 qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n",
329 port);
7d7632ad 330 return 0;
f931551b
RC
331}
332
333static int init_pioavailregs(struct qib_devdata *dd)
334{
335 int ret, pidx;
336 u64 *status_page;
337
338 dd->pioavailregs_dma = dma_alloc_coherent(
339 &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
340 GFP_KERNEL);
341 if (!dd->pioavailregs_dma) {
7fac3301
MM
342 qib_dev_err(dd,
343 "failed to allocate PIOavail reg area in memory\n");
f931551b
RC
344 ret = -ENOMEM;
345 goto done;
346 }
347
348 /*
349 * We really want L2 cache aligned, but for current CPUs of
350 * interest, they are the same.
351 */
352 status_page = (u64 *)
353 ((char *) dd->pioavailregs_dma +
354 ((2 * L1_CACHE_BYTES +
355 dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
356 /* device status comes first, for backwards compatibility */
357 dd->devstatusp = status_page;
358 *status_page++ = 0;
359 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
360 dd->pport[pidx].statusp = status_page;
361 *status_page++ = 0;
362 }
363
364 /*
365 * Setup buffer to hold freeze and other messages, accessible to
366 * apps, following statusp. This is per-unit, not per port.
367 */
368 dd->freezemsg = (char *) status_page;
369 *dd->freezemsg = 0;
370 /* length of msg buffer is "whatever is left" */
371 ret = (char *) status_page - (char *) dd->pioavailregs_dma;
372 dd->freezelen = PAGE_SIZE - ret;
373
374 ret = 0;
375
376done:
377 return ret;
378}
379
380/**
381 * init_shadow_tids - allocate the shadow TID array
382 * @dd: the qlogic_ib device
383 *
384 * allocate the shadow TID array, so we can qib_munlock previous
385 * entries. It may make more sense to move the pageshadow to the
386 * ctxt data structure, so we only allocate memory for ctxts actually
387 * in use, since we at 8k per ctxt, now.
388 * We don't want failures here to prevent use of the driver/chip,
389 * so no return value.
390 */
391static void init_shadow_tids(struct qib_devdata *dd)
392{
393 struct page **pages;
394 dma_addr_t *addrs;
395
948579cd 396 pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
f931551b 397 if (!pages) {
7fac3301
MM
398 qib_dev_err(dd,
399 "failed to allocate shadow page * array, no expected sends!\n");
f931551b
RC
400 goto bail;
401 }
402
948579cd 403 addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
f931551b 404 if (!addrs) {
7fac3301
MM
405 qib_dev_err(dd,
406 "failed to allocate shadow dma handle array, no expected sends!\n");
f931551b
RC
407 goto bail_free;
408 }
409
f931551b
RC
410 dd->pageshadow = pages;
411 dd->physshadow = addrs;
412 return;
413
414bail_free:
415 vfree(pages);
416bail:
417 dd->pageshadow = NULL;
418}
419
420/*
421 * Do initialization for device that is only needed on
422 * first detect, not on resets.
423 */
424static int loadtime_init(struct qib_devdata *dd)
425{
426 int ret = 0;
427
428 if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
429 QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
7fac3301
MM
430 qib_dev_err(dd,
431 "Driver only handles version %d, chip swversion is %d (%llx), failng\n",
432 QIB_CHIP_SWVERSION,
433 (int)(dd->revision >>
f931551b 434 QLOGIC_IB_R_SOFTWARE_SHIFT) &
7fac3301
MM
435 QLOGIC_IB_R_SOFTWARE_MASK,
436 (unsigned long long) dd->revision);
f931551b
RC
437 ret = -ENOSYS;
438 goto done;
439 }
440
441 if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
442 qib_devinfo(dd->pcidev, "%s", dd->boardversion);
443
444 spin_lock_init(&dd->pioavail_lock);
445 spin_lock_init(&dd->sendctrl_lock);
446 spin_lock_init(&dd->uctxt_lock);
447 spin_lock_init(&dd->qib_diag_trans_lock);
448 spin_lock_init(&dd->eep_st_lock);
449 mutex_init(&dd->eep_lock);
450
451 if (qib_mini_init)
452 goto done;
453
454 ret = init_pioavailregs(dd);
455 init_shadow_tids(dd);
456
457 qib_get_eeprom_info(dd);
458
459 /* setup time (don't start yet) to verify we got interrupt */
460 init_timer(&dd->intrchk_timer);
461 dd->intrchk_timer.function = verify_interrupt;
462 dd->intrchk_timer.data = (unsigned long) dd;
463
85caafe3 464 ret = qib_cq_init(dd);
f931551b
RC
465done:
466 return ret;
467}
468
469/**
470 * init_after_reset - re-initialize after a reset
471 * @dd: the qlogic_ib device
472 *
473 * sanity check at least some of the values after reset, and
25985edc 474 * ensure no receive or transmit (explicitly, in case reset
f931551b
RC
475 * failed
476 */
477static int init_after_reset(struct qib_devdata *dd)
478{
479 int i;
480
481 /*
482 * Ensure chip does no sends or receives, tail updates, or
483 * pioavail updates while we re-initialize. This is mostly
484 * for the driver data structures, not chip registers.
485 */
486 for (i = 0; i < dd->num_pports; ++i) {
487 /*
488 * ctxt == -1 means "all contexts". Only really safe for
489 * _dis_abling things, as here.
490 */
491 dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
492 QIB_RCVCTRL_INTRAVAIL_DIS |
493 QIB_RCVCTRL_TAILUPD_DIS, -1);
494 /* Redundant across ports for some, but no big deal. */
495 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
496 QIB_SENDCTRL_AVAIL_DIS);
497 }
498
499 return 0;
500}
501
502static void enable_chip(struct qib_devdata *dd)
503{
504 u64 rcvmask;
505 int i;
506
507 /*
508 * Enable PIO send, and update of PIOavail regs to memory.
509 */
510 for (i = 0; i < dd->num_pports; ++i)
511 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
512 QIB_SENDCTRL_AVAIL_ENB);
513 /*
514 * Enable kernel ctxts' receive and receive interrupt.
515 * Other ctxts done as user opens and inits them.
516 */
517 rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
518 rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
519 QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
520 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
521 struct qib_ctxtdata *rcd = dd->rcd[i];
522
523 if (rcd)
524 dd->f_rcvctrl(rcd->ppd, rcvmask, i);
525 }
526}
527
528static void verify_interrupt(unsigned long opaque)
529{
530 struct qib_devdata *dd = (struct qib_devdata *) opaque;
1ed88dd7 531 u64 int_counter;
f931551b
RC
532
533 if (!dd)
534 return; /* being torn down */
535
536 /*
537 * If we don't have a lid or any interrupts, let the user know and
538 * don't bother checking again.
539 */
1ed88dd7
MM
540 int_counter = qib_int_counter(dd) - dd->z_int_counter;
541 if (int_counter == 0) {
f931551b 542 if (!dd->f_intr_fallback(dd))
7fac3301
MM
543 dev_err(&dd->pcidev->dev,
544 "No interrupts detected, not usable.\n");
f931551b
RC
545 else /* re-arm the timer to see if fallback works */
546 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
547 }
548}
549
550static void init_piobuf_state(struct qib_devdata *dd)
551{
552 int i, pidx;
553 u32 uctxts;
554
555 /*
556 * Ensure all buffers are free, and fifos empty. Buffers
557 * are common, so only do once for port 0.
558 *
559 * After enable and qib_chg_pioavailkernel so we can safely
560 * enable pioavail updates and PIOENABLE. After this, packets
561 * are ready and able to go out.
562 */
563 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
564 for (pidx = 0; pidx < dd->num_pports; ++pidx)
565 dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
566
567 /*
568 * If not all sendbufs are used, add the one to each of the lower
569 * numbered contexts. pbufsctxt and lastctxt_piobuf are
570 * calculated in chip-specific code because it may cause some
571 * chip-specific adjustments to be made.
572 */
573 uctxts = dd->cfgctxts - dd->first_user_ctxt;
574 dd->ctxts_extrabuf = dd->pbufsctxt ?
575 dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
576
577 /*
578 * Set up the shadow copies of the piobufavail registers,
579 * which we compare against the chip registers for now, and
580 * the in memory DMA'ed copies of the registers.
581 * By now pioavail updates to memory should have occurred, so
582 * copy them into our working/shadow registers; this is in
583 * case something went wrong with abort, but mostly to get the
584 * initial values of the generation bit correct.
585 */
586 for (i = 0; i < dd->pioavregs; i++) {
587 __le64 tmp;
588
589 tmp = dd->pioavailregs_dma[i];
590 /*
591 * Don't need to worry about pioavailkernel here
592 * because we will call qib_chg_pioavailkernel() later
593 * in initialization, to busy out buffers as needed.
594 */
595 dd->pioavailshadow[i] = le64_to_cpu(tmp);
596 }
597 while (i < ARRAY_SIZE(dd->pioavailshadow))
598 dd->pioavailshadow[i++] = 0; /* for debugging sanity */
599
600 /* after pioavailshadow is setup */
601 qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
602 TXCHK_CHG_TYPE_KERN, NULL);
603 dd->f_initvl15_bufs(dd);
604}
605
551ace12
MM
606/**
607 * qib_create_workqueues - create per port workqueues
608 * @dd: the qlogic_ib device
609 */
610static int qib_create_workqueues(struct qib_devdata *dd)
611{
612 int pidx;
613 struct qib_pportdata *ppd;
614
615 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
616 ppd = dd->pport + pidx;
617 if (!ppd->qib_wq) {
618 char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */
619 snprintf(wq_name, sizeof(wq_name), "qib%d_%d",
620 dd->unit, pidx);
621 ppd->qib_wq =
622 create_singlethread_workqueue(wq_name);
623 if (!ppd->qib_wq)
624 goto wq_error;
625 }
626 }
627 return 0;
628wq_error:
7fac3301
MM
629 pr_err("create_singlethread_workqueue failed for port %d\n",
630 pidx + 1);
551ace12
MM
631 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
632 ppd = dd->pport + pidx;
633 if (ppd->qib_wq) {
634 destroy_workqueue(ppd->qib_wq);
635 ppd->qib_wq = NULL;
636 }
637 }
638 return -ENOMEM;
639}
640
7d7632ad
MM
641static void qib_free_pportdata(struct qib_pportdata *ppd)
642{
643 free_percpu(ppd->ibport_data.pmastats);
644 ppd->ibport_data.pmastats = NULL;
645}
646
f931551b
RC
647/**
648 * qib_init - do the actual initialization sequence on the chip
649 * @dd: the qlogic_ib device
650 * @reinit: reinitializing, so don't allocate new memory
651 *
652 * Do the actual initialization sequence on the chip. This is done
653 * both from the init routine called from the PCI infrastructure, and
654 * when we reset the chip, or detect that it was reset internally,
655 * or it's administratively re-enabled.
656 *
657 * Memory allocation here and in called routines is only done in
658 * the first case (reinit == 0). We have to be careful, because even
659 * without memory allocation, we need to re-write all the chip registers
660 * TIDs, etc. after the reset or enable has completed.
661 */
662int qib_init(struct qib_devdata *dd, int reinit)
663{
664 int ret = 0, pidx, lastfail = 0;
665 u32 portok = 0;
666 unsigned i;
667 struct qib_ctxtdata *rcd;
668 struct qib_pportdata *ppd;
669 unsigned long flags;
670
671 /* Set linkstate to unknown, so we can watch for a transition. */
672 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
673 ppd = dd->pport + pidx;
674 spin_lock_irqsave(&ppd->lflags_lock, flags);
675 ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
676 QIBL_LINKDOWN | QIBL_LINKINIT |
677 QIBL_LINKV);
678 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
679 }
680
681 if (reinit)
682 ret = init_after_reset(dd);
683 else
684 ret = loadtime_init(dd);
685 if (ret)
686 goto done;
687
688 /* Bypass most chip-init, to get to device creation */
689 if (qib_mini_init)
690 return 0;
691
692 ret = dd->f_late_initreg(dd);
693 if (ret)
694 goto done;
695
696 /* dd->rcd can be NULL if early init failed */
697 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
698 /*
699 * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
700 * re-init, the simplest way to handle this is to free
701 * existing, and re-allocate.
702 * Need to re-create rest of ctxt 0 ctxtdata as well.
703 */
704 rcd = dd->rcd[i];
705 if (!rcd)
706 continue;
707
708 lastfail = qib_create_rcvhdrq(dd, rcd);
709 if (!lastfail)
710 lastfail = qib_setup_eagerbufs(rcd);
711 if (lastfail) {
7fac3301
MM
712 qib_dev_err(dd,
713 "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
f931551b
RC
714 continue;
715 }
716 }
717
718 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
719 int mtu;
720 if (lastfail)
721 ret = lastfail;
722 ppd = dd->pport + pidx;
723 mtu = ib_mtu_enum_to_int(qib_ibmtu);
724 if (mtu == -1) {
725 mtu = QIB_DEFAULT_MTU;
726 qib_ibmtu = 0; /* don't leave invalid value */
727 }
728 /* set max we can ever have for this driver load */
729 ppd->init_ibmaxlen = min(mtu > 2048 ?
730 dd->piosize4k : dd->piosize2k,
731 dd->rcvegrbufsize +
732 (dd->rcvhdrentsize << 2));
733 /*
734 * Have to initialize ibmaxlen, but this will normally
735 * change immediately in qib_set_mtu().
736 */
737 ppd->ibmaxlen = ppd->init_ibmaxlen;
738 qib_set_mtu(ppd, mtu);
739
740 spin_lock_irqsave(&ppd->lflags_lock, flags);
741 ppd->lflags |= QIBL_IB_LINK_DISABLED;
742 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
743
744 lastfail = dd->f_bringup_serdes(ppd);
745 if (lastfail) {
746 qib_devinfo(dd->pcidev,
747 "Failed to bringup IB port %u\n", ppd->port);
748 lastfail = -ENETDOWN;
749 continue;
750 }
751
f931551b
RC
752 portok++;
753 }
754
755 if (!portok) {
756 /* none of the ports initialized */
757 if (!ret && lastfail)
758 ret = lastfail;
759 else if (!ret)
760 ret = -ENETDOWN;
761 /* but continue on, so we can debug cause */
762 }
763
764 enable_chip(dd);
765
766 init_piobuf_state(dd);
767
768done:
769 if (!ret) {
770 /* chip is OK for user apps; mark it as initialized */
771 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
772 ppd = dd->pport + pidx;
773 /*
774 * Set status even if port serdes is not initialized
775 * so that diags will work.
776 */
777 *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
778 QIB_STATUS_INITTED;
779 if (!ppd->link_speed_enabled)
780 continue;
781 if (dd->flags & QIB_HAS_SEND_DMA)
782 ret = qib_setup_sdma(ppd);
783 init_timer(&ppd->hol_timer);
784 ppd->hol_timer.function = qib_hol_event;
785 ppd->hol_timer.data = (unsigned long)ppd;
786 ppd->hol_state = QIB_HOL_UP;
787 }
788
789 /* now we can enable all interrupts from the chip */
790 dd->f_set_intr_state(dd, 1);
791
792 /*
793 * Setup to verify we get an interrupt, and fallback
794 * to an alternate if necessary and possible.
795 */
796 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
797 /* start stats retrieval timer */
798 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
799 }
800
801 /* if ret is non-zero, we probably should do some cleanup here... */
802 return ret;
803}
804
805/*
806 * These next two routines are placeholders in case we don't have per-arch
807 * code for controlling write combining. If explicit control of write
808 * combining is not available, performance will probably be awful.
809 */
810
811int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
812{
813 return -EOPNOTSUPP;
814}
815
816void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
817{
818}
819
820static inline struct qib_devdata *__qib_lookup(int unit)
821{
822 return idr_find(&qib_unit_table, unit);
823}
824
825struct qib_devdata *qib_lookup(int unit)
826{
827 struct qib_devdata *dd;
828 unsigned long flags;
829
830 spin_lock_irqsave(&qib_devs_lock, flags);
831 dd = __qib_lookup(unit);
832 spin_unlock_irqrestore(&qib_devs_lock, flags);
833
834 return dd;
835}
836
837/*
838 * Stop the timers during unit shutdown, or after an error late
839 * in initialization.
840 */
841static void qib_stop_timers(struct qib_devdata *dd)
842{
843 struct qib_pportdata *ppd;
844 int pidx;
845
846 if (dd->stats_timer.data) {
847 del_timer_sync(&dd->stats_timer);
848 dd->stats_timer.data = 0;
849 }
850 if (dd->intrchk_timer.data) {
851 del_timer_sync(&dd->intrchk_timer);
852 dd->intrchk_timer.data = 0;
853 }
854 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
855 ppd = dd->pport + pidx;
856 if (ppd->hol_timer.data)
857 del_timer_sync(&ppd->hol_timer);
858 if (ppd->led_override_timer.data) {
859 del_timer_sync(&ppd->led_override_timer);
860 atomic_set(&ppd->led_override_timer_active, 0);
861 }
862 if (ppd->symerr_clear_timer.data)
863 del_timer_sync(&ppd->symerr_clear_timer);
864 }
865}
866
867/**
868 * qib_shutdown_device - shut down a device
869 * @dd: the qlogic_ib device
870 *
871 * This is called to make the device quiet when we are about to
872 * unload the driver, and also when the device is administratively
873 * disabled. It does not free any data structures.
874 * Everything it does has to be setup again by qib_init(dd, 1)
875 */
876static void qib_shutdown_device(struct qib_devdata *dd)
877{
878 struct qib_pportdata *ppd;
879 unsigned pidx;
880
881 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
882 ppd = dd->pport + pidx;
883
884 spin_lock_irq(&ppd->lflags_lock);
885 ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
886 QIBL_LINKARMED | QIBL_LINKACTIVE |
887 QIBL_LINKV);
888 spin_unlock_irq(&ppd->lflags_lock);
889 *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
890 }
891 dd->flags &= ~QIB_INITTED;
892
893 /* mask interrupts, but not errors */
894 dd->f_set_intr_state(dd, 0);
895
896 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
897 ppd = dd->pport + pidx;
898 dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
899 QIB_RCVCTRL_CTXT_DIS |
900 QIB_RCVCTRL_INTRAVAIL_DIS |
901 QIB_RCVCTRL_PKEY_ENB, -1);
902 /*
903 * Gracefully stop all sends allowing any in progress to
904 * trickle out first.
905 */
906 dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
907 }
908
909 /*
910 * Enough for anything that's going to trickle out to have actually
911 * done so.
912 */
913 udelay(20);
914
915 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
916 ppd = dd->pport + pidx;
917 dd->f_setextled(ppd, 0); /* make sure LEDs are off */
918
919 if (dd->flags & QIB_HAS_SEND_DMA)
920 qib_teardown_sdma(ppd);
921
922 dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
923 QIB_SENDCTRL_SEND_DIS);
924 /*
925 * Clear SerdesEnable.
926 * We can't count on interrupts since we are stopping.
927 */
928 dd->f_quiet_serdes(ppd);
551ace12
MM
929
930 if (ppd->qib_wq) {
931 destroy_workqueue(ppd->qib_wq);
932 ppd->qib_wq = NULL;
933 }
7d7632ad 934 qib_free_pportdata(ppd);
f931551b
RC
935 }
936
937 qib_update_eeprom_log(dd);
938}
939
940/**
941 * qib_free_ctxtdata - free a context's allocated data
942 * @dd: the qlogic_ib device
943 * @rcd: the ctxtdata structure
944 *
945 * free up any allocated data for a context
946 * This should not touch anything that would affect a simultaneous
947 * re-allocation of context data, because it is called after qib_mutex
948 * is released (and can be called from reinit as well).
949 * It should never change any chip state, or global driver state.
950 */
951void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
952{
953 if (!rcd)
954 return;
955
956 if (rcd->rcvhdrq) {
957 dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
958 rcd->rcvhdrq, rcd->rcvhdrq_phys);
959 rcd->rcvhdrq = NULL;
960 if (rcd->rcvhdrtail_kvaddr) {
961 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
962 rcd->rcvhdrtail_kvaddr,
963 rcd->rcvhdrqtailaddr_phys);
964 rcd->rcvhdrtail_kvaddr = NULL;
965 }
966 }
967 if (rcd->rcvegrbuf) {
968 unsigned e;
969
970 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
971 void *base = rcd->rcvegrbuf[e];
972 size_t size = rcd->rcvegrbuf_size;
973
974 dma_free_coherent(&dd->pcidev->dev, size,
975 base, rcd->rcvegrbuf_phys[e]);
976 }
977 kfree(rcd->rcvegrbuf);
978 rcd->rcvegrbuf = NULL;
979 kfree(rcd->rcvegrbuf_phys);
980 rcd->rcvegrbuf_phys = NULL;
981 rcd->rcvegrbuf_chunks = 0;
982 }
983
984 kfree(rcd->tid_pg_list);
985 vfree(rcd->user_event_mask);
986 vfree(rcd->subctxt_uregbase);
987 vfree(rcd->subctxt_rcvegrbuf);
988 vfree(rcd->subctxt_rcvhdr_base);
ddb88765
MM
989#ifdef CONFIG_DEBUG_FS
990 kfree(rcd->opstats);
991 rcd->opstats = NULL;
992#endif
f931551b
RC
993 kfree(rcd);
994}
995
996/*
997 * Perform a PIO buffer bandwidth write test, to verify proper system
998 * configuration. Even when all the setup calls work, occasionally
999 * BIOS or other issues can prevent write combining from working, or
1000 * can cause other bandwidth problems to the chip.
1001 *
1002 * This test simply writes the same buffer over and over again, and
1003 * measures close to the peak bandwidth to the chip (not testing
1004 * data bandwidth to the wire). On chips that use an address-based
1005 * trigger to send packets to the wire, this is easy. On chips that
1006 * use a count to trigger, we want to make sure that the packet doesn't
1007 * go out on the wire, or trigger flow control checks.
1008 */
1009static void qib_verify_pioperf(struct qib_devdata *dd)
1010{
1011 u32 pbnum, cnt, lcnt;
1012 u32 __iomem *piobuf;
1013 u32 *addr;
1014 u64 msecs, emsecs;
1015
1016 piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
1017 if (!piobuf) {
1018 qib_devinfo(dd->pcidev,
1019 "No PIObufs for checking perf, skipping\n");
1020 return;
1021 }
1022
1023 /*
1024 * Enough to give us a reasonable test, less than piobuf size, and
1025 * likely multiple of store buffer length.
1026 */
1027 cnt = 1024;
1028
1029 addr = vmalloc(cnt);
1030 if (!addr) {
1031 qib_devinfo(dd->pcidev,
1032 "Couldn't get memory for checking PIO perf,"
1033 " skipping\n");
1034 goto done;
1035 }
1036
1037 preempt_disable(); /* we want reasonably accurate elapsed time */
1038 msecs = 1 + jiffies_to_msecs(jiffies);
1039 for (lcnt = 0; lcnt < 10000U; lcnt++) {
1040 /* wait until we cross msec boundary */
1041 if (jiffies_to_msecs(jiffies) >= msecs)
1042 break;
1043 udelay(1);
1044 }
1045
1046 dd->f_set_armlaunch(dd, 0);
1047
1048 /*
1049 * length 0, no dwords actually sent
1050 */
1051 writeq(0, piobuf);
1052 qib_flush_wc();
1053
1054 /*
1055 * This is only roughly accurate, since even with preempt we
1056 * still take interrupts that could take a while. Running for
1057 * >= 5 msec seems to get us "close enough" to accurate values.
1058 */
1059 msecs = jiffies_to_msecs(jiffies);
1060 for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
1061 qib_pio_copy(piobuf + 64, addr, cnt >> 2);
1062 emsecs = jiffies_to_msecs(jiffies) - msecs;
1063 }
1064
1065 /* 1 GiB/sec, slightly over IB SDR line rate */
1066 if (lcnt < (emsecs * 1024U))
1067 qib_dev_err(dd,
7fac3301 1068 "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
f931551b
RC
1069 lcnt / (u32) emsecs);
1070
1071 preempt_enable();
1072
1073 vfree(addr);
1074
1075done:
1076 /* disarm piobuf, so it's available again */
1077 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
1078 qib_sendbuf_done(dd, pbnum);
1079 dd->f_set_armlaunch(dd, 1);
1080}
1081
f931551b
RC
1082void qib_free_devdata(struct qib_devdata *dd)
1083{
1084 unsigned long flags;
1085
1086 spin_lock_irqsave(&qib_devs_lock, flags);
1087 idr_remove(&qib_unit_table, dd->unit);
1088 list_del(&dd->list);
1089 spin_unlock_irqrestore(&qib_devs_lock, flags);
1090
ddb88765
MM
1091#ifdef CONFIG_DEBUG_FS
1092 qib_dbg_ibdev_exit(&dd->verbs_dev);
1093#endif
1ed88dd7 1094 free_percpu(dd->int_counter);
f931551b
RC
1095 ib_dealloc_device(&dd->verbs_dev.ibdev);
1096}
1097
1ed88dd7
MM
1098u64 qib_int_counter(struct qib_devdata *dd)
1099{
1100 int cpu;
1101 u64 int_counter = 0;
1102
1103 for_each_possible_cpu(cpu)
1104 int_counter += *per_cpu_ptr(dd->int_counter, cpu);
1105 return int_counter;
1106}
1107
1108u64 qib_sps_ints(void)
1109{
1110 unsigned long flags;
1111 struct qib_devdata *dd;
1112 u64 sps_ints = 0;
1113
1114 spin_lock_irqsave(&qib_devs_lock, flags);
1115 list_for_each_entry(dd, &qib_dev_list, list) {
1116 sps_ints += qib_int_counter(dd);
1117 }
1118 spin_unlock_irqrestore(&qib_devs_lock, flags);
1119 return sps_ints;
1120}
1121
f931551b
RC
1122/*
1123 * Allocate our primary per-unit data structure. Must be done via verbs
1124 * allocator, because the verbs cleanup process both does cleanup and
1125 * free of the data structure.
1126 * "extra" is for chip-specific data.
1127 *
1128 * Use the idr mechanism to get a unit number for this unit.
1129 */
1130struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
1131{
1132 unsigned long flags;
1133 struct qib_devdata *dd;
1134 int ret;
1135
f931551b 1136 dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra);
f8b6c47a
MM
1137 if (!dd)
1138 return ERR_PTR(-ENOMEM);
f931551b 1139
f8b6c47a 1140 INIT_LIST_HEAD(&dd->list);
ddb88765 1141
80f22b44 1142 idr_preload(GFP_KERNEL);
f931551b 1143 spin_lock_irqsave(&qib_devs_lock, flags);
80f22b44
TH
1144
1145 ret = idr_alloc(&qib_unit_table, dd, 0, 0, GFP_NOWAIT);
1146 if (ret >= 0) {
1147 dd->unit = ret;
f931551b 1148 list_add(&dd->list, &qib_dev_list);
80f22b44
TH
1149 }
1150
f931551b 1151 spin_unlock_irqrestore(&qib_devs_lock, flags);
80f22b44 1152 idr_preload_end();
f931551b
RC
1153
1154 if (ret < 0) {
1155 qib_early_err(&pdev->dev,
1156 "Could not allocate unit ID: error %d\n", -ret);
f931551b
RC
1157 goto bail;
1158 }
1ed88dd7
MM
1159 dd->int_counter = alloc_percpu(u64);
1160 if (!dd->int_counter) {
1161 ret = -ENOMEM;
1162 qib_early_err(&pdev->dev,
1163 "Could not allocate per-cpu int_counter\n");
1164 goto bail;
1165 }
f931551b
RC
1166
1167 if (!qib_cpulist_count) {
1168 u32 count = num_online_cpus();
1169 qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
1170 sizeof(long), GFP_KERNEL);
1171 if (qib_cpulist)
1172 qib_cpulist_count = count;
1173 else
7fac3301
MM
1174 qib_early_err(&pdev->dev,
1175 "Could not alloc cpulist info, cpu affinity might be wrong\n");
f931551b 1176 }
f8b6c47a
MM
1177#ifdef CONFIG_DEBUG_FS
1178 qib_dbg_ibdev_init(&dd->verbs_dev);
1179#endif
f931551b 1180 return dd;
f8b6c47a
MM
1181bail:
1182 if (!list_empty(&dd->list))
1183 list_del_init(&dd->list);
1184 ib_dealloc_device(&dd->verbs_dev.ibdev);
1185 return ERR_PTR(ret);;
f931551b
RC
1186}
1187
1188/*
1189 * Called from freeze mode handlers, and from PCI error
1190 * reporting code. Should be paranoid about state of
1191 * system and data structures.
1192 */
1193void qib_disable_after_error(struct qib_devdata *dd)
1194{
1195 if (dd->flags & QIB_INITTED) {
1196 u32 pidx;
1197
1198 dd->flags &= ~QIB_INITTED;
1199 if (dd->pport)
1200 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
1201 struct qib_pportdata *ppd;
1202
1203 ppd = dd->pport + pidx;
1204 if (dd->flags & QIB_PRESENT) {
1205 qib_set_linkstate(ppd,
1206 QIB_IB_LINKDOWN_DISABLE);
1207 dd->f_setextled(ppd, 0);
1208 }
1209 *ppd->statusp &= ~QIB_STATUS_IB_READY;
1210 }
1211 }
1212
1213 /*
1214 * Mark as having had an error for driver, and also
1215 * for /sys and status word mapped to user programs.
1216 * This marks unit as not usable, until reset.
1217 */
1218 if (dd->devstatusp)
1219 *dd->devstatusp |= QIB_STATUS_HWERROR;
1220}
1221
1e6d9abe
GKH
1222static void qib_remove_one(struct pci_dev *);
1223static int qib_init_one(struct pci_dev *, const struct pci_device_id *);
f931551b 1224
e2eed58b 1225#define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
f931551b
RC
1226#define PFX QIB_DRV_NAME ": "
1227
865b64be 1228static DEFINE_PCI_DEVICE_TABLE(qib_pci_tbl) = {
f931551b
RC
1229 { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
1230 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
1231 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
1232 { 0, }
1233};
1234
1235MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
1236
bea25e82 1237static struct pci_driver qib_driver = {
f931551b
RC
1238 .name = QIB_DRV_NAME,
1239 .probe = qib_init_one,
1e6d9abe 1240 .remove = qib_remove_one,
f931551b
RC
1241 .id_table = qib_pci_tbl,
1242 .err_handler = &qib_pci_err_handler,
1243};
1244
8469ba39
MM
1245#ifdef CONFIG_INFINIBAND_QIB_DCA
1246
1247static int qib_notify_dca(struct notifier_block *, unsigned long, void *);
1248static struct notifier_block dca_notifier = {
1249 .notifier_call = qib_notify_dca,
1250 .next = NULL,
1251 .priority = 0
1252};
1253
1254static int qib_notify_dca_device(struct device *device, void *data)
1255{
1256 struct qib_devdata *dd = dev_get_drvdata(device);
1257 unsigned long event = *(unsigned long *)data;
1258
1259 return dd->f_notify_dca(dd, event);
1260}
1261
1262static int qib_notify_dca(struct notifier_block *nb, unsigned long event,
1263 void *p)
1264{
1265 int rval;
1266
1267 rval = driver_for_each_device(&qib_driver.driver, NULL,
1268 &event, qib_notify_dca_device);
1269 return rval ? NOTIFY_BAD : NOTIFY_DONE;
1270}
1271
1272#endif
1273
f931551b
RC
1274/*
1275 * Do all the generic driver unit- and chip-independent memory
1276 * allocation and initialization.
1277 */
1278static int __init qlogic_ib_init(void)
1279{
1280 int ret;
1281
1282 ret = qib_dev_init();
1283 if (ret)
1284 goto bail;
1285
f931551b
RC
1286 /*
1287 * These must be called before the driver is registered with
1288 * the PCI subsystem.
1289 */
1290 idr_init(&qib_unit_table);
f931551b 1291
8469ba39
MM
1292#ifdef CONFIG_INFINIBAND_QIB_DCA
1293 dca_register_notify(&dca_notifier);
ddb88765
MM
1294#endif
1295#ifdef CONFIG_DEBUG_FS
1296 qib_dbg_init();
8469ba39 1297#endif
f931551b
RC
1298 ret = pci_register_driver(&qib_driver);
1299 if (ret < 0) {
7fac3301 1300 pr_err("Unable to register driver: error %d\n", -ret);
85caafe3 1301 goto bail_dev;
f931551b
RC
1302 }
1303
1304 /* not fatal if it doesn't work */
1305 if (qib_init_qibfs())
7fac3301 1306 pr_err("Unable to register ipathfs\n");
f931551b
RC
1307 goto bail; /* all OK */
1308
85caafe3 1309bail_dev:
8469ba39
MM
1310#ifdef CONFIG_INFINIBAND_QIB_DCA
1311 dca_unregister_notify(&dca_notifier);
ddb88765
MM
1312#endif
1313#ifdef CONFIG_DEBUG_FS
1314 qib_dbg_exit();
8469ba39 1315#endif
f931551b 1316 idr_destroy(&qib_unit_table);
f931551b
RC
1317 qib_dev_cleanup();
1318bail:
1319 return ret;
1320}
1321
1322module_init(qlogic_ib_init);
1323
1324/*
1325 * Do the non-unit driver cleanup, memory free, etc. at unload.
1326 */
1327static void __exit qlogic_ib_cleanup(void)
1328{
1329 int ret;
1330
1331 ret = qib_exit_qibfs();
1332 if (ret)
7fac3301
MM
1333 pr_err(
1334 "Unable to cleanup counter filesystem: error %d\n",
1335 -ret);
f931551b 1336
8469ba39
MM
1337#ifdef CONFIG_INFINIBAND_QIB_DCA
1338 dca_unregister_notify(&dca_notifier);
1339#endif
f931551b 1340 pci_unregister_driver(&qib_driver);
ddb88765
MM
1341#ifdef CONFIG_DEBUG_FS
1342 qib_dbg_exit();
1343#endif
f931551b 1344
f931551b
RC
1345 qib_cpulist_count = 0;
1346 kfree(qib_cpulist);
1347
1348 idr_destroy(&qib_unit_table);
1349 qib_dev_cleanup();
1350}
1351
1352module_exit(qlogic_ib_cleanup);
1353
1354/* this can only be called after a successful initialization */
1355static void cleanup_device_data(struct qib_devdata *dd)
1356{
1357 int ctxt;
1358 int pidx;
1359 struct qib_ctxtdata **tmp;
1360 unsigned long flags;
1361
1362 /* users can't do anything more with chip */
36a8f01c 1363 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
f931551b
RC
1364 if (dd->pport[pidx].statusp)
1365 *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
1366
36a8f01c
MM
1367 spin_lock(&dd->pport[pidx].cc_shadow_lock);
1368
1369 kfree(dd->pport[pidx].congestion_entries);
1370 dd->pport[pidx].congestion_entries = NULL;
1371 kfree(dd->pport[pidx].ccti_entries);
1372 dd->pport[pidx].ccti_entries = NULL;
1373 kfree(dd->pport[pidx].ccti_entries_shadow);
1374 dd->pport[pidx].ccti_entries_shadow = NULL;
1375 kfree(dd->pport[pidx].congestion_entries_shadow);
1376 dd->pport[pidx].congestion_entries_shadow = NULL;
1377
1378 spin_unlock(&dd->pport[pidx].cc_shadow_lock);
1379 }
1380
f931551b
RC
1381 if (!qib_wc_pat)
1382 qib_disable_wc(dd);
1383
1384 if (dd->pioavailregs_dma) {
1385 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
1386 (void *) dd->pioavailregs_dma,
1387 dd->pioavailregs_phys);
1388 dd->pioavailregs_dma = NULL;
1389 }
1390
1391 if (dd->pageshadow) {
1392 struct page **tmpp = dd->pageshadow;
1393 dma_addr_t *tmpd = dd->physshadow;
308c813b 1394 int i;
f931551b
RC
1395
1396 for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
1397 int ctxt_tidbase = ctxt * dd->rcvtidcnt;
1398 int maxtid = ctxt_tidbase + dd->rcvtidcnt;
1399
1400 for (i = ctxt_tidbase; i < maxtid; i++) {
1401 if (!tmpp[i])
1402 continue;
1403 pci_unmap_page(dd->pcidev, tmpd[i],
1404 PAGE_SIZE, PCI_DMA_FROMDEVICE);
1405 qib_release_user_pages(&tmpp[i], 1);
1406 tmpp[i] = NULL;
f931551b
RC
1407 }
1408 }
1409
f931551b
RC
1410 dd->pageshadow = NULL;
1411 vfree(tmpp);
308c813b
MM
1412 dd->physshadow = NULL;
1413 vfree(tmpd);
f931551b
RC
1414 }
1415
1416 /*
1417 * Free any resources still in use (usually just kernel contexts)
1418 * at unload; we do for ctxtcnt, because that's what we allocate.
1419 * We acquire lock to be really paranoid that rcd isn't being
1420 * accessed from some interrupt-related code (that should not happen,
1421 * but best to be sure).
1422 */
1423 spin_lock_irqsave(&dd->uctxt_lock, flags);
1424 tmp = dd->rcd;
1425 dd->rcd = NULL;
1426 spin_unlock_irqrestore(&dd->uctxt_lock, flags);
1427 for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
1428 struct qib_ctxtdata *rcd = tmp[ctxt];
1429
1430 tmp[ctxt] = NULL; /* debugging paranoia */
1431 qib_free_ctxtdata(dd, rcd);
1432 }
1433 kfree(tmp);
1434 kfree(dd->boardname);
85caafe3 1435 qib_cq_exit(dd);
f931551b
RC
1436}
1437
1438/*
1439 * Clean up on unit shutdown, or error during unit load after
1440 * successful initialization.
1441 */
1442static void qib_postinit_cleanup(struct qib_devdata *dd)
1443{
1444 /*
1445 * Clean up chip-specific stuff.
1446 * We check for NULL here, because it's outside
1447 * the kregbase check, and we need to call it
1448 * after the free_irq. Thus it's possible that
1449 * the function pointers were never initialized.
1450 */
1451 if (dd->f_cleanup)
1452 dd->f_cleanup(dd);
1453
1454 qib_pcie_ddcleanup(dd);
1455
1456 cleanup_device_data(dd);
1457
1458 qib_free_devdata(dd);
1459}
1460
1e6d9abe 1461static int qib_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
f931551b
RC
1462{
1463 int ret, j, pidx, initfail;
1464 struct qib_devdata *dd = NULL;
1465
1466 ret = qib_pcie_init(pdev, ent);
1467 if (ret)
1468 goto bail;
1469
1470 /*
1471 * Do device-specific initialiation, function table setup, dd
1472 * allocation, etc.
1473 */
1474 switch (ent->device) {
1475 case PCI_DEVICE_ID_QLOGIC_IB_6120:
7e3a1f4a 1476#ifdef CONFIG_PCI_MSI
f931551b 1477 dd = qib_init_iba6120_funcs(pdev, ent);
7e3a1f4a 1478#else
7fac3301 1479 qib_early_err(&pdev->dev,
e2eed58b 1480 "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
7fac3301 1481 ent->device);
9e43e010 1482 dd = ERR_PTR(-ENODEV);
7e3a1f4a 1483#endif
f931551b
RC
1484 break;
1485
1486 case PCI_DEVICE_ID_QLOGIC_IB_7220:
1487 dd = qib_init_iba7220_funcs(pdev, ent);
1488 break;
1489
1490 case PCI_DEVICE_ID_QLOGIC_IB_7322:
1491 dd = qib_init_iba7322_funcs(pdev, ent);
1492 break;
1493
1494 default:
7fac3301 1495 qib_early_err(&pdev->dev,
e2eed58b 1496 "Failing on unknown Intel deviceid 0x%x\n",
7fac3301 1497 ent->device);
f931551b
RC
1498 ret = -ENODEV;
1499 }
1500
1501 if (IS_ERR(dd))
1502 ret = PTR_ERR(dd);
1503 if (ret)
1504 goto bail; /* error already printed */
1505
551ace12
MM
1506 ret = qib_create_workqueues(dd);
1507 if (ret)
1508 goto bail;
1509
f931551b
RC
1510 /* do the generic initialization */
1511 initfail = qib_init(dd, 0);
1512
1513 ret = qib_register_ib_device(dd);
1514
1515 /*
1516 * Now ready for use. this should be cleared whenever we
1517 * detect a reset, or initiate one. If earlier failure,
1518 * we still create devices, so diags, etc. can be used
1519 * to determine cause of problem.
1520 */
1521 if (!qib_mini_init && !initfail && !ret)
1522 dd->flags |= QIB_INITTED;
1523
1524 j = qib_device_create(dd);
1525 if (j)
1526 qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
1527 j = qibfs_add(dd);
1528 if (j)
1529 qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
1530 -j);
1531
1532 if (qib_mini_init || initfail || ret) {
1533 qib_stop_timers(dd);
f0626710 1534 flush_workqueue(ib_wq);
f931551b
RC
1535 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1536 dd->f_quiet_serdes(dd->pport + pidx);
756a33b8
RC
1537 if (qib_mini_init)
1538 goto bail;
1539 if (!j) {
1540 (void) qibfs_remove(dd);
1541 qib_device_remove(dd);
1542 }
1543 if (!ret)
1544 qib_unregister_ib_device(dd);
1545 qib_postinit_cleanup(dd);
f931551b
RC
1546 if (initfail)
1547 ret = initfail;
1548 goto bail;
1549 }
1550
1551 if (!qib_wc_pat) {
1552 ret = qib_enable_wc(dd);
1553 if (ret) {
7fac3301
MM
1554 qib_dev_err(dd,
1555 "Write combining not enabled (err %d): performance may be poor\n",
1556 -ret);
f931551b
RC
1557 ret = 0;
1558 }
1559 }
1560
1561 qib_verify_pioperf(dd);
1562bail:
1563 return ret;
1564}
1565
1e6d9abe 1566static void qib_remove_one(struct pci_dev *pdev)
f931551b
RC
1567{
1568 struct qib_devdata *dd = pci_get_drvdata(pdev);
1569 int ret;
1570
1571 /* unregister from IB core */
1572 qib_unregister_ib_device(dd);
1573
1574 /*
1575 * Disable the IB link, disable interrupts on the device,
1576 * clear dma engines, etc.
1577 */
1578 if (!qib_mini_init)
1579 qib_shutdown_device(dd);
1580
1581 qib_stop_timers(dd);
1582
f0626710
TH
1583 /* wait until all of our (qsfp) queue_work() calls complete */
1584 flush_workqueue(ib_wq);
f931551b
RC
1585
1586 ret = qibfs_remove(dd);
1587 if (ret)
1588 qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
1589 -ret);
1590
1591 qib_device_remove(dd);
1592
1593 qib_postinit_cleanup(dd);
1594}
1595
1596/**
1597 * qib_create_rcvhdrq - create a receive header queue
1598 * @dd: the qlogic_ib device
1599 * @rcd: the context data
1600 *
1601 * This must be contiguous memory (from an i/o perspective), and must be
1602 * DMA'able (which means for some systems, it will go through an IOMMU,
1603 * or be forced into a low address range).
1604 */
1605int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
1606{
1607 unsigned amt;
e0f30bac 1608 int old_node_id;
f931551b
RC
1609
1610 if (!rcd->rcvhdrq) {
1611 dma_addr_t phys_hdrqtail;
1612 gfp_t gfp_flags;
1613
1614 amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
1615 sizeof(u32), PAGE_SIZE);
1616 gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
1617 GFP_USER : GFP_KERNEL;
e0f30bac
RV
1618
1619 old_node_id = dev_to_node(&dd->pcidev->dev);
1620 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1621 rcd->rcvhdrq = dma_alloc_coherent(
1622 &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
1623 gfp_flags | __GFP_COMP);
e0f30bac 1624 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1625
1626 if (!rcd->rcvhdrq) {
7fac3301
MM
1627 qib_dev_err(dd,
1628 "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
1629 amt, rcd->ctxt);
f931551b
RC
1630 goto bail;
1631 }
1632
1633 if (rcd->ctxt >= dd->first_user_ctxt) {
1634 rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
1635 if (!rcd->user_event_mask)
1636 goto bail_free_hdrq;
1637 }
1638
1639 if (!(dd->flags & QIB_NODMA_RTAIL)) {
e0f30bac 1640 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1641 rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
1642 &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
1643 gfp_flags);
e0f30bac 1644 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1645 if (!rcd->rcvhdrtail_kvaddr)
1646 goto bail_free;
1647 rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
1648 }
1649
1650 rcd->rcvhdrq_size = amt;
1651 }
1652
1653 /* clear for security and sanity on each use */
1654 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
1655 if (rcd->rcvhdrtail_kvaddr)
1656 memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
1657 return 0;
1658
1659bail_free:
7fac3301
MM
1660 qib_dev_err(dd,
1661 "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
1662 rcd->ctxt);
f931551b
RC
1663 vfree(rcd->user_event_mask);
1664 rcd->user_event_mask = NULL;
1665bail_free_hdrq:
1666 dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
1667 rcd->rcvhdrq_phys);
1668 rcd->rcvhdrq = NULL;
1669bail:
1670 return -ENOMEM;
1671}
1672
1673/**
1674 * allocate eager buffers, both kernel and user contexts.
1675 * @rcd: the context we are setting up.
1676 *
1677 * Allocate the eager TID buffers and program them into hip.
1678 * They are no longer completely contiguous, we do multiple allocation
1679 * calls. Otherwise we get the OOM code involved, by asking for too
1680 * much per call, with disastrous results on some kernels.
1681 */
1682int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
1683{
1684 struct qib_devdata *dd = rcd->dd;
1685 unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
1686 size_t size;
1687 gfp_t gfp_flags;
e0f30bac 1688 int old_node_id;
f931551b
RC
1689
1690 /*
1691 * GFP_USER, but without GFP_FS, so buffer cache can be
1692 * coalesced (we hope); otherwise, even at order 4,
1693 * heavy filesystem activity makes these fail, and we can
1694 * use compound pages.
1695 */
1696 gfp_flags = __GFP_WAIT | __GFP_IO | __GFP_COMP;
1697
1698 egrcnt = rcd->rcvegrcnt;
1699 egroff = rcd->rcvegr_tid_base;
1700 egrsize = dd->rcvegrbufsize;
1701
1702 chunk = rcd->rcvegrbuf_chunks;
1703 egrperchunk = rcd->rcvegrbufs_perchunk;
1704 size = rcd->rcvegrbuf_size;
1705 if (!rcd->rcvegrbuf) {
1706 rcd->rcvegrbuf =
e0f30bac
RV
1707 kzalloc_node(chunk * sizeof(rcd->rcvegrbuf[0]),
1708 GFP_KERNEL, rcd->node_id);
f931551b
RC
1709 if (!rcd->rcvegrbuf)
1710 goto bail;
1711 }
1712 if (!rcd->rcvegrbuf_phys) {
1713 rcd->rcvegrbuf_phys =
e0f30bac
RV
1714 kmalloc_node(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
1715 GFP_KERNEL, rcd->node_id);
f931551b
RC
1716 if (!rcd->rcvegrbuf_phys)
1717 goto bail_rcvegrbuf;
1718 }
1719 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
1720 if (rcd->rcvegrbuf[e])
1721 continue;
e0f30bac
RV
1722
1723 old_node_id = dev_to_node(&dd->pcidev->dev);
1724 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1725 rcd->rcvegrbuf[e] =
1726 dma_alloc_coherent(&dd->pcidev->dev, size,
1727 &rcd->rcvegrbuf_phys[e],
1728 gfp_flags);
e0f30bac 1729 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1730 if (!rcd->rcvegrbuf[e])
1731 goto bail_rcvegrbuf_phys;
1732 }
1733
1734 rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
1735
1736 for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
1737 dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
1738 unsigned i;
1739
5df4223a
RC
1740 /* clear for security and sanity on each use */
1741 memset(rcd->rcvegrbuf[chunk], 0, size);
1742
f931551b
RC
1743 for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
1744 dd->f_put_tid(dd, e + egroff +
1745 (u64 __iomem *)
1746 ((char __iomem *)
1747 dd->kregbase +
1748 dd->rcvegrbase),
1749 RCVHQ_RCV_TYPE_EAGER, pa);
1750 pa += egrsize;
1751 }
1752 cond_resched(); /* don't hog the cpu */
1753 }
1754
1755 return 0;
1756
1757bail_rcvegrbuf_phys:
1758 for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
1759 dma_free_coherent(&dd->pcidev->dev, size,
1760 rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
1761 kfree(rcd->rcvegrbuf_phys);
1762 rcd->rcvegrbuf_phys = NULL;
1763bail_rcvegrbuf:
1764 kfree(rcd->rcvegrbuf);
1765 rcd->rcvegrbuf = NULL;
1766bail:
1767 return -ENOMEM;
1768}
1769
fce24a9d
DO
1770/*
1771 * Note: Changes to this routine should be mirrored
1772 * for the diagnostics routine qib_remap_ioaddr32().
1773 * There is also related code for VL15 buffers in qib_init_7322_variables().
1774 * The teardown code that unmaps is in qib_pcie_ddcleanup()
1775 */
f931551b
RC
1776int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
1777{
1778 u64 __iomem *qib_kregbase = NULL;
1779 void __iomem *qib_piobase = NULL;
1780 u64 __iomem *qib_userbase = NULL;
1781 u64 qib_kreglen;
1782 u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
1783 u64 qib_pio4koffset = dd->piobufbase >> 32;
1784 u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
1785 u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
1786 u64 qib_physaddr = dd->physaddr;
1787 u64 qib_piolen;
1788 u64 qib_userlen = 0;
1789
1790 /*
1791 * Free the old mapping because the kernel will try to reuse the
1792 * old mapping and not create a new mapping with the
1793 * write combining attribute.
1794 */
1795 iounmap(dd->kregbase);
1796 dd->kregbase = NULL;
1797
1798 /*
1799 * Assumes chip address space looks like:
1800 * - kregs + sregs + cregs + uregs (in any order)
1801 * - piobufs (2K and 4K bufs in either order)
1802 * or:
1803 * - kregs + sregs + cregs (in any order)
1804 * - piobufs (2K and 4K bufs in either order)
1805 * - uregs
1806 */
1807 if (dd->piobcnt4k == 0) {
1808 qib_kreglen = qib_pio2koffset;
1809 qib_piolen = qib_pio2klen;
1810 } else if (qib_pio2koffset < qib_pio4koffset) {
1811 qib_kreglen = qib_pio2koffset;
1812 qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
1813 } else {
1814 qib_kreglen = qib_pio4koffset;
1815 qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
1816 }
1817 qib_piolen += vl15buflen;
1818 /* Map just the configured ports (not all hw ports) */
1819 if (dd->uregbase > qib_kreglen)
1820 qib_userlen = dd->ureg_align * dd->cfgctxts;
1821
1822 /* Sanity checks passed, now create the new mappings */
1823 qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
1824 if (!qib_kregbase)
1825 goto bail;
1826
1827 qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
1828 if (!qib_piobase)
1829 goto bail_kregbase;
1830
1831 if (qib_userlen) {
1832 qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
1833 qib_userlen);
1834 if (!qib_userbase)
1835 goto bail_piobase;
1836 }
1837
1838 dd->kregbase = qib_kregbase;
1839 dd->kregend = (u64 __iomem *)
1840 ((char __iomem *) qib_kregbase + qib_kreglen);
1841 dd->piobase = qib_piobase;
1842 dd->pio2kbase = (void __iomem *)
1843 (((char __iomem *) dd->piobase) +
1844 qib_pio2koffset - qib_kreglen);
1845 if (dd->piobcnt4k)
1846 dd->pio4kbase = (void __iomem *)
1847 (((char __iomem *) dd->piobase) +
1848 qib_pio4koffset - qib_kreglen);
1849 if (qib_userlen)
1850 /* ureg will now be accessed relative to dd->userbase */
1851 dd->userbase = qib_userbase;
1852 return 0;
1853
1854bail_piobase:
1855 iounmap(qib_piobase);
1856bail_kregbase:
1857 iounmap(qib_kregbase);
1858bail:
1859 return -ENOMEM;
1860}
This page took 0.300071 seconds and 5 git commands to generate.