IB/qib: Fix checkpatch warnings
[deliverable/linux.git] / drivers / infiniband / hw / qib / qib_init.c
CommitLineData
f931551b 1/*
e2eed58b 2 * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
551ace12 3 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
f931551b
RC
4 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/vmalloc.h>
38#include <linux/delay.h>
39#include <linux/idr.h>
e4dd23d7 40#include <linux/module.h>
7fac3301 41#include <linux/printk.h>
8469ba39
MM
42#ifdef CONFIG_INFINIBAND_QIB_DCA
43#include <linux/dca.h>
44#endif
f931551b
RC
45
46#include "qib.h"
47#include "qib_common.h"
36a8f01c 48#include "qib_mad.h"
ddb88765
MM
49#ifdef CONFIG_DEBUG_FS
50#include "qib_debugfs.h"
51#include "qib_verbs.h"
52#endif
f931551b 53
7fac3301
MM
54#undef pr_fmt
55#define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
56
f931551b
RC
57/*
58 * min buffers we want to have per context, after driver
59 */
60#define QIB_MIN_USER_CTXT_BUFCNT 7
61
62#define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
63#define QLOGIC_IB_R_SOFTWARE_SHIFT 24
64#define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
65
66/*
67 * Number of ctxts we are configured to use (to allow for more pio
68 * buffers per ctxt, etc.) Zero means use chip value.
69 */
70ushort qib_cfgctxts;
71module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
72MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
73
e0f30bac
RV
74unsigned qib_numa_aware;
75module_param_named(numa_aware, qib_numa_aware, uint, S_IRUGO);
76MODULE_PARM_DESC(numa_aware,
77 "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
78
f931551b
RC
79/*
80 * If set, do not write to any regs if avoidable, hack to allow
81 * check for deranged default register values.
82 */
83ushort qib_mini_init;
84module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
85MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
86
87unsigned qib_n_krcv_queues;
88module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
89MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
90
36a8f01c
MM
91unsigned qib_cc_table_size;
92module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO);
93MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
f931551b
RC
94/*
95 * qib_wc_pat parameter:
96 * 0 is WC via MTRR
97 * 1 is WC via PAT
98 * If PAT initialization fails, code reverts back to MTRR
99 */
100unsigned qib_wc_pat = 1; /* default (1) is to use PAT, not MTRR */
101module_param_named(wc_pat, qib_wc_pat, uint, S_IRUGO);
102MODULE_PARM_DESC(wc_pat, "enable write-combining via PAT mechanism");
103
f931551b
RC
104static void verify_interrupt(unsigned long);
105
106static struct idr qib_unit_table;
107u32 qib_cpulist_count;
108unsigned long *qib_cpulist;
109
110/* set number of contexts we'll actually use */
111void qib_set_ctxtcnt(struct qib_devdata *dd)
112{
5dbbcb97 113 if (!qib_cfgctxts) {
0502f94c 114 dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
5dbbcb97
MM
115 if (dd->cfgctxts > dd->ctxtcnt)
116 dd->cfgctxts = dd->ctxtcnt;
117 } else if (qib_cfgctxts < dd->num_pports)
f931551b
RC
118 dd->cfgctxts = dd->ctxtcnt;
119 else if (qib_cfgctxts <= dd->ctxtcnt)
120 dd->cfgctxts = qib_cfgctxts;
121 else
122 dd->cfgctxts = dd->ctxtcnt;
6ceaadee
MH
123 dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 :
124 dd->cfgctxts - dd->first_user_ctxt;
f931551b
RC
125}
126
127/*
128 * Common code for creating the receive context array.
129 */
130int qib_create_ctxts(struct qib_devdata *dd)
131{
132 unsigned i;
e0f30bac
RV
133 int local_node_id = pcibus_to_node(dd->pcidev->bus);
134
135 if (local_node_id < 0)
136 local_node_id = numa_node_id();
137 dd->assigned_node_id = local_node_id;
f931551b
RC
138
139 /*
140 * Allocate full ctxtcnt array, rather than just cfgctxts, because
141 * cleanup iterates across all possible ctxts.
142 */
a46a2802 143 dd->rcd = kcalloc(dd->ctxtcnt, sizeof(*dd->rcd), GFP_KERNEL);
f931551b 144 if (!dd->rcd) {
7fac3301
MM
145 qib_dev_err(dd,
146 "Unable to allocate ctxtdata array, failing\n");
06064a10 147 return -ENOMEM;
f931551b
RC
148 }
149
150 /* create (one or more) kctxt */
151 for (i = 0; i < dd->first_user_ctxt; ++i) {
152 struct qib_pportdata *ppd;
153 struct qib_ctxtdata *rcd;
154
155 if (dd->skip_kctxt_mask & (1 << i))
156 continue;
157
158 ppd = dd->pport + (i % dd->num_pports);
e0f30bac
RV
159
160 rcd = qib_create_ctxtdata(ppd, i, dd->assigned_node_id);
f931551b 161 if (!rcd) {
7fac3301
MM
162 qib_dev_err(dd,
163 "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
06064a10
DD
164 kfree(dd->rcd);
165 dd->rcd = NULL;
166 return -ENOMEM;
f931551b
RC
167 }
168 rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
169 rcd->seq_cnt = 1;
170 }
06064a10 171 return 0;
f931551b
RC
172}
173
174/*
175 * Common code for user and kernel context setup.
176 */
e0f30bac
RV
177struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt,
178 int node_id)
f931551b
RC
179{
180 struct qib_devdata *dd = ppd->dd;
181 struct qib_ctxtdata *rcd;
182
e0f30bac 183 rcd = kzalloc_node(sizeof(*rcd), GFP_KERNEL, node_id);
f931551b
RC
184 if (rcd) {
185 INIT_LIST_HEAD(&rcd->qp_wait_list);
e0f30bac 186 rcd->node_id = node_id;
f931551b
RC
187 rcd->ppd = ppd;
188 rcd->dd = dd;
189 rcd->cnt = 1;
190 rcd->ctxt = ctxt;
191 dd->rcd[ctxt] = rcd;
ddb88765
MM
192#ifdef CONFIG_DEBUG_FS
193 if (ctxt < dd->first_user_ctxt) { /* N/A for PSM contexts */
194 rcd->opstats = kzalloc_node(sizeof(*rcd->opstats),
195 GFP_KERNEL, node_id);
196 if (!rcd->opstats) {
197 kfree(rcd);
198 qib_dev_err(dd,
199 "Unable to allocate per ctxt stats buffer\n");
200 return NULL;
201 }
202 }
203#endif
f931551b
RC
204 dd->f_init_ctxt(rcd);
205
206 /*
207 * To avoid wasting a lot of memory, we allocate 32KB chunks
208 * of physically contiguous memory, advance through it until
209 * used up and then allocate more. Of course, we need
210 * memory to store those extra pointers, now. 32KB seems to
211 * be the most that is "safe" under memory pressure
212 * (creating large files and then copying them over
213 * NFS while doing lots of MPI jobs). The OOM killer can
214 * get invoked, even though we say we can sleep and this can
215 * cause significant system problems....
216 */
217 rcd->rcvegrbuf_size = 0x8000;
218 rcd->rcvegrbufs_perchunk =
219 rcd->rcvegrbuf_size / dd->rcvegrbufsize;
220 rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
221 rcd->rcvegrbufs_perchunk - 1) /
222 rcd->rcvegrbufs_perchunk;
9e1c0e43
MM
223 BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk));
224 rcd->rcvegrbufs_perchunk_shift =
225 ilog2(rcd->rcvegrbufs_perchunk);
f931551b
RC
226 }
227 return rcd;
228}
229
230/*
231 * Common code for initializing the physical port structure.
232 */
7d7632ad 233int qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
f931551b
RC
234 u8 hw_pidx, u8 port)
235{
36a8f01c 236 int size;
f931551b
RC
237 ppd->dd = dd;
238 ppd->hw_pidx = hw_pidx;
239 ppd->port = port; /* IB port number, not index */
240
241 spin_lock_init(&ppd->sdma_lock);
242 spin_lock_init(&ppd->lflags_lock);
7d7632ad 243 spin_lock_init(&ppd->cc_shadow_lock);
f931551b
RC
244 init_waitqueue_head(&ppd->state_wait);
245
246 init_timer(&ppd->symerr_clear_timer);
247 ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
248 ppd->symerr_clear_timer.data = (unsigned long)ppd;
551ace12
MM
249
250 ppd->qib_wq = NULL;
7d7632ad
MM
251 ppd->ibport_data.pmastats =
252 alloc_percpu(struct qib_pma_counters);
253 if (!ppd->ibport_data.pmastats)
254 return -ENOMEM;
36a8f01c
MM
255
256 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES)
257 goto bail;
258
259 ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size,
260 IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT);
261
262 ppd->cc_max_table_entries =
263 ppd->cc_supported_table_entries/IB_CCT_ENTRIES;
264
265 size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry)
266 * IB_CCT_ENTRIES;
267 ppd->ccti_entries = kzalloc(size, GFP_KERNEL);
268 if (!ppd->ccti_entries) {
269 qib_dev_err(dd,
270 "failed to allocate congestion control table for port %d!\n",
271 port);
272 goto bail;
273 }
274
275 size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry);
276 ppd->congestion_entries = kzalloc(size, GFP_KERNEL);
277 if (!ppd->congestion_entries) {
278 qib_dev_err(dd,
279 "failed to allocate congestion setting list for port %d!\n",
280 port);
281 goto bail_1;
282 }
283
284 size = sizeof(struct cc_table_shadow);
285 ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL);
286 if (!ppd->ccti_entries_shadow) {
287 qib_dev_err(dd,
288 "failed to allocate shadow ccti list for port %d!\n",
289 port);
290 goto bail_2;
291 }
292
293 size = sizeof(struct ib_cc_congestion_setting_attr);
294 ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL);
295 if (!ppd->congestion_entries_shadow) {
296 qib_dev_err(dd,
297 "failed to allocate shadow congestion setting list for port %d!\n",
298 port);
299 goto bail_3;
300 }
301
7d7632ad 302 return 0;
36a8f01c
MM
303
304bail_3:
305 kfree(ppd->ccti_entries_shadow);
306 ppd->ccti_entries_shadow = NULL;
307bail_2:
308 kfree(ppd->congestion_entries);
309 ppd->congestion_entries = NULL;
310bail_1:
311 kfree(ppd->ccti_entries);
312 ppd->ccti_entries = NULL;
313bail:
314 /* User is intentionally disabling the congestion control agent */
315 if (!qib_cc_table_size)
7d7632ad 316 return 0;
36a8f01c
MM
317
318 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) {
319 qib_cc_table_size = 0;
320 qib_dev_err(dd,
321 "Congestion Control table size %d less than minimum %d for port %d\n",
322 qib_cc_table_size, IB_CCT_MIN_ENTRIES, port);
323 }
324
325 qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n",
326 port);
7d7632ad 327 return 0;
f931551b
RC
328}
329
330static int init_pioavailregs(struct qib_devdata *dd)
331{
332 int ret, pidx;
333 u64 *status_page;
334
335 dd->pioavailregs_dma = dma_alloc_coherent(
336 &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
337 GFP_KERNEL);
338 if (!dd->pioavailregs_dma) {
7fac3301
MM
339 qib_dev_err(dd,
340 "failed to allocate PIOavail reg area in memory\n");
f931551b
RC
341 ret = -ENOMEM;
342 goto done;
343 }
344
345 /*
346 * We really want L2 cache aligned, but for current CPUs of
347 * interest, they are the same.
348 */
349 status_page = (u64 *)
350 ((char *) dd->pioavailregs_dma +
351 ((2 * L1_CACHE_BYTES +
352 dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
353 /* device status comes first, for backwards compatibility */
354 dd->devstatusp = status_page;
355 *status_page++ = 0;
356 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
357 dd->pport[pidx].statusp = status_page;
358 *status_page++ = 0;
359 }
360
361 /*
362 * Setup buffer to hold freeze and other messages, accessible to
363 * apps, following statusp. This is per-unit, not per port.
364 */
365 dd->freezemsg = (char *) status_page;
366 *dd->freezemsg = 0;
367 /* length of msg buffer is "whatever is left" */
368 ret = (char *) status_page - (char *) dd->pioavailregs_dma;
369 dd->freezelen = PAGE_SIZE - ret;
370
371 ret = 0;
372
373done:
374 return ret;
375}
376
377/**
378 * init_shadow_tids - allocate the shadow TID array
379 * @dd: the qlogic_ib device
380 *
381 * allocate the shadow TID array, so we can qib_munlock previous
382 * entries. It may make more sense to move the pageshadow to the
383 * ctxt data structure, so we only allocate memory for ctxts actually
384 * in use, since we at 8k per ctxt, now.
385 * We don't want failures here to prevent use of the driver/chip,
386 * so no return value.
387 */
388static void init_shadow_tids(struct qib_devdata *dd)
389{
390 struct page **pages;
391 dma_addr_t *addrs;
392
948579cd 393 pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
f931551b 394 if (!pages) {
7fac3301
MM
395 qib_dev_err(dd,
396 "failed to allocate shadow page * array, no expected sends!\n");
f931551b
RC
397 goto bail;
398 }
399
948579cd 400 addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
f931551b 401 if (!addrs) {
7fac3301
MM
402 qib_dev_err(dd,
403 "failed to allocate shadow dma handle array, no expected sends!\n");
f931551b
RC
404 goto bail_free;
405 }
406
f931551b
RC
407 dd->pageshadow = pages;
408 dd->physshadow = addrs;
409 return;
410
411bail_free:
412 vfree(pages);
413bail:
414 dd->pageshadow = NULL;
415}
416
417/*
418 * Do initialization for device that is only needed on
419 * first detect, not on resets.
420 */
421static int loadtime_init(struct qib_devdata *dd)
422{
423 int ret = 0;
424
425 if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
426 QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
7fac3301
MM
427 qib_dev_err(dd,
428 "Driver only handles version %d, chip swversion is %d (%llx), failng\n",
429 QIB_CHIP_SWVERSION,
430 (int)(dd->revision >>
f931551b 431 QLOGIC_IB_R_SOFTWARE_SHIFT) &
7fac3301
MM
432 QLOGIC_IB_R_SOFTWARE_MASK,
433 (unsigned long long) dd->revision);
f931551b
RC
434 ret = -ENOSYS;
435 goto done;
436 }
437
438 if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
439 qib_devinfo(dd->pcidev, "%s", dd->boardversion);
440
441 spin_lock_init(&dd->pioavail_lock);
442 spin_lock_init(&dd->sendctrl_lock);
443 spin_lock_init(&dd->uctxt_lock);
444 spin_lock_init(&dd->qib_diag_trans_lock);
445 spin_lock_init(&dd->eep_st_lock);
446 mutex_init(&dd->eep_lock);
447
448 if (qib_mini_init)
449 goto done;
450
451 ret = init_pioavailregs(dd);
452 init_shadow_tids(dd);
453
454 qib_get_eeprom_info(dd);
455
456 /* setup time (don't start yet) to verify we got interrupt */
457 init_timer(&dd->intrchk_timer);
458 dd->intrchk_timer.function = verify_interrupt;
459 dd->intrchk_timer.data = (unsigned long) dd;
460
85caafe3 461 ret = qib_cq_init(dd);
f931551b
RC
462done:
463 return ret;
464}
465
466/**
467 * init_after_reset - re-initialize after a reset
468 * @dd: the qlogic_ib device
469 *
470 * sanity check at least some of the values after reset, and
25985edc 471 * ensure no receive or transmit (explicitly, in case reset
f931551b
RC
472 * failed
473 */
474static int init_after_reset(struct qib_devdata *dd)
475{
476 int i;
477
478 /*
479 * Ensure chip does no sends or receives, tail updates, or
480 * pioavail updates while we re-initialize. This is mostly
481 * for the driver data structures, not chip registers.
482 */
483 for (i = 0; i < dd->num_pports; ++i) {
484 /*
485 * ctxt == -1 means "all contexts". Only really safe for
486 * _dis_abling things, as here.
487 */
488 dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
489 QIB_RCVCTRL_INTRAVAIL_DIS |
490 QIB_RCVCTRL_TAILUPD_DIS, -1);
491 /* Redundant across ports for some, but no big deal. */
492 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
493 QIB_SENDCTRL_AVAIL_DIS);
494 }
495
496 return 0;
497}
498
499static void enable_chip(struct qib_devdata *dd)
500{
501 u64 rcvmask;
502 int i;
503
504 /*
505 * Enable PIO send, and update of PIOavail regs to memory.
506 */
507 for (i = 0; i < dd->num_pports; ++i)
508 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
509 QIB_SENDCTRL_AVAIL_ENB);
510 /*
511 * Enable kernel ctxts' receive and receive interrupt.
512 * Other ctxts done as user opens and inits them.
513 */
514 rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
515 rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
516 QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
517 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
518 struct qib_ctxtdata *rcd = dd->rcd[i];
519
520 if (rcd)
521 dd->f_rcvctrl(rcd->ppd, rcvmask, i);
522 }
523}
524
525static void verify_interrupt(unsigned long opaque)
526{
527 struct qib_devdata *dd = (struct qib_devdata *) opaque;
1ed88dd7 528 u64 int_counter;
f931551b
RC
529
530 if (!dd)
531 return; /* being torn down */
532
533 /*
534 * If we don't have a lid or any interrupts, let the user know and
535 * don't bother checking again.
536 */
1ed88dd7
MM
537 int_counter = qib_int_counter(dd) - dd->z_int_counter;
538 if (int_counter == 0) {
f931551b 539 if (!dd->f_intr_fallback(dd))
7fac3301
MM
540 dev_err(&dd->pcidev->dev,
541 "No interrupts detected, not usable.\n");
f931551b
RC
542 else /* re-arm the timer to see if fallback works */
543 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
544 }
545}
546
547static void init_piobuf_state(struct qib_devdata *dd)
548{
549 int i, pidx;
550 u32 uctxts;
551
552 /*
553 * Ensure all buffers are free, and fifos empty. Buffers
554 * are common, so only do once for port 0.
555 *
556 * After enable and qib_chg_pioavailkernel so we can safely
557 * enable pioavail updates and PIOENABLE. After this, packets
558 * are ready and able to go out.
559 */
560 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
561 for (pidx = 0; pidx < dd->num_pports; ++pidx)
562 dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
563
564 /*
565 * If not all sendbufs are used, add the one to each of the lower
566 * numbered contexts. pbufsctxt and lastctxt_piobuf are
567 * calculated in chip-specific code because it may cause some
568 * chip-specific adjustments to be made.
569 */
570 uctxts = dd->cfgctxts - dd->first_user_ctxt;
571 dd->ctxts_extrabuf = dd->pbufsctxt ?
572 dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
573
574 /*
575 * Set up the shadow copies of the piobufavail registers,
576 * which we compare against the chip registers for now, and
577 * the in memory DMA'ed copies of the registers.
578 * By now pioavail updates to memory should have occurred, so
579 * copy them into our working/shadow registers; this is in
580 * case something went wrong with abort, but mostly to get the
581 * initial values of the generation bit correct.
582 */
583 for (i = 0; i < dd->pioavregs; i++) {
584 __le64 tmp;
585
586 tmp = dd->pioavailregs_dma[i];
587 /*
588 * Don't need to worry about pioavailkernel here
589 * because we will call qib_chg_pioavailkernel() later
590 * in initialization, to busy out buffers as needed.
591 */
592 dd->pioavailshadow[i] = le64_to_cpu(tmp);
593 }
594 while (i < ARRAY_SIZE(dd->pioavailshadow))
595 dd->pioavailshadow[i++] = 0; /* for debugging sanity */
596
597 /* after pioavailshadow is setup */
598 qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
599 TXCHK_CHG_TYPE_KERN, NULL);
600 dd->f_initvl15_bufs(dd);
601}
602
551ace12
MM
603/**
604 * qib_create_workqueues - create per port workqueues
605 * @dd: the qlogic_ib device
606 */
607static int qib_create_workqueues(struct qib_devdata *dd)
608{
609 int pidx;
610 struct qib_pportdata *ppd;
611
612 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
613 ppd = dd->pport + pidx;
614 if (!ppd->qib_wq) {
615 char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */
616 snprintf(wq_name, sizeof(wq_name), "qib%d_%d",
617 dd->unit, pidx);
618 ppd->qib_wq =
619 create_singlethread_workqueue(wq_name);
620 if (!ppd->qib_wq)
621 goto wq_error;
622 }
623 }
624 return 0;
625wq_error:
7fac3301
MM
626 pr_err("create_singlethread_workqueue failed for port %d\n",
627 pidx + 1);
551ace12
MM
628 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
629 ppd = dd->pport + pidx;
630 if (ppd->qib_wq) {
631 destroy_workqueue(ppd->qib_wq);
632 ppd->qib_wq = NULL;
633 }
634 }
635 return -ENOMEM;
636}
637
7d7632ad
MM
638static void qib_free_pportdata(struct qib_pportdata *ppd)
639{
640 free_percpu(ppd->ibport_data.pmastats);
641 ppd->ibport_data.pmastats = NULL;
642}
643
f931551b
RC
644/**
645 * qib_init - do the actual initialization sequence on the chip
646 * @dd: the qlogic_ib device
647 * @reinit: reinitializing, so don't allocate new memory
648 *
649 * Do the actual initialization sequence on the chip. This is done
650 * both from the init routine called from the PCI infrastructure, and
651 * when we reset the chip, or detect that it was reset internally,
652 * or it's administratively re-enabled.
653 *
654 * Memory allocation here and in called routines is only done in
655 * the first case (reinit == 0). We have to be careful, because even
656 * without memory allocation, we need to re-write all the chip registers
657 * TIDs, etc. after the reset or enable has completed.
658 */
659int qib_init(struct qib_devdata *dd, int reinit)
660{
661 int ret = 0, pidx, lastfail = 0;
662 u32 portok = 0;
663 unsigned i;
664 struct qib_ctxtdata *rcd;
665 struct qib_pportdata *ppd;
666 unsigned long flags;
667
668 /* Set linkstate to unknown, so we can watch for a transition. */
669 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
670 ppd = dd->pport + pidx;
671 spin_lock_irqsave(&ppd->lflags_lock, flags);
672 ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
673 QIBL_LINKDOWN | QIBL_LINKINIT |
674 QIBL_LINKV);
675 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
676 }
677
678 if (reinit)
679 ret = init_after_reset(dd);
680 else
681 ret = loadtime_init(dd);
682 if (ret)
683 goto done;
684
685 /* Bypass most chip-init, to get to device creation */
686 if (qib_mini_init)
687 return 0;
688
689 ret = dd->f_late_initreg(dd);
690 if (ret)
691 goto done;
692
693 /* dd->rcd can be NULL if early init failed */
694 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
695 /*
696 * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
697 * re-init, the simplest way to handle this is to free
698 * existing, and re-allocate.
699 * Need to re-create rest of ctxt 0 ctxtdata as well.
700 */
701 rcd = dd->rcd[i];
702 if (!rcd)
703 continue;
704
705 lastfail = qib_create_rcvhdrq(dd, rcd);
706 if (!lastfail)
707 lastfail = qib_setup_eagerbufs(rcd);
708 if (lastfail) {
7fac3301
MM
709 qib_dev_err(dd,
710 "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
f931551b
RC
711 continue;
712 }
713 }
714
715 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
716 int mtu;
717 if (lastfail)
718 ret = lastfail;
719 ppd = dd->pport + pidx;
720 mtu = ib_mtu_enum_to_int(qib_ibmtu);
721 if (mtu == -1) {
722 mtu = QIB_DEFAULT_MTU;
723 qib_ibmtu = 0; /* don't leave invalid value */
724 }
725 /* set max we can ever have for this driver load */
726 ppd->init_ibmaxlen = min(mtu > 2048 ?
727 dd->piosize4k : dd->piosize2k,
728 dd->rcvegrbufsize +
729 (dd->rcvhdrentsize << 2));
730 /*
731 * Have to initialize ibmaxlen, but this will normally
732 * change immediately in qib_set_mtu().
733 */
734 ppd->ibmaxlen = ppd->init_ibmaxlen;
735 qib_set_mtu(ppd, mtu);
736
737 spin_lock_irqsave(&ppd->lflags_lock, flags);
738 ppd->lflags |= QIBL_IB_LINK_DISABLED;
739 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
740
741 lastfail = dd->f_bringup_serdes(ppd);
742 if (lastfail) {
743 qib_devinfo(dd->pcidev,
744 "Failed to bringup IB port %u\n", ppd->port);
745 lastfail = -ENETDOWN;
746 continue;
747 }
748
f931551b
RC
749 portok++;
750 }
751
752 if (!portok) {
753 /* none of the ports initialized */
754 if (!ret && lastfail)
755 ret = lastfail;
756 else if (!ret)
757 ret = -ENETDOWN;
758 /* but continue on, so we can debug cause */
759 }
760
761 enable_chip(dd);
762
763 init_piobuf_state(dd);
764
765done:
766 if (!ret) {
767 /* chip is OK for user apps; mark it as initialized */
768 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
769 ppd = dd->pport + pidx;
770 /*
771 * Set status even if port serdes is not initialized
772 * so that diags will work.
773 */
774 *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
775 QIB_STATUS_INITTED;
776 if (!ppd->link_speed_enabled)
777 continue;
778 if (dd->flags & QIB_HAS_SEND_DMA)
779 ret = qib_setup_sdma(ppd);
780 init_timer(&ppd->hol_timer);
781 ppd->hol_timer.function = qib_hol_event;
782 ppd->hol_timer.data = (unsigned long)ppd;
783 ppd->hol_state = QIB_HOL_UP;
784 }
785
786 /* now we can enable all interrupts from the chip */
787 dd->f_set_intr_state(dd, 1);
788
789 /*
790 * Setup to verify we get an interrupt, and fallback
791 * to an alternate if necessary and possible.
792 */
793 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
794 /* start stats retrieval timer */
795 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
796 }
797
798 /* if ret is non-zero, we probably should do some cleanup here... */
799 return ret;
800}
801
802/*
803 * These next two routines are placeholders in case we don't have per-arch
804 * code for controlling write combining. If explicit control of write
805 * combining is not available, performance will probably be awful.
806 */
807
808int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
809{
810 return -EOPNOTSUPP;
811}
812
813void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
814{
815}
816
817static inline struct qib_devdata *__qib_lookup(int unit)
818{
819 return idr_find(&qib_unit_table, unit);
820}
821
822struct qib_devdata *qib_lookup(int unit)
823{
824 struct qib_devdata *dd;
825 unsigned long flags;
826
827 spin_lock_irqsave(&qib_devs_lock, flags);
828 dd = __qib_lookup(unit);
829 spin_unlock_irqrestore(&qib_devs_lock, flags);
830
831 return dd;
832}
833
834/*
835 * Stop the timers during unit shutdown, or after an error late
836 * in initialization.
837 */
838static void qib_stop_timers(struct qib_devdata *dd)
839{
840 struct qib_pportdata *ppd;
841 int pidx;
842
843 if (dd->stats_timer.data) {
844 del_timer_sync(&dd->stats_timer);
845 dd->stats_timer.data = 0;
846 }
847 if (dd->intrchk_timer.data) {
848 del_timer_sync(&dd->intrchk_timer);
849 dd->intrchk_timer.data = 0;
850 }
851 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
852 ppd = dd->pport + pidx;
853 if (ppd->hol_timer.data)
854 del_timer_sync(&ppd->hol_timer);
855 if (ppd->led_override_timer.data) {
856 del_timer_sync(&ppd->led_override_timer);
857 atomic_set(&ppd->led_override_timer_active, 0);
858 }
859 if (ppd->symerr_clear_timer.data)
860 del_timer_sync(&ppd->symerr_clear_timer);
861 }
862}
863
864/**
865 * qib_shutdown_device - shut down a device
866 * @dd: the qlogic_ib device
867 *
868 * This is called to make the device quiet when we are about to
869 * unload the driver, and also when the device is administratively
870 * disabled. It does not free any data structures.
871 * Everything it does has to be setup again by qib_init(dd, 1)
872 */
873static void qib_shutdown_device(struct qib_devdata *dd)
874{
875 struct qib_pportdata *ppd;
876 unsigned pidx;
877
878 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
879 ppd = dd->pport + pidx;
880
881 spin_lock_irq(&ppd->lflags_lock);
882 ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
883 QIBL_LINKARMED | QIBL_LINKACTIVE |
884 QIBL_LINKV);
885 spin_unlock_irq(&ppd->lflags_lock);
886 *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
887 }
888 dd->flags &= ~QIB_INITTED;
889
890 /* mask interrupts, but not errors */
891 dd->f_set_intr_state(dd, 0);
892
893 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
894 ppd = dd->pport + pidx;
895 dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
896 QIB_RCVCTRL_CTXT_DIS |
897 QIB_RCVCTRL_INTRAVAIL_DIS |
898 QIB_RCVCTRL_PKEY_ENB, -1);
899 /*
900 * Gracefully stop all sends allowing any in progress to
901 * trickle out first.
902 */
903 dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
904 }
905
906 /*
907 * Enough for anything that's going to trickle out to have actually
908 * done so.
909 */
910 udelay(20);
911
912 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
913 ppd = dd->pport + pidx;
914 dd->f_setextled(ppd, 0); /* make sure LEDs are off */
915
916 if (dd->flags & QIB_HAS_SEND_DMA)
917 qib_teardown_sdma(ppd);
918
919 dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
920 QIB_SENDCTRL_SEND_DIS);
921 /*
922 * Clear SerdesEnable.
923 * We can't count on interrupts since we are stopping.
924 */
925 dd->f_quiet_serdes(ppd);
551ace12
MM
926
927 if (ppd->qib_wq) {
928 destroy_workqueue(ppd->qib_wq);
929 ppd->qib_wq = NULL;
930 }
7d7632ad 931 qib_free_pportdata(ppd);
f931551b
RC
932 }
933
f931551b
RC
934}
935
936/**
937 * qib_free_ctxtdata - free a context's allocated data
938 * @dd: the qlogic_ib device
939 * @rcd: the ctxtdata structure
940 *
941 * free up any allocated data for a context
942 * This should not touch anything that would affect a simultaneous
943 * re-allocation of context data, because it is called after qib_mutex
944 * is released (and can be called from reinit as well).
945 * It should never change any chip state, or global driver state.
946 */
947void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
948{
949 if (!rcd)
950 return;
951
952 if (rcd->rcvhdrq) {
953 dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
954 rcd->rcvhdrq, rcd->rcvhdrq_phys);
955 rcd->rcvhdrq = NULL;
956 if (rcd->rcvhdrtail_kvaddr) {
957 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
958 rcd->rcvhdrtail_kvaddr,
959 rcd->rcvhdrqtailaddr_phys);
960 rcd->rcvhdrtail_kvaddr = NULL;
961 }
962 }
963 if (rcd->rcvegrbuf) {
964 unsigned e;
965
966 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
967 void *base = rcd->rcvegrbuf[e];
968 size_t size = rcd->rcvegrbuf_size;
969
970 dma_free_coherent(&dd->pcidev->dev, size,
971 base, rcd->rcvegrbuf_phys[e]);
972 }
973 kfree(rcd->rcvegrbuf);
974 rcd->rcvegrbuf = NULL;
975 kfree(rcd->rcvegrbuf_phys);
976 rcd->rcvegrbuf_phys = NULL;
977 rcd->rcvegrbuf_chunks = 0;
978 }
979
980 kfree(rcd->tid_pg_list);
981 vfree(rcd->user_event_mask);
982 vfree(rcd->subctxt_uregbase);
983 vfree(rcd->subctxt_rcvegrbuf);
984 vfree(rcd->subctxt_rcvhdr_base);
ddb88765
MM
985#ifdef CONFIG_DEBUG_FS
986 kfree(rcd->opstats);
987 rcd->opstats = NULL;
988#endif
f931551b
RC
989 kfree(rcd);
990}
991
992/*
993 * Perform a PIO buffer bandwidth write test, to verify proper system
994 * configuration. Even when all the setup calls work, occasionally
995 * BIOS or other issues can prevent write combining from working, or
996 * can cause other bandwidth problems to the chip.
997 *
998 * This test simply writes the same buffer over and over again, and
999 * measures close to the peak bandwidth to the chip (not testing
1000 * data bandwidth to the wire). On chips that use an address-based
1001 * trigger to send packets to the wire, this is easy. On chips that
1002 * use a count to trigger, we want to make sure that the packet doesn't
1003 * go out on the wire, or trigger flow control checks.
1004 */
1005static void qib_verify_pioperf(struct qib_devdata *dd)
1006{
1007 u32 pbnum, cnt, lcnt;
1008 u32 __iomem *piobuf;
1009 u32 *addr;
1010 u64 msecs, emsecs;
1011
1012 piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
1013 if (!piobuf) {
1014 qib_devinfo(dd->pcidev,
1015 "No PIObufs for checking perf, skipping\n");
1016 return;
1017 }
1018
1019 /*
1020 * Enough to give us a reasonable test, less than piobuf size, and
1021 * likely multiple of store buffer length.
1022 */
1023 cnt = 1024;
1024
1025 addr = vmalloc(cnt);
1026 if (!addr) {
1027 qib_devinfo(dd->pcidev,
a46a2802 1028 "Couldn't get memory for checking PIO perf, skipping\n");
f931551b
RC
1029 goto done;
1030 }
1031
1032 preempt_disable(); /* we want reasonably accurate elapsed time */
1033 msecs = 1 + jiffies_to_msecs(jiffies);
1034 for (lcnt = 0; lcnt < 10000U; lcnt++) {
1035 /* wait until we cross msec boundary */
1036 if (jiffies_to_msecs(jiffies) >= msecs)
1037 break;
1038 udelay(1);
1039 }
1040
1041 dd->f_set_armlaunch(dd, 0);
1042
1043 /*
1044 * length 0, no dwords actually sent
1045 */
1046 writeq(0, piobuf);
1047 qib_flush_wc();
1048
1049 /*
1050 * This is only roughly accurate, since even with preempt we
1051 * still take interrupts that could take a while. Running for
1052 * >= 5 msec seems to get us "close enough" to accurate values.
1053 */
1054 msecs = jiffies_to_msecs(jiffies);
1055 for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
1056 qib_pio_copy(piobuf + 64, addr, cnt >> 2);
1057 emsecs = jiffies_to_msecs(jiffies) - msecs;
1058 }
1059
1060 /* 1 GiB/sec, slightly over IB SDR line rate */
1061 if (lcnt < (emsecs * 1024U))
1062 qib_dev_err(dd,
7fac3301 1063 "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
f931551b
RC
1064 lcnt / (u32) emsecs);
1065
1066 preempt_enable();
1067
1068 vfree(addr);
1069
1070done:
1071 /* disarm piobuf, so it's available again */
1072 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
1073 qib_sendbuf_done(dd, pbnum);
1074 dd->f_set_armlaunch(dd, 1);
1075}
1076
f931551b
RC
1077void qib_free_devdata(struct qib_devdata *dd)
1078{
1079 unsigned long flags;
1080
1081 spin_lock_irqsave(&qib_devs_lock, flags);
1082 idr_remove(&qib_unit_table, dd->unit);
1083 list_del(&dd->list);
1084 spin_unlock_irqrestore(&qib_devs_lock, flags);
1085
ddb88765
MM
1086#ifdef CONFIG_DEBUG_FS
1087 qib_dbg_ibdev_exit(&dd->verbs_dev);
1088#endif
1ed88dd7 1089 free_percpu(dd->int_counter);
f931551b
RC
1090 ib_dealloc_device(&dd->verbs_dev.ibdev);
1091}
1092
1ed88dd7
MM
1093u64 qib_int_counter(struct qib_devdata *dd)
1094{
1095 int cpu;
1096 u64 int_counter = 0;
1097
1098 for_each_possible_cpu(cpu)
1099 int_counter += *per_cpu_ptr(dd->int_counter, cpu);
1100 return int_counter;
1101}
1102
1103u64 qib_sps_ints(void)
1104{
1105 unsigned long flags;
1106 struct qib_devdata *dd;
1107 u64 sps_ints = 0;
1108
1109 spin_lock_irqsave(&qib_devs_lock, flags);
1110 list_for_each_entry(dd, &qib_dev_list, list) {
1111 sps_ints += qib_int_counter(dd);
1112 }
1113 spin_unlock_irqrestore(&qib_devs_lock, flags);
1114 return sps_ints;
1115}
1116
f931551b
RC
1117/*
1118 * Allocate our primary per-unit data structure. Must be done via verbs
1119 * allocator, because the verbs cleanup process both does cleanup and
1120 * free of the data structure.
1121 * "extra" is for chip-specific data.
1122 *
1123 * Use the idr mechanism to get a unit number for this unit.
1124 */
1125struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
1126{
1127 unsigned long flags;
1128 struct qib_devdata *dd;
1129 int ret;
1130
f931551b 1131 dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra);
f8b6c47a
MM
1132 if (!dd)
1133 return ERR_PTR(-ENOMEM);
f931551b 1134
f8b6c47a 1135 INIT_LIST_HEAD(&dd->list);
ddb88765 1136
80f22b44 1137 idr_preload(GFP_KERNEL);
f931551b 1138 spin_lock_irqsave(&qib_devs_lock, flags);
80f22b44
TH
1139
1140 ret = idr_alloc(&qib_unit_table, dd, 0, 0, GFP_NOWAIT);
1141 if (ret >= 0) {
1142 dd->unit = ret;
f931551b 1143 list_add(&dd->list, &qib_dev_list);
80f22b44
TH
1144 }
1145
f931551b 1146 spin_unlock_irqrestore(&qib_devs_lock, flags);
80f22b44 1147 idr_preload_end();
f931551b
RC
1148
1149 if (ret < 0) {
1150 qib_early_err(&pdev->dev,
1151 "Could not allocate unit ID: error %d\n", -ret);
f931551b
RC
1152 goto bail;
1153 }
1ed88dd7
MM
1154 dd->int_counter = alloc_percpu(u64);
1155 if (!dd->int_counter) {
1156 ret = -ENOMEM;
1157 qib_early_err(&pdev->dev,
1158 "Could not allocate per-cpu int_counter\n");
1159 goto bail;
1160 }
f931551b
RC
1161
1162 if (!qib_cpulist_count) {
1163 u32 count = num_online_cpus();
1164 qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
1165 sizeof(long), GFP_KERNEL);
1166 if (qib_cpulist)
1167 qib_cpulist_count = count;
1168 else
7fac3301
MM
1169 qib_early_err(&pdev->dev,
1170 "Could not alloc cpulist info, cpu affinity might be wrong\n");
f931551b 1171 }
f8b6c47a
MM
1172#ifdef CONFIG_DEBUG_FS
1173 qib_dbg_ibdev_init(&dd->verbs_dev);
1174#endif
f931551b 1175 return dd;
f8b6c47a
MM
1176bail:
1177 if (!list_empty(&dd->list))
1178 list_del_init(&dd->list);
1179 ib_dealloc_device(&dd->verbs_dev.ibdev);
a46a2802 1180 return ERR_PTR(ret);
f931551b
RC
1181}
1182
1183/*
1184 * Called from freeze mode handlers, and from PCI error
1185 * reporting code. Should be paranoid about state of
1186 * system and data structures.
1187 */
1188void qib_disable_after_error(struct qib_devdata *dd)
1189{
1190 if (dd->flags & QIB_INITTED) {
1191 u32 pidx;
1192
1193 dd->flags &= ~QIB_INITTED;
1194 if (dd->pport)
1195 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
1196 struct qib_pportdata *ppd;
1197
1198 ppd = dd->pport + pidx;
1199 if (dd->flags & QIB_PRESENT) {
1200 qib_set_linkstate(ppd,
1201 QIB_IB_LINKDOWN_DISABLE);
1202 dd->f_setextled(ppd, 0);
1203 }
1204 *ppd->statusp &= ~QIB_STATUS_IB_READY;
1205 }
1206 }
1207
1208 /*
1209 * Mark as having had an error for driver, and also
1210 * for /sys and status word mapped to user programs.
1211 * This marks unit as not usable, until reset.
1212 */
1213 if (dd->devstatusp)
1214 *dd->devstatusp |= QIB_STATUS_HWERROR;
1215}
1216
1e6d9abe
GKH
1217static void qib_remove_one(struct pci_dev *);
1218static int qib_init_one(struct pci_dev *, const struct pci_device_id *);
f931551b 1219
e2eed58b 1220#define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
f931551b
RC
1221#define PFX QIB_DRV_NAME ": "
1222
9baa3c34 1223static const struct pci_device_id qib_pci_tbl[] = {
f931551b
RC
1224 { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
1225 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
1226 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
1227 { 0, }
1228};
1229
1230MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
1231
bea25e82 1232static struct pci_driver qib_driver = {
f931551b
RC
1233 .name = QIB_DRV_NAME,
1234 .probe = qib_init_one,
1e6d9abe 1235 .remove = qib_remove_one,
f931551b
RC
1236 .id_table = qib_pci_tbl,
1237 .err_handler = &qib_pci_err_handler,
1238};
1239
8469ba39
MM
1240#ifdef CONFIG_INFINIBAND_QIB_DCA
1241
1242static int qib_notify_dca(struct notifier_block *, unsigned long, void *);
1243static struct notifier_block dca_notifier = {
1244 .notifier_call = qib_notify_dca,
1245 .next = NULL,
1246 .priority = 0
1247};
1248
1249static int qib_notify_dca_device(struct device *device, void *data)
1250{
1251 struct qib_devdata *dd = dev_get_drvdata(device);
1252 unsigned long event = *(unsigned long *)data;
1253
1254 return dd->f_notify_dca(dd, event);
1255}
1256
1257static int qib_notify_dca(struct notifier_block *nb, unsigned long event,
1258 void *p)
1259{
1260 int rval;
1261
1262 rval = driver_for_each_device(&qib_driver.driver, NULL,
1263 &event, qib_notify_dca_device);
1264 return rval ? NOTIFY_BAD : NOTIFY_DONE;
1265}
1266
1267#endif
1268
f931551b
RC
1269/*
1270 * Do all the generic driver unit- and chip-independent memory
1271 * allocation and initialization.
1272 */
0a66d2bd 1273static int __init qib_ib_init(void)
f931551b
RC
1274{
1275 int ret;
1276
1277 ret = qib_dev_init();
1278 if (ret)
1279 goto bail;
1280
f931551b
RC
1281 /*
1282 * These must be called before the driver is registered with
1283 * the PCI subsystem.
1284 */
1285 idr_init(&qib_unit_table);
f931551b 1286
8469ba39
MM
1287#ifdef CONFIG_INFINIBAND_QIB_DCA
1288 dca_register_notify(&dca_notifier);
ddb88765
MM
1289#endif
1290#ifdef CONFIG_DEBUG_FS
1291 qib_dbg_init();
8469ba39 1292#endif
f931551b
RC
1293 ret = pci_register_driver(&qib_driver);
1294 if (ret < 0) {
7fac3301 1295 pr_err("Unable to register driver: error %d\n", -ret);
85caafe3 1296 goto bail_dev;
f931551b
RC
1297 }
1298
1299 /* not fatal if it doesn't work */
1300 if (qib_init_qibfs())
7fac3301 1301 pr_err("Unable to register ipathfs\n");
f931551b
RC
1302 goto bail; /* all OK */
1303
85caafe3 1304bail_dev:
8469ba39
MM
1305#ifdef CONFIG_INFINIBAND_QIB_DCA
1306 dca_unregister_notify(&dca_notifier);
ddb88765
MM
1307#endif
1308#ifdef CONFIG_DEBUG_FS
1309 qib_dbg_exit();
8469ba39 1310#endif
f931551b 1311 idr_destroy(&qib_unit_table);
f931551b
RC
1312 qib_dev_cleanup();
1313bail:
1314 return ret;
1315}
1316
0a66d2bd 1317module_init(qib_ib_init);
f931551b
RC
1318
1319/*
1320 * Do the non-unit driver cleanup, memory free, etc. at unload.
1321 */
0a66d2bd 1322static void __exit qib_ib_cleanup(void)
f931551b
RC
1323{
1324 int ret;
1325
1326 ret = qib_exit_qibfs();
1327 if (ret)
7fac3301
MM
1328 pr_err(
1329 "Unable to cleanup counter filesystem: error %d\n",
1330 -ret);
f931551b 1331
8469ba39
MM
1332#ifdef CONFIG_INFINIBAND_QIB_DCA
1333 dca_unregister_notify(&dca_notifier);
1334#endif
f931551b 1335 pci_unregister_driver(&qib_driver);
ddb88765
MM
1336#ifdef CONFIG_DEBUG_FS
1337 qib_dbg_exit();
1338#endif
f931551b 1339
f931551b
RC
1340 qib_cpulist_count = 0;
1341 kfree(qib_cpulist);
1342
1343 idr_destroy(&qib_unit_table);
1344 qib_dev_cleanup();
1345}
1346
0a66d2bd 1347module_exit(qib_ib_cleanup);
f931551b
RC
1348
1349/* this can only be called after a successful initialization */
1350static void cleanup_device_data(struct qib_devdata *dd)
1351{
1352 int ctxt;
1353 int pidx;
1354 struct qib_ctxtdata **tmp;
1355 unsigned long flags;
1356
1357 /* users can't do anything more with chip */
36a8f01c 1358 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
f931551b
RC
1359 if (dd->pport[pidx].statusp)
1360 *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
1361
36a8f01c
MM
1362 spin_lock(&dd->pport[pidx].cc_shadow_lock);
1363
1364 kfree(dd->pport[pidx].congestion_entries);
1365 dd->pport[pidx].congestion_entries = NULL;
1366 kfree(dd->pport[pidx].ccti_entries);
1367 dd->pport[pidx].ccti_entries = NULL;
1368 kfree(dd->pport[pidx].ccti_entries_shadow);
1369 dd->pport[pidx].ccti_entries_shadow = NULL;
1370 kfree(dd->pport[pidx].congestion_entries_shadow);
1371 dd->pport[pidx].congestion_entries_shadow = NULL;
1372
1373 spin_unlock(&dd->pport[pidx].cc_shadow_lock);
1374 }
1375
f931551b
RC
1376 if (!qib_wc_pat)
1377 qib_disable_wc(dd);
1378
1379 if (dd->pioavailregs_dma) {
1380 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
1381 (void *) dd->pioavailregs_dma,
1382 dd->pioavailregs_phys);
1383 dd->pioavailregs_dma = NULL;
1384 }
1385
1386 if (dd->pageshadow) {
1387 struct page **tmpp = dd->pageshadow;
1388 dma_addr_t *tmpd = dd->physshadow;
308c813b 1389 int i;
f931551b
RC
1390
1391 for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
1392 int ctxt_tidbase = ctxt * dd->rcvtidcnt;
1393 int maxtid = ctxt_tidbase + dd->rcvtidcnt;
1394
1395 for (i = ctxt_tidbase; i < maxtid; i++) {
1396 if (!tmpp[i])
1397 continue;
1398 pci_unmap_page(dd->pcidev, tmpd[i],
1399 PAGE_SIZE, PCI_DMA_FROMDEVICE);
1400 qib_release_user_pages(&tmpp[i], 1);
1401 tmpp[i] = NULL;
f931551b
RC
1402 }
1403 }
1404
f931551b
RC
1405 dd->pageshadow = NULL;
1406 vfree(tmpp);
308c813b
MM
1407 dd->physshadow = NULL;
1408 vfree(tmpd);
f931551b
RC
1409 }
1410
1411 /*
1412 * Free any resources still in use (usually just kernel contexts)
1413 * at unload; we do for ctxtcnt, because that's what we allocate.
1414 * We acquire lock to be really paranoid that rcd isn't being
1415 * accessed from some interrupt-related code (that should not happen,
1416 * but best to be sure).
1417 */
1418 spin_lock_irqsave(&dd->uctxt_lock, flags);
1419 tmp = dd->rcd;
1420 dd->rcd = NULL;
1421 spin_unlock_irqrestore(&dd->uctxt_lock, flags);
1422 for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
1423 struct qib_ctxtdata *rcd = tmp[ctxt];
1424
1425 tmp[ctxt] = NULL; /* debugging paranoia */
1426 qib_free_ctxtdata(dd, rcd);
1427 }
1428 kfree(tmp);
1429 kfree(dd->boardname);
85caafe3 1430 qib_cq_exit(dd);
f931551b
RC
1431}
1432
1433/*
1434 * Clean up on unit shutdown, or error during unit load after
1435 * successful initialization.
1436 */
1437static void qib_postinit_cleanup(struct qib_devdata *dd)
1438{
1439 /*
1440 * Clean up chip-specific stuff.
1441 * We check for NULL here, because it's outside
1442 * the kregbase check, and we need to call it
1443 * after the free_irq. Thus it's possible that
1444 * the function pointers were never initialized.
1445 */
1446 if (dd->f_cleanup)
1447 dd->f_cleanup(dd);
1448
1449 qib_pcie_ddcleanup(dd);
1450
1451 cleanup_device_data(dd);
1452
1453 qib_free_devdata(dd);
1454}
1455
1e6d9abe 1456static int qib_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
f931551b
RC
1457{
1458 int ret, j, pidx, initfail;
1459 struct qib_devdata *dd = NULL;
1460
1461 ret = qib_pcie_init(pdev, ent);
1462 if (ret)
1463 goto bail;
1464
1465 /*
1466 * Do device-specific initialiation, function table setup, dd
1467 * allocation, etc.
1468 */
1469 switch (ent->device) {
1470 case PCI_DEVICE_ID_QLOGIC_IB_6120:
7e3a1f4a 1471#ifdef CONFIG_PCI_MSI
f931551b 1472 dd = qib_init_iba6120_funcs(pdev, ent);
7e3a1f4a 1473#else
7fac3301 1474 qib_early_err(&pdev->dev,
e2eed58b 1475 "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
7fac3301 1476 ent->device);
9e43e010 1477 dd = ERR_PTR(-ENODEV);
7e3a1f4a 1478#endif
f931551b
RC
1479 break;
1480
1481 case PCI_DEVICE_ID_QLOGIC_IB_7220:
1482 dd = qib_init_iba7220_funcs(pdev, ent);
1483 break;
1484
1485 case PCI_DEVICE_ID_QLOGIC_IB_7322:
1486 dd = qib_init_iba7322_funcs(pdev, ent);
1487 break;
1488
1489 default:
7fac3301 1490 qib_early_err(&pdev->dev,
e2eed58b 1491 "Failing on unknown Intel deviceid 0x%x\n",
7fac3301 1492 ent->device);
f931551b
RC
1493 ret = -ENODEV;
1494 }
1495
1496 if (IS_ERR(dd))
1497 ret = PTR_ERR(dd);
1498 if (ret)
1499 goto bail; /* error already printed */
1500
551ace12
MM
1501 ret = qib_create_workqueues(dd);
1502 if (ret)
1503 goto bail;
1504
f931551b
RC
1505 /* do the generic initialization */
1506 initfail = qib_init(dd, 0);
1507
1508 ret = qib_register_ib_device(dd);
1509
1510 /*
1511 * Now ready for use. this should be cleared whenever we
1512 * detect a reset, or initiate one. If earlier failure,
1513 * we still create devices, so diags, etc. can be used
1514 * to determine cause of problem.
1515 */
1516 if (!qib_mini_init && !initfail && !ret)
1517 dd->flags |= QIB_INITTED;
1518
1519 j = qib_device_create(dd);
1520 if (j)
1521 qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
1522 j = qibfs_add(dd);
1523 if (j)
1524 qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
1525 -j);
1526
1527 if (qib_mini_init || initfail || ret) {
1528 qib_stop_timers(dd);
f0626710 1529 flush_workqueue(ib_wq);
f931551b
RC
1530 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1531 dd->f_quiet_serdes(dd->pport + pidx);
756a33b8
RC
1532 if (qib_mini_init)
1533 goto bail;
1534 if (!j) {
1535 (void) qibfs_remove(dd);
1536 qib_device_remove(dd);
1537 }
1538 if (!ret)
1539 qib_unregister_ib_device(dd);
1540 qib_postinit_cleanup(dd);
f931551b
RC
1541 if (initfail)
1542 ret = initfail;
1543 goto bail;
1544 }
1545
1546 if (!qib_wc_pat) {
1547 ret = qib_enable_wc(dd);
1548 if (ret) {
7fac3301
MM
1549 qib_dev_err(dd,
1550 "Write combining not enabled (err %d): performance may be poor\n",
1551 -ret);
f931551b
RC
1552 ret = 0;
1553 }
1554 }
1555
1556 qib_verify_pioperf(dd);
1557bail:
1558 return ret;
1559}
1560
1e6d9abe 1561static void qib_remove_one(struct pci_dev *pdev)
f931551b
RC
1562{
1563 struct qib_devdata *dd = pci_get_drvdata(pdev);
1564 int ret;
1565
1566 /* unregister from IB core */
1567 qib_unregister_ib_device(dd);
1568
1569 /*
1570 * Disable the IB link, disable interrupts on the device,
1571 * clear dma engines, etc.
1572 */
1573 if (!qib_mini_init)
1574 qib_shutdown_device(dd);
1575
1576 qib_stop_timers(dd);
1577
f0626710
TH
1578 /* wait until all of our (qsfp) queue_work() calls complete */
1579 flush_workqueue(ib_wq);
f931551b
RC
1580
1581 ret = qibfs_remove(dd);
1582 if (ret)
1583 qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
1584 -ret);
1585
1586 qib_device_remove(dd);
1587
1588 qib_postinit_cleanup(dd);
1589}
1590
1591/**
1592 * qib_create_rcvhdrq - create a receive header queue
1593 * @dd: the qlogic_ib device
1594 * @rcd: the context data
1595 *
1596 * This must be contiguous memory (from an i/o perspective), and must be
1597 * DMA'able (which means for some systems, it will go through an IOMMU,
1598 * or be forced into a low address range).
1599 */
1600int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
1601{
1602 unsigned amt;
e0f30bac 1603 int old_node_id;
f931551b
RC
1604
1605 if (!rcd->rcvhdrq) {
1606 dma_addr_t phys_hdrqtail;
1607 gfp_t gfp_flags;
1608
1609 amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
1610 sizeof(u32), PAGE_SIZE);
1611 gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
1612 GFP_USER : GFP_KERNEL;
e0f30bac
RV
1613
1614 old_node_id = dev_to_node(&dd->pcidev->dev);
1615 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1616 rcd->rcvhdrq = dma_alloc_coherent(
1617 &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
1618 gfp_flags | __GFP_COMP);
e0f30bac 1619 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1620
1621 if (!rcd->rcvhdrq) {
7fac3301
MM
1622 qib_dev_err(dd,
1623 "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
1624 amt, rcd->ctxt);
f931551b
RC
1625 goto bail;
1626 }
1627
1628 if (rcd->ctxt >= dd->first_user_ctxt) {
1629 rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
1630 if (!rcd->user_event_mask)
1631 goto bail_free_hdrq;
1632 }
1633
1634 if (!(dd->flags & QIB_NODMA_RTAIL)) {
e0f30bac 1635 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1636 rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
1637 &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
1638 gfp_flags);
e0f30bac 1639 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1640 if (!rcd->rcvhdrtail_kvaddr)
1641 goto bail_free;
1642 rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
1643 }
1644
1645 rcd->rcvhdrq_size = amt;
1646 }
1647
1648 /* clear for security and sanity on each use */
1649 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
1650 if (rcd->rcvhdrtail_kvaddr)
1651 memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
1652 return 0;
1653
1654bail_free:
7fac3301
MM
1655 qib_dev_err(dd,
1656 "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
1657 rcd->ctxt);
f931551b
RC
1658 vfree(rcd->user_event_mask);
1659 rcd->user_event_mask = NULL;
1660bail_free_hdrq:
1661 dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
1662 rcd->rcvhdrq_phys);
1663 rcd->rcvhdrq = NULL;
1664bail:
1665 return -ENOMEM;
1666}
1667
1668/**
1669 * allocate eager buffers, both kernel and user contexts.
1670 * @rcd: the context we are setting up.
1671 *
1672 * Allocate the eager TID buffers and program them into hip.
1673 * They are no longer completely contiguous, we do multiple allocation
1674 * calls. Otherwise we get the OOM code involved, by asking for too
1675 * much per call, with disastrous results on some kernels.
1676 */
1677int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
1678{
1679 struct qib_devdata *dd = rcd->dd;
1680 unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
1681 size_t size;
1682 gfp_t gfp_flags;
e0f30bac 1683 int old_node_id;
f931551b
RC
1684
1685 /*
1686 * GFP_USER, but without GFP_FS, so buffer cache can be
1687 * coalesced (we hope); otherwise, even at order 4,
1688 * heavy filesystem activity makes these fail, and we can
1689 * use compound pages.
1690 */
1691 gfp_flags = __GFP_WAIT | __GFP_IO | __GFP_COMP;
1692
1693 egrcnt = rcd->rcvegrcnt;
1694 egroff = rcd->rcvegr_tid_base;
1695 egrsize = dd->rcvegrbufsize;
1696
1697 chunk = rcd->rcvegrbuf_chunks;
1698 egrperchunk = rcd->rcvegrbufs_perchunk;
1699 size = rcd->rcvegrbuf_size;
1700 if (!rcd->rcvegrbuf) {
1701 rcd->rcvegrbuf =
e0f30bac
RV
1702 kzalloc_node(chunk * sizeof(rcd->rcvegrbuf[0]),
1703 GFP_KERNEL, rcd->node_id);
f931551b
RC
1704 if (!rcd->rcvegrbuf)
1705 goto bail;
1706 }
1707 if (!rcd->rcvegrbuf_phys) {
1708 rcd->rcvegrbuf_phys =
e0f30bac
RV
1709 kmalloc_node(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
1710 GFP_KERNEL, rcd->node_id);
f931551b
RC
1711 if (!rcd->rcvegrbuf_phys)
1712 goto bail_rcvegrbuf;
1713 }
1714 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
1715 if (rcd->rcvegrbuf[e])
1716 continue;
e0f30bac
RV
1717
1718 old_node_id = dev_to_node(&dd->pcidev->dev);
1719 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1720 rcd->rcvegrbuf[e] =
1721 dma_alloc_coherent(&dd->pcidev->dev, size,
1722 &rcd->rcvegrbuf_phys[e],
1723 gfp_flags);
e0f30bac 1724 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1725 if (!rcd->rcvegrbuf[e])
1726 goto bail_rcvegrbuf_phys;
1727 }
1728
1729 rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
1730
1731 for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
1732 dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
1733 unsigned i;
1734
5df4223a
RC
1735 /* clear for security and sanity on each use */
1736 memset(rcd->rcvegrbuf[chunk], 0, size);
1737
f931551b
RC
1738 for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
1739 dd->f_put_tid(dd, e + egroff +
1740 (u64 __iomem *)
1741 ((char __iomem *)
1742 dd->kregbase +
1743 dd->rcvegrbase),
1744 RCVHQ_RCV_TYPE_EAGER, pa);
1745 pa += egrsize;
1746 }
1747 cond_resched(); /* don't hog the cpu */
1748 }
1749
1750 return 0;
1751
1752bail_rcvegrbuf_phys:
1753 for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
1754 dma_free_coherent(&dd->pcidev->dev, size,
1755 rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
1756 kfree(rcd->rcvegrbuf_phys);
1757 rcd->rcvegrbuf_phys = NULL;
1758bail_rcvegrbuf:
1759 kfree(rcd->rcvegrbuf);
1760 rcd->rcvegrbuf = NULL;
1761bail:
1762 return -ENOMEM;
1763}
1764
fce24a9d
DO
1765/*
1766 * Note: Changes to this routine should be mirrored
1767 * for the diagnostics routine qib_remap_ioaddr32().
1768 * There is also related code for VL15 buffers in qib_init_7322_variables().
1769 * The teardown code that unmaps is in qib_pcie_ddcleanup()
1770 */
f931551b
RC
1771int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
1772{
1773 u64 __iomem *qib_kregbase = NULL;
1774 void __iomem *qib_piobase = NULL;
1775 u64 __iomem *qib_userbase = NULL;
1776 u64 qib_kreglen;
1777 u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
1778 u64 qib_pio4koffset = dd->piobufbase >> 32;
1779 u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
1780 u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
1781 u64 qib_physaddr = dd->physaddr;
1782 u64 qib_piolen;
1783 u64 qib_userlen = 0;
1784
1785 /*
1786 * Free the old mapping because the kernel will try to reuse the
1787 * old mapping and not create a new mapping with the
1788 * write combining attribute.
1789 */
1790 iounmap(dd->kregbase);
1791 dd->kregbase = NULL;
1792
1793 /*
1794 * Assumes chip address space looks like:
1795 * - kregs + sregs + cregs + uregs (in any order)
1796 * - piobufs (2K and 4K bufs in either order)
1797 * or:
1798 * - kregs + sregs + cregs (in any order)
1799 * - piobufs (2K and 4K bufs in either order)
1800 * - uregs
1801 */
1802 if (dd->piobcnt4k == 0) {
1803 qib_kreglen = qib_pio2koffset;
1804 qib_piolen = qib_pio2klen;
1805 } else if (qib_pio2koffset < qib_pio4koffset) {
1806 qib_kreglen = qib_pio2koffset;
1807 qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
1808 } else {
1809 qib_kreglen = qib_pio4koffset;
1810 qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
1811 }
1812 qib_piolen += vl15buflen;
1813 /* Map just the configured ports (not all hw ports) */
1814 if (dd->uregbase > qib_kreglen)
1815 qib_userlen = dd->ureg_align * dd->cfgctxts;
1816
1817 /* Sanity checks passed, now create the new mappings */
1818 qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
1819 if (!qib_kregbase)
1820 goto bail;
1821
1822 qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
1823 if (!qib_piobase)
1824 goto bail_kregbase;
1825
1826 if (qib_userlen) {
1827 qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
1828 qib_userlen);
1829 if (!qib_userbase)
1830 goto bail_piobase;
1831 }
1832
1833 dd->kregbase = qib_kregbase;
1834 dd->kregend = (u64 __iomem *)
1835 ((char __iomem *) qib_kregbase + qib_kreglen);
1836 dd->piobase = qib_piobase;
1837 dd->pio2kbase = (void __iomem *)
1838 (((char __iomem *) dd->piobase) +
1839 qib_pio2koffset - qib_kreglen);
1840 if (dd->piobcnt4k)
1841 dd->pio4kbase = (void __iomem *)
1842 (((char __iomem *) dd->piobase) +
1843 qib_pio4koffset - qib_kreglen);
1844 if (qib_userlen)
1845 /* ureg will now be accessed relative to dd->userbase */
1846 dd->userbase = qib_userbase;
1847 return 0;
1848
1849bail_piobase:
1850 iounmap(qib_piobase);
1851bail_kregbase:
1852 iounmap(qib_kregbase);
1853bail:
1854 return -ENOMEM;
1855}
This page took 0.340774 seconds and 5 git commands to generate.