IB/qib: Remove ibport and use rdmavt version
[deliverable/linux.git] / drivers / infiniband / hw / qib / qib_init.c
CommitLineData
f931551b 1/*
e2eed58b 2 * Copyright (c) 2012, 2013 Intel Corporation. All rights reserved.
551ace12 3 * Copyright (c) 2006 - 2012 QLogic Corporation. All rights reserved.
f931551b
RC
4 * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
5 *
6 * This software is available to you under a choice of one of two
7 * licenses. You may choose to be licensed under the terms of the GNU
8 * General Public License (GPL) Version 2, available from the file
9 * COPYING in the main directory of this source tree, or the
10 * OpenIB.org BSD license below:
11 *
12 * Redistribution and use in source and binary forms, with or
13 * without modification, are permitted provided that the following
14 * conditions are met:
15 *
16 * - Redistributions of source code must retain the above
17 * copyright notice, this list of conditions and the following
18 * disclaimer.
19 *
20 * - Redistributions in binary form must reproduce the above
21 * copyright notice, this list of conditions and the following
22 * disclaimer in the documentation and/or other materials
23 * provided with the distribution.
24 *
25 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
26 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
27 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
28 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
29 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
30 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
31 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
32 * SOFTWARE.
33 */
34
35#include <linux/pci.h>
36#include <linux/netdevice.h>
37#include <linux/vmalloc.h>
38#include <linux/delay.h>
39#include <linux/idr.h>
e4dd23d7 40#include <linux/module.h>
7fac3301 41#include <linux/printk.h>
8469ba39
MM
42#ifdef CONFIG_INFINIBAND_QIB_DCA
43#include <linux/dca.h>
44#endif
2dc05ab5 45#include <rdma/rdma_vt.h>
f931551b
RC
46
47#include "qib.h"
48#include "qib_common.h"
36a8f01c 49#include "qib_mad.h"
ddb88765
MM
50#ifdef CONFIG_DEBUG_FS
51#include "qib_debugfs.h"
52#include "qib_verbs.h"
53#endif
f931551b 54
7fac3301
MM
55#undef pr_fmt
56#define pr_fmt(fmt) QIB_DRV_NAME ": " fmt
57
f931551b
RC
58/*
59 * min buffers we want to have per context, after driver
60 */
61#define QIB_MIN_USER_CTXT_BUFCNT 7
62
63#define QLOGIC_IB_R_SOFTWARE_MASK 0xFF
64#define QLOGIC_IB_R_SOFTWARE_SHIFT 24
65#define QLOGIC_IB_R_EMULATOR_MASK (1ULL<<62)
66
67/*
68 * Number of ctxts we are configured to use (to allow for more pio
69 * buffers per ctxt, etc.) Zero means use chip value.
70 */
71ushort qib_cfgctxts;
72module_param_named(cfgctxts, qib_cfgctxts, ushort, S_IRUGO);
73MODULE_PARM_DESC(cfgctxts, "Set max number of contexts to use");
74
e0f30bac
RV
75unsigned qib_numa_aware;
76module_param_named(numa_aware, qib_numa_aware, uint, S_IRUGO);
77MODULE_PARM_DESC(numa_aware,
78 "0 -> PSM allocation close to HCA, 1 -> PSM allocation local to process");
79
f931551b
RC
80/*
81 * If set, do not write to any regs if avoidable, hack to allow
82 * check for deranged default register values.
83 */
84ushort qib_mini_init;
85module_param_named(mini_init, qib_mini_init, ushort, S_IRUGO);
86MODULE_PARM_DESC(mini_init, "If set, do minimal diag init");
87
88unsigned qib_n_krcv_queues;
89module_param_named(krcvqs, qib_n_krcv_queues, uint, S_IRUGO);
90MODULE_PARM_DESC(krcvqs, "number of kernel receive queues per IB port");
91
36a8f01c
MM
92unsigned qib_cc_table_size;
93module_param_named(cc_table_size, qib_cc_table_size, uint, S_IRUGO);
94MODULE_PARM_DESC(cc_table_size, "Congestion control table entries 0 (CCA disabled - default), min = 128, max = 1984");
f931551b 95
f931551b
RC
96static void verify_interrupt(unsigned long);
97
98static struct idr qib_unit_table;
99u32 qib_cpulist_count;
100unsigned long *qib_cpulist;
101
102/* set number of contexts we'll actually use */
103void qib_set_ctxtcnt(struct qib_devdata *dd)
104{
5dbbcb97 105 if (!qib_cfgctxts) {
0502f94c 106 dd->cfgctxts = dd->first_user_ctxt + num_online_cpus();
5dbbcb97
MM
107 if (dd->cfgctxts > dd->ctxtcnt)
108 dd->cfgctxts = dd->ctxtcnt;
109 } else if (qib_cfgctxts < dd->num_pports)
f931551b
RC
110 dd->cfgctxts = dd->ctxtcnt;
111 else if (qib_cfgctxts <= dd->ctxtcnt)
112 dd->cfgctxts = qib_cfgctxts;
113 else
114 dd->cfgctxts = dd->ctxtcnt;
6ceaadee
MH
115 dd->freectxts = (dd->first_user_ctxt > dd->cfgctxts) ? 0 :
116 dd->cfgctxts - dd->first_user_ctxt;
f931551b
RC
117}
118
119/*
120 * Common code for creating the receive context array.
121 */
122int qib_create_ctxts(struct qib_devdata *dd)
123{
124 unsigned i;
e0f30bac
RV
125 int local_node_id = pcibus_to_node(dd->pcidev->bus);
126
127 if (local_node_id < 0)
128 local_node_id = numa_node_id();
129 dd->assigned_node_id = local_node_id;
f931551b
RC
130
131 /*
132 * Allocate full ctxtcnt array, rather than just cfgctxts, because
133 * cleanup iterates across all possible ctxts.
134 */
a46a2802 135 dd->rcd = kcalloc(dd->ctxtcnt, sizeof(*dd->rcd), GFP_KERNEL);
f931551b 136 if (!dd->rcd) {
7fac3301
MM
137 qib_dev_err(dd,
138 "Unable to allocate ctxtdata array, failing\n");
06064a10 139 return -ENOMEM;
f931551b
RC
140 }
141
142 /* create (one or more) kctxt */
143 for (i = 0; i < dd->first_user_ctxt; ++i) {
144 struct qib_pportdata *ppd;
145 struct qib_ctxtdata *rcd;
146
147 if (dd->skip_kctxt_mask & (1 << i))
148 continue;
149
150 ppd = dd->pport + (i % dd->num_pports);
e0f30bac
RV
151
152 rcd = qib_create_ctxtdata(ppd, i, dd->assigned_node_id);
f931551b 153 if (!rcd) {
7fac3301
MM
154 qib_dev_err(dd,
155 "Unable to allocate ctxtdata for Kernel ctxt, failing\n");
06064a10
DD
156 kfree(dd->rcd);
157 dd->rcd = NULL;
158 return -ENOMEM;
f931551b
RC
159 }
160 rcd->pkeys[0] = QIB_DEFAULT_P_KEY;
161 rcd->seq_cnt = 1;
162 }
06064a10 163 return 0;
f931551b
RC
164}
165
166/*
167 * Common code for user and kernel context setup.
168 */
e0f30bac
RV
169struct qib_ctxtdata *qib_create_ctxtdata(struct qib_pportdata *ppd, u32 ctxt,
170 int node_id)
f931551b
RC
171{
172 struct qib_devdata *dd = ppd->dd;
173 struct qib_ctxtdata *rcd;
174
e0f30bac 175 rcd = kzalloc_node(sizeof(*rcd), GFP_KERNEL, node_id);
f931551b
RC
176 if (rcd) {
177 INIT_LIST_HEAD(&rcd->qp_wait_list);
e0f30bac 178 rcd->node_id = node_id;
f931551b
RC
179 rcd->ppd = ppd;
180 rcd->dd = dd;
181 rcd->cnt = 1;
182 rcd->ctxt = ctxt;
183 dd->rcd[ctxt] = rcd;
ddb88765
MM
184#ifdef CONFIG_DEBUG_FS
185 if (ctxt < dd->first_user_ctxt) { /* N/A for PSM contexts */
186 rcd->opstats = kzalloc_node(sizeof(*rcd->opstats),
187 GFP_KERNEL, node_id);
188 if (!rcd->opstats) {
189 kfree(rcd);
190 qib_dev_err(dd,
191 "Unable to allocate per ctxt stats buffer\n");
192 return NULL;
193 }
194 }
195#endif
f931551b
RC
196 dd->f_init_ctxt(rcd);
197
198 /*
199 * To avoid wasting a lot of memory, we allocate 32KB chunks
200 * of physically contiguous memory, advance through it until
201 * used up and then allocate more. Of course, we need
202 * memory to store those extra pointers, now. 32KB seems to
203 * be the most that is "safe" under memory pressure
204 * (creating large files and then copying them over
205 * NFS while doing lots of MPI jobs). The OOM killer can
206 * get invoked, even though we say we can sleep and this can
207 * cause significant system problems....
208 */
209 rcd->rcvegrbuf_size = 0x8000;
210 rcd->rcvegrbufs_perchunk =
211 rcd->rcvegrbuf_size / dd->rcvegrbufsize;
212 rcd->rcvegrbuf_chunks = (rcd->rcvegrcnt +
213 rcd->rcvegrbufs_perchunk - 1) /
214 rcd->rcvegrbufs_perchunk;
9e1c0e43
MM
215 BUG_ON(!is_power_of_2(rcd->rcvegrbufs_perchunk));
216 rcd->rcvegrbufs_perchunk_shift =
217 ilog2(rcd->rcvegrbufs_perchunk);
f931551b
RC
218 }
219 return rcd;
220}
221
222/*
223 * Common code for initializing the physical port structure.
224 */
7d7632ad 225int qib_init_pportdata(struct qib_pportdata *ppd, struct qib_devdata *dd,
f931551b
RC
226 u8 hw_pidx, u8 port)
227{
36a8f01c 228 int size;
da12c1f6 229
f931551b
RC
230 ppd->dd = dd;
231 ppd->hw_pidx = hw_pidx;
232 ppd->port = port; /* IB port number, not index */
233
234 spin_lock_init(&ppd->sdma_lock);
235 spin_lock_init(&ppd->lflags_lock);
7d7632ad 236 spin_lock_init(&ppd->cc_shadow_lock);
f931551b
RC
237 init_waitqueue_head(&ppd->state_wait);
238
239 init_timer(&ppd->symerr_clear_timer);
240 ppd->symerr_clear_timer.function = qib_clear_symerror_on_linkup;
241 ppd->symerr_clear_timer.data = (unsigned long)ppd;
551ace12
MM
242
243 ppd->qib_wq = NULL;
7d7632ad
MM
244 ppd->ibport_data.pmastats =
245 alloc_percpu(struct qib_pma_counters);
246 if (!ppd->ibport_data.pmastats)
247 return -ENOMEM;
f24a6d48
HC
248 ppd->ibport_data.rvp.rc_acks = alloc_percpu(u64);
249 ppd->ibport_data.rvp.rc_qacks = alloc_percpu(u64);
250 ppd->ibport_data.rvp.rc_delayed_comp = alloc_percpu(u64);
251 if (!(ppd->ibport_data.rvp.rc_acks) ||
252 !(ppd->ibport_data.rvp.rc_qacks) ||
253 !(ppd->ibport_data.rvp.rc_delayed_comp))
254 return -ENOMEM;
36a8f01c
MM
255
256 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES)
257 goto bail;
258
259 ppd->cc_supported_table_entries = min(max_t(int, qib_cc_table_size,
260 IB_CCT_MIN_ENTRIES), IB_CCT_ENTRIES*IB_CC_TABLE_CAP_DEFAULT);
261
262 ppd->cc_max_table_entries =
263 ppd->cc_supported_table_entries/IB_CCT_ENTRIES;
264
265 size = IB_CC_TABLE_CAP_DEFAULT * sizeof(struct ib_cc_table_entry)
266 * IB_CCT_ENTRIES;
267 ppd->ccti_entries = kzalloc(size, GFP_KERNEL);
268 if (!ppd->ccti_entries) {
269 qib_dev_err(dd,
270 "failed to allocate congestion control table for port %d!\n",
271 port);
272 goto bail;
273 }
274
275 size = IB_CC_CCS_ENTRIES * sizeof(struct ib_cc_congestion_entry);
276 ppd->congestion_entries = kzalloc(size, GFP_KERNEL);
277 if (!ppd->congestion_entries) {
278 qib_dev_err(dd,
279 "failed to allocate congestion setting list for port %d!\n",
280 port);
281 goto bail_1;
282 }
283
284 size = sizeof(struct cc_table_shadow);
285 ppd->ccti_entries_shadow = kzalloc(size, GFP_KERNEL);
286 if (!ppd->ccti_entries_shadow) {
287 qib_dev_err(dd,
288 "failed to allocate shadow ccti list for port %d!\n",
289 port);
290 goto bail_2;
291 }
292
293 size = sizeof(struct ib_cc_congestion_setting_attr);
294 ppd->congestion_entries_shadow = kzalloc(size, GFP_KERNEL);
295 if (!ppd->congestion_entries_shadow) {
296 qib_dev_err(dd,
297 "failed to allocate shadow congestion setting list for port %d!\n",
298 port);
299 goto bail_3;
300 }
301
7d7632ad 302 return 0;
36a8f01c
MM
303
304bail_3:
305 kfree(ppd->ccti_entries_shadow);
306 ppd->ccti_entries_shadow = NULL;
307bail_2:
308 kfree(ppd->congestion_entries);
309 ppd->congestion_entries = NULL;
310bail_1:
311 kfree(ppd->ccti_entries);
312 ppd->ccti_entries = NULL;
313bail:
314 /* User is intentionally disabling the congestion control agent */
315 if (!qib_cc_table_size)
7d7632ad 316 return 0;
36a8f01c
MM
317
318 if (qib_cc_table_size < IB_CCT_MIN_ENTRIES) {
319 qib_cc_table_size = 0;
320 qib_dev_err(dd,
321 "Congestion Control table size %d less than minimum %d for port %d\n",
322 qib_cc_table_size, IB_CCT_MIN_ENTRIES, port);
323 }
324
325 qib_dev_err(dd, "Congestion Control Agent disabled for port %d\n",
326 port);
7d7632ad 327 return 0;
f931551b
RC
328}
329
330static int init_pioavailregs(struct qib_devdata *dd)
331{
332 int ret, pidx;
333 u64 *status_page;
334
335 dd->pioavailregs_dma = dma_alloc_coherent(
336 &dd->pcidev->dev, PAGE_SIZE, &dd->pioavailregs_phys,
337 GFP_KERNEL);
338 if (!dd->pioavailregs_dma) {
7fac3301
MM
339 qib_dev_err(dd,
340 "failed to allocate PIOavail reg area in memory\n");
f931551b
RC
341 ret = -ENOMEM;
342 goto done;
343 }
344
345 /*
346 * We really want L2 cache aligned, but for current CPUs of
347 * interest, they are the same.
348 */
349 status_page = (u64 *)
350 ((char *) dd->pioavailregs_dma +
351 ((2 * L1_CACHE_BYTES +
352 dd->pioavregs * sizeof(u64)) & ~L1_CACHE_BYTES));
353 /* device status comes first, for backwards compatibility */
354 dd->devstatusp = status_page;
355 *status_page++ = 0;
356 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
357 dd->pport[pidx].statusp = status_page;
358 *status_page++ = 0;
359 }
360
361 /*
362 * Setup buffer to hold freeze and other messages, accessible to
363 * apps, following statusp. This is per-unit, not per port.
364 */
365 dd->freezemsg = (char *) status_page;
366 *dd->freezemsg = 0;
367 /* length of msg buffer is "whatever is left" */
368 ret = (char *) status_page - (char *) dd->pioavailregs_dma;
369 dd->freezelen = PAGE_SIZE - ret;
370
371 ret = 0;
372
373done:
374 return ret;
375}
376
377/**
378 * init_shadow_tids - allocate the shadow TID array
379 * @dd: the qlogic_ib device
380 *
381 * allocate the shadow TID array, so we can qib_munlock previous
382 * entries. It may make more sense to move the pageshadow to the
383 * ctxt data structure, so we only allocate memory for ctxts actually
384 * in use, since we at 8k per ctxt, now.
385 * We don't want failures here to prevent use of the driver/chip,
386 * so no return value.
387 */
388static void init_shadow_tids(struct qib_devdata *dd)
389{
390 struct page **pages;
391 dma_addr_t *addrs;
392
948579cd 393 pages = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(struct page *));
f931551b 394 if (!pages) {
7fac3301
MM
395 qib_dev_err(dd,
396 "failed to allocate shadow page * array, no expected sends!\n");
f931551b
RC
397 goto bail;
398 }
399
948579cd 400 addrs = vzalloc(dd->cfgctxts * dd->rcvtidcnt * sizeof(dma_addr_t));
f931551b 401 if (!addrs) {
7fac3301
MM
402 qib_dev_err(dd,
403 "failed to allocate shadow dma handle array, no expected sends!\n");
f931551b
RC
404 goto bail_free;
405 }
406
f931551b
RC
407 dd->pageshadow = pages;
408 dd->physshadow = addrs;
409 return;
410
411bail_free:
412 vfree(pages);
413bail:
414 dd->pageshadow = NULL;
415}
416
417/*
418 * Do initialization for device that is only needed on
419 * first detect, not on resets.
420 */
421static int loadtime_init(struct qib_devdata *dd)
422{
423 int ret = 0;
424
425 if (((dd->revision >> QLOGIC_IB_R_SOFTWARE_SHIFT) &
426 QLOGIC_IB_R_SOFTWARE_MASK) != QIB_CHIP_SWVERSION) {
7fac3301
MM
427 qib_dev_err(dd,
428 "Driver only handles version %d, chip swversion is %d (%llx), failng\n",
429 QIB_CHIP_SWVERSION,
430 (int)(dd->revision >>
f931551b 431 QLOGIC_IB_R_SOFTWARE_SHIFT) &
7fac3301
MM
432 QLOGIC_IB_R_SOFTWARE_MASK,
433 (unsigned long long) dd->revision);
f931551b
RC
434 ret = -ENOSYS;
435 goto done;
436 }
437
438 if (dd->revision & QLOGIC_IB_R_EMULATOR_MASK)
439 qib_devinfo(dd->pcidev, "%s", dd->boardversion);
440
441 spin_lock_init(&dd->pioavail_lock);
442 spin_lock_init(&dd->sendctrl_lock);
443 spin_lock_init(&dd->uctxt_lock);
444 spin_lock_init(&dd->qib_diag_trans_lock);
445 spin_lock_init(&dd->eep_st_lock);
446 mutex_init(&dd->eep_lock);
447
448 if (qib_mini_init)
449 goto done;
450
451 ret = init_pioavailregs(dd);
452 init_shadow_tids(dd);
453
454 qib_get_eeprom_info(dd);
455
456 /* setup time (don't start yet) to verify we got interrupt */
457 init_timer(&dd->intrchk_timer);
458 dd->intrchk_timer.function = verify_interrupt;
459 dd->intrchk_timer.data = (unsigned long) dd;
460
85caafe3 461 ret = qib_cq_init(dd);
f931551b
RC
462done:
463 return ret;
464}
465
466/**
467 * init_after_reset - re-initialize after a reset
468 * @dd: the qlogic_ib device
469 *
470 * sanity check at least some of the values after reset, and
25985edc 471 * ensure no receive or transmit (explicitly, in case reset
f931551b
RC
472 * failed
473 */
474static int init_after_reset(struct qib_devdata *dd)
475{
476 int i;
477
478 /*
479 * Ensure chip does no sends or receives, tail updates, or
480 * pioavail updates while we re-initialize. This is mostly
481 * for the driver data structures, not chip registers.
482 */
483 for (i = 0; i < dd->num_pports; ++i) {
484 /*
485 * ctxt == -1 means "all contexts". Only really safe for
486 * _dis_abling things, as here.
487 */
488 dd->f_rcvctrl(dd->pport + i, QIB_RCVCTRL_CTXT_DIS |
489 QIB_RCVCTRL_INTRAVAIL_DIS |
490 QIB_RCVCTRL_TAILUPD_DIS, -1);
491 /* Redundant across ports for some, but no big deal. */
492 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_DIS |
493 QIB_SENDCTRL_AVAIL_DIS);
494 }
495
496 return 0;
497}
498
499static void enable_chip(struct qib_devdata *dd)
500{
501 u64 rcvmask;
502 int i;
503
504 /*
505 * Enable PIO send, and update of PIOavail regs to memory.
506 */
507 for (i = 0; i < dd->num_pports; ++i)
508 dd->f_sendctrl(dd->pport + i, QIB_SENDCTRL_SEND_ENB |
509 QIB_SENDCTRL_AVAIL_ENB);
510 /*
511 * Enable kernel ctxts' receive and receive interrupt.
512 * Other ctxts done as user opens and inits them.
513 */
514 rcvmask = QIB_RCVCTRL_CTXT_ENB | QIB_RCVCTRL_INTRAVAIL_ENB;
515 rcvmask |= (dd->flags & QIB_NODMA_RTAIL) ?
516 QIB_RCVCTRL_TAILUPD_DIS : QIB_RCVCTRL_TAILUPD_ENB;
517 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
518 struct qib_ctxtdata *rcd = dd->rcd[i];
519
520 if (rcd)
521 dd->f_rcvctrl(rcd->ppd, rcvmask, i);
522 }
523}
524
525static void verify_interrupt(unsigned long opaque)
526{
527 struct qib_devdata *dd = (struct qib_devdata *) opaque;
1ed88dd7 528 u64 int_counter;
f931551b
RC
529
530 if (!dd)
531 return; /* being torn down */
532
533 /*
534 * If we don't have a lid or any interrupts, let the user know and
535 * don't bother checking again.
536 */
1ed88dd7
MM
537 int_counter = qib_int_counter(dd) - dd->z_int_counter;
538 if (int_counter == 0) {
f931551b 539 if (!dd->f_intr_fallback(dd))
7fac3301
MM
540 dev_err(&dd->pcidev->dev,
541 "No interrupts detected, not usable.\n");
f931551b
RC
542 else /* re-arm the timer to see if fallback works */
543 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
544 }
545}
546
547static void init_piobuf_state(struct qib_devdata *dd)
548{
549 int i, pidx;
550 u32 uctxts;
551
552 /*
553 * Ensure all buffers are free, and fifos empty. Buffers
554 * are common, so only do once for port 0.
555 *
556 * After enable and qib_chg_pioavailkernel so we can safely
557 * enable pioavail updates and PIOENABLE. After this, packets
558 * are ready and able to go out.
559 */
560 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_ALL);
561 for (pidx = 0; pidx < dd->num_pports; ++pidx)
562 dd->f_sendctrl(dd->pport + pidx, QIB_SENDCTRL_FLUSH);
563
564 /*
565 * If not all sendbufs are used, add the one to each of the lower
566 * numbered contexts. pbufsctxt and lastctxt_piobuf are
567 * calculated in chip-specific code because it may cause some
568 * chip-specific adjustments to be made.
569 */
570 uctxts = dd->cfgctxts - dd->first_user_ctxt;
571 dd->ctxts_extrabuf = dd->pbufsctxt ?
572 dd->lastctxt_piobuf - (dd->pbufsctxt * uctxts) : 0;
573
574 /*
575 * Set up the shadow copies of the piobufavail registers,
576 * which we compare against the chip registers for now, and
577 * the in memory DMA'ed copies of the registers.
578 * By now pioavail updates to memory should have occurred, so
579 * copy them into our working/shadow registers; this is in
580 * case something went wrong with abort, but mostly to get the
581 * initial values of the generation bit correct.
582 */
583 for (i = 0; i < dd->pioavregs; i++) {
584 __le64 tmp;
585
586 tmp = dd->pioavailregs_dma[i];
587 /*
588 * Don't need to worry about pioavailkernel here
589 * because we will call qib_chg_pioavailkernel() later
590 * in initialization, to busy out buffers as needed.
591 */
592 dd->pioavailshadow[i] = le64_to_cpu(tmp);
593 }
594 while (i < ARRAY_SIZE(dd->pioavailshadow))
595 dd->pioavailshadow[i++] = 0; /* for debugging sanity */
596
597 /* after pioavailshadow is setup */
598 qib_chg_pioavailkernel(dd, 0, dd->piobcnt2k + dd->piobcnt4k,
599 TXCHK_CHG_TYPE_KERN, NULL);
600 dd->f_initvl15_bufs(dd);
601}
602
551ace12
MM
603/**
604 * qib_create_workqueues - create per port workqueues
605 * @dd: the qlogic_ib device
606 */
607static int qib_create_workqueues(struct qib_devdata *dd)
608{
609 int pidx;
610 struct qib_pportdata *ppd;
611
612 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
613 ppd = dd->pport + pidx;
614 if (!ppd->qib_wq) {
615 char wq_name[8]; /* 3 + 2 + 1 + 1 + 1 */
da12c1f6 616
551ace12
MM
617 snprintf(wq_name, sizeof(wq_name), "qib%d_%d",
618 dd->unit, pidx);
619 ppd->qib_wq =
620 create_singlethread_workqueue(wq_name);
621 if (!ppd->qib_wq)
622 goto wq_error;
623 }
624 }
625 return 0;
626wq_error:
7fac3301
MM
627 pr_err("create_singlethread_workqueue failed for port %d\n",
628 pidx + 1);
551ace12
MM
629 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
630 ppd = dd->pport + pidx;
631 if (ppd->qib_wq) {
632 destroy_workqueue(ppd->qib_wq);
633 ppd->qib_wq = NULL;
634 }
635 }
636 return -ENOMEM;
637}
638
7d7632ad
MM
639static void qib_free_pportdata(struct qib_pportdata *ppd)
640{
641 free_percpu(ppd->ibport_data.pmastats);
f24a6d48
HC
642 free_percpu(ppd->ibport_data.rvp.rc_acks);
643 free_percpu(ppd->ibport_data.rvp.rc_qacks);
644 free_percpu(ppd->ibport_data.rvp.rc_delayed_comp);
7d7632ad
MM
645 ppd->ibport_data.pmastats = NULL;
646}
647
f931551b
RC
648/**
649 * qib_init - do the actual initialization sequence on the chip
650 * @dd: the qlogic_ib device
651 * @reinit: reinitializing, so don't allocate new memory
652 *
653 * Do the actual initialization sequence on the chip. This is done
654 * both from the init routine called from the PCI infrastructure, and
655 * when we reset the chip, or detect that it was reset internally,
656 * or it's administratively re-enabled.
657 *
658 * Memory allocation here and in called routines is only done in
659 * the first case (reinit == 0). We have to be careful, because even
660 * without memory allocation, we need to re-write all the chip registers
661 * TIDs, etc. after the reset or enable has completed.
662 */
663int qib_init(struct qib_devdata *dd, int reinit)
664{
665 int ret = 0, pidx, lastfail = 0;
666 u32 portok = 0;
667 unsigned i;
668 struct qib_ctxtdata *rcd;
669 struct qib_pportdata *ppd;
670 unsigned long flags;
671
672 /* Set linkstate to unknown, so we can watch for a transition. */
673 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
674 ppd = dd->pport + pidx;
675 spin_lock_irqsave(&ppd->lflags_lock, flags);
676 ppd->lflags &= ~(QIBL_LINKACTIVE | QIBL_LINKARMED |
677 QIBL_LINKDOWN | QIBL_LINKINIT |
678 QIBL_LINKV);
679 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
680 }
681
682 if (reinit)
683 ret = init_after_reset(dd);
684 else
685 ret = loadtime_init(dd);
686 if (ret)
687 goto done;
688
689 /* Bypass most chip-init, to get to device creation */
690 if (qib_mini_init)
691 return 0;
692
693 ret = dd->f_late_initreg(dd);
694 if (ret)
695 goto done;
696
697 /* dd->rcd can be NULL if early init failed */
698 for (i = 0; dd->rcd && i < dd->first_user_ctxt; ++i) {
699 /*
700 * Set up the (kernel) rcvhdr queue and egr TIDs. If doing
701 * re-init, the simplest way to handle this is to free
702 * existing, and re-allocate.
703 * Need to re-create rest of ctxt 0 ctxtdata as well.
704 */
705 rcd = dd->rcd[i];
706 if (!rcd)
707 continue;
708
709 lastfail = qib_create_rcvhdrq(dd, rcd);
710 if (!lastfail)
711 lastfail = qib_setup_eagerbufs(rcd);
712 if (lastfail) {
7fac3301
MM
713 qib_dev_err(dd,
714 "failed to allocate kernel ctxt's rcvhdrq and/or egr bufs\n");
f931551b
RC
715 continue;
716 }
717 }
718
719 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
720 int mtu;
da12c1f6 721
f931551b
RC
722 if (lastfail)
723 ret = lastfail;
724 ppd = dd->pport + pidx;
725 mtu = ib_mtu_enum_to_int(qib_ibmtu);
726 if (mtu == -1) {
727 mtu = QIB_DEFAULT_MTU;
728 qib_ibmtu = 0; /* don't leave invalid value */
729 }
730 /* set max we can ever have for this driver load */
731 ppd->init_ibmaxlen = min(mtu > 2048 ?
732 dd->piosize4k : dd->piosize2k,
733 dd->rcvegrbufsize +
734 (dd->rcvhdrentsize << 2));
735 /*
736 * Have to initialize ibmaxlen, but this will normally
737 * change immediately in qib_set_mtu().
738 */
739 ppd->ibmaxlen = ppd->init_ibmaxlen;
740 qib_set_mtu(ppd, mtu);
741
742 spin_lock_irqsave(&ppd->lflags_lock, flags);
743 ppd->lflags |= QIBL_IB_LINK_DISABLED;
744 spin_unlock_irqrestore(&ppd->lflags_lock, flags);
745
746 lastfail = dd->f_bringup_serdes(ppd);
747 if (lastfail) {
748 qib_devinfo(dd->pcidev,
749 "Failed to bringup IB port %u\n", ppd->port);
750 lastfail = -ENETDOWN;
751 continue;
752 }
753
f931551b
RC
754 portok++;
755 }
756
757 if (!portok) {
758 /* none of the ports initialized */
759 if (!ret && lastfail)
760 ret = lastfail;
761 else if (!ret)
762 ret = -ENETDOWN;
763 /* but continue on, so we can debug cause */
764 }
765
766 enable_chip(dd);
767
768 init_piobuf_state(dd);
769
770done:
771 if (!ret) {
772 /* chip is OK for user apps; mark it as initialized */
773 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
774 ppd = dd->pport + pidx;
775 /*
776 * Set status even if port serdes is not initialized
777 * so that diags will work.
778 */
779 *ppd->statusp |= QIB_STATUS_CHIP_PRESENT |
780 QIB_STATUS_INITTED;
781 if (!ppd->link_speed_enabled)
782 continue;
783 if (dd->flags & QIB_HAS_SEND_DMA)
784 ret = qib_setup_sdma(ppd);
785 init_timer(&ppd->hol_timer);
786 ppd->hol_timer.function = qib_hol_event;
787 ppd->hol_timer.data = (unsigned long)ppd;
788 ppd->hol_state = QIB_HOL_UP;
789 }
790
791 /* now we can enable all interrupts from the chip */
792 dd->f_set_intr_state(dd, 1);
793
794 /*
795 * Setup to verify we get an interrupt, and fallback
796 * to an alternate if necessary and possible.
797 */
798 mod_timer(&dd->intrchk_timer, jiffies + HZ/2);
799 /* start stats retrieval timer */
800 mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
801 }
802
803 /* if ret is non-zero, we probably should do some cleanup here... */
804 return ret;
805}
806
807/*
808 * These next two routines are placeholders in case we don't have per-arch
809 * code for controlling write combining. If explicit control of write
810 * combining is not available, performance will probably be awful.
811 */
812
813int __attribute__((weak)) qib_enable_wc(struct qib_devdata *dd)
814{
815 return -EOPNOTSUPP;
816}
817
818void __attribute__((weak)) qib_disable_wc(struct qib_devdata *dd)
819{
820}
821
822static inline struct qib_devdata *__qib_lookup(int unit)
823{
824 return idr_find(&qib_unit_table, unit);
825}
826
827struct qib_devdata *qib_lookup(int unit)
828{
829 struct qib_devdata *dd;
830 unsigned long flags;
831
832 spin_lock_irqsave(&qib_devs_lock, flags);
833 dd = __qib_lookup(unit);
834 spin_unlock_irqrestore(&qib_devs_lock, flags);
835
836 return dd;
837}
838
839/*
840 * Stop the timers during unit shutdown, or after an error late
841 * in initialization.
842 */
843static void qib_stop_timers(struct qib_devdata *dd)
844{
845 struct qib_pportdata *ppd;
846 int pidx;
847
848 if (dd->stats_timer.data) {
849 del_timer_sync(&dd->stats_timer);
850 dd->stats_timer.data = 0;
851 }
852 if (dd->intrchk_timer.data) {
853 del_timer_sync(&dd->intrchk_timer);
854 dd->intrchk_timer.data = 0;
855 }
856 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
857 ppd = dd->pport + pidx;
858 if (ppd->hol_timer.data)
859 del_timer_sync(&ppd->hol_timer);
860 if (ppd->led_override_timer.data) {
861 del_timer_sync(&ppd->led_override_timer);
862 atomic_set(&ppd->led_override_timer_active, 0);
863 }
864 if (ppd->symerr_clear_timer.data)
865 del_timer_sync(&ppd->symerr_clear_timer);
866 }
867}
868
869/**
870 * qib_shutdown_device - shut down a device
871 * @dd: the qlogic_ib device
872 *
873 * This is called to make the device quiet when we are about to
874 * unload the driver, and also when the device is administratively
875 * disabled. It does not free any data structures.
876 * Everything it does has to be setup again by qib_init(dd, 1)
877 */
878static void qib_shutdown_device(struct qib_devdata *dd)
879{
880 struct qib_pportdata *ppd;
881 unsigned pidx;
882
883 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
884 ppd = dd->pport + pidx;
885
886 spin_lock_irq(&ppd->lflags_lock);
887 ppd->lflags &= ~(QIBL_LINKDOWN | QIBL_LINKINIT |
888 QIBL_LINKARMED | QIBL_LINKACTIVE |
889 QIBL_LINKV);
890 spin_unlock_irq(&ppd->lflags_lock);
891 *ppd->statusp &= ~(QIB_STATUS_IB_CONF | QIB_STATUS_IB_READY);
892 }
893 dd->flags &= ~QIB_INITTED;
894
895 /* mask interrupts, but not errors */
896 dd->f_set_intr_state(dd, 0);
897
898 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
899 ppd = dd->pport + pidx;
900 dd->f_rcvctrl(ppd, QIB_RCVCTRL_TAILUPD_DIS |
901 QIB_RCVCTRL_CTXT_DIS |
902 QIB_RCVCTRL_INTRAVAIL_DIS |
903 QIB_RCVCTRL_PKEY_ENB, -1);
904 /*
905 * Gracefully stop all sends allowing any in progress to
906 * trickle out first.
907 */
908 dd->f_sendctrl(ppd, QIB_SENDCTRL_CLEAR);
909 }
910
911 /*
912 * Enough for anything that's going to trickle out to have actually
913 * done so.
914 */
915 udelay(20);
916
917 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
918 ppd = dd->pport + pidx;
919 dd->f_setextled(ppd, 0); /* make sure LEDs are off */
920
921 if (dd->flags & QIB_HAS_SEND_DMA)
922 qib_teardown_sdma(ppd);
923
924 dd->f_sendctrl(ppd, QIB_SENDCTRL_AVAIL_DIS |
925 QIB_SENDCTRL_SEND_DIS);
926 /*
927 * Clear SerdesEnable.
928 * We can't count on interrupts since we are stopping.
929 */
930 dd->f_quiet_serdes(ppd);
551ace12
MM
931
932 if (ppd->qib_wq) {
933 destroy_workqueue(ppd->qib_wq);
934 ppd->qib_wq = NULL;
935 }
7d7632ad 936 qib_free_pportdata(ppd);
f931551b
RC
937 }
938
f931551b
RC
939}
940
941/**
942 * qib_free_ctxtdata - free a context's allocated data
943 * @dd: the qlogic_ib device
944 * @rcd: the ctxtdata structure
945 *
946 * free up any allocated data for a context
947 * This should not touch anything that would affect a simultaneous
948 * re-allocation of context data, because it is called after qib_mutex
949 * is released (and can be called from reinit as well).
950 * It should never change any chip state, or global driver state.
951 */
952void qib_free_ctxtdata(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
953{
954 if (!rcd)
955 return;
956
957 if (rcd->rcvhdrq) {
958 dma_free_coherent(&dd->pcidev->dev, rcd->rcvhdrq_size,
959 rcd->rcvhdrq, rcd->rcvhdrq_phys);
960 rcd->rcvhdrq = NULL;
961 if (rcd->rcvhdrtail_kvaddr) {
962 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
963 rcd->rcvhdrtail_kvaddr,
964 rcd->rcvhdrqtailaddr_phys);
965 rcd->rcvhdrtail_kvaddr = NULL;
966 }
967 }
968 if (rcd->rcvegrbuf) {
969 unsigned e;
970
971 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
972 void *base = rcd->rcvegrbuf[e];
973 size_t size = rcd->rcvegrbuf_size;
974
975 dma_free_coherent(&dd->pcidev->dev, size,
976 base, rcd->rcvegrbuf_phys[e]);
977 }
978 kfree(rcd->rcvegrbuf);
979 rcd->rcvegrbuf = NULL;
980 kfree(rcd->rcvegrbuf_phys);
981 rcd->rcvegrbuf_phys = NULL;
982 rcd->rcvegrbuf_chunks = 0;
983 }
984
985 kfree(rcd->tid_pg_list);
986 vfree(rcd->user_event_mask);
987 vfree(rcd->subctxt_uregbase);
988 vfree(rcd->subctxt_rcvegrbuf);
989 vfree(rcd->subctxt_rcvhdr_base);
ddb88765
MM
990#ifdef CONFIG_DEBUG_FS
991 kfree(rcd->opstats);
992 rcd->opstats = NULL;
993#endif
f931551b
RC
994 kfree(rcd);
995}
996
997/*
998 * Perform a PIO buffer bandwidth write test, to verify proper system
999 * configuration. Even when all the setup calls work, occasionally
1000 * BIOS or other issues can prevent write combining from working, or
1001 * can cause other bandwidth problems to the chip.
1002 *
1003 * This test simply writes the same buffer over and over again, and
1004 * measures close to the peak bandwidth to the chip (not testing
1005 * data bandwidth to the wire). On chips that use an address-based
1006 * trigger to send packets to the wire, this is easy. On chips that
1007 * use a count to trigger, we want to make sure that the packet doesn't
1008 * go out on the wire, or trigger flow control checks.
1009 */
1010static void qib_verify_pioperf(struct qib_devdata *dd)
1011{
1012 u32 pbnum, cnt, lcnt;
1013 u32 __iomem *piobuf;
1014 u32 *addr;
1015 u64 msecs, emsecs;
1016
1017 piobuf = dd->f_getsendbuf(dd->pport, 0ULL, &pbnum);
1018 if (!piobuf) {
1019 qib_devinfo(dd->pcidev,
1020 "No PIObufs for checking perf, skipping\n");
1021 return;
1022 }
1023
1024 /*
1025 * Enough to give us a reasonable test, less than piobuf size, and
1026 * likely multiple of store buffer length.
1027 */
1028 cnt = 1024;
1029
1030 addr = vmalloc(cnt);
1031 if (!addr) {
1032 qib_devinfo(dd->pcidev,
a46a2802 1033 "Couldn't get memory for checking PIO perf, skipping\n");
f931551b
RC
1034 goto done;
1035 }
1036
1037 preempt_disable(); /* we want reasonably accurate elapsed time */
1038 msecs = 1 + jiffies_to_msecs(jiffies);
1039 for (lcnt = 0; lcnt < 10000U; lcnt++) {
1040 /* wait until we cross msec boundary */
1041 if (jiffies_to_msecs(jiffies) >= msecs)
1042 break;
1043 udelay(1);
1044 }
1045
1046 dd->f_set_armlaunch(dd, 0);
1047
1048 /*
1049 * length 0, no dwords actually sent
1050 */
1051 writeq(0, piobuf);
1052 qib_flush_wc();
1053
1054 /*
1055 * This is only roughly accurate, since even with preempt we
1056 * still take interrupts that could take a while. Running for
1057 * >= 5 msec seems to get us "close enough" to accurate values.
1058 */
1059 msecs = jiffies_to_msecs(jiffies);
1060 for (emsecs = lcnt = 0; emsecs <= 5UL; lcnt++) {
1061 qib_pio_copy(piobuf + 64, addr, cnt >> 2);
1062 emsecs = jiffies_to_msecs(jiffies) - msecs;
1063 }
1064
1065 /* 1 GiB/sec, slightly over IB SDR line rate */
1066 if (lcnt < (emsecs * 1024U))
1067 qib_dev_err(dd,
7fac3301 1068 "Performance problem: bandwidth to PIO buffers is only %u MiB/sec\n",
f931551b
RC
1069 lcnt / (u32) emsecs);
1070
1071 preempt_enable();
1072
1073 vfree(addr);
1074
1075done:
1076 /* disarm piobuf, so it's available again */
1077 dd->f_sendctrl(dd->pport, QIB_SENDCTRL_DISARM_BUF(pbnum));
1078 qib_sendbuf_done(dd, pbnum);
1079 dd->f_set_armlaunch(dd, 1);
1080}
1081
f931551b
RC
1082void qib_free_devdata(struct qib_devdata *dd)
1083{
1084 unsigned long flags;
1085
1086 spin_lock_irqsave(&qib_devs_lock, flags);
1087 idr_remove(&qib_unit_table, dd->unit);
1088 list_del(&dd->list);
1089 spin_unlock_irqrestore(&qib_devs_lock, flags);
1090
ddb88765
MM
1091#ifdef CONFIG_DEBUG_FS
1092 qib_dbg_ibdev_exit(&dd->verbs_dev);
1093#endif
1ed88dd7 1094 free_percpu(dd->int_counter);
2dc05ab5 1095 ib_dealloc_device(&dd->verbs_dev.rdi.ibdev);
f931551b
RC
1096}
1097
1ed88dd7
MM
1098u64 qib_int_counter(struct qib_devdata *dd)
1099{
1100 int cpu;
1101 u64 int_counter = 0;
1102
1103 for_each_possible_cpu(cpu)
1104 int_counter += *per_cpu_ptr(dd->int_counter, cpu);
1105 return int_counter;
1106}
1107
1108u64 qib_sps_ints(void)
1109{
1110 unsigned long flags;
1111 struct qib_devdata *dd;
1112 u64 sps_ints = 0;
1113
1114 spin_lock_irqsave(&qib_devs_lock, flags);
1115 list_for_each_entry(dd, &qib_dev_list, list) {
1116 sps_ints += qib_int_counter(dd);
1117 }
1118 spin_unlock_irqrestore(&qib_devs_lock, flags);
1119 return sps_ints;
1120}
1121
f931551b
RC
1122/*
1123 * Allocate our primary per-unit data structure. Must be done via verbs
1124 * allocator, because the verbs cleanup process both does cleanup and
1125 * free of the data structure.
1126 * "extra" is for chip-specific data.
1127 *
1128 * Use the idr mechanism to get a unit number for this unit.
1129 */
1130struct qib_devdata *qib_alloc_devdata(struct pci_dev *pdev, size_t extra)
1131{
1132 unsigned long flags;
1133 struct qib_devdata *dd;
1134 int ret;
1135
f931551b 1136 dd = (struct qib_devdata *) ib_alloc_device(sizeof(*dd) + extra);
f8b6c47a
MM
1137 if (!dd)
1138 return ERR_PTR(-ENOMEM);
f931551b 1139
f8b6c47a 1140 INIT_LIST_HEAD(&dd->list);
ddb88765 1141
80f22b44 1142 idr_preload(GFP_KERNEL);
f931551b 1143 spin_lock_irqsave(&qib_devs_lock, flags);
80f22b44
TH
1144
1145 ret = idr_alloc(&qib_unit_table, dd, 0, 0, GFP_NOWAIT);
1146 if (ret >= 0) {
1147 dd->unit = ret;
f931551b 1148 list_add(&dd->list, &qib_dev_list);
80f22b44
TH
1149 }
1150
f931551b 1151 spin_unlock_irqrestore(&qib_devs_lock, flags);
80f22b44 1152 idr_preload_end();
f931551b
RC
1153
1154 if (ret < 0) {
1155 qib_early_err(&pdev->dev,
1156 "Could not allocate unit ID: error %d\n", -ret);
f931551b
RC
1157 goto bail;
1158 }
1ed88dd7
MM
1159 dd->int_counter = alloc_percpu(u64);
1160 if (!dd->int_counter) {
1161 ret = -ENOMEM;
1162 qib_early_err(&pdev->dev,
1163 "Could not allocate per-cpu int_counter\n");
1164 goto bail;
1165 }
f931551b
RC
1166
1167 if (!qib_cpulist_count) {
1168 u32 count = num_online_cpus();
da12c1f6 1169
f931551b
RC
1170 qib_cpulist = kzalloc(BITS_TO_LONGS(count) *
1171 sizeof(long), GFP_KERNEL);
1172 if (qib_cpulist)
1173 qib_cpulist_count = count;
1174 else
7fac3301
MM
1175 qib_early_err(&pdev->dev,
1176 "Could not alloc cpulist info, cpu affinity might be wrong\n");
f931551b 1177 }
f8b6c47a
MM
1178#ifdef CONFIG_DEBUG_FS
1179 qib_dbg_ibdev_init(&dd->verbs_dev);
1180#endif
f931551b 1181 return dd;
f8b6c47a
MM
1182bail:
1183 if (!list_empty(&dd->list))
1184 list_del_init(&dd->list);
2dc05ab5 1185 ib_dealloc_device(&dd->verbs_dev.rdi.ibdev);
a46a2802 1186 return ERR_PTR(ret);
f931551b
RC
1187}
1188
1189/*
1190 * Called from freeze mode handlers, and from PCI error
1191 * reporting code. Should be paranoid about state of
1192 * system and data structures.
1193 */
1194void qib_disable_after_error(struct qib_devdata *dd)
1195{
1196 if (dd->flags & QIB_INITTED) {
1197 u32 pidx;
1198
1199 dd->flags &= ~QIB_INITTED;
1200 if (dd->pport)
1201 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
1202 struct qib_pportdata *ppd;
1203
1204 ppd = dd->pport + pidx;
1205 if (dd->flags & QIB_PRESENT) {
1206 qib_set_linkstate(ppd,
1207 QIB_IB_LINKDOWN_DISABLE);
1208 dd->f_setextled(ppd, 0);
1209 }
1210 *ppd->statusp &= ~QIB_STATUS_IB_READY;
1211 }
1212 }
1213
1214 /*
1215 * Mark as having had an error for driver, and also
1216 * for /sys and status word mapped to user programs.
1217 * This marks unit as not usable, until reset.
1218 */
1219 if (dd->devstatusp)
1220 *dd->devstatusp |= QIB_STATUS_HWERROR;
1221}
1222
1e6d9abe
GKH
1223static void qib_remove_one(struct pci_dev *);
1224static int qib_init_one(struct pci_dev *, const struct pci_device_id *);
f931551b 1225
e2eed58b 1226#define DRIVER_LOAD_MSG "Intel " QIB_DRV_NAME " loaded: "
f931551b
RC
1227#define PFX QIB_DRV_NAME ": "
1228
9baa3c34 1229static const struct pci_device_id qib_pci_tbl[] = {
f931551b
RC
1230 { PCI_DEVICE(PCI_VENDOR_ID_PATHSCALE, PCI_DEVICE_ID_QLOGIC_IB_6120) },
1231 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7220) },
1232 { PCI_DEVICE(PCI_VENDOR_ID_QLOGIC, PCI_DEVICE_ID_QLOGIC_IB_7322) },
1233 { 0, }
1234};
1235
1236MODULE_DEVICE_TABLE(pci, qib_pci_tbl);
1237
bea25e82 1238static struct pci_driver qib_driver = {
f931551b
RC
1239 .name = QIB_DRV_NAME,
1240 .probe = qib_init_one,
1e6d9abe 1241 .remove = qib_remove_one,
f931551b
RC
1242 .id_table = qib_pci_tbl,
1243 .err_handler = &qib_pci_err_handler,
1244};
1245
8469ba39
MM
1246#ifdef CONFIG_INFINIBAND_QIB_DCA
1247
1248static int qib_notify_dca(struct notifier_block *, unsigned long, void *);
1249static struct notifier_block dca_notifier = {
1250 .notifier_call = qib_notify_dca,
1251 .next = NULL,
1252 .priority = 0
1253};
1254
1255static int qib_notify_dca_device(struct device *device, void *data)
1256{
1257 struct qib_devdata *dd = dev_get_drvdata(device);
1258 unsigned long event = *(unsigned long *)data;
1259
1260 return dd->f_notify_dca(dd, event);
1261}
1262
1263static int qib_notify_dca(struct notifier_block *nb, unsigned long event,
1264 void *p)
1265{
1266 int rval;
1267
1268 rval = driver_for_each_device(&qib_driver.driver, NULL,
1269 &event, qib_notify_dca_device);
1270 return rval ? NOTIFY_BAD : NOTIFY_DONE;
1271}
1272
1273#endif
1274
f931551b
RC
1275/*
1276 * Do all the generic driver unit- and chip-independent memory
1277 * allocation and initialization.
1278 */
0a66d2bd 1279static int __init qib_ib_init(void)
f931551b
RC
1280{
1281 int ret;
1282
1283 ret = qib_dev_init();
1284 if (ret)
1285 goto bail;
1286
f931551b
RC
1287 /*
1288 * These must be called before the driver is registered with
1289 * the PCI subsystem.
1290 */
1291 idr_init(&qib_unit_table);
f931551b 1292
8469ba39
MM
1293#ifdef CONFIG_INFINIBAND_QIB_DCA
1294 dca_register_notify(&dca_notifier);
ddb88765
MM
1295#endif
1296#ifdef CONFIG_DEBUG_FS
1297 qib_dbg_init();
8469ba39 1298#endif
f931551b
RC
1299 ret = pci_register_driver(&qib_driver);
1300 if (ret < 0) {
7fac3301 1301 pr_err("Unable to register driver: error %d\n", -ret);
85caafe3 1302 goto bail_dev;
f931551b
RC
1303 }
1304
1305 /* not fatal if it doesn't work */
1306 if (qib_init_qibfs())
7fac3301 1307 pr_err("Unable to register ipathfs\n");
f931551b
RC
1308 goto bail; /* all OK */
1309
85caafe3 1310bail_dev:
8469ba39
MM
1311#ifdef CONFIG_INFINIBAND_QIB_DCA
1312 dca_unregister_notify(&dca_notifier);
ddb88765
MM
1313#endif
1314#ifdef CONFIG_DEBUG_FS
1315 qib_dbg_exit();
8469ba39 1316#endif
f931551b 1317 idr_destroy(&qib_unit_table);
f931551b
RC
1318 qib_dev_cleanup();
1319bail:
1320 return ret;
1321}
1322
0a66d2bd 1323module_init(qib_ib_init);
f931551b
RC
1324
1325/*
1326 * Do the non-unit driver cleanup, memory free, etc. at unload.
1327 */
0a66d2bd 1328static void __exit qib_ib_cleanup(void)
f931551b
RC
1329{
1330 int ret;
1331
1332 ret = qib_exit_qibfs();
1333 if (ret)
7fac3301
MM
1334 pr_err(
1335 "Unable to cleanup counter filesystem: error %d\n",
1336 -ret);
f931551b 1337
8469ba39
MM
1338#ifdef CONFIG_INFINIBAND_QIB_DCA
1339 dca_unregister_notify(&dca_notifier);
1340#endif
f931551b 1341 pci_unregister_driver(&qib_driver);
ddb88765
MM
1342#ifdef CONFIG_DEBUG_FS
1343 qib_dbg_exit();
1344#endif
f931551b 1345
f931551b
RC
1346 qib_cpulist_count = 0;
1347 kfree(qib_cpulist);
1348
1349 idr_destroy(&qib_unit_table);
1350 qib_dev_cleanup();
1351}
1352
0a66d2bd 1353module_exit(qib_ib_cleanup);
f931551b
RC
1354
1355/* this can only be called after a successful initialization */
1356static void cleanup_device_data(struct qib_devdata *dd)
1357{
1358 int ctxt;
1359 int pidx;
1360 struct qib_ctxtdata **tmp;
1361 unsigned long flags;
1362
1363 /* users can't do anything more with chip */
36a8f01c 1364 for (pidx = 0; pidx < dd->num_pports; ++pidx) {
f931551b
RC
1365 if (dd->pport[pidx].statusp)
1366 *dd->pport[pidx].statusp &= ~QIB_STATUS_CHIP_PRESENT;
1367
36a8f01c
MM
1368 spin_lock(&dd->pport[pidx].cc_shadow_lock);
1369
1370 kfree(dd->pport[pidx].congestion_entries);
1371 dd->pport[pidx].congestion_entries = NULL;
1372 kfree(dd->pport[pidx].ccti_entries);
1373 dd->pport[pidx].ccti_entries = NULL;
1374 kfree(dd->pport[pidx].ccti_entries_shadow);
1375 dd->pport[pidx].ccti_entries_shadow = NULL;
1376 kfree(dd->pport[pidx].congestion_entries_shadow);
1377 dd->pport[pidx].congestion_entries_shadow = NULL;
1378
1379 spin_unlock(&dd->pport[pidx].cc_shadow_lock);
1380 }
1381
d4988623 1382 qib_disable_wc(dd);
f931551b
RC
1383
1384 if (dd->pioavailregs_dma) {
1385 dma_free_coherent(&dd->pcidev->dev, PAGE_SIZE,
1386 (void *) dd->pioavailregs_dma,
1387 dd->pioavailregs_phys);
1388 dd->pioavailregs_dma = NULL;
1389 }
1390
1391 if (dd->pageshadow) {
1392 struct page **tmpp = dd->pageshadow;
1393 dma_addr_t *tmpd = dd->physshadow;
308c813b 1394 int i;
f931551b
RC
1395
1396 for (ctxt = 0; ctxt < dd->cfgctxts; ctxt++) {
1397 int ctxt_tidbase = ctxt * dd->rcvtidcnt;
1398 int maxtid = ctxt_tidbase + dd->rcvtidcnt;
1399
1400 for (i = ctxt_tidbase; i < maxtid; i++) {
1401 if (!tmpp[i])
1402 continue;
1403 pci_unmap_page(dd->pcidev, tmpd[i],
1404 PAGE_SIZE, PCI_DMA_FROMDEVICE);
1405 qib_release_user_pages(&tmpp[i], 1);
1406 tmpp[i] = NULL;
f931551b
RC
1407 }
1408 }
1409
f931551b
RC
1410 dd->pageshadow = NULL;
1411 vfree(tmpp);
308c813b
MM
1412 dd->physshadow = NULL;
1413 vfree(tmpd);
f931551b
RC
1414 }
1415
1416 /*
1417 * Free any resources still in use (usually just kernel contexts)
1418 * at unload; we do for ctxtcnt, because that's what we allocate.
1419 * We acquire lock to be really paranoid that rcd isn't being
1420 * accessed from some interrupt-related code (that should not happen,
1421 * but best to be sure).
1422 */
1423 spin_lock_irqsave(&dd->uctxt_lock, flags);
1424 tmp = dd->rcd;
1425 dd->rcd = NULL;
1426 spin_unlock_irqrestore(&dd->uctxt_lock, flags);
1427 for (ctxt = 0; tmp && ctxt < dd->ctxtcnt; ctxt++) {
1428 struct qib_ctxtdata *rcd = tmp[ctxt];
1429
1430 tmp[ctxt] = NULL; /* debugging paranoia */
1431 qib_free_ctxtdata(dd, rcd);
1432 }
1433 kfree(tmp);
1434 kfree(dd->boardname);
85caafe3 1435 qib_cq_exit(dd);
f931551b
RC
1436}
1437
1438/*
1439 * Clean up on unit shutdown, or error during unit load after
1440 * successful initialization.
1441 */
1442static void qib_postinit_cleanup(struct qib_devdata *dd)
1443{
1444 /*
1445 * Clean up chip-specific stuff.
1446 * We check for NULL here, because it's outside
1447 * the kregbase check, and we need to call it
1448 * after the free_irq. Thus it's possible that
1449 * the function pointers were never initialized.
1450 */
1451 if (dd->f_cleanup)
1452 dd->f_cleanup(dd);
1453
1454 qib_pcie_ddcleanup(dd);
1455
1456 cleanup_device_data(dd);
1457
1458 qib_free_devdata(dd);
1459}
1460
1e6d9abe 1461static int qib_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
f931551b
RC
1462{
1463 int ret, j, pidx, initfail;
1464 struct qib_devdata *dd = NULL;
1465
1466 ret = qib_pcie_init(pdev, ent);
1467 if (ret)
1468 goto bail;
1469
1470 /*
1471 * Do device-specific initialiation, function table setup, dd
1472 * allocation, etc.
1473 */
1474 switch (ent->device) {
1475 case PCI_DEVICE_ID_QLOGIC_IB_6120:
7e3a1f4a 1476#ifdef CONFIG_PCI_MSI
f931551b 1477 dd = qib_init_iba6120_funcs(pdev, ent);
7e3a1f4a 1478#else
7fac3301 1479 qib_early_err(&pdev->dev,
e2eed58b 1480 "Intel PCIE device 0x%x cannot work if CONFIG_PCI_MSI is not enabled\n",
7fac3301 1481 ent->device);
9e43e010 1482 dd = ERR_PTR(-ENODEV);
7e3a1f4a 1483#endif
f931551b
RC
1484 break;
1485
1486 case PCI_DEVICE_ID_QLOGIC_IB_7220:
1487 dd = qib_init_iba7220_funcs(pdev, ent);
1488 break;
1489
1490 case PCI_DEVICE_ID_QLOGIC_IB_7322:
1491 dd = qib_init_iba7322_funcs(pdev, ent);
1492 break;
1493
1494 default:
7fac3301 1495 qib_early_err(&pdev->dev,
e2eed58b 1496 "Failing on unknown Intel deviceid 0x%x\n",
7fac3301 1497 ent->device);
f931551b
RC
1498 ret = -ENODEV;
1499 }
1500
1501 if (IS_ERR(dd))
1502 ret = PTR_ERR(dd);
1503 if (ret)
1504 goto bail; /* error already printed */
1505
551ace12
MM
1506 ret = qib_create_workqueues(dd);
1507 if (ret)
1508 goto bail;
1509
f931551b
RC
1510 /* do the generic initialization */
1511 initfail = qib_init(dd, 0);
1512
1513 ret = qib_register_ib_device(dd);
1514
1515 /*
1516 * Now ready for use. this should be cleared whenever we
1517 * detect a reset, or initiate one. If earlier failure,
1518 * we still create devices, so diags, etc. can be used
1519 * to determine cause of problem.
1520 */
1521 if (!qib_mini_init && !initfail && !ret)
1522 dd->flags |= QIB_INITTED;
1523
1524 j = qib_device_create(dd);
1525 if (j)
1526 qib_dev_err(dd, "Failed to create /dev devices: %d\n", -j);
1527 j = qibfs_add(dd);
1528 if (j)
1529 qib_dev_err(dd, "Failed filesystem setup for counters: %d\n",
1530 -j);
1531
1532 if (qib_mini_init || initfail || ret) {
1533 qib_stop_timers(dd);
f0626710 1534 flush_workqueue(ib_wq);
f931551b
RC
1535 for (pidx = 0; pidx < dd->num_pports; ++pidx)
1536 dd->f_quiet_serdes(dd->pport + pidx);
756a33b8
RC
1537 if (qib_mini_init)
1538 goto bail;
1539 if (!j) {
1540 (void) qibfs_remove(dd);
1541 qib_device_remove(dd);
1542 }
1543 if (!ret)
1544 qib_unregister_ib_device(dd);
1545 qib_postinit_cleanup(dd);
f931551b
RC
1546 if (initfail)
1547 ret = initfail;
1548 goto bail;
1549 }
1550
d4988623
LR
1551 ret = qib_enable_wc(dd);
1552 if (ret) {
1553 qib_dev_err(dd,
1554 "Write combining not enabled (err %d): performance may be poor\n",
1555 -ret);
1556 ret = 0;
f931551b
RC
1557 }
1558
1559 qib_verify_pioperf(dd);
1560bail:
1561 return ret;
1562}
1563
1e6d9abe 1564static void qib_remove_one(struct pci_dev *pdev)
f931551b
RC
1565{
1566 struct qib_devdata *dd = pci_get_drvdata(pdev);
1567 int ret;
1568
1569 /* unregister from IB core */
1570 qib_unregister_ib_device(dd);
1571
1572 /*
1573 * Disable the IB link, disable interrupts on the device,
1574 * clear dma engines, etc.
1575 */
1576 if (!qib_mini_init)
1577 qib_shutdown_device(dd);
1578
1579 qib_stop_timers(dd);
1580
f0626710
TH
1581 /* wait until all of our (qsfp) queue_work() calls complete */
1582 flush_workqueue(ib_wq);
f931551b
RC
1583
1584 ret = qibfs_remove(dd);
1585 if (ret)
1586 qib_dev_err(dd, "Failed counters filesystem cleanup: %d\n",
1587 -ret);
1588
1589 qib_device_remove(dd);
1590
1591 qib_postinit_cleanup(dd);
1592}
1593
1594/**
1595 * qib_create_rcvhdrq - create a receive header queue
1596 * @dd: the qlogic_ib device
1597 * @rcd: the context data
1598 *
1599 * This must be contiguous memory (from an i/o perspective), and must be
1600 * DMA'able (which means for some systems, it will go through an IOMMU,
1601 * or be forced into a low address range).
1602 */
1603int qib_create_rcvhdrq(struct qib_devdata *dd, struct qib_ctxtdata *rcd)
1604{
1605 unsigned amt;
e0f30bac 1606 int old_node_id;
f931551b
RC
1607
1608 if (!rcd->rcvhdrq) {
1609 dma_addr_t phys_hdrqtail;
1610 gfp_t gfp_flags;
1611
1612 amt = ALIGN(dd->rcvhdrcnt * dd->rcvhdrentsize *
1613 sizeof(u32), PAGE_SIZE);
1614 gfp_flags = (rcd->ctxt >= dd->first_user_ctxt) ?
1615 GFP_USER : GFP_KERNEL;
e0f30bac
RV
1616
1617 old_node_id = dev_to_node(&dd->pcidev->dev);
1618 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1619 rcd->rcvhdrq = dma_alloc_coherent(
1620 &dd->pcidev->dev, amt, &rcd->rcvhdrq_phys,
1621 gfp_flags | __GFP_COMP);
e0f30bac 1622 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1623
1624 if (!rcd->rcvhdrq) {
7fac3301
MM
1625 qib_dev_err(dd,
1626 "attempt to allocate %d bytes for ctxt %u rcvhdrq failed\n",
1627 amt, rcd->ctxt);
f931551b
RC
1628 goto bail;
1629 }
1630
1631 if (rcd->ctxt >= dd->first_user_ctxt) {
1632 rcd->user_event_mask = vmalloc_user(PAGE_SIZE);
1633 if (!rcd->user_event_mask)
1634 goto bail_free_hdrq;
1635 }
1636
1637 if (!(dd->flags & QIB_NODMA_RTAIL)) {
e0f30bac 1638 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1639 rcd->rcvhdrtail_kvaddr = dma_alloc_coherent(
1640 &dd->pcidev->dev, PAGE_SIZE, &phys_hdrqtail,
1641 gfp_flags);
e0f30bac 1642 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1643 if (!rcd->rcvhdrtail_kvaddr)
1644 goto bail_free;
1645 rcd->rcvhdrqtailaddr_phys = phys_hdrqtail;
1646 }
1647
1648 rcd->rcvhdrq_size = amt;
1649 }
1650
1651 /* clear for security and sanity on each use */
1652 memset(rcd->rcvhdrq, 0, rcd->rcvhdrq_size);
1653 if (rcd->rcvhdrtail_kvaddr)
1654 memset(rcd->rcvhdrtail_kvaddr, 0, PAGE_SIZE);
1655 return 0;
1656
1657bail_free:
7fac3301
MM
1658 qib_dev_err(dd,
1659 "attempt to allocate 1 page for ctxt %u rcvhdrqtailaddr failed\n",
1660 rcd->ctxt);
f931551b
RC
1661 vfree(rcd->user_event_mask);
1662 rcd->user_event_mask = NULL;
1663bail_free_hdrq:
1664 dma_free_coherent(&dd->pcidev->dev, amt, rcd->rcvhdrq,
1665 rcd->rcvhdrq_phys);
1666 rcd->rcvhdrq = NULL;
1667bail:
1668 return -ENOMEM;
1669}
1670
1671/**
1672 * allocate eager buffers, both kernel and user contexts.
1673 * @rcd: the context we are setting up.
1674 *
1675 * Allocate the eager TID buffers and program them into hip.
1676 * They are no longer completely contiguous, we do multiple allocation
1677 * calls. Otherwise we get the OOM code involved, by asking for too
1678 * much per call, with disastrous results on some kernels.
1679 */
1680int qib_setup_eagerbufs(struct qib_ctxtdata *rcd)
1681{
1682 struct qib_devdata *dd = rcd->dd;
1683 unsigned e, egrcnt, egrperchunk, chunk, egrsize, egroff;
1684 size_t size;
1685 gfp_t gfp_flags;
e0f30bac 1686 int old_node_id;
f931551b
RC
1687
1688 /*
1689 * GFP_USER, but without GFP_FS, so buffer cache can be
1690 * coalesced (we hope); otherwise, even at order 4,
1691 * heavy filesystem activity makes these fail, and we can
1692 * use compound pages.
1693 */
71baba4b 1694 gfp_flags = __GFP_RECLAIM | __GFP_IO | __GFP_COMP;
f931551b
RC
1695
1696 egrcnt = rcd->rcvegrcnt;
1697 egroff = rcd->rcvegr_tid_base;
1698 egrsize = dd->rcvegrbufsize;
1699
1700 chunk = rcd->rcvegrbuf_chunks;
1701 egrperchunk = rcd->rcvegrbufs_perchunk;
1702 size = rcd->rcvegrbuf_size;
1703 if (!rcd->rcvegrbuf) {
1704 rcd->rcvegrbuf =
e0f30bac
RV
1705 kzalloc_node(chunk * sizeof(rcd->rcvegrbuf[0]),
1706 GFP_KERNEL, rcd->node_id);
f931551b
RC
1707 if (!rcd->rcvegrbuf)
1708 goto bail;
1709 }
1710 if (!rcd->rcvegrbuf_phys) {
1711 rcd->rcvegrbuf_phys =
e0f30bac
RV
1712 kmalloc_node(chunk * sizeof(rcd->rcvegrbuf_phys[0]),
1713 GFP_KERNEL, rcd->node_id);
f931551b
RC
1714 if (!rcd->rcvegrbuf_phys)
1715 goto bail_rcvegrbuf;
1716 }
1717 for (e = 0; e < rcd->rcvegrbuf_chunks; e++) {
1718 if (rcd->rcvegrbuf[e])
1719 continue;
e0f30bac
RV
1720
1721 old_node_id = dev_to_node(&dd->pcidev->dev);
1722 set_dev_node(&dd->pcidev->dev, rcd->node_id);
f931551b
RC
1723 rcd->rcvegrbuf[e] =
1724 dma_alloc_coherent(&dd->pcidev->dev, size,
1725 &rcd->rcvegrbuf_phys[e],
1726 gfp_flags);
e0f30bac 1727 set_dev_node(&dd->pcidev->dev, old_node_id);
f931551b
RC
1728 if (!rcd->rcvegrbuf[e])
1729 goto bail_rcvegrbuf_phys;
1730 }
1731
1732 rcd->rcvegr_phys = rcd->rcvegrbuf_phys[0];
1733
1734 for (e = chunk = 0; chunk < rcd->rcvegrbuf_chunks; chunk++) {
1735 dma_addr_t pa = rcd->rcvegrbuf_phys[chunk];
1736 unsigned i;
1737
5df4223a
RC
1738 /* clear for security and sanity on each use */
1739 memset(rcd->rcvegrbuf[chunk], 0, size);
1740
f931551b
RC
1741 for (i = 0; e < egrcnt && i < egrperchunk; e++, i++) {
1742 dd->f_put_tid(dd, e + egroff +
1743 (u64 __iomem *)
1744 ((char __iomem *)
1745 dd->kregbase +
1746 dd->rcvegrbase),
1747 RCVHQ_RCV_TYPE_EAGER, pa);
1748 pa += egrsize;
1749 }
1750 cond_resched(); /* don't hog the cpu */
1751 }
1752
1753 return 0;
1754
1755bail_rcvegrbuf_phys:
1756 for (e = 0; e < rcd->rcvegrbuf_chunks && rcd->rcvegrbuf[e]; e++)
1757 dma_free_coherent(&dd->pcidev->dev, size,
1758 rcd->rcvegrbuf[e], rcd->rcvegrbuf_phys[e]);
1759 kfree(rcd->rcvegrbuf_phys);
1760 rcd->rcvegrbuf_phys = NULL;
1761bail_rcvegrbuf:
1762 kfree(rcd->rcvegrbuf);
1763 rcd->rcvegrbuf = NULL;
1764bail:
1765 return -ENOMEM;
1766}
1767
fce24a9d
DO
1768/*
1769 * Note: Changes to this routine should be mirrored
1770 * for the diagnostics routine qib_remap_ioaddr32().
1771 * There is also related code for VL15 buffers in qib_init_7322_variables().
1772 * The teardown code that unmaps is in qib_pcie_ddcleanup()
1773 */
f931551b
RC
1774int init_chip_wc_pat(struct qib_devdata *dd, u32 vl15buflen)
1775{
1776 u64 __iomem *qib_kregbase = NULL;
1777 void __iomem *qib_piobase = NULL;
1778 u64 __iomem *qib_userbase = NULL;
1779 u64 qib_kreglen;
1780 u64 qib_pio2koffset = dd->piobufbase & 0xffffffff;
1781 u64 qib_pio4koffset = dd->piobufbase >> 32;
1782 u64 qib_pio2klen = dd->piobcnt2k * dd->palign;
1783 u64 qib_pio4klen = dd->piobcnt4k * dd->align4k;
1784 u64 qib_physaddr = dd->physaddr;
1785 u64 qib_piolen;
1786 u64 qib_userlen = 0;
1787
1788 /*
1789 * Free the old mapping because the kernel will try to reuse the
1790 * old mapping and not create a new mapping with the
1791 * write combining attribute.
1792 */
1793 iounmap(dd->kregbase);
1794 dd->kregbase = NULL;
1795
1796 /*
1797 * Assumes chip address space looks like:
1798 * - kregs + sregs + cregs + uregs (in any order)
1799 * - piobufs (2K and 4K bufs in either order)
1800 * or:
1801 * - kregs + sregs + cregs (in any order)
1802 * - piobufs (2K and 4K bufs in either order)
1803 * - uregs
1804 */
1805 if (dd->piobcnt4k == 0) {
1806 qib_kreglen = qib_pio2koffset;
1807 qib_piolen = qib_pio2klen;
1808 } else if (qib_pio2koffset < qib_pio4koffset) {
1809 qib_kreglen = qib_pio2koffset;
1810 qib_piolen = qib_pio4koffset + qib_pio4klen - qib_kreglen;
1811 } else {
1812 qib_kreglen = qib_pio4koffset;
1813 qib_piolen = qib_pio2koffset + qib_pio2klen - qib_kreglen;
1814 }
1815 qib_piolen += vl15buflen;
1816 /* Map just the configured ports (not all hw ports) */
1817 if (dd->uregbase > qib_kreglen)
1818 qib_userlen = dd->ureg_align * dd->cfgctxts;
1819
1820 /* Sanity checks passed, now create the new mappings */
1821 qib_kregbase = ioremap_nocache(qib_physaddr, qib_kreglen);
1822 if (!qib_kregbase)
1823 goto bail;
1824
1825 qib_piobase = ioremap_wc(qib_physaddr + qib_kreglen, qib_piolen);
1826 if (!qib_piobase)
1827 goto bail_kregbase;
1828
1829 if (qib_userlen) {
1830 qib_userbase = ioremap_nocache(qib_physaddr + dd->uregbase,
1831 qib_userlen);
1832 if (!qib_userbase)
1833 goto bail_piobase;
1834 }
1835
1836 dd->kregbase = qib_kregbase;
1837 dd->kregend = (u64 __iomem *)
1838 ((char __iomem *) qib_kregbase + qib_kreglen);
1839 dd->piobase = qib_piobase;
1840 dd->pio2kbase = (void __iomem *)
1841 (((char __iomem *) dd->piobase) +
1842 qib_pio2koffset - qib_kreglen);
1843 if (dd->piobcnt4k)
1844 dd->pio4kbase = (void __iomem *)
1845 (((char __iomem *) dd->piobase) +
1846 qib_pio4koffset - qib_kreglen);
1847 if (qib_userlen)
1848 /* ureg will now be accessed relative to dd->userbase */
1849 dd->userbase = qib_userbase;
1850 return 0;
1851
1852bail_piobase:
1853 iounmap(qib_piobase);
1854bail_kregbase:
1855 iounmap(qib_kregbase);
1856bail:
1857 return -ENOMEM;
1858}
This page took 0.438459 seconds and 5 git commands to generate.