iommu/amd: Make sure IOMMU is not considered to translate itself
[deliverable/linux.git] / drivers / iommu / amd_iommu_types.h
CommitLineData
8d283c35 1/*
5d0d7156 2 * Copyright (C) 2007-2010 Advanced Micro Devices, Inc.
8d283c35
JR
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
1965aae3
PA
20#ifndef _ASM_X86_AMD_IOMMU_TYPES_H
21#define _ASM_X86_AMD_IOMMU_TYPES_H
8d283c35
JR
22
23#include <linux/types.h>
5d214fe6 24#include <linux/mutex.h>
8d283c35
JR
25#include <linux/list.h>
26#include <linux/spinlock.h>
27
bb52777e
JR
28/*
29 * Maximum number of IOMMUs supported
30 */
31#define MAX_IOMMUS 32
32
8d283c35
JR
33/*
34 * some size calculation constants
35 */
83f5aac1 36#define DEV_TABLE_ENTRY_SIZE 32
8d283c35
JR
37#define ALIAS_TABLE_ENTRY_SIZE 2
38#define RLOOKUP_TABLE_ENTRY_SIZE (sizeof(void *))
39
8d283c35
JR
40/* Length of the MMIO region for the AMD IOMMU */
41#define MMIO_REGION_LENGTH 0x4000
42
43/* Capability offsets used by the driver */
44#define MMIO_CAP_HDR_OFFSET 0x00
45#define MMIO_RANGE_OFFSET 0x0c
a80dc3e0 46#define MMIO_MISC_OFFSET 0x10
8d283c35
JR
47
48/* Masks, shifts and macros to parse the device range capability */
49#define MMIO_RANGE_LD_MASK 0xff000000
50#define MMIO_RANGE_FD_MASK 0x00ff0000
51#define MMIO_RANGE_BUS_MASK 0x0000ff00
52#define MMIO_RANGE_LD_SHIFT 24
53#define MMIO_RANGE_FD_SHIFT 16
54#define MMIO_RANGE_BUS_SHIFT 8
55#define MMIO_GET_LD(x) (((x) & MMIO_RANGE_LD_MASK) >> MMIO_RANGE_LD_SHIFT)
56#define MMIO_GET_FD(x) (((x) & MMIO_RANGE_FD_MASK) >> MMIO_RANGE_FD_SHIFT)
57#define MMIO_GET_BUS(x) (((x) & MMIO_RANGE_BUS_MASK) >> MMIO_RANGE_BUS_SHIFT)
a80dc3e0 58#define MMIO_MSI_NUM(x) ((x) & 0x1f)
8d283c35
JR
59
60/* Flag masks for the AMD IOMMU exclusion range */
61#define MMIO_EXCL_ENABLE_MASK 0x01ULL
62#define MMIO_EXCL_ALLOW_MASK 0x02ULL
63
64/* Used offsets into the MMIO space */
65#define MMIO_DEV_TABLE_OFFSET 0x0000
66#define MMIO_CMD_BUF_OFFSET 0x0008
67#define MMIO_EVT_BUF_OFFSET 0x0010
68#define MMIO_CONTROL_OFFSET 0x0018
69#define MMIO_EXCL_BASE_OFFSET 0x0020
70#define MMIO_EXCL_LIMIT_OFFSET 0x0028
d99ddec3 71#define MMIO_EXT_FEATURES 0x0030
1a29ac01 72#define MMIO_PPR_LOG_OFFSET 0x0038
8d283c35
JR
73#define MMIO_CMD_HEAD_OFFSET 0x2000
74#define MMIO_CMD_TAIL_OFFSET 0x2008
75#define MMIO_EVT_HEAD_OFFSET 0x2010
76#define MMIO_EVT_TAIL_OFFSET 0x2018
77#define MMIO_STATUS_OFFSET 0x2020
1a29ac01
JR
78#define MMIO_PPR_HEAD_OFFSET 0x2030
79#define MMIO_PPR_TAIL_OFFSET 0x2038
8d283c35 80
d99ddec3
JR
81
82/* Extended Feature Bits */
83#define FEATURE_PREFETCH (1ULL<<0)
84#define FEATURE_PPR (1ULL<<1)
85#define FEATURE_X2APIC (1ULL<<2)
86#define FEATURE_NX (1ULL<<3)
87#define FEATURE_GT (1ULL<<4)
88#define FEATURE_IA (1ULL<<6)
89#define FEATURE_GA (1ULL<<7)
90#define FEATURE_HE (1ULL<<8)
91#define FEATURE_PC (1ULL<<9)
92
62f71abb
JR
93#define FEATURE_PASID_SHIFT 32
94#define FEATURE_PASID_MASK (0x1fULL << FEATURE_PASID_SHIFT)
95
52815b75
JR
96#define FEATURE_GLXVAL_SHIFT 14
97#define FEATURE_GLXVAL_MASK (0x03ULL << FEATURE_GLXVAL_SHIFT)
98
99#define PASID_MASK 0x000fffff
100
519c31ba 101/* MMIO status bits */
72e1dcc4
JR
102#define MMIO_STATUS_COM_WAIT_INT_MASK (1 << 2)
103#define MMIO_STATUS_PPR_INT_MASK (1 << 6)
519c31ba 104
90008ee4
JR
105/* event logging constants */
106#define EVENT_ENTRY_SIZE 0x10
107#define EVENT_TYPE_SHIFT 28
108#define EVENT_TYPE_MASK 0xf
109#define EVENT_TYPE_ILL_DEV 0x1
110#define EVENT_TYPE_IO_FAULT 0x2
111#define EVENT_TYPE_DEV_TAB_ERR 0x3
112#define EVENT_TYPE_PAGE_TAB_ERR 0x4
113#define EVENT_TYPE_ILL_CMD 0x5
114#define EVENT_TYPE_CMD_HARD_ERR 0x6
115#define EVENT_TYPE_IOTLB_INV_TO 0x7
116#define EVENT_TYPE_INV_DEV_REQ 0x8
117#define EVENT_DEVID_MASK 0xffff
118#define EVENT_DEVID_SHIFT 0
119#define EVENT_DOMID_MASK 0xffff
120#define EVENT_DOMID_SHIFT 0
121#define EVENT_FLAGS_MASK 0xfff
122#define EVENT_FLAGS_SHIFT 0x10
123
8d283c35
JR
124/* feature control bits */
125#define CONTROL_IOMMU_EN 0x00ULL
126#define CONTROL_HT_TUN_EN 0x01ULL
127#define CONTROL_EVT_LOG_EN 0x02ULL
128#define CONTROL_EVT_INT_EN 0x03ULL
129#define CONTROL_COMWAIT_EN 0x04ULL
1456e9d2 130#define CONTROL_INV_TIMEOUT 0x05ULL
8d283c35
JR
131#define CONTROL_PASSPW_EN 0x08ULL
132#define CONTROL_RESPASSPW_EN 0x09ULL
133#define CONTROL_COHERENT_EN 0x0aULL
134#define CONTROL_ISOC_EN 0x0bULL
135#define CONTROL_CMDBUF_EN 0x0cULL
136#define CONTROL_PPFLOG_EN 0x0dULL
137#define CONTROL_PPFINT_EN 0x0eULL
1a29ac01 138#define CONTROL_PPR_EN 0x0fULL
cbc33a90 139#define CONTROL_GT_EN 0x10ULL
8d283c35 140
1456e9d2
JR
141#define CTRL_INV_TO_MASK (7 << CONTROL_INV_TIMEOUT)
142#define CTRL_INV_TO_NONE 0
143#define CTRL_INV_TO_1MS 1
144#define CTRL_INV_TO_10MS 2
145#define CTRL_INV_TO_100MS 3
146#define CTRL_INV_TO_1S 4
147#define CTRL_INV_TO_10S 5
148#define CTRL_INV_TO_100S 6
149
8d283c35
JR
150/* command specific defines */
151#define CMD_COMPL_WAIT 0x01
152#define CMD_INV_DEV_ENTRY 0x02
cb41ed85
JR
153#define CMD_INV_IOMMU_PAGES 0x03
154#define CMD_INV_IOTLB_PAGES 0x04
c99afa25 155#define CMD_COMPLETE_PPR 0x07
58fc7f14 156#define CMD_INV_ALL 0x08
8d283c35
JR
157
158#define CMD_COMPL_WAIT_STORE_MASK 0x01
519c31ba 159#define CMD_COMPL_WAIT_INT_MASK 0x02
8d283c35
JR
160#define CMD_INV_IOMMU_PAGES_SIZE_MASK 0x01
161#define CMD_INV_IOMMU_PAGES_PDE_MASK 0x02
22e266c7 162#define CMD_INV_IOMMU_PAGES_GN_MASK 0x04
8d283c35 163
c99afa25
JR
164#define PPR_STATUS_MASK 0xf
165#define PPR_STATUS_SHIFT 12
166
999ba417
JR
167#define CMD_INV_IOMMU_ALL_PAGES_ADDRESS 0x7fffffffffffffffULL
168
8d283c35
JR
169/* macros and definitions for device table entries */
170#define DEV_ENTRY_VALID 0x00
171#define DEV_ENTRY_TRANSLATION 0x01
172#define DEV_ENTRY_IR 0x3d
173#define DEV_ENTRY_IW 0x3e
9f5f5fb3 174#define DEV_ENTRY_NO_PAGE_FAULT 0x62
8d283c35
JR
175#define DEV_ENTRY_EX 0x67
176#define DEV_ENTRY_SYSMGT1 0x68
177#define DEV_ENTRY_SYSMGT2 0x69
0ea2c422 178#define DEV_ENTRY_IRQ_TBL_EN 0x80
8d283c35
JR
179#define DEV_ENTRY_INIT_PASS 0xb8
180#define DEV_ENTRY_EINT_PASS 0xb9
181#define DEV_ENTRY_NMI_PASS 0xba
182#define DEV_ENTRY_LINT0_PASS 0xbe
183#define DEV_ENTRY_LINT1_PASS 0xbf
38ddf41b
JR
184#define DEV_ENTRY_MODE_MASK 0x07
185#define DEV_ENTRY_MODE_SHIFT 0x09
8d283c35
JR
186
187/* constants to configure the command buffer */
188#define CMD_BUFFER_SIZE 8192
549c90dc 189#define CMD_BUFFER_UNINITIALIZED 1
8d283c35
JR
190#define CMD_BUFFER_ENTRIES 512
191#define MMIO_CMD_SIZE_SHIFT 56
192#define MMIO_CMD_SIZE_512 (0x9ULL << MMIO_CMD_SIZE_SHIFT)
193
335503e5
JR
194/* constants for event buffer handling */
195#define EVT_BUFFER_SIZE 8192 /* 512 entries */
196#define EVT_LEN_MASK (0x9ULL << 56)
197
1a29ac01
JR
198/* Constants for PPR Log handling */
199#define PPR_LOG_ENTRIES 512
200#define PPR_LOG_SIZE_SHIFT 56
201#define PPR_LOG_SIZE_512 (0x9ULL << PPR_LOG_SIZE_SHIFT)
202#define PPR_ENTRY_SIZE 16
203#define PPR_LOG_SIZE (PPR_ENTRY_SIZE * PPR_LOG_ENTRIES)
204
72e1dcc4
JR
205#define PPR_REQ_TYPE(x) (((x) >> 60) & 0xfULL)
206#define PPR_FLAGS(x) (((x) >> 48) & 0xfffULL)
207#define PPR_DEVID(x) ((x) & 0xffffULL)
208#define PPR_TAG(x) (((x) >> 32) & 0x3ffULL)
209#define PPR_PASID1(x) (((x) >> 16) & 0xffffULL)
210#define PPR_PASID2(x) (((x) >> 42) & 0xfULL)
211#define PPR_PASID(x) ((PPR_PASID2(x) << 16) | PPR_PASID1(x))
212
213#define PPR_REQ_FAULT 0x01
214
0feae533 215#define PAGE_MODE_NONE 0x00
8d283c35
JR
216#define PAGE_MODE_1_LEVEL 0x01
217#define PAGE_MODE_2_LEVEL 0x02
218#define PAGE_MODE_3_LEVEL 0x03
9355a081
JR
219#define PAGE_MODE_4_LEVEL 0x04
220#define PAGE_MODE_5_LEVEL 0x05
221#define PAGE_MODE_6_LEVEL 0x06
8d283c35 222
9355a081
JR
223#define PM_LEVEL_SHIFT(x) (12 + ((x) * 9))
224#define PM_LEVEL_SIZE(x) (((x) < 6) ? \
225 ((1ULL << PM_LEVEL_SHIFT((x))) - 1): \
226 (0xffffffffffffffffULL))
227#define PM_LEVEL_INDEX(x, a) (((a) >> PM_LEVEL_SHIFT((x))) & 0x1ffULL)
50020fb6
JR
228#define PM_LEVEL_ENC(x) (((x) << 9) & 0xe00ULL)
229#define PM_LEVEL_PDE(x, a) ((a) | PM_LEVEL_ENC((x)) | \
230 IOMMU_PTE_P | IOMMU_PTE_IR | IOMMU_PTE_IW)
a6b256b4 231#define PM_PTE_LEVEL(pte) (((pte) >> 9) & 0x7ULL)
50020fb6 232
abdc5eb3
JR
233#define PM_MAP_4k 0
234#define PM_ADDR_MASK 0x000ffffffffff000ULL
235#define PM_MAP_MASK(lvl) (PM_ADDR_MASK & \
236 (~((1ULL << (12 + ((lvl) * 9))) - 1)))
237#define PM_ALIGNED(lvl, addr) ((PM_MAP_MASK(lvl) & (addr)) == (addr))
8d283c35 238
cbb9d729
JR
239/*
240 * Returns the page table level to use for a given page size
241 * Pagesize is expected to be a power-of-two
242 */
243#define PAGE_SIZE_LEVEL(pagesize) \
244 ((__ffs(pagesize) - 12) / 9)
245/*
246 * Returns the number of ptes to use for a given page size
247 * Pagesize is expected to be a power-of-two
248 */
249#define PAGE_SIZE_PTE_COUNT(pagesize) \
250 (1ULL << ((__ffs(pagesize) - 12) % 9))
251
252/*
253 * Aligns a given io-virtual address to a given page size
254 * Pagesize is expected to be a power-of-two
255 */
256#define PAGE_SIZE_ALIGN(address, pagesize) \
257 ((address) & ~((pagesize) - 1))
258/*
259 * Creates an IOMMU PTE for an address an a given pagesize
260 * The PTE has no permission bits set
261 * Pagesize is expected to be a power-of-two larger than 4096
262 */
263#define PAGE_SIZE_PTE(address, pagesize) \
264 (((address) | ((pagesize) - 1)) & \
265 (~(pagesize >> 1)) & PM_ADDR_MASK)
266
24cd7723
JR
267/*
268 * Takes a PTE value with mode=0x07 and returns the page size it maps
269 */
270#define PTE_PAGE_SIZE(pte) \
271 (1ULL << (1 + ffz(((pte) | 0xfffULL))))
272
8d283c35 273#define IOMMU_PTE_P (1ULL << 0)
38ddf41b 274#define IOMMU_PTE_TV (1ULL << 1)
8d283c35
JR
275#define IOMMU_PTE_U (1ULL << 59)
276#define IOMMU_PTE_FC (1ULL << 60)
277#define IOMMU_PTE_IR (1ULL << 61)
278#define IOMMU_PTE_IW (1ULL << 62)
279
ee6c2868 280#define DTE_FLAG_IOTLB (0x01UL << 32)
52815b75
JR
281#define DTE_FLAG_GV (0x01ULL << 55)
282#define DTE_GLX_SHIFT (56)
283#define DTE_GLX_MASK (3)
284
285#define DTE_GCR3_VAL_A(x) (((x) >> 12) & 0x00007ULL)
286#define DTE_GCR3_VAL_B(x) (((x) >> 15) & 0x0ffffULL)
287#define DTE_GCR3_VAL_C(x) (((x) >> 31) & 0xfffffULL)
288
289#define DTE_GCR3_INDEX_A 0
290#define DTE_GCR3_INDEX_B 1
291#define DTE_GCR3_INDEX_C 1
292
293#define DTE_GCR3_SHIFT_A 58
294#define DTE_GCR3_SHIFT_B 16
295#define DTE_GCR3_SHIFT_C 43
296
b16137b1 297#define GCR3_VALID 0x01ULL
fd7b5535 298
8d283c35
JR
299#define IOMMU_PAGE_MASK (((1ULL << 52) - 1) & ~0xfffULL)
300#define IOMMU_PTE_PRESENT(pte) ((pte) & IOMMU_PTE_P)
301#define IOMMU_PTE_PAGE(pte) (phys_to_virt((pte) & IOMMU_PAGE_MASK))
302#define IOMMU_PTE_MODE(pte) (((pte) >> 9) & 0x07)
303
304#define IOMMU_PROT_MASK 0x03
305#define IOMMU_PROT_IR 0x01
306#define IOMMU_PROT_IW 0x02
307
308/* IOMMU capabilities */
309#define IOMMU_CAP_IOTLB 24
310#define IOMMU_CAP_NPCACHE 26
d99ddec3 311#define IOMMU_CAP_EFR 27
8d283c35
JR
312
313#define MAX_DOMAIN_ID 65536
314
90008ee4
JR
315/* FIXME: move this macro to <linux/pci.h> */
316#define PCI_BUS(x) (((x) >> 8) & 0xff)
317
9fdb19d6
JR
318/* Protection domain flags */
319#define PD_DMA_OPS_MASK (1UL << 0) /* domain used for dma_ops */
e2dc14a2
JR
320#define PD_DEFAULT_MASK (1UL << 1) /* domain is a default dma_ops
321 domain for an IOMMU */
0feae533
JR
322#define PD_PASSTHROUGH_MASK (1UL << 2) /* domain has no page
323 translation */
52815b75 324#define PD_IOMMUV2_MASK (1UL << 3) /* domain has gcr3 table */
0feae533 325
fefda117
JR
326extern bool amd_iommu_dump;
327#define DUMP_printk(format, arg...) \
328 do { \
329 if (amd_iommu_dump) \
4c6f40d4 330 printk(KERN_INFO "AMD-Vi: " format, ## arg); \
fefda117 331 } while(0);
9fdb19d6 332
318afd41
JR
333/* global flag if IOMMUs cache non-present entries */
334extern bool amd_iommu_np_cache;
60f723b4
JR
335/* Only true if all IOMMUs support device IOTLBs */
336extern bool amd_iommu_iotlb_sup;
318afd41 337
05152a04
JR
338#define MAX_IRQS_PER_TABLE 256
339#define IRQ_TABLE_ALIGNMENT 128
340
0ea2c422
JR
341struct irq_remap_table {
342 spinlock_t lock;
343 unsigned min_index;
344 u32 *table;
345};
346
347extern struct irq_remap_table **irq_lookup_table;
348
05152a04
JR
349/* Interrupt remapping feature used? */
350extern bool amd_iommu_irq_remap;
351
352/* kmem_cache to get tables with 128 byte alignement */
353extern struct kmem_cache *amd_iommu_irq_cache;
354
3bd22172
JR
355/*
356 * Make iterating over all IOMMUs easier
357 */
358#define for_each_iommu(iommu) \
359 list_for_each_entry((iommu), &amd_iommu_list, list)
360#define for_each_iommu_safe(iommu, next) \
361 list_for_each_entry_safe((iommu), (next), &amd_iommu_list, list)
362
384de729
JR
363#define APERTURE_RANGE_SHIFT 27 /* 128 MB */
364#define APERTURE_RANGE_SIZE (1ULL << APERTURE_RANGE_SHIFT)
365#define APERTURE_RANGE_PAGES (APERTURE_RANGE_SIZE >> PAGE_SHIFT)
366#define APERTURE_MAX_RANGES 32 /* allows 4GB of DMA address space */
367#define APERTURE_RANGE_INDEX(a) ((a) >> APERTURE_RANGE_SHIFT)
368#define APERTURE_PAGE_INDEX(a) (((a) >> 21) & 0x3fULL)
9fdb19d6 369
72e1dcc4
JR
370
371/*
372 * This struct is used to pass information about
373 * incoming PPR faults around.
374 */
375struct amd_iommu_fault {
376 u64 address; /* IO virtual address of the fault*/
377 u32 pasid; /* Address space identifier */
378 u16 device_id; /* Originating PCI device id */
379 u16 tag; /* PPR tag */
380 u16 flags; /* Fault flags */
381
382};
383
384#define PPR_FAULT_EXEC (1 << 1)
385#define PPR_FAULT_READ (1 << 2)
386#define PPR_FAULT_WRITE (1 << 5)
387#define PPR_FAULT_USER (1 << 6)
388#define PPR_FAULT_RSVD (1 << 7)
389#define PPR_FAULT_GN (1 << 8)
390
f3572db8
JR
391struct iommu_domain;
392
5694703f
JR
393/*
394 * This structure contains generic data for IOMMU protection domains
395 * independent of their use.
396 */
8d283c35 397struct protection_domain {
aeb26f55 398 struct list_head list; /* for list of all protection domains */
7c392cbe 399 struct list_head dev_list; /* List of all devices in this domain */
9fdb19d6 400 spinlock_t lock; /* mostly used to lock the page table*/
5d214fe6 401 struct mutex api_lock; /* protect page tables in the iommu-api path */
9fdb19d6
JR
402 u16 id; /* the domain id written to the device table */
403 int mode; /* paging mode (0-6 levels) */
404 u64 *pt_root; /* page table root pointer */
52815b75
JR
405 int glx; /* Number of levels for GCR3 table */
406 u64 *gcr3_tbl; /* Guest CR3 table */
9fdb19d6 407 unsigned long flags; /* flags to find out type of domain */
04bfdd84 408 bool updated; /* complete domain flush required */
863c74eb 409 unsigned dev_cnt; /* devices assigned to this domain */
c4596114 410 unsigned dev_iommu[MAX_IOMMUS]; /* per-IOMMU reference count */
9fdb19d6 411 void *priv; /* private data */
f3572db8
JR
412 struct iommu_domain *iommu_domain; /* Pointer to generic
413 domain structure */
c4596114 414
8d283c35
JR
415};
416
657cbb6b
JR
417/*
418 * This struct contains device specific data for the IOMMU
419 */
420struct iommu_dev_data {
7c392cbe 421 struct list_head list; /* For domain->dev_list */
8fa5f802 422 struct list_head dev_data_list; /* For global dev_data_list */
71f77580 423 struct iommu_dev_data *alias_data;/* The alias dev_data */
657cbb6b 424 struct protection_domain *domain; /* Domain the device is bound to */
24100055 425 atomic_t bind; /* Domain attach reverent count */
f62dda66 426 u16 devid; /* PCI Device ID */
5abcdba4
JR
427 bool iommu_v2; /* Device can make use of IOMMUv2 */
428 bool passthrough; /* Default for device is pt_domain */
ea61cddb
JR
429 struct {
430 bool enabled;
431 int qdep;
432 } ats; /* ATS state */
c99afa25
JR
433 bool pri_tlp; /* PASID TLB required for
434 PPR completions */
6a113ddc 435 u32 errata; /* Bitmap for errata to apply */
657cbb6b
JR
436};
437
c3239567
JR
438/*
439 * For dynamic growth the aperture size is split into ranges of 128MB of
440 * DMA address space each. This struct represents one such range.
441 */
442struct aperture_range {
443
444 /* address allocation bitmap */
445 unsigned long *bitmap;
446
447 /*
448 * Array of PTE pages for the aperture. In this array we save all the
449 * leaf pages of the domain page table used for the aperture. This way
450 * we don't need to walk the page table to find a specific PTE. We can
451 * just calculate its address in constant time.
452 */
453 u64 *pte_pages[64];
384de729
JR
454
455 unsigned long offset;
c3239567
JR
456};
457
5694703f
JR
458/*
459 * Data container for a dma_ops specific protection domain
460 */
8d283c35
JR
461struct dma_ops_domain {
462 struct list_head list;
5694703f
JR
463
464 /* generic protection domain information */
8d283c35 465 struct protection_domain domain;
5694703f
JR
466
467 /* size of the aperture for the mappings */
8d283c35 468 unsigned long aperture_size;
5694703f
JR
469
470 /* address we start to search for free addresses */
803b8cb4 471 unsigned long next_address;
5694703f 472
c3239567 473 /* address space relevant data */
384de729 474 struct aperture_range *aperture[APERTURE_MAX_RANGES];
1c655773
JR
475
476 /* This will be set to true when TLB needs to be flushed */
477 bool need_flush;
bd60b735
JR
478
479 /*
480 * if this is a preallocated domain, keep the device for which it was
481 * preallocated in this variable
482 */
483 u16 target_dev;
8d283c35
JR
484};
485
5694703f
JR
486/*
487 * Structure where we save information about one hardware AMD IOMMU in the
488 * system.
489 */
8d283c35
JR
490struct amd_iommu {
491 struct list_head list;
5694703f 492
bb52777e
JR
493 /* Index within the IOMMU array */
494 int index;
495
5694703f 496 /* locks the accesses to the hardware */
8d283c35
JR
497 spinlock_t lock;
498
3eaf28a1
JR
499 /* Pointer to PCI device of this IOMMU */
500 struct pci_dev *dev;
501
c1bf94ec
JR
502 /* Cache pdev to root device for resume quirks */
503 struct pci_dev *root_pdev;
504
5694703f 505 /* physical address of MMIO space */
8d283c35 506 u64 mmio_phys;
5694703f 507 /* virtual address of MMIO space */
98f1ad25 508 u8 __iomem *mmio_base;
5694703f
JR
509
510 /* capabilities of that IOMMU read from ACPI */
8d283c35 511 u32 cap;
5694703f 512
e9bf5197
JR
513 /* flags read from acpi table */
514 u8 acpi_flags;
515
d99ddec3
JR
516 /* Extended features */
517 u64 features;
518
400a28a0
JR
519 /* IOMMUv2 */
520 bool is_iommu_v2;
521
23c742db
JR
522 /* PCI device id of the IOMMU device */
523 u16 devid;
524
eac9fbc6
RK
525 /*
526 * Capability pointer. There could be more than one IOMMU per PCI
527 * device function if there are more than one AMD IOMMU capability
528 * pointers.
529 */
530 u16 cap_ptr;
531
ee893c24
JR
532 /* pci domain of this IOMMU */
533 u16 pci_seg;
534
5694703f 535 /* first device this IOMMU handles. read from PCI */
8d283c35 536 u16 first_device;
5694703f 537 /* last device this IOMMU handles. read from PCI */
8d283c35 538 u16 last_device;
5694703f
JR
539
540 /* start of exclusion range of that IOMMU */
8d283c35 541 u64 exclusion_start;
5694703f 542 /* length of exclusion range of that IOMMU */
8d283c35
JR
543 u64 exclusion_length;
544
5694703f 545 /* command buffer virtual address */
8d283c35 546 u8 *cmd_buf;
5694703f 547 /* size of command buffer */
8d283c35
JR
548 u32 cmd_buf_size;
549
335503e5
JR
550 /* size of event buffer */
551 u32 evt_buf_size;
eac9fbc6
RK
552 /* event buffer virtual address */
553 u8 *evt_buf;
335503e5 554
1a29ac01
JR
555 /* Base of the PPR log, if present */
556 u8 *ppr_log;
557
a80dc3e0
JR
558 /* true if interrupts for this IOMMU are already enabled */
559 bool int_enabled;
560
eac9fbc6 561 /* if one, we need to send a completion wait command */
0cfd7aa9 562 bool need_sync;
eac9fbc6 563
5694703f 564 /* default dma_ops domain for that IOMMU */
8d283c35 565 struct dma_ops_domain *default_dom;
4c894f47
JR
566
567 /*
5bcd757f
MG
568 * We can't rely on the BIOS to restore all values on reinit, so we
569 * need to stash them
4c894f47 570 */
5bcd757f
MG
571
572 /* The iommu BAR */
573 u32 stored_addr_lo;
574 u32 stored_addr_hi;
575
576 /*
577 * Each iommu has 6 l1s, each of which is documented as having 0x12
578 * registers
579 */
580 u32 stored_l1[6][0x12];
581
582 /* The l2 indirect registers */
583 u32 stored_l2[0x83];
8d283c35
JR
584};
585
6efed63b
JR
586struct devid_map {
587 struct list_head list;
588 u8 id;
589 u16 devid;
590};
591
592/* Map HPET and IOAPIC ids to the devid used by the IOMMU */
593extern struct list_head ioapic_map;
594extern struct list_head hpet_map;
595
5694703f
JR
596/*
597 * List with all IOMMUs in the system. This list is not locked because it is
598 * only written and read at driver initialization or suspend time
599 */
8d283c35
JR
600extern struct list_head amd_iommu_list;
601
bb52777e
JR
602/*
603 * Array with pointers to each IOMMU struct
604 * The indices are referenced in the protection domains
605 */
606extern struct amd_iommu *amd_iommus[MAX_IOMMUS];
607
608/* Number of IOMMUs present in the system */
609extern int amd_iommus_present;
610
aeb26f55
JR
611/*
612 * Declarations for the global list of all protection domains
613 */
614extern spinlock_t amd_iommu_pd_lock;
615extern struct list_head amd_iommu_pd_list;
616
5694703f
JR
617/*
618 * Structure defining one entry in the device table
619 */
8d283c35 620struct dev_table_entry {
ee6c2868 621 u64 data[4];
8d283c35
JR
622};
623
5694703f
JR
624/*
625 * One entry for unity mappings parsed out of the ACPI table.
626 */
8d283c35
JR
627struct unity_map_entry {
628 struct list_head list;
5694703f
JR
629
630 /* starting device id this entry is used for (including) */
8d283c35 631 u16 devid_start;
5694703f 632 /* end device id this entry is used for (including) */
8d283c35 633 u16 devid_end;
5694703f
JR
634
635 /* start address to unity map (including) */
8d283c35 636 u64 address_start;
5694703f 637 /* end address to unity map (including) */
8d283c35 638 u64 address_end;
5694703f
JR
639
640 /* required protection */
8d283c35
JR
641 int prot;
642};
643
5694703f
JR
644/*
645 * List of all unity mappings. It is not locked because as runtime it is only
646 * read. It is created at ACPI table parsing time.
647 */
8d283c35
JR
648extern struct list_head amd_iommu_unity_map;
649
5694703f
JR
650/*
651 * Data structures for device handling
652 */
653
654/*
655 * Device table used by hardware. Read and write accesses by software are
656 * locked with the amd_iommu_pd_table lock.
657 */
8d283c35 658extern struct dev_table_entry *amd_iommu_dev_table;
5694703f
JR
659
660/*
661 * Alias table to find requestor ids to device ids. Not locked because only
662 * read on runtime.
663 */
8d283c35 664extern u16 *amd_iommu_alias_table;
5694703f
JR
665
666/*
667 * Reverse lookup table to find the IOMMU which translates a specific device.
668 */
8d283c35
JR
669extern struct amd_iommu **amd_iommu_rlookup_table;
670
5694703f 671/* size of the dma_ops aperture as power of 2 */
8d283c35
JR
672extern unsigned amd_iommu_aperture_order;
673
5694703f 674/* largest PCI device id we expect translation requests for */
8d283c35
JR
675extern u16 amd_iommu_last_bdf;
676
5694703f 677/* allocation bitmap for domain ids */
8d283c35
JR
678extern unsigned long *amd_iommu_pd_alloc_bitmap;
679
afa9fdc2
FT
680/*
681 * If true, the addresses will be flushed on unmap time, not when
682 * they are reused
683 */
3775d481 684extern u32 amd_iommu_unmap_flush;
afa9fdc2 685
62f71abb
JR
686/* Smallest number of PASIDs supported by any IOMMU in the system */
687extern u32 amd_iommu_max_pasids;
688
400a28a0
JR
689extern bool amd_iommu_v2_present;
690
5abcdba4
JR
691extern bool amd_iommu_force_isolation;
692
52815b75
JR
693/* Max levels of glxval supported */
694extern int amd_iommu_max_glx_val;
695
98f1ad25
JR
696/*
697 * This function flushes all internal caches of
698 * the IOMMU used by this driver.
699 */
700extern void iommu_flush_all_caches(struct amd_iommu *iommu);
701
d591b0a3
JR
702/* takes bus and device/function and returns the device id
703 * FIXME: should that be in generic PCI code? */
704static inline u16 calc_devid(u8 bus, u8 devfn)
705{
706 return (((u16)bus) << 8) | devfn;
707}
708
6efed63b
JR
709static inline int get_ioapic_devid(int id)
710{
711 struct devid_map *entry;
712
713 list_for_each_entry(entry, &ioapic_map, list) {
714 if (entry->id == id)
715 return entry->devid;
716 }
717
718 return -EINVAL;
719}
720
721static inline int get_hpet_devid(int id)
722{
723 struct devid_map *entry;
724
725 list_for_each_entry(entry, &hpet_map, list) {
726 if (entry->id == id)
727 return entry->devid;
728 }
729
730 return -EINVAL;
731}
732
a9dddbe0
JR
733#ifdef CONFIG_AMD_IOMMU_STATS
734
735struct __iommu_counter {
736 char *name;
737 struct dentry *dent;
738 u64 value;
739};
740
741#define DECLARE_STATS_COUNTER(nm) \
742 static struct __iommu_counter nm = { \
743 .name = #nm, \
744 }
745
746#define INC_STATS_COUNTER(name) name.value += 1
747#define ADD_STATS_COUNTER(name, x) name.value += (x)
748#define SUB_STATS_COUNTER(name, x) name.value -= (x)
749
750#else /* CONFIG_AMD_IOMMU_STATS */
751
752#define DECLARE_STATS_COUNTER(name)
753#define INC_STATS_COUNTER(name)
754#define ADD_STATS_COUNTER(name, x)
755#define SUB_STATS_COUNTER(name, x)
756
757#endif /* CONFIG_AMD_IOMMU_STATS */
758
1965aae3 759#endif /* _ASM_X86_AMD_IOMMU_TYPES_H */
This page took 0.329074 seconds and 5 git commands to generate.