iommu/vt-d: Fix get_domain_for_dev() handling of upstream PCIe bridges
[deliverable/linux.git] / drivers / iommu / dmar.c
CommitLineData
10e5247f
KA
1/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
98bcef56 17 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
10e5247f 21 *
e61d98d8 22 * This file implements early detection/parsing of Remapping Devices
10e5247f
KA
23 * reported to OS through BIOS via DMA remapping reporting (DMAR) ACPI
24 * tables.
e61d98d8
SS
25 *
26 * These routines are used by both DMA-remapping and Interrupt-remapping
10e5247f
KA
27 */
28
e9071b0b
DD
29#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt /* has to precede printk.h */
30
10e5247f
KA
31#include <linux/pci.h>
32#include <linux/dmar.h>
38717946
KA
33#include <linux/iova.h>
34#include <linux/intel-iommu.h>
fe962e90 35#include <linux/timer.h>
0ac2491f
SS
36#include <linux/irq.h>
37#include <linux/interrupt.h>
69575d38 38#include <linux/tboot.h>
eb27cae8 39#include <linux/dmi.h>
5a0e3ad6 40#include <linux/slab.h>
8a8f422d 41#include <asm/irq_remapping.h>
4db77ff3 42#include <asm/iommu_table.h>
10e5247f 43
078e1ee2
JR
44#include "irq_remapping.h"
45
3a5670e8
JL
46/*
47 * Assumptions:
48 * 1) The hotplug framework guarentees that DMAR unit will be hot-added
49 * before IO devices managed by that unit.
50 * 2) The hotplug framework guarantees that DMAR unit will be hot-removed
51 * after IO devices managed by that unit.
52 * 3) Hotplug events are rare.
53 *
54 * Locking rules for DMA and interrupt remapping related global data structures:
55 * 1) Use dmar_global_lock in process context
56 * 2) Use RCU in interrupt context
10e5247f 57 */
3a5670e8 58DECLARE_RWSEM(dmar_global_lock);
10e5247f 59LIST_HEAD(dmar_drhd_units);
10e5247f 60
41750d31 61struct acpi_table_header * __initdata dmar_tbl;
8e1568f3 62static acpi_size dmar_tbl_size;
2e455289 63static int dmar_dev_scope_status = 1;
10e5247f 64
694835dc 65static int alloc_iommu(struct dmar_drhd_unit *drhd);
a868e6b7 66static void free_iommu(struct intel_iommu *iommu);
694835dc 67
10e5247f
KA
68static void __init dmar_register_drhd_unit(struct dmar_drhd_unit *drhd)
69{
70 /*
71 * add INCLUDE_ALL at the tail, so scan the list will find it at
72 * the very end.
73 */
74 if (drhd->include_all)
0e242612 75 list_add_tail_rcu(&drhd->list, &dmar_drhd_units);
10e5247f 76 else
0e242612 77 list_add_rcu(&drhd->list, &dmar_drhd_units);
10e5247f
KA
78}
79
bb3a6b78 80void *dmar_alloc_dev_scope(void *start, void *end, int *cnt)
10e5247f
KA
81{
82 struct acpi_dmar_device_scope *scope;
10e5247f
KA
83
84 *cnt = 0;
85 while (start < end) {
86 scope = start;
07cb52ff
DW
87 if (scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ACPI ||
88 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT ||
10e5247f
KA
89 scope->entry_type == ACPI_DMAR_SCOPE_TYPE_BRIDGE)
90 (*cnt)++;
ae3e7f3a
LC
91 else if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_IOAPIC &&
92 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_HPET) {
e9071b0b 93 pr_warn("Unsupported device scope\n");
5715f0f9 94 }
10e5247f
KA
95 start += scope->length;
96 }
97 if (*cnt == 0)
bb3a6b78
JL
98 return NULL;
99
832bd858 100 return kcalloc(*cnt, sizeof(struct dmar_dev_scope), GFP_KERNEL);
bb3a6b78
JL
101}
102
832bd858 103void dmar_free_dev_scope(struct dmar_dev_scope **devices, int *cnt)
ada4d4b2 104{
b683b230 105 int i;
832bd858 106 struct device *tmp_dev;
b683b230 107
ada4d4b2 108 if (*devices && *cnt) {
b683b230 109 for_each_active_dev_scope(*devices, *cnt, i, tmp_dev)
832bd858 110 put_device(tmp_dev);
ada4d4b2 111 kfree(*devices);
ada4d4b2 112 }
0e242612
JL
113
114 *devices = NULL;
115 *cnt = 0;
ada4d4b2
JL
116}
117
59ce0515
JL
118/* Optimize out kzalloc()/kfree() for normal cases */
119static char dmar_pci_notify_info_buf[64];
120
121static struct dmar_pci_notify_info *
122dmar_alloc_pci_notify_info(struct pci_dev *dev, unsigned long event)
123{
124 int level = 0;
125 size_t size;
126 struct pci_dev *tmp;
127 struct dmar_pci_notify_info *info;
128
129 BUG_ON(dev->is_virtfn);
130
131 /* Only generate path[] for device addition event */
132 if (event == BUS_NOTIFY_ADD_DEVICE)
133 for (tmp = dev; tmp; tmp = tmp->bus->self)
134 level++;
135
136 size = sizeof(*info) + level * sizeof(struct acpi_dmar_pci_path);
137 if (size <= sizeof(dmar_pci_notify_info_buf)) {
138 info = (struct dmar_pci_notify_info *)dmar_pci_notify_info_buf;
139 } else {
140 info = kzalloc(size, GFP_KERNEL);
141 if (!info) {
142 pr_warn("Out of memory when allocating notify_info "
143 "for %s.\n", pci_name(dev));
2e455289
JL
144 if (dmar_dev_scope_status == 0)
145 dmar_dev_scope_status = -ENOMEM;
59ce0515
JL
146 return NULL;
147 }
148 }
149
150 info->event = event;
151 info->dev = dev;
152 info->seg = pci_domain_nr(dev->bus);
153 info->level = level;
154 if (event == BUS_NOTIFY_ADD_DEVICE) {
155 for (tmp = dev, level--; tmp; tmp = tmp->bus->self) {
156 info->path[level].device = PCI_SLOT(tmp->devfn);
157 info->path[level].function = PCI_FUNC(tmp->devfn);
158 if (pci_is_root_bus(tmp->bus))
159 info->bus = tmp->bus->number;
160 }
161 }
162
163 return info;
164}
165
166static inline void dmar_free_pci_notify_info(struct dmar_pci_notify_info *info)
167{
168 if ((void *)info != dmar_pci_notify_info_buf)
169 kfree(info);
170}
171
172static bool dmar_match_pci_path(struct dmar_pci_notify_info *info, int bus,
173 struct acpi_dmar_pci_path *path, int count)
174{
175 int i;
176
177 if (info->bus != bus)
178 return false;
179 if (info->level != count)
180 return false;
181
182 for (i = 0; i < count; i++) {
183 if (path[i].device != info->path[i].device ||
184 path[i].function != info->path[i].function)
185 return false;
186 }
187
188 return true;
189}
190
191/* Return: > 0 if match found, 0 if no match found, < 0 if error happens */
192int dmar_insert_dev_scope(struct dmar_pci_notify_info *info,
193 void *start, void*end, u16 segment,
832bd858
DW
194 struct dmar_dev_scope *devices,
195 int devices_cnt)
59ce0515
JL
196{
197 int i, level;
832bd858 198 struct device *tmp, *dev = &info->dev->dev;
59ce0515
JL
199 struct acpi_dmar_device_scope *scope;
200 struct acpi_dmar_pci_path *path;
201
202 if (segment != info->seg)
203 return 0;
204
205 for (; start < end; start += scope->length) {
206 scope = start;
207 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_ENDPOINT &&
208 scope->entry_type != ACPI_DMAR_SCOPE_TYPE_BRIDGE)
209 continue;
210
211 path = (struct acpi_dmar_pci_path *)(scope + 1);
212 level = (scope->length - sizeof(*scope)) / sizeof(*path);
213 if (!dmar_match_pci_path(info, scope->bus, path, level))
214 continue;
215
216 if ((scope->entry_type == ACPI_DMAR_SCOPE_TYPE_ENDPOINT) ^
832bd858 217 (info->dev->hdr_type == PCI_HEADER_TYPE_NORMAL)) {
59ce0515 218 pr_warn("Device scope type does not match for %s\n",
832bd858 219 pci_name(info->dev));
59ce0515
JL
220 return -EINVAL;
221 }
222
223 for_each_dev_scope(devices, devices_cnt, i, tmp)
224 if (tmp == NULL) {
832bd858
DW
225 devices[i].bus = info->dev->bus->number;
226 devices[i].devfn = info->dev->devfn;
227 rcu_assign_pointer(devices[i].dev,
228 get_device(dev));
59ce0515
JL
229 return 1;
230 }
231 BUG_ON(i >= devices_cnt);
232 }
233
234 return 0;
235}
236
237int dmar_remove_dev_scope(struct dmar_pci_notify_info *info, u16 segment,
832bd858 238 struct dmar_dev_scope *devices, int count)
59ce0515
JL
239{
240 int index;
832bd858 241 struct device *tmp;
59ce0515
JL
242
243 if (info->seg != segment)
244 return 0;
245
246 for_each_active_dev_scope(devices, count, index, tmp)
832bd858
DW
247 if (tmp == &info->dev->dev) {
248 rcu_assign_pointer(devices[index].dev, NULL);
59ce0515 249 synchronize_rcu();
832bd858 250 put_device(tmp);
59ce0515
JL
251 return 1;
252 }
253
254 return 0;
255}
256
257static int dmar_pci_bus_add_dev(struct dmar_pci_notify_info *info)
258{
259 int ret = 0;
260 struct dmar_drhd_unit *dmaru;
261 struct acpi_dmar_hardware_unit *drhd;
262
263 for_each_drhd_unit(dmaru) {
264 if (dmaru->include_all)
265 continue;
266
267 drhd = container_of(dmaru->hdr,
268 struct acpi_dmar_hardware_unit, header);
269 ret = dmar_insert_dev_scope(info, (void *)(drhd + 1),
270 ((void *)drhd) + drhd->header.length,
271 dmaru->segment,
272 dmaru->devices, dmaru->devices_cnt);
273 if (ret != 0)
274 break;
275 }
276 if (ret >= 0)
277 ret = dmar_iommu_notify_scope_dev(info);
2e455289
JL
278 if (ret < 0 && dmar_dev_scope_status == 0)
279 dmar_dev_scope_status = ret;
59ce0515
JL
280
281 return ret;
282}
283
284static void dmar_pci_bus_del_dev(struct dmar_pci_notify_info *info)
285{
286 struct dmar_drhd_unit *dmaru;
287
288 for_each_drhd_unit(dmaru)
289 if (dmar_remove_dev_scope(info, dmaru->segment,
290 dmaru->devices, dmaru->devices_cnt))
291 break;
292 dmar_iommu_notify_scope_dev(info);
293}
294
295static int dmar_pci_bus_notifier(struct notifier_block *nb,
296 unsigned long action, void *data)
297{
298 struct pci_dev *pdev = to_pci_dev(data);
299 struct dmar_pci_notify_info *info;
300
301 /* Only care about add/remove events for physical functions */
302 if (pdev->is_virtfn)
303 return NOTIFY_DONE;
304 if (action != BUS_NOTIFY_ADD_DEVICE && action != BUS_NOTIFY_DEL_DEVICE)
305 return NOTIFY_DONE;
306
307 info = dmar_alloc_pci_notify_info(pdev, action);
308 if (!info)
309 return NOTIFY_DONE;
310
311 down_write(&dmar_global_lock);
312 if (action == BUS_NOTIFY_ADD_DEVICE)
313 dmar_pci_bus_add_dev(info);
314 else if (action == BUS_NOTIFY_DEL_DEVICE)
315 dmar_pci_bus_del_dev(info);
316 up_write(&dmar_global_lock);
317
318 dmar_free_pci_notify_info(info);
319
320 return NOTIFY_OK;
321}
322
323static struct notifier_block dmar_pci_bus_nb = {
324 .notifier_call = dmar_pci_bus_notifier,
325 .priority = INT_MIN,
326};
327
10e5247f
KA
328/**
329 * dmar_parse_one_drhd - parses exactly one DMA remapping hardware definition
330 * structure which uniquely represent one DMA remapping hardware unit
331 * present in the platform
332 */
333static int __init
334dmar_parse_one_drhd(struct acpi_dmar_header *header)
335{
336 struct acpi_dmar_hardware_unit *drhd;
337 struct dmar_drhd_unit *dmaru;
338 int ret = 0;
10e5247f 339
e523b38e 340 drhd = (struct acpi_dmar_hardware_unit *)header;
10e5247f
KA
341 dmaru = kzalloc(sizeof(*dmaru), GFP_KERNEL);
342 if (!dmaru)
343 return -ENOMEM;
344
1886e8a9 345 dmaru->hdr = header;
10e5247f 346 dmaru->reg_base_addr = drhd->address;
276dbf99 347 dmaru->segment = drhd->segment;
10e5247f 348 dmaru->include_all = drhd->flags & 0x1; /* BIT0: INCLUDE_ALL */
07cb52ff
DW
349 dmaru->devices = dmar_alloc_dev_scope((void *)(drhd + 1),
350 ((void *)drhd) + drhd->header.length,
351 &dmaru->devices_cnt);
352 if (dmaru->devices_cnt && dmaru->devices == NULL) {
353 kfree(dmaru);
354 return -ENOMEM;
2e455289 355 }
10e5247f 356
1886e8a9
SS
357 ret = alloc_iommu(dmaru);
358 if (ret) {
07cb52ff
DW
359 dmar_free_dev_scope(&dmaru->devices,
360 &dmaru->devices_cnt);
1886e8a9
SS
361 kfree(dmaru);
362 return ret;
363 }
364 dmar_register_drhd_unit(dmaru);
365 return 0;
366}
367
a868e6b7
JL
368static void dmar_free_drhd(struct dmar_drhd_unit *dmaru)
369{
370 if (dmaru->devices && dmaru->devices_cnt)
371 dmar_free_dev_scope(&dmaru->devices, &dmaru->devices_cnt);
372 if (dmaru->iommu)
373 free_iommu(dmaru->iommu);
374 kfree(dmaru);
375}
376
e625b4a9
DW
377static int __init dmar_parse_one_andd(struct acpi_dmar_header *header)
378{
379 struct acpi_dmar_andd *andd = (void *)header;
380
381 /* Check for NUL termination within the designated length */
382 if (strnlen(andd->object_name, header->length - 8) == header->length - 8) {
383 WARN_TAINT(1, TAINT_FIRMWARE_WORKAROUND,
384 "Your BIOS is broken; ANDD object name is not NUL-terminated\n"
385 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
386 dmi_get_system_info(DMI_BIOS_VENDOR),
387 dmi_get_system_info(DMI_BIOS_VERSION),
388 dmi_get_system_info(DMI_PRODUCT_VERSION));
389 return -EINVAL;
390 }
391 pr_info("ANDD device: %x name: %s\n", andd->device_number,
392 andd->object_name);
393
394 return 0;
395}
396
aa697079 397#ifdef CONFIG_ACPI_NUMA
ee34b32d
SS
398static int __init
399dmar_parse_one_rhsa(struct acpi_dmar_header *header)
400{
401 struct acpi_dmar_rhsa *rhsa;
402 struct dmar_drhd_unit *drhd;
403
404 rhsa = (struct acpi_dmar_rhsa *)header;
aa697079 405 for_each_drhd_unit(drhd) {
ee34b32d
SS
406 if (drhd->reg_base_addr == rhsa->base_address) {
407 int node = acpi_map_pxm_to_node(rhsa->proximity_domain);
408
409 if (!node_online(node))
410 node = -1;
411 drhd->iommu->node = node;
aa697079
DW
412 return 0;
413 }
ee34b32d 414 }
fd0c8894
BH
415 WARN_TAINT(
416 1, TAINT_FIRMWARE_WORKAROUND,
417 "Your BIOS is broken; RHSA refers to non-existent DMAR unit at %llx\n"
418 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
419 drhd->reg_base_addr,
420 dmi_get_system_info(DMI_BIOS_VENDOR),
421 dmi_get_system_info(DMI_BIOS_VERSION),
422 dmi_get_system_info(DMI_PRODUCT_VERSION));
ee34b32d 423
aa697079 424 return 0;
ee34b32d 425}
aa697079 426#endif
ee34b32d 427
10e5247f
KA
428static void __init
429dmar_table_print_dmar_entry(struct acpi_dmar_header *header)
430{
431 struct acpi_dmar_hardware_unit *drhd;
432 struct acpi_dmar_reserved_memory *rmrr;
aa5d2b51 433 struct acpi_dmar_atsr *atsr;
17b60977 434 struct acpi_dmar_rhsa *rhsa;
10e5247f
KA
435
436 switch (header->type) {
437 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
aa5d2b51
YZ
438 drhd = container_of(header, struct acpi_dmar_hardware_unit,
439 header);
e9071b0b 440 pr_info("DRHD base: %#016Lx flags: %#x\n",
aa5d2b51 441 (unsigned long long)drhd->address, drhd->flags);
10e5247f
KA
442 break;
443 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
aa5d2b51
YZ
444 rmrr = container_of(header, struct acpi_dmar_reserved_memory,
445 header);
e9071b0b 446 pr_info("RMRR base: %#016Lx end: %#016Lx\n",
5b6985ce
FY
447 (unsigned long long)rmrr->base_address,
448 (unsigned long long)rmrr->end_address);
10e5247f 449 break;
aa5d2b51
YZ
450 case ACPI_DMAR_TYPE_ATSR:
451 atsr = container_of(header, struct acpi_dmar_atsr, header);
e9071b0b 452 pr_info("ATSR flags: %#x\n", atsr->flags);
aa5d2b51 453 break;
17b60977
RD
454 case ACPI_DMAR_HARDWARE_AFFINITY:
455 rhsa = container_of(header, struct acpi_dmar_rhsa, header);
e9071b0b 456 pr_info("RHSA base: %#016Lx proximity domain: %#x\n",
17b60977
RD
457 (unsigned long long)rhsa->base_address,
458 rhsa->proximity_domain);
459 break;
e625b4a9
DW
460 case ACPI_DMAR_TYPE_ANDD:
461 /* We don't print this here because we need to sanity-check
462 it first. So print it in dmar_parse_one_andd() instead. */
463 break;
10e5247f
KA
464 }
465}
466
f6dd5c31
YL
467/**
468 * dmar_table_detect - checks to see if the platform supports DMAR devices
469 */
470static int __init dmar_table_detect(void)
471{
472 acpi_status status = AE_OK;
473
474 /* if we could find DMAR table, then there are DMAR devices */
8e1568f3
YL
475 status = acpi_get_table_with_size(ACPI_SIG_DMAR, 0,
476 (struct acpi_table_header **)&dmar_tbl,
477 &dmar_tbl_size);
f6dd5c31
YL
478
479 if (ACPI_SUCCESS(status) && !dmar_tbl) {
e9071b0b 480 pr_warn("Unable to map DMAR\n");
f6dd5c31
YL
481 status = AE_NOT_FOUND;
482 }
483
484 return (ACPI_SUCCESS(status) ? 1 : 0);
485}
aaa9d1dd 486
10e5247f
KA
487/**
488 * parse_dmar_table - parses the DMA reporting table
489 */
490static int __init
491parse_dmar_table(void)
492{
493 struct acpi_table_dmar *dmar;
494 struct acpi_dmar_header *entry_header;
495 int ret = 0;
7cef3347 496 int drhd_count = 0;
10e5247f 497
f6dd5c31
YL
498 /*
499 * Do it again, earlier dmar_tbl mapping could be mapped with
500 * fixed map.
501 */
502 dmar_table_detect();
503
a59b50e9
JC
504 /*
505 * ACPI tables may not be DMA protected by tboot, so use DMAR copy
506 * SINIT saved in SinitMleData in TXT heap (which is DMA protected)
507 */
508 dmar_tbl = tboot_get_dmar_table(dmar_tbl);
509
10e5247f
KA
510 dmar = (struct acpi_table_dmar *)dmar_tbl;
511 if (!dmar)
512 return -ENODEV;
513
5b6985ce 514 if (dmar->width < PAGE_SHIFT - 1) {
e9071b0b 515 pr_warn("Invalid DMAR haw\n");
10e5247f
KA
516 return -EINVAL;
517 }
518
e9071b0b 519 pr_info("Host address width %d\n", dmar->width + 1);
10e5247f
KA
520
521 entry_header = (struct acpi_dmar_header *)(dmar + 1);
522 while (((unsigned long)entry_header) <
523 (((unsigned long)dmar) + dmar_tbl->length)) {
084eb960
TB
524 /* Avoid looping forever on bad ACPI tables */
525 if (entry_header->length == 0) {
e9071b0b 526 pr_warn("Invalid 0-length structure\n");
084eb960
TB
527 ret = -EINVAL;
528 break;
529 }
530
10e5247f
KA
531 dmar_table_print_dmar_entry(entry_header);
532
533 switch (entry_header->type) {
534 case ACPI_DMAR_TYPE_HARDWARE_UNIT:
7cef3347 535 drhd_count++;
10e5247f
KA
536 ret = dmar_parse_one_drhd(entry_header);
537 break;
538 case ACPI_DMAR_TYPE_RESERVED_MEMORY:
539 ret = dmar_parse_one_rmrr(entry_header);
aa5d2b51
YZ
540 break;
541 case ACPI_DMAR_TYPE_ATSR:
aa5d2b51 542 ret = dmar_parse_one_atsr(entry_header);
10e5247f 543 break;
17b60977 544 case ACPI_DMAR_HARDWARE_AFFINITY:
aa697079 545#ifdef CONFIG_ACPI_NUMA
ee34b32d 546 ret = dmar_parse_one_rhsa(entry_header);
aa697079 547#endif
17b60977 548 break;
e625b4a9
DW
549 case ACPI_DMAR_TYPE_ANDD:
550 ret = dmar_parse_one_andd(entry_header);
551 break;
10e5247f 552 default:
e9071b0b 553 pr_warn("Unknown DMAR structure type %d\n",
4de75cf9 554 entry_header->type);
10e5247f
KA
555 ret = 0; /* for forward compatibility */
556 break;
557 }
558 if (ret)
559 break;
560
561 entry_header = ((void *)entry_header + entry_header->length);
562 }
7cef3347
LZH
563 if (drhd_count == 0)
564 pr_warn(FW_BUG "No DRHD structure found in DMAR table\n");
10e5247f
KA
565 return ret;
566}
567
832bd858
DW
568static int dmar_pci_device_match(struct dmar_dev_scope devices[],
569 int cnt, struct pci_dev *dev)
e61d98d8
SS
570{
571 int index;
832bd858 572 struct device *tmp;
e61d98d8
SS
573
574 while (dev) {
b683b230 575 for_each_active_dev_scope(devices, cnt, index, tmp)
832bd858 576 if (dev_is_pci(tmp) && dev == to_pci_dev(tmp))
e61d98d8
SS
577 return 1;
578
579 /* Check our parent */
580 dev = dev->bus->self;
581 }
582
583 return 0;
584}
585
586struct dmar_drhd_unit *
587dmar_find_matched_drhd_unit(struct pci_dev *dev)
588{
0e242612 589 struct dmar_drhd_unit *dmaru;
2e824f79
YZ
590 struct acpi_dmar_hardware_unit *drhd;
591
dda56549
Y
592 dev = pci_physfn(dev);
593
0e242612 594 rcu_read_lock();
8b161f0e 595 for_each_drhd_unit(dmaru) {
2e824f79
YZ
596 drhd = container_of(dmaru->hdr,
597 struct acpi_dmar_hardware_unit,
598 header);
599
600 if (dmaru->include_all &&
601 drhd->segment == pci_domain_nr(dev->bus))
0e242612 602 goto out;
e61d98d8 603
2e824f79
YZ
604 if (dmar_pci_device_match(dmaru->devices,
605 dmaru->devices_cnt, dev))
0e242612 606 goto out;
e61d98d8 607 }
0e242612
JL
608 dmaru = NULL;
609out:
610 rcu_read_unlock();
e61d98d8 611
0e242612 612 return dmaru;
e61d98d8
SS
613}
614
ed40356b
DW
615static void __init dmar_acpi_insert_dev_scope(u8 device_number,
616 struct acpi_device *adev)
617{
618 struct dmar_drhd_unit *dmaru;
619 struct acpi_dmar_hardware_unit *drhd;
620 struct acpi_dmar_device_scope *scope;
621 struct device *tmp;
622 int i;
623 struct acpi_dmar_pci_path *path;
624
625 for_each_drhd_unit(dmaru) {
626 drhd = container_of(dmaru->hdr,
627 struct acpi_dmar_hardware_unit,
628 header);
629
630 for (scope = (void *)(drhd + 1);
631 (unsigned long)scope < ((unsigned long)drhd) + drhd->header.length;
632 scope = ((void *)scope) + scope->length) {
633 if (scope->entry_type != ACPI_DMAR_SCOPE_TYPE_ACPI)
634 continue;
635 if (scope->enumeration_id != device_number)
636 continue;
637
638 path = (void *)(scope + 1);
639 pr_info("ACPI device \"%s\" under DMAR at %llx as %02x:%02x.%d\n",
640 dev_name(&adev->dev), dmaru->reg_base_addr,
641 scope->bus, path->device, path->function);
642 for_each_dev_scope(dmaru->devices, dmaru->devices_cnt, i, tmp)
643 if (tmp == NULL) {
644 dmaru->devices[i].bus = scope->bus;
645 dmaru->devices[i].devfn = PCI_DEVFN(path->device,
646 path->function);
647 rcu_assign_pointer(dmaru->devices[i].dev,
648 get_device(&adev->dev));
649 return;
650 }
651 BUG_ON(i >= dmaru->devices_cnt);
652 }
653 }
654 pr_warn("No IOMMU scope found for ANDD enumeration ID %d (%s)\n",
655 device_number, dev_name(&adev->dev));
656}
657
658static int __init dmar_acpi_dev_scope_init(void)
659{
11f1a776
JR
660 struct acpi_dmar_andd *andd;
661
662 if (dmar_tbl == NULL)
663 return -ENODEV;
664
7713ec06
DW
665 for (andd = (void *)dmar_tbl + sizeof(struct acpi_table_dmar);
666 ((unsigned long)andd) < ((unsigned long)dmar_tbl) + dmar_tbl->length;
667 andd = ((void *)andd) + andd->header.length) {
ed40356b
DW
668 if (andd->header.type == ACPI_DMAR_TYPE_ANDD) {
669 acpi_handle h;
670 struct acpi_device *adev;
671
672 if (!ACPI_SUCCESS(acpi_get_handle(ACPI_ROOT_OBJECT,
673 andd->object_name,
674 &h))) {
675 pr_err("Failed to find handle for ACPI object %s\n",
676 andd->object_name);
677 continue;
678 }
679 acpi_bus_get_device(h, &adev);
680 if (!adev) {
681 pr_err("Failed to get device for ACPI object %s\n",
682 andd->object_name);
683 continue;
684 }
685 dmar_acpi_insert_dev_scope(andd->device_number, adev);
686 }
ed40356b
DW
687 }
688 return 0;
689}
690
1886e8a9
SS
691int __init dmar_dev_scope_init(void)
692{
2e455289
JL
693 struct pci_dev *dev = NULL;
694 struct dmar_pci_notify_info *info;
1886e8a9 695
2e455289
JL
696 if (dmar_dev_scope_status != 1)
697 return dmar_dev_scope_status;
c2c7286a 698
2e455289
JL
699 if (list_empty(&dmar_drhd_units)) {
700 dmar_dev_scope_status = -ENODEV;
701 } else {
702 dmar_dev_scope_status = 0;
703
63b42624
DW
704 dmar_acpi_dev_scope_init();
705
2e455289
JL
706 for_each_pci_dev(dev) {
707 if (dev->is_virtfn)
708 continue;
709
710 info = dmar_alloc_pci_notify_info(dev,
711 BUS_NOTIFY_ADD_DEVICE);
712 if (!info) {
713 return dmar_dev_scope_status;
714 } else {
715 dmar_pci_bus_add_dev(info);
716 dmar_free_pci_notify_info(info);
717 }
718 }
318fe7df 719
2e455289 720 bus_register_notifier(&pci_bus_type, &dmar_pci_bus_nb);
1886e8a9
SS
721 }
722
2e455289 723 return dmar_dev_scope_status;
1886e8a9
SS
724}
725
10e5247f
KA
726
727int __init dmar_table_init(void)
728{
1886e8a9 729 static int dmar_table_initialized;
093f87d2
FY
730 int ret;
731
cc05301f
JL
732 if (dmar_table_initialized == 0) {
733 ret = parse_dmar_table();
734 if (ret < 0) {
735 if (ret != -ENODEV)
736 pr_info("parse DMAR table failure.\n");
737 } else if (list_empty(&dmar_drhd_units)) {
738 pr_info("No DMAR devices found\n");
739 ret = -ENODEV;
740 }
093f87d2 741
cc05301f
JL
742 if (ret < 0)
743 dmar_table_initialized = ret;
744 else
745 dmar_table_initialized = 1;
10e5247f 746 }
093f87d2 747
cc05301f 748 return dmar_table_initialized < 0 ? dmar_table_initialized : 0;
10e5247f
KA
749}
750
3a8663ee
BH
751static void warn_invalid_dmar(u64 addr, const char *message)
752{
fd0c8894
BH
753 WARN_TAINT_ONCE(
754 1, TAINT_FIRMWARE_WORKAROUND,
755 "Your BIOS is broken; DMAR reported at address %llx%s!\n"
756 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
757 addr, message,
758 dmi_get_system_info(DMI_BIOS_VENDOR),
759 dmi_get_system_info(DMI_BIOS_VERSION),
760 dmi_get_system_info(DMI_PRODUCT_VERSION));
3a8663ee 761}
6ecbf01c 762
21004dcd 763static int __init check_zero_address(void)
86cf898e
DW
764{
765 struct acpi_table_dmar *dmar;
766 struct acpi_dmar_header *entry_header;
767 struct acpi_dmar_hardware_unit *drhd;
768
769 dmar = (struct acpi_table_dmar *)dmar_tbl;
770 entry_header = (struct acpi_dmar_header *)(dmar + 1);
771
772 while (((unsigned long)entry_header) <
773 (((unsigned long)dmar) + dmar_tbl->length)) {
774 /* Avoid looping forever on bad ACPI tables */
775 if (entry_header->length == 0) {
e9071b0b 776 pr_warn("Invalid 0-length structure\n");
86cf898e
DW
777 return 0;
778 }
779
780 if (entry_header->type == ACPI_DMAR_TYPE_HARDWARE_UNIT) {
2c992208
CW
781 void __iomem *addr;
782 u64 cap, ecap;
783
86cf898e
DW
784 drhd = (void *)entry_header;
785 if (!drhd->address) {
3a8663ee 786 warn_invalid_dmar(0, "");
2c992208
CW
787 goto failed;
788 }
789
790 addr = early_ioremap(drhd->address, VTD_PAGE_SIZE);
791 if (!addr ) {
792 printk("IOMMU: can't validate: %llx\n", drhd->address);
793 goto failed;
794 }
795 cap = dmar_readq(addr + DMAR_CAP_REG);
796 ecap = dmar_readq(addr + DMAR_ECAP_REG);
797 early_iounmap(addr, VTD_PAGE_SIZE);
798 if (cap == (uint64_t)-1 && ecap == (uint64_t)-1) {
3a8663ee
BH
799 warn_invalid_dmar(drhd->address,
800 " returns all ones");
2c992208 801 goto failed;
86cf898e 802 }
86cf898e
DW
803 }
804
805 entry_header = ((void *)entry_header + entry_header->length);
806 }
807 return 1;
2c992208
CW
808
809failed:
2c992208 810 return 0;
86cf898e
DW
811}
812
480125ba 813int __init detect_intel_iommu(void)
2ae21010
SS
814{
815 int ret;
816
3a5670e8 817 down_write(&dmar_global_lock);
f6dd5c31 818 ret = dmar_table_detect();
86cf898e
DW
819 if (ret)
820 ret = check_zero_address();
2ae21010 821 {
11bd04f6 822 if (ret && !no_iommu && !iommu_detected && !dmar_disabled) {
2ae21010 823 iommu_detected = 1;
5d990b62
CW
824 /* Make sure ACS will be enabled */
825 pci_request_acs();
826 }
f5d1b97b 827
9d5ce73a
FT
828#ifdef CONFIG_X86
829 if (ret)
830 x86_init.iommu.iommu_init = intel_iommu_init;
2ae21010 831#endif
cacd4213 832 }
b707cb02 833 early_acpi_os_unmap_memory((void __iomem *)dmar_tbl, dmar_tbl_size);
f6dd5c31 834 dmar_tbl = NULL;
3a5670e8 835 up_write(&dmar_global_lock);
480125ba 836
4db77ff3 837 return ret ? 1 : -ENODEV;
2ae21010
SS
838}
839
840
6f5cf521
DD
841static void unmap_iommu(struct intel_iommu *iommu)
842{
843 iounmap(iommu->reg);
844 release_mem_region(iommu->reg_phys, iommu->reg_size);
845}
846
847/**
848 * map_iommu: map the iommu's registers
849 * @iommu: the iommu to map
850 * @phys_addr: the physical address of the base resgister
e9071b0b 851 *
6f5cf521 852 * Memory map the iommu's registers. Start w/ a single page, and
e9071b0b 853 * possibly expand if that turns out to be insufficent.
6f5cf521
DD
854 */
855static int map_iommu(struct intel_iommu *iommu, u64 phys_addr)
856{
857 int map_size, err=0;
858
859 iommu->reg_phys = phys_addr;
860 iommu->reg_size = VTD_PAGE_SIZE;
861
862 if (!request_mem_region(iommu->reg_phys, iommu->reg_size, iommu->name)) {
863 pr_err("IOMMU: can't reserve memory\n");
864 err = -EBUSY;
865 goto out;
866 }
867
868 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
869 if (!iommu->reg) {
870 pr_err("IOMMU: can't map the region\n");
871 err = -ENOMEM;
872 goto release;
873 }
874
875 iommu->cap = dmar_readq(iommu->reg + DMAR_CAP_REG);
876 iommu->ecap = dmar_readq(iommu->reg + DMAR_ECAP_REG);
877
878 if (iommu->cap == (uint64_t)-1 && iommu->ecap == (uint64_t)-1) {
879 err = -EINVAL;
880 warn_invalid_dmar(phys_addr, " returns all ones");
881 goto unmap;
882 }
883
884 /* the registers might be more than one page */
885 map_size = max_t(int, ecap_max_iotlb_offset(iommu->ecap),
886 cap_max_fault_reg_offset(iommu->cap));
887 map_size = VTD_PAGE_ALIGN(map_size);
888 if (map_size > iommu->reg_size) {
889 iounmap(iommu->reg);
890 release_mem_region(iommu->reg_phys, iommu->reg_size);
891 iommu->reg_size = map_size;
892 if (!request_mem_region(iommu->reg_phys, iommu->reg_size,
893 iommu->name)) {
894 pr_err("IOMMU: can't reserve memory\n");
895 err = -EBUSY;
896 goto out;
897 }
898 iommu->reg = ioremap(iommu->reg_phys, iommu->reg_size);
899 if (!iommu->reg) {
900 pr_err("IOMMU: can't map the region\n");
901 err = -ENOMEM;
902 goto release;
903 }
904 }
905 err = 0;
906 goto out;
907
908unmap:
909 iounmap(iommu->reg);
910release:
911 release_mem_region(iommu->reg_phys, iommu->reg_size);
912out:
913 return err;
914}
915
694835dc 916static int alloc_iommu(struct dmar_drhd_unit *drhd)
e61d98d8 917{
c42d9f32 918 struct intel_iommu *iommu;
3a93c841 919 u32 ver, sts;
c42d9f32 920 static int iommu_allocated = 0;
43f7392b 921 int agaw = 0;
4ed0d3e6 922 int msagaw = 0;
6f5cf521 923 int err;
c42d9f32 924
6ecbf01c 925 if (!drhd->reg_base_addr) {
3a8663ee 926 warn_invalid_dmar(0, "");
6ecbf01c
DW
927 return -EINVAL;
928 }
929
c42d9f32
SS
930 iommu = kzalloc(sizeof(*iommu), GFP_KERNEL);
931 if (!iommu)
1886e8a9 932 return -ENOMEM;
c42d9f32
SS
933
934 iommu->seq_id = iommu_allocated++;
9d783ba0 935 sprintf (iommu->name, "dmar%d", iommu->seq_id);
e61d98d8 936
6f5cf521
DD
937 err = map_iommu(iommu, drhd->reg_base_addr);
938 if (err) {
939 pr_err("IOMMU: failed to map %s\n", iommu->name);
e61d98d8
SS
940 goto error;
941 }
0815565a 942
6f5cf521 943 err = -EINVAL;
1b573683
WH
944 agaw = iommu_calculate_agaw(iommu);
945 if (agaw < 0) {
bf947fcb
DD
946 pr_err("Cannot get a valid agaw for iommu (seq_id = %d)\n",
947 iommu->seq_id);
0815565a 948 goto err_unmap;
4ed0d3e6
FY
949 }
950 msagaw = iommu_calculate_max_sagaw(iommu);
951 if (msagaw < 0) {
bf947fcb 952 pr_err("Cannot get a valid max agaw for iommu (seq_id = %d)\n",
1b573683 953 iommu->seq_id);
0815565a 954 goto err_unmap;
1b573683
WH
955 }
956 iommu->agaw = agaw;
4ed0d3e6 957 iommu->msagaw = msagaw;
67ccac41 958 iommu->segment = drhd->segment;
1b573683 959
ee34b32d
SS
960 iommu->node = -1;
961
e61d98d8 962 ver = readl(iommu->reg + DMAR_VER_REG);
680a7524
YL
963 pr_info("IOMMU %d: reg_base_addr %llx ver %d:%d cap %llx ecap %llx\n",
964 iommu->seq_id,
5b6985ce
FY
965 (unsigned long long)drhd->reg_base_addr,
966 DMAR_VER_MAJOR(ver), DMAR_VER_MINOR(ver),
967 (unsigned long long)iommu->cap,
968 (unsigned long long)iommu->ecap);
e61d98d8 969
3a93c841
TI
970 /* Reflect status in gcmd */
971 sts = readl(iommu->reg + DMAR_GSTS_REG);
972 if (sts & DMA_GSTS_IRES)
973 iommu->gcmd |= DMA_GCMD_IRE;
974 if (sts & DMA_GSTS_TES)
975 iommu->gcmd |= DMA_GCMD_TE;
976 if (sts & DMA_GSTS_QIES)
977 iommu->gcmd |= DMA_GCMD_QIE;
978
1f5b3c3f 979 raw_spin_lock_init(&iommu->register_lock);
e61d98d8
SS
980
981 drhd->iommu = iommu;
1886e8a9 982 return 0;
0815565a
DW
983
984 err_unmap:
6f5cf521 985 unmap_iommu(iommu);
0815565a 986 error:
e61d98d8 987 kfree(iommu);
6f5cf521 988 return err;
e61d98d8
SS
989}
990
a868e6b7 991static void free_iommu(struct intel_iommu *iommu)
e61d98d8 992{
a868e6b7
JL
993 if (iommu->irq) {
994 free_irq(iommu->irq, iommu);
995 irq_set_handler_data(iommu->irq, NULL);
996 destroy_irq(iommu->irq);
997 }
e61d98d8 998
a84da70b
JL
999 if (iommu->qi) {
1000 free_page((unsigned long)iommu->qi->desc);
1001 kfree(iommu->qi->desc_status);
1002 kfree(iommu->qi);
1003 }
1004
e61d98d8 1005 if (iommu->reg)
6f5cf521
DD
1006 unmap_iommu(iommu);
1007
e61d98d8
SS
1008 kfree(iommu);
1009}
fe962e90
SS
1010
1011/*
1012 * Reclaim all the submitted descriptors which have completed its work.
1013 */
1014static inline void reclaim_free_desc(struct q_inval *qi)
1015{
6ba6c3a4
YZ
1016 while (qi->desc_status[qi->free_tail] == QI_DONE ||
1017 qi->desc_status[qi->free_tail] == QI_ABORT) {
fe962e90
SS
1018 qi->desc_status[qi->free_tail] = QI_FREE;
1019 qi->free_tail = (qi->free_tail + 1) % QI_LENGTH;
1020 qi->free_cnt++;
1021 }
1022}
1023
704126ad
YZ
1024static int qi_check_fault(struct intel_iommu *iommu, int index)
1025{
1026 u32 fault;
6ba6c3a4 1027 int head, tail;
704126ad
YZ
1028 struct q_inval *qi = iommu->qi;
1029 int wait_index = (index + 1) % QI_LENGTH;
1030
6ba6c3a4
YZ
1031 if (qi->desc_status[wait_index] == QI_ABORT)
1032 return -EAGAIN;
1033
704126ad
YZ
1034 fault = readl(iommu->reg + DMAR_FSTS_REG);
1035
1036 /*
1037 * If IQE happens, the head points to the descriptor associated
1038 * with the error. No new descriptors are fetched until the IQE
1039 * is cleared.
1040 */
1041 if (fault & DMA_FSTS_IQE) {
1042 head = readl(iommu->reg + DMAR_IQH_REG);
6ba6c3a4 1043 if ((head >> DMAR_IQ_SHIFT) == index) {
bf947fcb 1044 pr_err("VT-d detected invalid descriptor: "
6ba6c3a4
YZ
1045 "low=%llx, high=%llx\n",
1046 (unsigned long long)qi->desc[index].low,
1047 (unsigned long long)qi->desc[index].high);
704126ad
YZ
1048 memcpy(&qi->desc[index], &qi->desc[wait_index],
1049 sizeof(struct qi_desc));
1050 __iommu_flush_cache(iommu, &qi->desc[index],
1051 sizeof(struct qi_desc));
1052 writel(DMA_FSTS_IQE, iommu->reg + DMAR_FSTS_REG);
1053 return -EINVAL;
1054 }
1055 }
1056
6ba6c3a4
YZ
1057 /*
1058 * If ITE happens, all pending wait_desc commands are aborted.
1059 * No new descriptors are fetched until the ITE is cleared.
1060 */
1061 if (fault & DMA_FSTS_ITE) {
1062 head = readl(iommu->reg + DMAR_IQH_REG);
1063 head = ((head >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1064 head |= 1;
1065 tail = readl(iommu->reg + DMAR_IQT_REG);
1066 tail = ((tail >> DMAR_IQ_SHIFT) - 1 + QI_LENGTH) % QI_LENGTH;
1067
1068 writel(DMA_FSTS_ITE, iommu->reg + DMAR_FSTS_REG);
1069
1070 do {
1071 if (qi->desc_status[head] == QI_IN_USE)
1072 qi->desc_status[head] = QI_ABORT;
1073 head = (head - 2 + QI_LENGTH) % QI_LENGTH;
1074 } while (head != tail);
1075
1076 if (qi->desc_status[wait_index] == QI_ABORT)
1077 return -EAGAIN;
1078 }
1079
1080 if (fault & DMA_FSTS_ICE)
1081 writel(DMA_FSTS_ICE, iommu->reg + DMAR_FSTS_REG);
1082
704126ad
YZ
1083 return 0;
1084}
1085
fe962e90
SS
1086/*
1087 * Submit the queued invalidation descriptor to the remapping
1088 * hardware unit and wait for its completion.
1089 */
704126ad 1090int qi_submit_sync(struct qi_desc *desc, struct intel_iommu *iommu)
fe962e90 1091{
6ba6c3a4 1092 int rc;
fe962e90
SS
1093 struct q_inval *qi = iommu->qi;
1094 struct qi_desc *hw, wait_desc;
1095 int wait_index, index;
1096 unsigned long flags;
1097
1098 if (!qi)
704126ad 1099 return 0;
fe962e90
SS
1100
1101 hw = qi->desc;
1102
6ba6c3a4
YZ
1103restart:
1104 rc = 0;
1105
3b8f4048 1106 raw_spin_lock_irqsave(&qi->q_lock, flags);
fe962e90 1107 while (qi->free_cnt < 3) {
3b8f4048 1108 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
fe962e90 1109 cpu_relax();
3b8f4048 1110 raw_spin_lock_irqsave(&qi->q_lock, flags);
fe962e90
SS
1111 }
1112
1113 index = qi->free_head;
1114 wait_index = (index + 1) % QI_LENGTH;
1115
1116 qi->desc_status[index] = qi->desc_status[wait_index] = QI_IN_USE;
1117
1118 hw[index] = *desc;
1119
704126ad
YZ
1120 wait_desc.low = QI_IWD_STATUS_DATA(QI_DONE) |
1121 QI_IWD_STATUS_WRITE | QI_IWD_TYPE;
fe962e90
SS
1122 wait_desc.high = virt_to_phys(&qi->desc_status[wait_index]);
1123
1124 hw[wait_index] = wait_desc;
1125
1126 __iommu_flush_cache(iommu, &hw[index], sizeof(struct qi_desc));
1127 __iommu_flush_cache(iommu, &hw[wait_index], sizeof(struct qi_desc));
1128
1129 qi->free_head = (qi->free_head + 2) % QI_LENGTH;
1130 qi->free_cnt -= 2;
1131
fe962e90
SS
1132 /*
1133 * update the HW tail register indicating the presence of
1134 * new descriptors.
1135 */
6ba6c3a4 1136 writel(qi->free_head << DMAR_IQ_SHIFT, iommu->reg + DMAR_IQT_REG);
fe962e90
SS
1137
1138 while (qi->desc_status[wait_index] != QI_DONE) {
f05810c9
SS
1139 /*
1140 * We will leave the interrupts disabled, to prevent interrupt
1141 * context to queue another cmd while a cmd is already submitted
1142 * and waiting for completion on this cpu. This is to avoid
1143 * a deadlock where the interrupt context can wait indefinitely
1144 * for free slots in the queue.
1145 */
704126ad
YZ
1146 rc = qi_check_fault(iommu, index);
1147 if (rc)
6ba6c3a4 1148 break;
704126ad 1149
3b8f4048 1150 raw_spin_unlock(&qi->q_lock);
fe962e90 1151 cpu_relax();
3b8f4048 1152 raw_spin_lock(&qi->q_lock);
fe962e90 1153 }
6ba6c3a4
YZ
1154
1155 qi->desc_status[index] = QI_DONE;
fe962e90
SS
1156
1157 reclaim_free_desc(qi);
3b8f4048 1158 raw_spin_unlock_irqrestore(&qi->q_lock, flags);
704126ad 1159
6ba6c3a4
YZ
1160 if (rc == -EAGAIN)
1161 goto restart;
1162
704126ad 1163 return rc;
fe962e90
SS
1164}
1165
1166/*
1167 * Flush the global interrupt entry cache.
1168 */
1169void qi_global_iec(struct intel_iommu *iommu)
1170{
1171 struct qi_desc desc;
1172
1173 desc.low = QI_IEC_TYPE;
1174 desc.high = 0;
1175
704126ad 1176 /* should never fail */
fe962e90
SS
1177 qi_submit_sync(&desc, iommu);
1178}
1179
4c25a2c1
DW
1180void qi_flush_context(struct intel_iommu *iommu, u16 did, u16 sid, u8 fm,
1181 u64 type)
3481f210 1182{
3481f210
YS
1183 struct qi_desc desc;
1184
3481f210
YS
1185 desc.low = QI_CC_FM(fm) | QI_CC_SID(sid) | QI_CC_DID(did)
1186 | QI_CC_GRAN(type) | QI_CC_TYPE;
1187 desc.high = 0;
1188
4c25a2c1 1189 qi_submit_sync(&desc, iommu);
3481f210
YS
1190}
1191
1f0ef2aa
DW
1192void qi_flush_iotlb(struct intel_iommu *iommu, u16 did, u64 addr,
1193 unsigned int size_order, u64 type)
3481f210
YS
1194{
1195 u8 dw = 0, dr = 0;
1196
1197 struct qi_desc desc;
1198 int ih = 0;
1199
3481f210
YS
1200 if (cap_write_drain(iommu->cap))
1201 dw = 1;
1202
1203 if (cap_read_drain(iommu->cap))
1204 dr = 1;
1205
1206 desc.low = QI_IOTLB_DID(did) | QI_IOTLB_DR(dr) | QI_IOTLB_DW(dw)
1207 | QI_IOTLB_GRAN(type) | QI_IOTLB_TYPE;
1208 desc.high = QI_IOTLB_ADDR(addr) | QI_IOTLB_IH(ih)
1209 | QI_IOTLB_AM(size_order);
1210
1f0ef2aa 1211 qi_submit_sync(&desc, iommu);
3481f210
YS
1212}
1213
6ba6c3a4
YZ
1214void qi_flush_dev_iotlb(struct intel_iommu *iommu, u16 sid, u16 qdep,
1215 u64 addr, unsigned mask)
1216{
1217 struct qi_desc desc;
1218
1219 if (mask) {
1220 BUG_ON(addr & ((1 << (VTD_PAGE_SHIFT + mask)) - 1));
1221 addr |= (1 << (VTD_PAGE_SHIFT + mask - 1)) - 1;
1222 desc.high = QI_DEV_IOTLB_ADDR(addr) | QI_DEV_IOTLB_SIZE;
1223 } else
1224 desc.high = QI_DEV_IOTLB_ADDR(addr);
1225
1226 if (qdep >= QI_DEV_IOTLB_MAX_INVS)
1227 qdep = 0;
1228
1229 desc.low = QI_DEV_IOTLB_SID(sid) | QI_DEV_IOTLB_QDEP(qdep) |
1230 QI_DIOTLB_TYPE;
1231
1232 qi_submit_sync(&desc, iommu);
1233}
1234
eba67e5d
SS
1235/*
1236 * Disable Queued Invalidation interface.
1237 */
1238void dmar_disable_qi(struct intel_iommu *iommu)
1239{
1240 unsigned long flags;
1241 u32 sts;
1242 cycles_t start_time = get_cycles();
1243
1244 if (!ecap_qis(iommu->ecap))
1245 return;
1246
1f5b3c3f 1247 raw_spin_lock_irqsave(&iommu->register_lock, flags);
eba67e5d
SS
1248
1249 sts = dmar_readq(iommu->reg + DMAR_GSTS_REG);
1250 if (!(sts & DMA_GSTS_QIES))
1251 goto end;
1252
1253 /*
1254 * Give a chance to HW to complete the pending invalidation requests.
1255 */
1256 while ((readl(iommu->reg + DMAR_IQT_REG) !=
1257 readl(iommu->reg + DMAR_IQH_REG)) &&
1258 (DMAR_OPERATION_TIMEOUT > (get_cycles() - start_time)))
1259 cpu_relax();
1260
1261 iommu->gcmd &= ~DMA_GCMD_QIE;
eba67e5d
SS
1262 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1263
1264 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl,
1265 !(sts & DMA_GSTS_QIES), sts);
1266end:
1f5b3c3f 1267 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
eba67e5d
SS
1268}
1269
eb4a52bc
FY
1270/*
1271 * Enable queued invalidation.
1272 */
1273static void __dmar_enable_qi(struct intel_iommu *iommu)
1274{
c416daa9 1275 u32 sts;
eb4a52bc
FY
1276 unsigned long flags;
1277 struct q_inval *qi = iommu->qi;
1278
1279 qi->free_head = qi->free_tail = 0;
1280 qi->free_cnt = QI_LENGTH;
1281
1f5b3c3f 1282 raw_spin_lock_irqsave(&iommu->register_lock, flags);
eb4a52bc
FY
1283
1284 /* write zero to the tail reg */
1285 writel(0, iommu->reg + DMAR_IQT_REG);
1286
1287 dmar_writeq(iommu->reg + DMAR_IQA_REG, virt_to_phys(qi->desc));
1288
eb4a52bc 1289 iommu->gcmd |= DMA_GCMD_QIE;
c416daa9 1290 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
eb4a52bc
FY
1291
1292 /* Make sure hardware complete it */
1293 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG, readl, (sts & DMA_GSTS_QIES), sts);
1294
1f5b3c3f 1295 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
eb4a52bc
FY
1296}
1297
fe962e90
SS
1298/*
1299 * Enable Queued Invalidation interface. This is a must to support
1300 * interrupt-remapping. Also used by DMA-remapping, which replaces
1301 * register based IOTLB invalidation.
1302 */
1303int dmar_enable_qi(struct intel_iommu *iommu)
1304{
fe962e90 1305 struct q_inval *qi;
751cafe3 1306 struct page *desc_page;
fe962e90
SS
1307
1308 if (!ecap_qis(iommu->ecap))
1309 return -ENOENT;
1310
1311 /*
1312 * queued invalidation is already setup and enabled.
1313 */
1314 if (iommu->qi)
1315 return 0;
1316
fa4b57cc 1317 iommu->qi = kmalloc(sizeof(*qi), GFP_ATOMIC);
fe962e90
SS
1318 if (!iommu->qi)
1319 return -ENOMEM;
1320
1321 qi = iommu->qi;
1322
751cafe3
SS
1323
1324 desc_page = alloc_pages_node(iommu->node, GFP_ATOMIC | __GFP_ZERO, 0);
1325 if (!desc_page) {
fe962e90 1326 kfree(qi);
b707cb02 1327 iommu->qi = NULL;
fe962e90
SS
1328 return -ENOMEM;
1329 }
1330
751cafe3
SS
1331 qi->desc = page_address(desc_page);
1332
37a40710 1333 qi->desc_status = kzalloc(QI_LENGTH * sizeof(int), GFP_ATOMIC);
fe962e90
SS
1334 if (!qi->desc_status) {
1335 free_page((unsigned long) qi->desc);
1336 kfree(qi);
b707cb02 1337 iommu->qi = NULL;
fe962e90
SS
1338 return -ENOMEM;
1339 }
1340
1341 qi->free_head = qi->free_tail = 0;
1342 qi->free_cnt = QI_LENGTH;
1343
3b8f4048 1344 raw_spin_lock_init(&qi->q_lock);
fe962e90 1345
eb4a52bc 1346 __dmar_enable_qi(iommu);
fe962e90
SS
1347
1348 return 0;
1349}
0ac2491f
SS
1350
1351/* iommu interrupt handling. Most stuff are MSI-like. */
1352
9d783ba0
SS
1353enum faulttype {
1354 DMA_REMAP,
1355 INTR_REMAP,
1356 UNKNOWN,
1357};
1358
1359static const char *dma_remap_fault_reasons[] =
0ac2491f
SS
1360{
1361 "Software",
1362 "Present bit in root entry is clear",
1363 "Present bit in context entry is clear",
1364 "Invalid context entry",
1365 "Access beyond MGAW",
1366 "PTE Write access is not set",
1367 "PTE Read access is not set",
1368 "Next page table ptr is invalid",
1369 "Root table address invalid",
1370 "Context table ptr is invalid",
1371 "non-zero reserved fields in RTP",
1372 "non-zero reserved fields in CTP",
1373 "non-zero reserved fields in PTE",
4ecccd9e 1374 "PCE for translation request specifies blocking",
0ac2491f 1375};
9d783ba0 1376
95a02e97 1377static const char *irq_remap_fault_reasons[] =
9d783ba0
SS
1378{
1379 "Detected reserved fields in the decoded interrupt-remapped request",
1380 "Interrupt index exceeded the interrupt-remapping table size",
1381 "Present field in the IRTE entry is clear",
1382 "Error accessing interrupt-remapping table pointed by IRTA_REG",
1383 "Detected reserved fields in the IRTE entry",
1384 "Blocked a compatibility format interrupt request",
1385 "Blocked an interrupt request due to source-id verification failure",
1386};
1387
21004dcd 1388static const char *dmar_get_fault_reason(u8 fault_reason, int *fault_type)
0ac2491f 1389{
fefe1ed1
DC
1390 if (fault_reason >= 0x20 && (fault_reason - 0x20 <
1391 ARRAY_SIZE(irq_remap_fault_reasons))) {
9d783ba0 1392 *fault_type = INTR_REMAP;
95a02e97 1393 return irq_remap_fault_reasons[fault_reason - 0x20];
9d783ba0
SS
1394 } else if (fault_reason < ARRAY_SIZE(dma_remap_fault_reasons)) {
1395 *fault_type = DMA_REMAP;
1396 return dma_remap_fault_reasons[fault_reason];
1397 } else {
1398 *fault_type = UNKNOWN;
0ac2491f 1399 return "Unknown";
9d783ba0 1400 }
0ac2491f
SS
1401}
1402
5c2837fb 1403void dmar_msi_unmask(struct irq_data *data)
0ac2491f 1404{
dced35ae 1405 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
0ac2491f
SS
1406 unsigned long flag;
1407
1408 /* unmask it */
1f5b3c3f 1409 raw_spin_lock_irqsave(&iommu->register_lock, flag);
0ac2491f
SS
1410 writel(0, iommu->reg + DMAR_FECTL_REG);
1411 /* Read a reg to force flush the post write */
1412 readl(iommu->reg + DMAR_FECTL_REG);
1f5b3c3f 1413 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
0ac2491f
SS
1414}
1415
5c2837fb 1416void dmar_msi_mask(struct irq_data *data)
0ac2491f
SS
1417{
1418 unsigned long flag;
dced35ae 1419 struct intel_iommu *iommu = irq_data_get_irq_handler_data(data);
0ac2491f
SS
1420
1421 /* mask it */
1f5b3c3f 1422 raw_spin_lock_irqsave(&iommu->register_lock, flag);
0ac2491f
SS
1423 writel(DMA_FECTL_IM, iommu->reg + DMAR_FECTL_REG);
1424 /* Read a reg to force flush the post write */
1425 readl(iommu->reg + DMAR_FECTL_REG);
1f5b3c3f 1426 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
0ac2491f
SS
1427}
1428
1429void dmar_msi_write(int irq, struct msi_msg *msg)
1430{
dced35ae 1431 struct intel_iommu *iommu = irq_get_handler_data(irq);
0ac2491f
SS
1432 unsigned long flag;
1433
1f5b3c3f 1434 raw_spin_lock_irqsave(&iommu->register_lock, flag);
0ac2491f
SS
1435 writel(msg->data, iommu->reg + DMAR_FEDATA_REG);
1436 writel(msg->address_lo, iommu->reg + DMAR_FEADDR_REG);
1437 writel(msg->address_hi, iommu->reg + DMAR_FEUADDR_REG);
1f5b3c3f 1438 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
0ac2491f
SS
1439}
1440
1441void dmar_msi_read(int irq, struct msi_msg *msg)
1442{
dced35ae 1443 struct intel_iommu *iommu = irq_get_handler_data(irq);
0ac2491f
SS
1444 unsigned long flag;
1445
1f5b3c3f 1446 raw_spin_lock_irqsave(&iommu->register_lock, flag);
0ac2491f
SS
1447 msg->data = readl(iommu->reg + DMAR_FEDATA_REG);
1448 msg->address_lo = readl(iommu->reg + DMAR_FEADDR_REG);
1449 msg->address_hi = readl(iommu->reg + DMAR_FEUADDR_REG);
1f5b3c3f 1450 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
0ac2491f
SS
1451}
1452
1453static int dmar_fault_do_one(struct intel_iommu *iommu, int type,
1454 u8 fault_reason, u16 source_id, unsigned long long addr)
1455{
1456 const char *reason;
9d783ba0 1457 int fault_type;
0ac2491f 1458
9d783ba0 1459 reason = dmar_get_fault_reason(fault_reason, &fault_type);
0ac2491f 1460
9d783ba0 1461 if (fault_type == INTR_REMAP)
bf947fcb 1462 pr_err("INTR-REMAP: Request device [[%02x:%02x.%d] "
9d783ba0
SS
1463 "fault index %llx\n"
1464 "INTR-REMAP:[fault reason %02d] %s\n",
1465 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1466 PCI_FUNC(source_id & 0xFF), addr >> 48,
1467 fault_reason, reason);
1468 else
bf947fcb 1469 pr_err("DMAR:[%s] Request device [%02x:%02x.%d] "
9d783ba0
SS
1470 "fault addr %llx \n"
1471 "DMAR:[fault reason %02d] %s\n",
1472 (type ? "DMA Read" : "DMA Write"),
1473 (source_id >> 8), PCI_SLOT(source_id & 0xFF),
1474 PCI_FUNC(source_id & 0xFF), addr, fault_reason, reason);
0ac2491f
SS
1475 return 0;
1476}
1477
1478#define PRIMARY_FAULT_REG_LEN (16)
1531a6a6 1479irqreturn_t dmar_fault(int irq, void *dev_id)
0ac2491f
SS
1480{
1481 struct intel_iommu *iommu = dev_id;
1482 int reg, fault_index;
1483 u32 fault_status;
1484 unsigned long flag;
1485
1f5b3c3f 1486 raw_spin_lock_irqsave(&iommu->register_lock, flag);
0ac2491f 1487 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
9d783ba0 1488 if (fault_status)
bf947fcb 1489 pr_err("DRHD: handling fault status reg %x\n", fault_status);
0ac2491f
SS
1490
1491 /* TBD: ignore advanced fault log currently */
1492 if (!(fault_status & DMA_FSTS_PPF))
bd5cdad0 1493 goto unlock_exit;
0ac2491f
SS
1494
1495 fault_index = dma_fsts_fault_record_index(fault_status);
1496 reg = cap_fault_reg_offset(iommu->cap);
1497 while (1) {
1498 u8 fault_reason;
1499 u16 source_id;
1500 u64 guest_addr;
1501 int type;
1502 u32 data;
1503
1504 /* highest 32 bits */
1505 data = readl(iommu->reg + reg +
1506 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1507 if (!(data & DMA_FRCD_F))
1508 break;
1509
1510 fault_reason = dma_frcd_fault_reason(data);
1511 type = dma_frcd_type(data);
1512
1513 data = readl(iommu->reg + reg +
1514 fault_index * PRIMARY_FAULT_REG_LEN + 8);
1515 source_id = dma_frcd_source_id(data);
1516
1517 guest_addr = dmar_readq(iommu->reg + reg +
1518 fault_index * PRIMARY_FAULT_REG_LEN);
1519 guest_addr = dma_frcd_page_addr(guest_addr);
1520 /* clear the fault */
1521 writel(DMA_FRCD_F, iommu->reg + reg +
1522 fault_index * PRIMARY_FAULT_REG_LEN + 12);
1523
1f5b3c3f 1524 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
0ac2491f
SS
1525
1526 dmar_fault_do_one(iommu, type, fault_reason,
1527 source_id, guest_addr);
1528
1529 fault_index++;
8211a7b5 1530 if (fault_index >= cap_num_fault_regs(iommu->cap))
0ac2491f 1531 fault_index = 0;
1f5b3c3f 1532 raw_spin_lock_irqsave(&iommu->register_lock, flag);
0ac2491f 1533 }
0ac2491f 1534
bd5cdad0
LZH
1535 writel(DMA_FSTS_PFO | DMA_FSTS_PPF, iommu->reg + DMAR_FSTS_REG);
1536
1537unlock_exit:
1f5b3c3f 1538 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
0ac2491f
SS
1539 return IRQ_HANDLED;
1540}
1541
1542int dmar_set_interrupt(struct intel_iommu *iommu)
1543{
1544 int irq, ret;
1545
9d783ba0
SS
1546 /*
1547 * Check if the fault interrupt is already initialized.
1548 */
1549 if (iommu->irq)
1550 return 0;
1551
0ac2491f
SS
1552 irq = create_irq();
1553 if (!irq) {
bf947fcb 1554 pr_err("IOMMU: no free vectors\n");
0ac2491f
SS
1555 return -EINVAL;
1556 }
1557
dced35ae 1558 irq_set_handler_data(irq, iommu);
0ac2491f
SS
1559 iommu->irq = irq;
1560
1561 ret = arch_setup_dmar_msi(irq);
1562 if (ret) {
dced35ae 1563 irq_set_handler_data(irq, NULL);
0ac2491f
SS
1564 iommu->irq = 0;
1565 destroy_irq(irq);
dd726435 1566 return ret;
0ac2491f
SS
1567 }
1568
477694e7 1569 ret = request_irq(irq, dmar_fault, IRQF_NO_THREAD, iommu->name, iommu);
0ac2491f 1570 if (ret)
bf947fcb 1571 pr_err("IOMMU: can't request irq\n");
0ac2491f
SS
1572 return ret;
1573}
9d783ba0
SS
1574
1575int __init enable_drhd_fault_handling(void)
1576{
1577 struct dmar_drhd_unit *drhd;
7c919779 1578 struct intel_iommu *iommu;
9d783ba0
SS
1579
1580 /*
1581 * Enable fault control interrupt.
1582 */
7c919779 1583 for_each_iommu(iommu, drhd) {
bd5cdad0 1584 u32 fault_status;
7c919779 1585 int ret = dmar_set_interrupt(iommu);
9d783ba0
SS
1586
1587 if (ret) {
e9071b0b 1588 pr_err("DRHD %Lx: failed to enable fault, interrupt, ret %d\n",
9d783ba0
SS
1589 (unsigned long long)drhd->reg_base_addr, ret);
1590 return -1;
1591 }
7f99d946
SS
1592
1593 /*
1594 * Clear any previous faults.
1595 */
1596 dmar_fault(iommu->irq, iommu);
bd5cdad0
LZH
1597 fault_status = readl(iommu->reg + DMAR_FSTS_REG);
1598 writel(fault_status, iommu->reg + DMAR_FSTS_REG);
9d783ba0
SS
1599 }
1600
1601 return 0;
1602}
eb4a52bc
FY
1603
1604/*
1605 * Re-enable Queued Invalidation interface.
1606 */
1607int dmar_reenable_qi(struct intel_iommu *iommu)
1608{
1609 if (!ecap_qis(iommu->ecap))
1610 return -ENOENT;
1611
1612 if (!iommu->qi)
1613 return -ENOENT;
1614
1615 /*
1616 * First disable queued invalidation.
1617 */
1618 dmar_disable_qi(iommu);
1619 /*
1620 * Then enable queued invalidation again. Since there is no pending
1621 * invalidation requests now, it's safe to re-enable queued
1622 * invalidation.
1623 */
1624 __dmar_enable_qi(iommu);
1625
1626 return 0;
1627}
074835f0
YS
1628
1629/*
1630 * Check interrupt remapping support in DMAR table description.
1631 */
0b8973a8 1632int __init dmar_ir_support(void)
074835f0
YS
1633{
1634 struct acpi_table_dmar *dmar;
1635 dmar = (struct acpi_table_dmar *)dmar_tbl;
4f506e07
AP
1636 if (!dmar)
1637 return 0;
074835f0
YS
1638 return dmar->flags & 0x1;
1639}
694835dc 1640
a868e6b7
JL
1641static int __init dmar_free_unused_resources(void)
1642{
1643 struct dmar_drhd_unit *dmaru, *dmaru_n;
1644
1645 /* DMAR units are in use */
1646 if (irq_remapping_enabled || intel_iommu_enabled)
1647 return 0;
1648
2e455289
JL
1649 if (dmar_dev_scope_status != 1 && !list_empty(&dmar_drhd_units))
1650 bus_unregister_notifier(&pci_bus_type, &dmar_pci_bus_nb);
59ce0515 1651
3a5670e8 1652 down_write(&dmar_global_lock);
a868e6b7
JL
1653 list_for_each_entry_safe(dmaru, dmaru_n, &dmar_drhd_units, list) {
1654 list_del(&dmaru->list);
1655 dmar_free_drhd(dmaru);
1656 }
3a5670e8 1657 up_write(&dmar_global_lock);
a868e6b7
JL
1658
1659 return 0;
1660}
1661
1662late_initcall(dmar_free_unused_resources);
4db77ff3 1663IOMMU_INIT_POST(detect_intel_iommu);
This page took 0.51032 seconds and 5 git commands to generate.